blob: 4b6812015056f7f69ee8ff732afacd73aca793d8 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
2 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Dave Airliebc54fd12005-06-23 22:46:46 +10004 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07005 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10007 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110028 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070029
30#ifndef _I915_DRV_H_
31#define _I915_DRV_H_
32
Jesse Barnes585fb112008-07-29 11:54:06 -070033#include "i915_reg.h"
Jesse Barnes79e53942008-11-07 14:24:08 -080034#include "intel_bios.h"
Zou Nan hai8187a2b2010-05-21 09:08:55 +080035#include "intel_ringbuffer.h"
Keith Packard0839ccb2008-10-30 19:38:48 -070036#include <linux/io-mapping.h>
Chris Wilsonf899fc62010-07-20 15:44:45 -070037#include <linux/i2c.h>
Daniel Vetter0ade6382010-08-24 22:18:41 +020038#include <drm/intel-gtt.h>
Jesse Barnes585fb112008-07-29 11:54:06 -070039
Linus Torvalds1da177e2005-04-16 15:20:36 -070040/* General customization:
41 */
42
43#define DRIVER_AUTHOR "Tungsten Graphics, Inc."
44
45#define DRIVER_NAME "i915"
46#define DRIVER_DESC "Intel Graphics"
Eric Anholt673a3942008-07-30 12:06:12 -070047#define DRIVER_DATE "20080730"
Linus Torvalds1da177e2005-04-16 15:20:36 -070048
Jesse Barnes317c35d2008-08-25 15:11:06 -070049enum pipe {
50 PIPE_A = 0,
51 PIPE_B,
52};
53
Jesse Barnes80824002009-09-10 15:28:06 -070054enum plane {
55 PLANE_A = 0,
56 PLANE_B,
57};
58
Keith Packard52440212008-11-18 09:30:25 -080059#define I915_NUM_PIPE 2
60
Eric Anholt62fdfea2010-05-21 13:26:39 -070061#define I915_GEM_GPU_DOMAINS (~(I915_GEM_DOMAIN_CPU | I915_GEM_DOMAIN_GTT))
62
Linus Torvalds1da177e2005-04-16 15:20:36 -070063/* Interface history:
64 *
65 * 1.1: Original.
Dave Airlie0d6aa602006-01-02 20:14:23 +110066 * 1.2: Add Power Management
67 * 1.3: Add vblank support
Dave Airliede227f52006-01-25 15:31:43 +110068 * 1.4: Fix cmdbuffer path, add heap destroy
Dave Airlie702880f2006-06-24 17:07:34 +100069 * 1.5: Add vblank pipe configuration
=?utf-8?q?Michel_D=C3=A4nzer?=2228ed62006-10-25 01:05:09 +100070 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
71 * - Support vertical blank on secondary display pipe
Linus Torvalds1da177e2005-04-16 15:20:36 -070072 */
73#define DRIVER_MAJOR 1
=?utf-8?q?Michel_D=C3=A4nzer?=2228ed62006-10-25 01:05:09 +100074#define DRIVER_MINOR 6
Linus Torvalds1da177e2005-04-16 15:20:36 -070075#define DRIVER_PATCHLEVEL 0
76
Eric Anholt673a3942008-07-30 12:06:12 -070077#define WATCH_COHERENCY 0
78#define WATCH_BUF 0
79#define WATCH_EXEC 0
80#define WATCH_LRU 0
81#define WATCH_RELOC 0
82#define WATCH_INACTIVE 0
83#define WATCH_PWRITE 0
84
Dave Airlie71acb5e2008-12-30 20:31:46 +100085#define I915_GEM_PHYS_CURSOR_0 1
86#define I915_GEM_PHYS_CURSOR_1 2
87#define I915_GEM_PHYS_OVERLAY_REGS 3
88#define I915_MAX_PHYS_OBJECT (I915_GEM_PHYS_OVERLAY_REGS)
89
90struct drm_i915_gem_phys_object {
91 int id;
92 struct page **page_list;
93 drm_dma_handle_t *handle;
94 struct drm_gem_object *cur_obj;
95};
96
Linus Torvalds1da177e2005-04-16 15:20:36 -070097struct mem_block {
98 struct mem_block *next;
99 struct mem_block *prev;
100 int start;
101 int size;
Eric Anholt6c340ea2007-08-25 20:23:09 +1000102 struct drm_file *file_priv; /* NULL: free, -1: heap, other: real files */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700103};
104
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700105struct opregion_header;
106struct opregion_acpi;
107struct opregion_swsci;
108struct opregion_asle;
109
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100110struct intel_opregion {
111 struct opregion_header *header;
112 struct opregion_acpi *acpi;
113 struct opregion_swsci *swsci;
114 struct opregion_asle *asle;
Chris Wilson44834a62010-08-19 16:09:23 +0100115 void *vbt;
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100116};
Chris Wilson44834a62010-08-19 16:09:23 +0100117#define OPREGION_SIZE (8*1024)
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100118
Chris Wilson6ef3d422010-08-04 20:26:07 +0100119struct intel_overlay;
120struct intel_overlay_error_state;
121
Dave Airlie7c1c2872008-11-28 14:22:24 +1000122struct drm_i915_master_private {
123 drm_local_map_t *sarea;
124 struct _drm_i915_sarea *sarea_priv;
125};
Jesse Barnesde151cf2008-11-12 10:03:55 -0800126#define I915_FENCE_REG_NONE -1
127
128struct drm_i915_fence_reg {
129 struct drm_gem_object *obj;
Daniel Vetter007cc8a2010-04-28 11:02:31 +0200130 struct list_head lru_list;
Jesse Barnesde151cf2008-11-12 10:03:55 -0800131};
Dave Airlie7c1c2872008-11-28 14:22:24 +1000132
yakui_zhao9b9d1722009-05-31 17:17:17 +0800133struct sdvo_device_mapping {
134 u8 dvo_port;
135 u8 slave_addr;
136 u8 dvo_wiring;
137 u8 initialized;
Adam Jacksonb1083332010-04-23 16:07:40 -0400138 u8 ddc_pin;
yakui_zhao9b9d1722009-05-31 17:17:17 +0800139};
140
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700141struct drm_i915_error_state {
142 u32 eir;
143 u32 pgtbl_er;
144 u32 pipeastat;
145 u32 pipebstat;
146 u32 ipeir;
147 u32 ipehr;
148 u32 instdone;
149 u32 acthd;
150 u32 instpm;
151 u32 instps;
152 u32 instdone1;
153 u32 seqno;
Chris Wilson9df30792010-02-18 10:24:56 +0000154 u64 bbaddr;
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700155 struct timeval time;
Chris Wilson9df30792010-02-18 10:24:56 +0000156 struct drm_i915_error_object {
157 int page_count;
158 u32 gtt_offset;
159 u32 *pages[0];
160 } *ringbuffer, *batchbuffer[2];
161 struct drm_i915_error_buffer {
162 size_t size;
163 u32 name;
164 u32 seqno;
165 u32 gtt_offset;
166 u32 read_domains;
167 u32 write_domain;
168 u32 fence_reg;
169 s32 pinned:2;
170 u32 tiling:2;
171 u32 dirty:1;
172 u32 purgeable:1;
173 } *active_bo;
174 u32 active_bo_count;
Chris Wilson6ef3d422010-08-04 20:26:07 +0100175 struct intel_overlay_error_state *overlay;
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700176};
177
Jesse Barnese70236a2009-09-21 10:42:27 -0700178struct drm_i915_display_funcs {
179 void (*dpms)(struct drm_crtc *crtc, int mode);
Adam Jacksonee5382a2010-04-23 11:17:39 -0400180 bool (*fbc_enabled)(struct drm_device *dev);
Jesse Barnese70236a2009-09-21 10:42:27 -0700181 void (*enable_fbc)(struct drm_crtc *crtc, unsigned long interval);
182 void (*disable_fbc)(struct drm_device *dev);
183 int (*get_display_clock_speed)(struct drm_device *dev);
184 int (*get_fifo_size)(struct drm_device *dev, int plane);
185 void (*update_wm)(struct drm_device *dev, int planea_clock,
Zhao Yakuifa143212010-06-12 14:32:23 +0800186 int planeb_clock, int sr_hdisplay, int sr_htotal,
187 int pixel_size);
Jesse Barnese70236a2009-09-21 10:42:27 -0700188 /* clock updates for mode set */
189 /* cursor updates */
190 /* render clock increase/decrease */
191 /* display clock increase/decrease */
192 /* pll clock increase/decrease */
193 /* clock gating init */
194};
195
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500196struct intel_device_info {
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +0100197 u8 gen;
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500198 u8 is_mobile : 1;
Adam Jackson5ce8ba72010-04-15 14:03:30 -0400199 u8 is_i85x : 1;
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500200 u8 is_i915g : 1;
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500201 u8 is_i945gm : 1;
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500202 u8 is_g33 : 1;
203 u8 need_gfx_hws : 1;
204 u8 is_g4x : 1;
205 u8 is_pineview : 1;
Chris Wilson534843d2010-07-05 18:01:46 +0100206 u8 is_broadwater : 1;
207 u8 is_crestline : 1;
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500208 u8 is_ironlake : 1;
209 u8 has_fbc : 1;
210 u8 has_rc6 : 1;
211 u8 has_pipe_cxsr : 1;
212 u8 has_hotplug : 1;
Kristian Høgsbergb295d1b2009-12-16 15:16:17 -0500213 u8 cursor_needs_physical : 1;
Chris Wilson315781482010-08-12 09:42:51 +0100214 u8 has_overlay : 1;
215 u8 overlay_needs_physical : 1;
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100216 u8 supports_tv : 1;
Xiang, Haihao92f49d92010-09-16 10:43:10 +0800217 u8 has_bsd_ring : 1;
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500218};
219
Jesse Barnesb5e50c32010-02-05 12:42:41 -0800220enum no_fbc_reason {
Chris Wilsonbed4a672010-09-11 10:47:47 +0100221 FBC_NO_OUTPUT, /* no outputs enabled to compress */
Jesse Barnesb5e50c32010-02-05 12:42:41 -0800222 FBC_STOLEN_TOO_SMALL, /* not enough space to hold compressed buffers */
223 FBC_UNSUPPORTED_MODE, /* interlace or doublescanned mode */
224 FBC_MODE_TOO_LARGE, /* mode too large for compression */
225 FBC_BAD_PLANE, /* fbc not supported on plane */
226 FBC_NOT_TILED, /* buffer not tiled */
Jesse Barnes9c928d12010-07-23 15:20:00 -0700227 FBC_MULTIPLE_PIPES, /* more than one pipe active */
Jesse Barnesb5e50c32010-02-05 12:42:41 -0800228};
229
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800230enum intel_pch {
231 PCH_IBX, /* Ibexpeak PCH */
232 PCH_CPT, /* Cougarpoint PCH */
233};
234
Jesse Barnesb690e962010-07-19 13:53:12 -0700235#define QUIRK_PIPEA_FORCE (1<<0)
236
Dave Airlie8be48d92010-03-30 05:34:14 +0000237struct intel_fbdev;
Dave Airlie38651672010-03-30 05:34:13 +0000238
Linus Torvalds1da177e2005-04-16 15:20:36 -0700239typedef struct drm_i915_private {
Eric Anholt673a3942008-07-30 12:06:12 -0700240 struct drm_device *dev;
241
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500242 const struct intel_device_info *info;
243
Dave Airlieac5c4e72008-12-19 15:38:34 +1000244 int has_gem;
245
Eric Anholt3043c602008-10-02 12:24:47 -0700246 void __iomem *regs;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700247
Chris Wilsonf899fc62010-07-20 15:44:45 -0700248 struct intel_gmbus {
249 struct i2c_adapter adapter;
250 struct i2c_adapter *force_bitbanging;
251 int pin;
252 } *gmbus;
253
Dave Airlieec2a4c32009-08-04 11:43:41 +1000254 struct pci_dev *bridge_dev;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800255 struct intel_ring_buffer render_ring;
Zou Nan haid1b851f2010-05-21 09:08:57 +0800256 struct intel_ring_buffer bsd_ring;
Chris Wilson6f392d52010-08-07 11:01:22 +0100257 uint32_t next_seqno;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700258
Dave Airlie9c8da5e2005-07-10 15:38:56 +1000259 drm_dma_handle_t *status_page_dmah;
Jesse Barnese552eb72010-04-21 11:39:23 -0700260 void *seqno_page;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700261 dma_addr_t dma_status_page;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700262 uint32_t counter;
Jesse Barnese552eb72010-04-21 11:39:23 -0700263 unsigned int seqno_gfx_addr;
Wang Zhenyudc7a9312007-06-10 15:58:19 +1000264 drm_local_map_t hws_map;
Jesse Barnese552eb72010-04-21 11:39:23 -0700265 struct drm_gem_object *seqno_obj;
Jesse Barnes97f5ab62009-10-08 10:16:48 -0700266 struct drm_gem_object *pwrctx;
Zou Nan haiaa40d6b2010-06-25 13:40:23 +0800267 struct drm_gem_object *renderctx;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700268
Jesse Barnesd7658982009-06-05 14:41:29 +0000269 struct resource mch_res;
270
=?utf-8?q?Michel_D=C3=A4nzer?=a6b54f32006-10-24 23:37:43 +1000271 unsigned int cpp;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700272 int back_offset;
273 int front_offset;
274 int current_page;
275 int page_flipping;
Jesse Barnesbe282fd2010-08-13 15:50:28 -0700276#define I915_DEBUG_READ (1<<0)
277#define I915_DEBUG_WRITE (1<<1)
278 unsigned long debug_flags;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700279
280 wait_queue_head_t irq_queue;
281 atomic_t irq_received;
Eric Anholted4cb412008-07-29 12:10:39 -0700282 /** Protects user_irq_refcount and irq_mask_reg */
283 spinlock_t user_irq_lock;
Chris Wilson9d34e5d2009-09-24 05:26:06 +0100284 u32 trace_irq_seqno;
Eric Anholted4cb412008-07-29 12:10:39 -0700285 /** Cached value of IMR to avoid reads in updating the bitfield */
286 u32 irq_mask_reg;
Keith Packard7c463582008-11-04 02:03:27 -0800287 u32 pipestat[2];
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500288 /** splitted irq regs for graphics and display engine on Ironlake,
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800289 irq_mask_reg is still used for display irq. */
290 u32 gt_irq_mask_reg;
291 u32 gt_irq_enable_reg;
292 u32 de_irq_enable_reg;
Zhenyu Wangc6501562009-11-03 18:57:21 +0000293 u32 pch_irq_mask_reg;
294 u32 pch_irq_enable_reg;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700295
Jesse Barnes5ca58282009-03-31 14:11:15 -0700296 u32 hotplug_supported_mask;
297 struct work_struct hotplug_work;
298
Linus Torvalds1da177e2005-04-16 15:20:36 -0700299 int tex_lru_log_granularity;
300 int allow_batchbuffer;
301 struct mem_block *agp_heap;
Dave Airlie0d6aa602006-01-02 20:14:23 +1100302 unsigned int sr01, adpa, ppcr, dvob, dvoc, lvds;
Dave Airlie702880f2006-06-24 17:07:34 +1000303 int vblank_pipe;
Dave Airliea3524f12010-06-06 18:59:41 +1000304 int num_pipe;
=?utf-8?q?Michel_D=C3=A4nzer?=a6b54f32006-10-24 23:37:43 +1000305
Ben Gamarif65d9422009-09-14 17:48:44 -0400306 /* For hangcheck timer */
Chris Wilsonb3b079d2010-09-13 23:44:34 +0100307#define DRM_I915_HANGCHECK_PERIOD 250 /* in ms */
Ben Gamarif65d9422009-09-14 17:48:44 -0400308 struct timer_list hangcheck_timer;
309 int hangcheck_count;
310 uint32_t last_acthd;
Chris Wilsoncbb465e2010-06-06 12:16:24 +0100311 uint32_t last_instdone;
312 uint32_t last_instdone1;
Ben Gamarif65d9422009-09-14 17:48:44 -0400313
Jesse Barnes80824002009-09-10 15:28:06 -0700314 unsigned long cfb_size;
315 unsigned long cfb_pitch;
Chris Wilsonbed4a672010-09-11 10:47:47 +0100316 unsigned long cfb_offset;
Jesse Barnes80824002009-09-10 15:28:06 -0700317 int cfb_fence;
318 int cfb_plane;
Chris Wilsonbed4a672010-09-11 10:47:47 +0100319 int cfb_y;
Jesse Barnes80824002009-09-10 15:28:06 -0700320
Jesse Barnes79e53942008-11-07 14:24:08 -0800321 int irq_enabled;
322
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100323 struct intel_opregion opregion;
324
Daniel Vetter02e792f2009-09-15 22:57:34 +0200325 /* overlay */
326 struct intel_overlay *overlay;
327
Jesse Barnes79e53942008-11-07 14:24:08 -0800328 /* LVDS info */
Chris Wilsona9573552010-08-22 13:18:16 +0100329 int backlight_level; /* restore backlight to this value */
Jesse Barnes79e53942008-11-07 14:24:08 -0800330 bool panel_wants_dither;
331 struct drm_display_mode *panel_fixed_mode;
Ma Ling88631702009-05-13 11:19:55 +0800332 struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
333 struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
Jesse Barnes79e53942008-11-07 14:24:08 -0800334
335 /* Feature bits from the VBIOS */
Hannes Eder95281e32008-12-18 15:09:00 +0100336 unsigned int int_tv_support:1;
337 unsigned int lvds_dither:1;
338 unsigned int lvds_vbt:1;
339 unsigned int int_crt_support:1;
Kristian Høgsberg43565a02009-02-13 20:56:52 -0500340 unsigned int lvds_use_ssc:1;
Zhenyu Wang32f9d652009-07-24 01:00:32 +0800341 unsigned int edp_support:1;
Kristian Høgsberg43565a02009-02-13 20:56:52 -0500342 int lvds_ssc_freq;
Zhenyu Wang500a8cc2010-01-13 11:19:52 +0800343 int edp_bpp;
Jesse Barnes79e53942008-11-07 14:24:08 -0800344
Jesse Barnesc1c7af62009-09-10 15:28:03 -0700345 struct notifier_block lid_notifier;
346
Chris Wilsonf899fc62010-07-20 15:44:45 -0700347 int crt_ddc_pin;
Jesse Barnesde151cf2008-11-12 10:03:55 -0800348 struct drm_i915_fence_reg fence_regs[16]; /* assume 965 */
349 int fence_reg_start; /* 4 if userland hasn't ioctl'd us yet */
350 int num_fence_regs; /* 8 on pre-965, 16 otherwise */
351
Li Peng95534262010-05-18 18:58:44 +0800352 unsigned int fsb_freq, mem_freq, is_ddr3;
Shaohua Li7662c8b2009-06-26 11:23:55 +0800353
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700354 spinlock_t error_lock;
355 struct drm_i915_error_state *first_error;
Jesse Barnes8a905232009-07-11 16:48:03 -0400356 struct work_struct error_work;
Eric Anholt9c9fe1f2009-08-03 16:09:16 -0700357 struct workqueue_struct *wq;
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700358
Jesse Barnese70236a2009-09-21 10:42:27 -0700359 /* Display functions */
360 struct drm_i915_display_funcs display;
361
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800362 /* PCH chipset type */
363 enum intel_pch pch_type;
364
Jesse Barnesb690e962010-07-19 13:53:12 -0700365 unsigned long quirks;
366
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000367 /* Register state */
Linus Torvaldsc9354c82009-11-02 09:29:55 -0800368 bool modeset_on_lid;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000369 u8 saveLBB;
370 u32 saveDSPACNTR;
371 u32 saveDSPBCNTR;
Keith Packarde948e992008-05-07 12:27:53 +1000372 u32 saveDSPARB;
Peng Li461cba22008-11-18 12:39:02 +0800373 u32 saveHWS;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000374 u32 savePIPEACONF;
375 u32 savePIPEBCONF;
376 u32 savePIPEASRC;
377 u32 savePIPEBSRC;
378 u32 saveFPA0;
379 u32 saveFPA1;
380 u32 saveDPLL_A;
381 u32 saveDPLL_A_MD;
382 u32 saveHTOTAL_A;
383 u32 saveHBLANK_A;
384 u32 saveHSYNC_A;
385 u32 saveVTOTAL_A;
386 u32 saveVBLANK_A;
387 u32 saveVSYNC_A;
388 u32 saveBCLRPAT_A;
Zhenyu Wang5586c8b2009-11-06 02:13:02 +0000389 u32 saveTRANSACONF;
Zhenyu Wang42048782009-10-21 15:27:01 +0800390 u32 saveTRANS_HTOTAL_A;
391 u32 saveTRANS_HBLANK_A;
392 u32 saveTRANS_HSYNC_A;
393 u32 saveTRANS_VTOTAL_A;
394 u32 saveTRANS_VBLANK_A;
395 u32 saveTRANS_VSYNC_A;
Jesse Barnes0da3ea12008-02-20 09:39:58 +1000396 u32 savePIPEASTAT;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000397 u32 saveDSPASTRIDE;
398 u32 saveDSPASIZE;
399 u32 saveDSPAPOS;
Jesse Barnes585fb112008-07-29 11:54:06 -0700400 u32 saveDSPAADDR;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000401 u32 saveDSPASURF;
402 u32 saveDSPATILEOFF;
403 u32 savePFIT_PGM_RATIOS;
Jesse Barnes0eb96d62009-10-14 12:33:41 -0700404 u32 saveBLC_HIST_CTL;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000405 u32 saveBLC_PWM_CTL;
406 u32 saveBLC_PWM_CTL2;
Zhenyu Wang42048782009-10-21 15:27:01 +0800407 u32 saveBLC_CPU_PWM_CTL;
408 u32 saveBLC_CPU_PWM_CTL2;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000409 u32 saveFPB0;
410 u32 saveFPB1;
411 u32 saveDPLL_B;
412 u32 saveDPLL_B_MD;
413 u32 saveHTOTAL_B;
414 u32 saveHBLANK_B;
415 u32 saveHSYNC_B;
416 u32 saveVTOTAL_B;
417 u32 saveVBLANK_B;
418 u32 saveVSYNC_B;
419 u32 saveBCLRPAT_B;
Zhenyu Wang5586c8b2009-11-06 02:13:02 +0000420 u32 saveTRANSBCONF;
Zhenyu Wang42048782009-10-21 15:27:01 +0800421 u32 saveTRANS_HTOTAL_B;
422 u32 saveTRANS_HBLANK_B;
423 u32 saveTRANS_HSYNC_B;
424 u32 saveTRANS_VTOTAL_B;
425 u32 saveTRANS_VBLANK_B;
426 u32 saveTRANS_VSYNC_B;
Jesse Barnes0da3ea12008-02-20 09:39:58 +1000427 u32 savePIPEBSTAT;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000428 u32 saveDSPBSTRIDE;
429 u32 saveDSPBSIZE;
430 u32 saveDSPBPOS;
Jesse Barnes585fb112008-07-29 11:54:06 -0700431 u32 saveDSPBADDR;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000432 u32 saveDSPBSURF;
433 u32 saveDSPBTILEOFF;
Jesse Barnes585fb112008-07-29 11:54:06 -0700434 u32 saveVGA0;
435 u32 saveVGA1;
436 u32 saveVGA_PD;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000437 u32 saveVGACNTRL;
438 u32 saveADPA;
439 u32 saveLVDS;
Jesse Barnes585fb112008-07-29 11:54:06 -0700440 u32 savePP_ON_DELAYS;
441 u32 savePP_OFF_DELAYS;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000442 u32 saveDVOA;
443 u32 saveDVOB;
444 u32 saveDVOC;
445 u32 savePP_ON;
446 u32 savePP_OFF;
447 u32 savePP_CONTROL;
Jesse Barnes585fb112008-07-29 11:54:06 -0700448 u32 savePP_DIVISOR;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000449 u32 savePFIT_CONTROL;
450 u32 save_palette_a[256];
451 u32 save_palette_b[256];
Jesse Barnes06027f92009-10-05 13:47:26 -0700452 u32 saveDPFC_CB_BASE;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000453 u32 saveFBC_CFB_BASE;
454 u32 saveFBC_LL_BASE;
455 u32 saveFBC_CONTROL;
456 u32 saveFBC_CONTROL2;
Jesse Barnes0da3ea12008-02-20 09:39:58 +1000457 u32 saveIER;
458 u32 saveIIR;
459 u32 saveIMR;
Zhenyu Wang42048782009-10-21 15:27:01 +0800460 u32 saveDEIER;
461 u32 saveDEIMR;
462 u32 saveGTIER;
463 u32 saveGTIMR;
464 u32 saveFDI_RXA_IMR;
465 u32 saveFDI_RXB_IMR;
Keith Packard1f84e552008-02-16 19:19:29 -0800466 u32 saveCACHE_MODE_0;
Keith Packard1f84e552008-02-16 19:19:29 -0800467 u32 saveMI_ARB_STATE;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000468 u32 saveSWF0[16];
469 u32 saveSWF1[16];
470 u32 saveSWF2[3];
471 u8 saveMSR;
472 u8 saveSR[8];
Jesse Barnes123f7942008-02-07 11:15:20 -0800473 u8 saveGR[25];
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000474 u8 saveAR_INDEX;
Jesse Barnesa59e1222008-05-07 12:25:46 +1000475 u8 saveAR[21];
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000476 u8 saveDACMASK;
Jesse Barnesa59e1222008-05-07 12:25:46 +1000477 u8 saveCR[37];
Keith Packard79f11c12009-04-30 14:43:44 -0700478 uint64_t saveFENCE[16];
Eric Anholt1fd1c622009-06-03 07:26:58 +0000479 u32 saveCURACNTR;
480 u32 saveCURAPOS;
481 u32 saveCURABASE;
482 u32 saveCURBCNTR;
483 u32 saveCURBPOS;
484 u32 saveCURBBASE;
485 u32 saveCURSIZE;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700486 u32 saveDP_B;
487 u32 saveDP_C;
488 u32 saveDP_D;
489 u32 savePIPEA_GMCH_DATA_M;
490 u32 savePIPEB_GMCH_DATA_M;
491 u32 savePIPEA_GMCH_DATA_N;
492 u32 savePIPEB_GMCH_DATA_N;
493 u32 savePIPEA_DP_LINK_M;
494 u32 savePIPEB_DP_LINK_M;
495 u32 savePIPEA_DP_LINK_N;
496 u32 savePIPEB_DP_LINK_N;
Zhenyu Wang42048782009-10-21 15:27:01 +0800497 u32 saveFDI_RXA_CTL;
498 u32 saveFDI_TXA_CTL;
499 u32 saveFDI_RXB_CTL;
500 u32 saveFDI_TXB_CTL;
501 u32 savePFA_CTL_1;
502 u32 savePFB_CTL_1;
503 u32 savePFA_WIN_SZ;
504 u32 savePFB_WIN_SZ;
505 u32 savePFA_WIN_POS;
506 u32 savePFB_WIN_POS;
Zhenyu Wang5586c8b2009-11-06 02:13:02 +0000507 u32 savePCH_DREF_CONTROL;
508 u32 saveDISP_ARB_CTL;
509 u32 savePIPEA_DATA_M1;
510 u32 savePIPEA_DATA_N1;
511 u32 savePIPEA_LINK_M1;
512 u32 savePIPEA_LINK_N1;
513 u32 savePIPEB_DATA_M1;
514 u32 savePIPEB_DATA_N1;
515 u32 savePIPEB_LINK_M1;
516 u32 savePIPEB_LINK_N1;
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000517 u32 saveMCHBAR_RENDER_STANDBY;
Eric Anholt673a3942008-07-30 12:06:12 -0700518
519 struct {
Daniel Vetter19966752010-09-06 20:08:44 +0200520 /** Bridge to intel-gtt-ko */
521 struct intel_gtt *gtt;
522 /** Memory allocator for GTT stolen memory */
523 struct drm_mm vram;
524 /** Memory allocator for GTT */
Eric Anholt673a3942008-07-30 12:06:12 -0700525 struct drm_mm gtt_space;
526
Keith Packard0839ccb2008-10-30 19:38:48 -0700527 struct io_mapping *gtt_mapping;
Eric Anholtab657db12009-01-23 12:57:47 -0800528 int gtt_mtrr;
Keith Packard0839ccb2008-10-30 19:38:48 -0700529
Eric Anholt673a3942008-07-30 12:06:12 -0700530 /**
Chris Wilson31169712009-09-14 16:50:28 +0100531 * Membership on list of all loaded devices, used to evict
532 * inactive buffers under memory pressure.
533 *
534 * Modifications should only be done whilst holding the
535 * shrink_list_lock spinlock.
536 */
537 struct list_head shrink_list;
538
Eric Anholt673a3942008-07-30 12:06:12 -0700539 /**
540 * List of objects which are not in the ringbuffer but which
541 * still have a write_domain which needs to be flushed before
542 * unbinding.
543 *
Eric Anholtce44b0e2008-11-06 16:00:31 -0800544 * last_rendering_seqno is 0 while an object is in this list.
545 *
Eric Anholt673a3942008-07-30 12:06:12 -0700546 * A reference is held on the buffer while on this list.
547 */
548 struct list_head flushing_list;
549
550 /**
Daniel Vetter99fcb762010-02-07 16:20:18 +0100551 * List of objects currently pending a GPU write flush.
552 *
553 * All elements on this list will belong to either the
554 * active_list or flushing_list, last_rendering_seqno can
555 * be used to differentiate between the two elements.
556 */
557 struct list_head gpu_write_list;
558
559 /**
Eric Anholt673a3942008-07-30 12:06:12 -0700560 * LRU list of objects which are not in the ringbuffer and
561 * are ready to unbind, but are still in the GTT.
562 *
Eric Anholtce44b0e2008-11-06 16:00:31 -0800563 * last_rendering_seqno is 0 while an object is in this list.
564 *
Eric Anholt673a3942008-07-30 12:06:12 -0700565 * A reference is not held on the buffer while on this list,
566 * as merely being GTT-bound shouldn't prevent its being
567 * freed, and we'll pull it off the list in the free path.
568 */
569 struct list_head inactive_list;
570
Eric Anholta09ba7f2009-08-29 12:49:51 -0700571 /** LRU list of objects with fence regs on them. */
572 struct list_head fence_list;
573
Eric Anholt673a3942008-07-30 12:06:12 -0700574 /**
Chris Wilsonbe726152010-07-23 23:18:50 +0100575 * List of objects currently pending being freed.
576 *
577 * These objects are no longer in use, but due to a signal
578 * we were prevented from freeing them at the appointed time.
579 */
580 struct list_head deferred_free_list;
581
582 /**
Eric Anholt673a3942008-07-30 12:06:12 -0700583 * We leave the user IRQ off as much as possible,
584 * but this means that requests will finish and never
585 * be retired once the system goes idle. Set a timer to
586 * fire periodically while the ring is running. When it
587 * fires, go retire requests.
588 */
589 struct delayed_work retire_work;
590
Eric Anholt673a3942008-07-30 12:06:12 -0700591 /**
592 * Waiting sequence number, if any
593 */
594 uint32_t waiting_gem_seqno;
595
596 /**
597 * Last seq seen at irq time
598 */
599 uint32_t irq_gem_seqno;
600
601 /**
602 * Flag if the X Server, and thus DRM, is not currently in
603 * control of the device.
604 *
605 * This is set between LeaveVT and EnterVT. It needs to be
606 * replaced with a semaphore. It also needs to be
607 * transitioned away from for kernel modesetting.
608 */
609 int suspended;
610
611 /**
612 * Flag if the hardware appears to be wedged.
613 *
614 * This is set when attempts to idle the device timeout.
615 * It prevents command submission from occuring and makes
616 * every pending request fail
617 */
Ben Gamariba1234d2009-09-14 17:48:47 -0400618 atomic_t wedged;
Eric Anholt673a3942008-07-30 12:06:12 -0700619
620 /** Bit 6 swizzling required for X tiling */
621 uint32_t bit_6_swizzle_x;
622 /** Bit 6 swizzling required for Y tiling */
623 uint32_t bit_6_swizzle_y;
Dave Airlie71acb5e2008-12-30 20:31:46 +1000624
625 /* storage for physical objects */
626 struct drm_i915_gem_phys_object *phys_objs[I915_MAX_PHYS_OBJECT];
Chris Wilson92204342010-09-18 11:02:01 +0100627
628 uint32_t flush_rings;
Eric Anholt673a3942008-07-30 12:06:12 -0700629 } mm;
yakui_zhao9b9d1722009-05-31 17:17:17 +0800630 struct sdvo_device_mapping sdvo_mappings[2];
Zhao Yakuia3e17eb2009-10-10 10:42:37 +0800631 /* indicate whether the LVDS_BORDER should be enabled or not */
632 unsigned int lvds_border_bits;
Chris Wilson1d8e1c72010-08-07 11:01:28 +0100633 /* Panel fitter placement and size for Ironlake+ */
634 u32 pch_pf_pos, pch_pf_size;
Jesse Barnes652c3932009-08-17 13:31:43 -0700635
Kristian Høgsberg6b95a202009-11-18 11:25:18 -0500636 struct drm_crtc *plane_to_crtc_mapping[2];
637 struct drm_crtc *pipe_to_crtc_mapping[2];
638 wait_queue_head_t pending_flip_queue;
Jesse Barnes1afe3e92010-03-26 10:35:20 -0700639 bool flip_pending_is_done;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -0500640
Jesse Barnes652c3932009-08-17 13:31:43 -0700641 /* Reclocking support */
642 bool render_reclock_avail;
643 bool lvds_downclock_avail;
Zhao Yakui18f9ed12009-11-20 03:24:16 +0000644 /* indicates the reduced downclock for LVDS*/
645 int lvds_downclock;
Jesse Barnes652c3932009-08-17 13:31:43 -0700646 struct work_struct idle_work;
647 struct timer_list idle_timer;
648 bool busy;
649 u16 orig_clock;
Zhao Yakui6363ee62009-11-24 09:48:44 +0800650 int child_dev_num;
651 struct child_device_config *child_dev;
Zhao Yakuia2565372009-12-11 09:26:11 +0800652 struct drm_connector *int_lvds_connector;
Jesse Barnesf97108d2010-01-29 11:27:07 -0800653
Zhenyu Wangc48044112009-12-17 14:48:43 +0800654 bool mchbar_need_disable;
Jesse Barnesf97108d2010-01-29 11:27:07 -0800655
656 u8 cur_delay;
657 u8 min_delay;
658 u8 max_delay;
Jesse Barnes7648fa92010-05-20 14:28:11 -0700659 u8 fmax;
660 u8 fstart;
661
662 u64 last_count1;
663 unsigned long last_time1;
664 u64 last_count2;
665 struct timespec last_time2;
666 unsigned long gfx_power;
667 int c_m;
668 int r_t;
669 u8 corr;
670 spinlock_t *mchdev_lock;
Jesse Barnesb5e50c32010-02-05 12:42:41 -0800671
672 enum no_fbc_reason no_fbc_reason;
Dave Airlie38651672010-03-30 05:34:13 +0000673
Jesse Barnes20bf3772010-04-21 11:39:22 -0700674 struct drm_mm_node *compressed_fb;
675 struct drm_mm_node *compressed_llb;
Eric Anholt34dc4d42010-05-07 14:30:03 -0700676
Dave Airlie8be48d92010-03-30 05:34:14 +0000677 /* list of fbdev register on this device */
678 struct intel_fbdev *fbdev;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700679} drm_i915_private_t;
680
Eric Anholt673a3942008-07-30 12:06:12 -0700681/** driver private structure attached to each drm_gem_object */
682struct drm_i915_gem_object {
Daniel Vetterc397b902010-04-09 19:05:07 +0000683 struct drm_gem_object base;
Eric Anholt673a3942008-07-30 12:06:12 -0700684
685 /** Current space allocated to this object in the GTT, if any. */
686 struct drm_mm_node *gtt_space;
687
688 /** This object's place on the active/flushing/inactive lists */
689 struct list_head list;
Daniel Vetter99fcb762010-02-07 16:20:18 +0100690 /** This object's place on GPU write list */
691 struct list_head gpu_write_list;
Chris Wilsoncd377ea2010-08-07 11:01:24 +0100692 /** This object's place on eviction list */
693 struct list_head evict_list;
Eric Anholt673a3942008-07-30 12:06:12 -0700694
695 /**
696 * This is set if the object is on the active or flushing lists
697 * (has pending rendering), and is not set if it's on inactive (ready
698 * to be unbound).
699 */
Daniel Vetter778c3542010-05-13 11:49:44 +0200700 unsigned int active : 1;
Eric Anholt673a3942008-07-30 12:06:12 -0700701
702 /**
703 * This is set if the object has been written to since last bound
704 * to the GTT
705 */
Daniel Vetter778c3542010-05-13 11:49:44 +0200706 unsigned int dirty : 1;
707
708 /**
709 * Fence register bits (if any) for this object. Will be set
710 * as needed when mapped into the GTT.
711 * Protected by dev->struct_mutex.
712 *
713 * Size: 4 bits for 16 fences + sign (for FENCE_REG_NONE)
714 */
Chris Wilson11824e82010-06-06 15:40:18 +0100715 signed int fence_reg : 5;
Daniel Vetter778c3542010-05-13 11:49:44 +0200716
717 /**
718 * Used for checking the object doesn't appear more than once
719 * in an execbuffer object list.
720 */
721 unsigned int in_execbuffer : 1;
722
723 /**
724 * Advice: are the backing pages purgeable?
725 */
726 unsigned int madv : 2;
727
728 /**
729 * Refcount for the pages array. With the current locking scheme, there
730 * are at most two concurrent users: Binding a bo to the gtt and
731 * pwrite/pread using physical addresses. So two bits for a maximum
732 * of two users are enough.
733 */
734 unsigned int pages_refcount : 2;
735#define DRM_I915_GEM_OBJECT_MAX_PAGES_REFCOUNT 0x3
736
737 /**
738 * Current tiling mode for the object.
739 */
740 unsigned int tiling_mode : 2;
741
742 /** How many users have pinned this object in GTT space. The following
743 * users can each hold at most one reference: pwrite/pread, pin_ioctl
744 * (via user_pin_count), execbuffer (objects are not allowed multiple
745 * times for the same batchbuffer), and the framebuffer code. When
746 * switching/pageflipping, the framebuffer code has at most two buffers
747 * pinned per crtc.
748 *
749 * In the worst case this is 1 + 1 + 1 + 2*2 = 7. That would fit into 3
750 * bits with absolutely no headroom. So use 4 bits. */
Chris Wilson11824e82010-06-06 15:40:18 +0100751 unsigned int pin_count : 4;
Daniel Vetter778c3542010-05-13 11:49:44 +0200752#define DRM_I915_GEM_OBJECT_MAX_PIN_COUNT 0xf
Eric Anholt673a3942008-07-30 12:06:12 -0700753
754 /** AGP memory structure for our GTT binding. */
755 DRM_AGP_MEM *agp_mem;
756
Eric Anholt856fa192009-03-19 14:10:50 -0700757 struct page **pages;
Eric Anholt673a3942008-07-30 12:06:12 -0700758
759 /**
760 * Current offset of the object in GTT space.
761 *
762 * This is the same as gtt_space->start
763 */
764 uint32_t gtt_offset;
Chris Wilsone67b8ce2009-09-14 16:50:26 +0100765
Zou Nan hai852835f2010-05-21 09:08:56 +0800766 /* Which ring is refering to is this object */
767 struct intel_ring_buffer *ring;
768
Jesse Barnesde151cf2008-11-12 10:03:55 -0800769 /**
770 * Fake offset for use by mmap(2)
771 */
772 uint64_t mmap_offset;
773
Eric Anholt673a3942008-07-30 12:06:12 -0700774 /** Breadcrumb of last rendering to the buffer. */
775 uint32_t last_rendering_seqno;
776
Daniel Vetter778c3542010-05-13 11:49:44 +0200777 /** Current tiling stride for the object, if it's tiled. */
Jesse Barnesde151cf2008-11-12 10:03:55 -0800778 uint32_t stride;
Eric Anholt673a3942008-07-30 12:06:12 -0700779
Eric Anholt280b7132009-03-12 16:56:27 -0700780 /** Record of address bit 17 of each page at last unbind. */
Chris Wilsond312ec22010-06-06 15:40:22 +0100781 unsigned long *bit_17;
Eric Anholt280b7132009-03-12 16:56:27 -0700782
Keith Packardba1eb1d2008-10-14 19:55:10 -0700783 /** AGP mapping type (AGP_USER_MEMORY or AGP_USER_CACHED_MEMORY */
784 uint32_t agp_type;
785
Eric Anholt673a3942008-07-30 12:06:12 -0700786 /**
Eric Anholte47c68e2008-11-14 13:35:19 -0800787 * If present, while GEM_DOMAIN_CPU is in the read domain this array
788 * flags which individual pages are valid.
Eric Anholt673a3942008-07-30 12:06:12 -0700789 */
790 uint8_t *page_cpu_valid;
Jesse Barnes79e53942008-11-07 14:24:08 -0800791
792 /** User space pin count and filp owning the pin */
793 uint32_t user_pin_count;
794 struct drm_file *pin_filp;
Dave Airlie71acb5e2008-12-30 20:31:46 +1000795
796 /** for phy allocated objects */
797 struct drm_i915_gem_phys_object *phys_obj;
Kristian Høgsbergb70d11d2009-03-03 14:45:57 -0500798
799 /**
Kristian Høgsberg6b95a202009-11-18 11:25:18 -0500800 * Number of crtcs where this object is currently the fb, but
801 * will be page flipped away on the next vblank. When it
802 * reaches 0, dev_priv->pending_flip_queue will be woken up.
803 */
804 atomic_t pending_flip;
Eric Anholt673a3942008-07-30 12:06:12 -0700805};
806
Daniel Vetter62b8b212010-04-09 19:05:08 +0000807#define to_intel_bo(x) container_of(x, struct drm_i915_gem_object, base)
Daniel Vetter23010e42010-03-08 13:35:02 +0100808
Eric Anholt673a3942008-07-30 12:06:12 -0700809/**
810 * Request queue structure.
811 *
812 * The request queue allows us to note sequence numbers that have been emitted
813 * and may be associated with active buffers to be retired.
814 *
815 * By keeping this list, we can avoid having to do questionable
816 * sequence-number comparisons on buffer last_rendering_seqnos, and associate
817 * an emission time with seqnos for tracking how far ahead of the GPU we are.
818 */
819struct drm_i915_gem_request {
Zou Nan hai852835f2010-05-21 09:08:56 +0800820 /** On Which ring this request was generated */
821 struct intel_ring_buffer *ring;
822
Eric Anholt673a3942008-07-30 12:06:12 -0700823 /** GEM sequence number associated with this request. */
824 uint32_t seqno;
825
826 /** Time at which this request was emitted, in jiffies. */
827 unsigned long emitted_jiffies;
828
Eric Anholtb9624422009-06-03 07:27:35 +0000829 /** global list entry for this request */
Eric Anholt673a3942008-07-30 12:06:12 -0700830 struct list_head list;
Eric Anholtb9624422009-06-03 07:27:35 +0000831
832 /** file_priv list entry for this request */
833 struct list_head client_list;
Eric Anholt673a3942008-07-30 12:06:12 -0700834};
835
836struct drm_i915_file_private {
837 struct {
Eric Anholtb9624422009-06-03 07:27:35 +0000838 struct list_head request_list;
Eric Anholt673a3942008-07-30 12:06:12 -0700839 } mm;
840};
841
Jesse Barnes79e53942008-11-07 14:24:08 -0800842enum intel_chip_family {
843 CHIP_I8XX = 0x01,
844 CHIP_I9XX = 0x02,
845 CHIP_I915 = 0x04,
846 CHIP_I965 = 0x08,
847};
848
Eric Anholtc153f452007-09-03 12:06:45 +1000849extern struct drm_ioctl_desc i915_ioctls[];
Dave Airlieb3a83632005-09-30 18:37:36 +1000850extern int i915_max_ioctl;
Jesse Barnes79e53942008-11-07 14:24:08 -0800851extern unsigned int i915_fbpercrtc;
Jesse Barnes652c3932009-08-17 13:31:43 -0700852extern unsigned int i915_powersave;
Jesse Barnes33814342010-01-14 20:48:02 +0000853extern unsigned int i915_lvds_downclock;
Dave Airlieb3a83632005-09-30 18:37:36 +1000854
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000855extern int i915_suspend(struct drm_device *dev, pm_message_t state);
856extern int i915_resume(struct drm_device *dev);
Ben Gamari1341d652009-09-14 17:48:42 -0400857extern void i915_save_display(struct drm_device *dev);
858extern void i915_restore_display(struct drm_device *dev);
Dave Airlie7c1c2872008-11-28 14:22:24 +1000859extern int i915_master_create(struct drm_device *dev, struct drm_master *master);
860extern void i915_master_destroy(struct drm_device *dev, struct drm_master *master);
861
Linus Torvalds1da177e2005-04-16 15:20:36 -0700862 /* i915_dma.c */
Dave Airlie84b1fd12007-07-11 15:53:27 +1000863extern void i915_kernel_lost_context(struct drm_device * dev);
Dave Airlie22eae942005-11-10 22:16:34 +1100864extern int i915_driver_load(struct drm_device *, unsigned long flags);
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000865extern int i915_driver_unload(struct drm_device *);
Eric Anholt673a3942008-07-30 12:06:12 -0700866extern int i915_driver_open(struct drm_device *dev, struct drm_file *file_priv);
Dave Airlie84b1fd12007-07-11 15:53:27 +1000867extern void i915_driver_lastclose(struct drm_device * dev);
Eric Anholt6c340ea2007-08-25 20:23:09 +1000868extern void i915_driver_preclose(struct drm_device *dev,
869 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -0700870extern void i915_driver_postclose(struct drm_device *dev,
871 struct drm_file *file_priv);
Dave Airlie84b1fd12007-07-11 15:53:27 +1000872extern int i915_driver_device_is_agp(struct drm_device * dev);
Dave Airlie0d6aa602006-01-02 20:14:23 +1100873extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
874 unsigned long arg);
Eric Anholt673a3942008-07-30 12:06:12 -0700875extern int i915_emit_box(struct drm_device *dev,
Eric Anholt201361a2009-03-11 12:30:04 -0700876 struct drm_clip_rect *boxes,
Eric Anholt673a3942008-07-30 12:06:12 -0700877 int i, int DR1, int DR4);
Chris Wilsonf803aa52010-09-19 12:38:26 +0100878extern int i915_reset(struct drm_device *dev, u8 flags);
Jesse Barnes7648fa92010-05-20 14:28:11 -0700879extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
880extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
881extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
882extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
883
Dave Airlieaf6061a2008-05-07 12:15:39 +1000884
Linus Torvalds1da177e2005-04-16 15:20:36 -0700885/* i915_irq.c */
Ben Gamarif65d9422009-09-14 17:48:44 -0400886void i915_hangcheck_elapsed(unsigned long data);
Eric Anholtc153f452007-09-03 12:06:45 +1000887extern int i915_irq_emit(struct drm_device *dev, void *data,
888 struct drm_file *file_priv);
889extern int i915_irq_wait(struct drm_device *dev, void *data,
890 struct drm_file *file_priv);
Chris Wilson9d34e5d2009-09-24 05:26:06 +0100891void i915_trace_irq_get(struct drm_device *dev, u32 seqno);
Jesse Barnes79e53942008-11-07 14:24:08 -0800892extern void i915_enable_interrupt (struct drm_device *dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700893
894extern irqreturn_t i915_driver_irq_handler(DRM_IRQ_ARGS);
Dave Airlie84b1fd12007-07-11 15:53:27 +1000895extern void i915_driver_irq_preinstall(struct drm_device * dev);
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700896extern int i915_driver_irq_postinstall(struct drm_device *dev);
Dave Airlie84b1fd12007-07-11 15:53:27 +1000897extern void i915_driver_irq_uninstall(struct drm_device * dev);
Eric Anholtc153f452007-09-03 12:06:45 +1000898extern int i915_vblank_pipe_set(struct drm_device *dev, void *data,
899 struct drm_file *file_priv);
900extern int i915_vblank_pipe_get(struct drm_device *dev, void *data,
901 struct drm_file *file_priv);
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700902extern int i915_enable_vblank(struct drm_device *dev, int crtc);
903extern void i915_disable_vblank(struct drm_device *dev, int crtc);
904extern u32 i915_get_vblank_counter(struct drm_device *dev, int crtc);
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800905extern u32 gm45_get_vblank_counter(struct drm_device *dev, int crtc);
Eric Anholtc153f452007-09-03 12:06:45 +1000906extern int i915_vblank_swap(struct drm_device *dev, void *data,
907 struct drm_file *file_priv);
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100908extern void i915_enable_irq(drm_i915_private_t *dev_priv, u32 mask);
Eric Anholt62fdfea2010-05-21 13:26:39 -0700909extern void i915_disable_irq(drm_i915_private_t *dev_priv, u32 mask);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800910extern void ironlake_enable_graphics_irq(drm_i915_private_t *dev_priv,
911 u32 mask);
912extern void ironlake_disable_graphics_irq(drm_i915_private_t *dev_priv,
913 u32 mask);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700914
Keith Packard7c463582008-11-04 02:03:27 -0800915void
916i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask);
917
918void
919i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask);
920
Zhao Yakui01c66882009-10-28 05:10:00 +0000921void intel_enable_asle (struct drm_device *dev);
922
Chris Wilson3bd3c932010-08-19 08:19:30 +0100923#ifdef CONFIG_DEBUG_FS
924extern void i915_destroy_error_state(struct drm_device *dev);
925#else
926#define i915_destroy_error_state(x)
927#endif
928
Keith Packard7c463582008-11-04 02:03:27 -0800929
Linus Torvalds1da177e2005-04-16 15:20:36 -0700930/* i915_mem.c */
Eric Anholtc153f452007-09-03 12:06:45 +1000931extern int i915_mem_alloc(struct drm_device *dev, void *data,
932 struct drm_file *file_priv);
933extern int i915_mem_free(struct drm_device *dev, void *data,
934 struct drm_file *file_priv);
935extern int i915_mem_init_heap(struct drm_device *dev, void *data,
936 struct drm_file *file_priv);
937extern int i915_mem_destroy_heap(struct drm_device *dev, void *data,
938 struct drm_file *file_priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700939extern void i915_mem_takedown(struct mem_block **heap);
Dave Airlie84b1fd12007-07-11 15:53:27 +1000940extern void i915_mem_release(struct drm_device * dev,
Eric Anholt6c340ea2007-08-25 20:23:09 +1000941 struct drm_file *file_priv, struct mem_block *heap);
Eric Anholt673a3942008-07-30 12:06:12 -0700942/* i915_gem.c */
943int i915_gem_init_ioctl(struct drm_device *dev, void *data,
944 struct drm_file *file_priv);
945int i915_gem_create_ioctl(struct drm_device *dev, void *data,
946 struct drm_file *file_priv);
947int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
948 struct drm_file *file_priv);
949int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
950 struct drm_file *file_priv);
951int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
952 struct drm_file *file_priv);
Jesse Barnesde151cf2008-11-12 10:03:55 -0800953int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
954 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -0700955int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
956 struct drm_file *file_priv);
957int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
958 struct drm_file *file_priv);
959int i915_gem_execbuffer(struct drm_device *dev, void *data,
960 struct drm_file *file_priv);
Jesse Barnes76446ca2009-12-17 22:05:42 -0500961int i915_gem_execbuffer2(struct drm_device *dev, void *data,
962 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -0700963int i915_gem_pin_ioctl(struct drm_device *dev, void *data,
964 struct drm_file *file_priv);
965int i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
966 struct drm_file *file_priv);
967int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
968 struct drm_file *file_priv);
969int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
970 struct drm_file *file_priv);
Chris Wilson3ef94da2009-09-14 16:50:29 +0100971int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
972 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -0700973int i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
974 struct drm_file *file_priv);
975int i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
976 struct drm_file *file_priv);
977int i915_gem_set_tiling(struct drm_device *dev, void *data,
978 struct drm_file *file_priv);
979int i915_gem_get_tiling(struct drm_device *dev, void *data,
980 struct drm_file *file_priv);
Eric Anholt5a125c32008-10-22 21:40:13 -0700981int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
982 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -0700983void i915_gem_load(struct drm_device *dev);
Eric Anholt673a3942008-07-30 12:06:12 -0700984int i915_gem_init_object(struct drm_gem_object *obj);
Daniel Vetterac52bc52010-04-09 19:05:06 +0000985struct drm_gem_object * i915_gem_alloc_object(struct drm_device *dev,
986 size_t size);
Eric Anholt673a3942008-07-30 12:06:12 -0700987void i915_gem_free_object(struct drm_gem_object *obj);
988int i915_gem_object_pin(struct drm_gem_object *obj, uint32_t alignment);
989void i915_gem_object_unpin(struct drm_gem_object *obj);
Jesse Barnes0f973f22009-01-26 17:10:45 -0800990int i915_gem_object_unbind(struct drm_gem_object *obj);
Eric Anholtd05ca302009-07-10 13:02:26 -0700991void i915_gem_release_mmap(struct drm_gem_object *obj);
Eric Anholt673a3942008-07-30 12:06:12 -0700992void i915_gem_lastclose(struct drm_device *dev);
Zou Nan hai852835f2010-05-21 09:08:56 +0800993uint32_t i915_get_gem_seqno(struct drm_device *dev,
994 struct intel_ring_buffer *ring);
Ben Gamari22be1722009-09-14 17:48:43 -0400995bool i915_seqno_passed(uint32_t seq1, uint32_t seq2);
Chris Wilson2cf34d72010-09-14 13:03:28 +0100996int i915_gem_object_get_fence_reg(struct drm_gem_object *obj,
997 bool interruptible);
998int i915_gem_object_put_fence_reg(struct drm_gem_object *obj,
999 bool interruptible);
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01001000void i915_gem_retire_requests(struct drm_device *dev);
Chris Wilson9375e442010-09-19 12:21:28 +01001001void i915_gem_reset_flushing_list(struct drm_device *dev);
Chris Wilson77f01232010-09-19 12:31:36 +01001002void i915_gem_reset_inactive_gpu_domains(struct drm_device *dev);
Eric Anholt673a3942008-07-30 12:06:12 -07001003void i915_gem_clflush_object(struct drm_gem_object *obj);
Jesse Barnes79e53942008-11-07 14:24:08 -08001004int i915_gem_object_set_domain(struct drm_gem_object *obj,
1005 uint32_t read_domains,
1006 uint32_t write_domain);
1007int i915_gem_init_ringbuffer(struct drm_device *dev);
1008void i915_gem_cleanup_ringbuffer(struct drm_device *dev);
1009int i915_gem_do_init(struct drm_device *dev, unsigned long start,
1010 unsigned long end);
Chris Wilsonb47eb4a2010-08-07 11:01:23 +01001011int i915_gpu_idle(struct drm_device *dev);
Jesse Barnes5669fca2009-02-17 15:13:31 -08001012int i915_gem_idle(struct drm_device *dev);
Zou Nan hai852835f2010-05-21 09:08:56 +08001013uint32_t i915_add_request(struct drm_device *dev,
Chris Wilson8dc5d142010-08-12 12:36:12 +01001014 struct drm_file *file_priv,
1015 struct drm_i915_gem_request *request,
1016 struct intel_ring_buffer *ring);
Zou Nan hai852835f2010-05-21 09:08:56 +08001017int i915_do_wait_request(struct drm_device *dev,
Daniel Vetter8a1a49f2010-02-11 22:29:04 +01001018 uint32_t seqno,
1019 bool interruptible,
1020 struct intel_ring_buffer *ring);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001021int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
Jesse Barnes79e53942008-11-07 14:24:08 -08001022int i915_gem_object_set_to_gtt_domain(struct drm_gem_object *obj,
1023 int write);
Chris Wilson48b956c2010-09-14 12:50:34 +01001024int i915_gem_object_set_to_display_plane(struct drm_gem_object *obj,
1025 bool pipelined);
Dave Airlie71acb5e2008-12-30 20:31:46 +10001026int i915_gem_attach_phys_object(struct drm_device *dev,
Chris Wilson6eeefaf2010-08-07 11:01:39 +01001027 struct drm_gem_object *obj,
1028 int id,
1029 int align);
Dave Airlie71acb5e2008-12-30 20:31:46 +10001030void i915_gem_detach_phys_object(struct drm_device *dev,
1031 struct drm_gem_object *obj);
1032void i915_gem_free_all_phys_object(struct drm_device *dev);
Chris Wilson4bdadb92010-01-27 13:36:32 +00001033int i915_gem_object_get_pages(struct drm_gem_object *obj, gfp_t gfpmask);
Ben Gamari6911a9b2009-04-02 11:24:54 -07001034void i915_gem_object_put_pages(struct drm_gem_object *obj);
Eric Anholt1fd1c622009-06-03 07:26:58 +00001035void i915_gem_release(struct drm_device * dev, struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07001036
Chris Wilson31169712009-09-14 16:50:28 +01001037void i915_gem_shrinker_init(void);
1038void i915_gem_shrinker_exit(void);
1039
Chris Wilsonb47eb4a2010-08-07 11:01:23 +01001040/* i915_gem_evict.c */
1041int i915_gem_evict_something(struct drm_device *dev, int min_size, unsigned alignment);
1042int i915_gem_evict_everything(struct drm_device *dev);
1043int i915_gem_evict_inactive(struct drm_device *dev);
1044
Eric Anholt673a3942008-07-30 12:06:12 -07001045/* i915_gem_tiling.c */
1046void i915_gem_detect_bit_6_swizzle(struct drm_device *dev);
Eric Anholt280b7132009-03-12 16:56:27 -07001047void i915_gem_object_do_bit_17_swizzle(struct drm_gem_object *obj);
1048void i915_gem_object_save_bit_17_swizzle(struct drm_gem_object *obj);
Jesse Barnes76446ca2009-12-17 22:05:42 -05001049bool i915_tiling_ok(struct drm_device *dev, int stride, int size,
1050 int tiling_mode);
Owain Ainsworthf590d272010-02-18 15:33:00 +00001051bool i915_gem_object_fence_offset_ok(struct drm_gem_object *obj,
1052 int tiling_mode);
Eric Anholt673a3942008-07-30 12:06:12 -07001053
1054/* i915_gem_debug.c */
1055void i915_gem_dump_object(struct drm_gem_object *obj, int len,
1056 const char *where, uint32_t mark);
1057#if WATCH_INACTIVE
1058void i915_verify_inactive(struct drm_device *dev, char *file, int line);
1059#else
1060#define i915_verify_inactive(dev, file, line)
1061#endif
1062void i915_gem_object_check_coherency(struct drm_gem_object *obj, int handle);
1063void i915_gem_dump_object(struct drm_gem_object *obj, int len,
1064 const char *where, uint32_t mark);
1065void i915_dump_lru(struct drm_device *dev, const char *where);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001066
Ben Gamari20172632009-02-17 20:08:50 -05001067/* i915_debugfs.c */
Ben Gamari27c202a2009-07-01 22:26:52 -04001068int i915_debugfs_init(struct drm_minor *minor);
1069void i915_debugfs_cleanup(struct drm_minor *minor);
Ben Gamari20172632009-02-17 20:08:50 -05001070
Jesse Barnes317c35d2008-08-25 15:11:06 -07001071/* i915_suspend.c */
1072extern int i915_save_state(struct drm_device *dev);
1073extern int i915_restore_state(struct drm_device *dev);
1074
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001075/* i915_suspend.c */
1076extern int i915_save_state(struct drm_device *dev);
1077extern int i915_restore_state(struct drm_device *dev);
1078
Chris Wilsonf899fc62010-07-20 15:44:45 -07001079/* intel_i2c.c */
1080extern int intel_setup_gmbus(struct drm_device *dev);
1081extern void intel_teardown_gmbus(struct drm_device *dev);
1082extern void intel_i2c_reset(struct drm_device *dev);
1083
Chris Wilson3b617962010-08-24 09:02:58 +01001084/* intel_opregion.c */
Chris Wilson44834a62010-08-19 16:09:23 +01001085extern int intel_opregion_setup(struct drm_device *dev);
1086#ifdef CONFIG_ACPI
1087extern void intel_opregion_init(struct drm_device *dev);
1088extern void intel_opregion_fini(struct drm_device *dev);
Chris Wilson3b617962010-08-24 09:02:58 +01001089extern void intel_opregion_asle_intr(struct drm_device *dev);
1090extern void intel_opregion_gse_intr(struct drm_device *dev);
1091extern void intel_opregion_enable_asle(struct drm_device *dev);
Len Brown65e082c2008-10-24 17:18:10 -04001092#else
Chris Wilson44834a62010-08-19 16:09:23 +01001093static inline void intel_opregion_init(struct drm_device *dev) { return; }
1094static inline void intel_opregion_fini(struct drm_device *dev) { return; }
Chris Wilson3b617962010-08-24 09:02:58 +01001095static inline void intel_opregion_asle_intr(struct drm_device *dev) { return; }
1096static inline void intel_opregion_gse_intr(struct drm_device *dev) { return; }
1097static inline void intel_opregion_enable_asle(struct drm_device *dev) { return; }
Len Brown65e082c2008-10-24 17:18:10 -04001098#endif
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +01001099
Jesse Barnes79e53942008-11-07 14:24:08 -08001100/* modesetting */
1101extern void intel_modeset_init(struct drm_device *dev);
1102extern void intel_modeset_cleanup(struct drm_device *dev);
Dave Airlie28d52042009-09-21 14:33:58 +10001103extern int intel_modeset_vga_set_state(struct drm_device *dev, bool state);
Jesse Barnes80824002009-09-10 15:28:06 -07001104extern void i8xx_disable_fbc(struct drm_device *dev);
Jesse Barnes74dff282009-09-14 15:39:40 -07001105extern void g4x_disable_fbc(struct drm_device *dev);
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001106extern void ironlake_disable_fbc(struct drm_device *dev);
Adam Jacksonee5382a2010-04-23 11:17:39 -04001107extern void intel_disable_fbc(struct drm_device *dev);
1108extern void intel_enable_fbc(struct drm_crtc *crtc, unsigned long interval);
1109extern bool intel_fbc_enabled(struct drm_device *dev);
Jesse Barnes7648fa92010-05-20 14:28:11 -07001110extern bool ironlake_set_drps(struct drm_device *dev, u8 val);
Zhenyu Wang3bad0782010-04-07 16:15:53 +08001111extern void intel_detect_pch (struct drm_device *dev);
Zhenyu Wange3421a12010-04-08 09:43:27 +08001112extern int intel_trans_dp_port_sel (struct drm_crtc *crtc);
Zhenyu Wang3bad0782010-04-07 16:15:53 +08001113
Chris Wilson6ef3d422010-08-04 20:26:07 +01001114/* overlay */
Chris Wilson3bd3c932010-08-19 08:19:30 +01001115#ifdef CONFIG_DEBUG_FS
Chris Wilson6ef3d422010-08-04 20:26:07 +01001116extern struct intel_overlay_error_state *intel_overlay_capture_error_state(struct drm_device *dev);
1117extern void intel_overlay_print_error_state(struct seq_file *m, struct intel_overlay_error_state *error);
Chris Wilson3bd3c932010-08-19 08:19:30 +01001118#endif
Chris Wilson6ef3d422010-08-04 20:26:07 +01001119
Eric Anholt546b0972008-09-01 16:45:29 -07001120/**
1121 * Lock test for when it's just for synchronization of ring access.
1122 *
1123 * In that case, we don't need to do it when GEM is initialized as nobody else
1124 * has access to the ring.
1125 */
1126#define RING_LOCK_TEST_WITH_RETURN(dev, file_priv) do { \
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001127 if (((drm_i915_private_t *)dev->dev_private)->render_ring.gem_object \
1128 == NULL) \
Eric Anholt546b0972008-09-01 16:45:29 -07001129 LOCK_TEST_WITH_RETURN(dev, file_priv); \
1130} while (0)
1131
Jesse Barnesbe282fd2010-08-13 15:50:28 -07001132static inline u32 i915_read(struct drm_i915_private *dev_priv, u32 reg)
1133{
1134 u32 val;
1135
1136 val = readl(dev_priv->regs + reg);
1137 if (dev_priv->debug_flags & I915_DEBUG_READ)
1138 printk(KERN_ERR "read 0x%08x from 0x%08x\n", val, reg);
1139 return val;
1140}
1141
1142static inline void i915_write(struct drm_i915_private *dev_priv, u32 reg,
1143 u32 val)
1144{
1145 writel(val, dev_priv->regs + reg);
1146 if (dev_priv->debug_flags & I915_DEBUG_WRITE)
1147 printk(KERN_ERR "wrote 0x%08x to 0x%08x\n", val, reg);
1148}
1149
1150#define I915_READ(reg) i915_read(dev_priv, (reg))
1151#define I915_WRITE(reg, val) i915_write(dev_priv, (reg), (val))
Eric Anholt3043c602008-10-02 12:24:47 -07001152#define I915_READ16(reg) readw(dev_priv->regs + (reg))
1153#define I915_WRITE16(reg, val) writel(val, dev_priv->regs + (reg))
1154#define I915_READ8(reg) readb(dev_priv->regs + (reg))
1155#define I915_WRITE8(reg, val) writeb(val, dev_priv->regs + (reg))
Jesse Barnesde151cf2008-11-12 10:03:55 -08001156#define I915_WRITE64(reg, val) writeq(val, dev_priv->regs + (reg))
Keith Packard049ef7e2009-04-30 14:43:43 -07001157#define I915_READ64(reg) readq(dev_priv->regs + (reg))
Eric Anholt7d573822009-01-02 13:33:00 -08001158#define POSTING_READ(reg) (void)I915_READ(reg)
Jesse Barnes7648fa92010-05-20 14:28:11 -07001159#define POSTING_READ16(reg) (void)I915_READ16(reg)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001160
Jesse Barnesbe282fd2010-08-13 15:50:28 -07001161#define I915_DEBUG_ENABLE_IO() (dev_priv->debug_flags |= I915_DEBUG_READ | \
1162 I915_DEBUG_WRITE)
1163#define I915_DEBUG_DISABLE_IO() (dev_priv->debug_flags &= ~(I915_DEBUG_READ | \
1164 I915_DEBUG_WRITE))
1165
Linus Torvalds1da177e2005-04-16 15:20:36 -07001166#define I915_VERBOSE 0
1167
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001168#define BEGIN_LP_RING(n) do { \
Chris Wilsondbd7ac92010-08-04 15:18:15 +01001169 drm_i915_private_t *dev_priv__ = dev->dev_private; \
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001170 if (I915_VERBOSE) \
1171 DRM_DEBUG(" BEGIN_LP_RING %x\n", (int)(n)); \
Chris Wilsondbd7ac92010-08-04 15:18:15 +01001172 intel_ring_begin(dev, &dev_priv__->render_ring, (n)); \
Linus Torvalds1da177e2005-04-16 15:20:36 -07001173} while (0)
1174
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001175
1176#define OUT_RING(x) do { \
Chris Wilsondbd7ac92010-08-04 15:18:15 +01001177 drm_i915_private_t *dev_priv__ = dev->dev_private; \
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001178 if (I915_VERBOSE) \
1179 DRM_DEBUG(" OUT_RING %x\n", (int)(x)); \
Chris Wilsondbd7ac92010-08-04 15:18:15 +01001180 intel_ring_emit(dev, &dev_priv__->render_ring, x); \
Linus Torvalds1da177e2005-04-16 15:20:36 -07001181} while (0)
1182
1183#define ADVANCE_LP_RING() do { \
Chris Wilsondbd7ac92010-08-04 15:18:15 +01001184 drm_i915_private_t *dev_priv__ = dev->dev_private; \
Chris Wilson0ef82af2009-09-05 18:07:06 +01001185 if (I915_VERBOSE) \
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001186 DRM_DEBUG("ADVANCE_LP_RING %x\n", \
Chris Wilsondbd7ac92010-08-04 15:18:15 +01001187 dev_priv__->render_ring.tail); \
1188 intel_ring_advance(dev, &dev_priv__->render_ring); \
Linus Torvalds1da177e2005-04-16 15:20:36 -07001189} while(0)
1190
Jesse Barnes585fb112008-07-29 11:54:06 -07001191/**
1192 * Reads a dword out of the status page, which is written to from the command
1193 * queue by automatic updates, MI_REPORT_HEAD, MI_STORE_DATA_INDEX, or
1194 * MI_STORE_DATA_IMM.
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001195 *
Jesse Barnes585fb112008-07-29 11:54:06 -07001196 * The following dwords have a reserved meaning:
Keith Packard0cdad7e2008-10-14 17:19:38 -07001197 * 0x00: ISR copy, updated when an ISR bit not set in the HWSTAM changes.
1198 * 0x04: ring 0 head pointer
1199 * 0x05: ring 1 head pointer (915-class)
1200 * 0x06: ring 2 head pointer (915-class)
1201 * 0x10-0x1b: Context status DWords (GM45)
1202 * 0x1f: Last written status offset. (GM45)
Jesse Barnes585fb112008-07-29 11:54:06 -07001203 *
Keith Packard0cdad7e2008-10-14 17:19:38 -07001204 * The area from dword 0x20 to 0x3ff is available for driver usage.
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001205 */
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001206#define READ_HWSP(dev_priv, reg) (((volatile u32 *)\
1207 (dev_priv->render_ring.status_page.page_addr))[reg])
Keith Packard0baf8232008-11-08 11:44:14 +10001208#define READ_BREADCRUMB(dev_priv) READ_HWSP(dev_priv, I915_BREADCRUMB_INDEX)
Keith Packard0cdad7e2008-10-14 17:19:38 -07001209#define I915_GEM_HWS_INDEX 0x20
Keith Packard0baf8232008-11-08 11:44:14 +10001210#define I915_BREADCRUMB_INDEX 0x21
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001211
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -05001212#define INTEL_INFO(dev) (((struct drm_i915_private *) (dev)->dev_private)->info)
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001213
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -05001214#define IS_I830(dev) ((dev)->pci_device == 0x3577)
1215#define IS_845G(dev) ((dev)->pci_device == 0x2562)
Adam Jackson5ce8ba72010-04-15 14:03:30 -04001216#define IS_I85X(dev) (INTEL_INFO(dev)->is_i85x)
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -05001217#define IS_I865G(dev) ((dev)->pci_device == 0x2572)
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -05001218#define IS_I915G(dev) (INTEL_INFO(dev)->is_i915g)
1219#define IS_I915GM(dev) ((dev)->pci_device == 0x2592)
1220#define IS_I945G(dev) ((dev)->pci_device == 0x2772)
1221#define IS_I945GM(dev) (INTEL_INFO(dev)->is_i945gm)
Chris Wilson534843d2010-07-05 18:01:46 +01001222#define IS_BROADWATER(dev) (INTEL_INFO(dev)->is_broadwater)
1223#define IS_CRESTLINE(dev) (INTEL_INFO(dev)->is_crestline)
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -05001224#define IS_GM45(dev) ((dev)->pci_device == 0x2A42)
1225#define IS_G4X(dev) (INTEL_INFO(dev)->is_g4x)
1226#define IS_PINEVIEW_G(dev) ((dev)->pci_device == 0xa001)
1227#define IS_PINEVIEW_M(dev) ((dev)->pci_device == 0xa011)
1228#define IS_PINEVIEW(dev) (INTEL_INFO(dev)->is_pineview)
1229#define IS_G33(dev) (INTEL_INFO(dev)->is_g33)
Adam Jacksonf2b115e2009-12-03 17:14:42 -05001230#define IS_IRONLAKE_D(dev) ((dev)->pci_device == 0x0042)
1231#define IS_IRONLAKE_M(dev) ((dev)->pci_device == 0x0046)
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -05001232#define IS_IRONLAKE(dev) (INTEL_INFO(dev)->is_ironlake)
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -05001233#define IS_MOBILE(dev) (INTEL_INFO(dev)->is_mobile)
Zhenyu Wang280da222009-06-05 15:38:37 +08001234
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +01001235#define IS_GEN2(dev) (INTEL_INFO(dev)->gen == 2)
1236#define IS_GEN3(dev) (INTEL_INFO(dev)->gen == 3)
1237#define IS_GEN4(dev) (INTEL_INFO(dev)->gen == 4)
1238#define IS_GEN5(dev) (INTEL_INFO(dev)->gen == 5)
1239#define IS_GEN6(dev) (INTEL_INFO(dev)->gen == 6)
Eric Anholtbad720f2009-10-22 16:11:14 -07001240
Xiang, Haihao92f49d92010-09-16 10:43:10 +08001241#define HAS_BSD(dev) (INTEL_INFO(dev)->has_bsd_ring)
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -05001242#define I915_NEED_GFX_HWS(dev) (INTEL_INFO(dev)->need_gfx_hws)
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001243
Chris Wilson315781482010-08-12 09:42:51 +01001244#define HAS_OVERLAY(dev) (INTEL_INFO(dev)->has_overlay)
1245#define OVERLAY_NEEDS_PHYSICAL(dev) (INTEL_INFO(dev)->overlay_needs_physical)
1246
Jesse Barnes0f973f22009-01-26 17:10:45 -08001247/* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
1248 * rows, which changed the alignment requirements and fence programming.
1249 */
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001250#define HAS_128_BYTE_Y_TILING(dev) (!IS_GEN2(dev) && !(IS_I915G(dev) || \
Jesse Barnes0f973f22009-01-26 17:10:45 -08001251 IS_I915GM(dev)))
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001252#define SUPPORTS_DIGITAL_OUTPUTS(dev) (!IS_GEN2(dev) && !IS_PINEVIEW(dev))
Adam Jacksonf2b115e2009-12-03 17:14:42 -05001253#define SUPPORTS_INTEGRATED_HDMI(dev) (IS_G4X(dev) || IS_IRONLAKE(dev))
1254#define SUPPORTS_INTEGRATED_DP(dev) (IS_G4X(dev) || IS_IRONLAKE(dev))
1255#define SUPPORTS_EDP(dev) (IS_IRONLAKE_M(dev))
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001256#define SUPPORTS_TV(dev) (INTEL_INFO(dev)->supports_tv)
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -05001257#define I915_HAS_HOTPLUG(dev) (INTEL_INFO(dev)->has_hotplug)
Shaohua Li7662c8b2009-06-26 11:23:55 +08001258/* dsparb controlled by hw only */
Adam Jacksonf2b115e2009-12-03 17:14:42 -05001259#define DSPARB_HWCONTROL(dev) (IS_G4X(dev) || IS_IRONLAKE(dev))
Zhenyu Wangb39d50e2008-02-19 20:59:09 +10001260
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001261#define HAS_FW_BLC(dev) (INTEL_INFO(dev)->gen > 2)
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -05001262#define HAS_PIPE_CXSR(dev) (INTEL_INFO(dev)->has_pipe_cxsr)
1263#define I915_HAS_FBC(dev) (INTEL_INFO(dev)->has_fbc)
1264#define I915_HAS_RC6(dev) (INTEL_INFO(dev)->has_rc6)
Jesse Barnes652c3932009-08-17 13:31:43 -07001265
Eric Anholtbad720f2009-10-22 16:11:14 -07001266#define HAS_PCH_SPLIT(dev) (IS_IRONLAKE(dev) || \
1267 IS_GEN6(dev))
Jesse Barnese552eb72010-04-21 11:39:23 -07001268#define HAS_PIPE_CONTROL(dev) (IS_IRONLAKE(dev) || IS_GEN6(dev))
Eric Anholtbad720f2009-10-22 16:11:14 -07001269
Zhenyu Wang3bad0782010-04-07 16:15:53 +08001270#define INTEL_PCH_TYPE(dev) (((struct drm_i915_private *)(dev)->dev_private)->pch_type)
1271#define HAS_PCH_CPT(dev) (INTEL_PCH_TYPE(dev) == PCH_CPT)
1272
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001273#define PRIMARY_RINGBUFFER_SIZE (128*1024)
Dave Airlie0d6aa602006-01-02 20:14:23 +11001274
Linus Torvalds1da177e2005-04-16 15:20:36 -07001275#endif