blob: e02e14cedd5da1c071224477994a9ba18e504423 [file] [log] [blame]
Jayamohan Kallickal6733b392009-09-05 07:36:35 +05301/**
Jayamohan Kallickal533c1652013-04-05 20:38:34 -07002 * Copyright (C) 2005 - 2013 Emulex
Jayamohan Kallickal6733b392009-09-05 07:36:35 +05303 * All rights reserved.
4 *
5 * This program is free software; you can redistribute it and/or
6 * modify it under the terms of the GNU General Public License version 2
7 * as published by the Free Software Foundation. The full GNU General
8 * Public License is included in this distribution in the file called COPYING.
9 *
Jayamohan Kallickal255fa9a2011-03-25 14:23:57 -070010 * Written by: Jayamohan Kallickal (jayamohan.kallickal@emulex.com)
Jayamohan Kallickal6733b392009-09-05 07:36:35 +053011 *
12 * Contact Information:
Jayamohan Kallickal255fa9a2011-03-25 14:23:57 -070013 * linux-drivers@emulex.com
Jayamohan Kallickal6733b392009-09-05 07:36:35 +053014 *
Jayamohan Kallickal255fa9a2011-03-25 14:23:57 -070015 * Emulex
16 * 3333 Susan Street
17 * Costa Mesa, CA 92626
Jayamohan Kallickal6733b392009-09-05 07:36:35 +053018 */
19
20#ifndef _BEISCSI_MAIN_
21#define _BEISCSI_MAIN_
22
Jayamohan Kallickal6733b392009-09-05 07:36:35 +053023#include <linux/kernel.h>
24#include <linux/pci.h>
Randy Dunlap82c57022010-05-04 10:29:52 -070025#include <linux/if_ether.h>
Jayamohan Kallickal6733b392009-09-05 07:36:35 +053026#include <linux/in.h>
John Soni Jose99bc5d52012-08-20 23:00:18 +053027#include <linux/ctype.h>
28#include <linux/module.h>
Jayamohan Kallickal3567f362013-09-28 15:35:58 -070029#include <linux/aer.h>
Jayamohan Kallickal6733b392009-09-05 07:36:35 +053030#include <scsi/scsi.h>
31#include <scsi/scsi_cmnd.h>
32#include <scsi/scsi_device.h>
33#include <scsi/scsi_host.h>
34#include <scsi/iscsi_proto.h>
35#include <scsi/libiscsi.h>
36#include <scsi/scsi_transport_iscsi.h>
37
Jayamohan Kallickal6733b392009-09-05 07:36:35 +053038#define DRV_NAME "be2iscsi"
Jayamohan Kallickal214ab312013-09-28 15:36:00 -070039#define BUILD_STR "10.0.659.0"
Jayamohan Kallickal2f635882012-04-03 23:41:45 -050040#define BE_NAME "Emulex OneConnect" \
41 "Open-iSCSI Driver version" BUILD_STR
Jayamohan Kallickal6733b392009-09-05 07:36:35 +053042#define DRV_DESC BE_NAME " " "Driver"
43
Jayamohan Kallickal457ff3b2010-07-22 04:16:00 +053044#define BE_VENDOR_ID 0x19A2
John Soni Jose139a1b12012-10-20 04:43:20 +053045#define ELX_VENDOR_ID 0x10DF
Jayamohan Kallickalf98c96b2010-02-11 05:11:15 +053046/* DEVICE ID's for BE2 */
Jayamohan Kallickal6733b392009-09-05 07:36:35 +053047#define BE_DEVICE_ID1 0x212
48#define OC_DEVICE_ID1 0x702
49#define OC_DEVICE_ID2 0x703
Jayamohan Kallickalf98c96b2010-02-11 05:11:15 +053050
51/* DEVICE ID's for BE3 */
52#define BE_DEVICE_ID2 0x222
Jayamohan Kallickalbfead3b2009-10-23 11:52:33 +053053#define OC_DEVICE_ID3 0x712
Jayamohan Kallickal6733b392009-09-05 07:36:35 +053054
John Soni Jose139a1b12012-10-20 04:43:20 +053055/* DEVICE ID for SKH */
56#define OC_SKH_ID1 0x722
57
Jayamohan Kallickal7da50872010-01-05 05:04:12 +053058#define BE2_IO_DEPTH 1024
59#define BE2_MAX_SESSIONS 256
Jayamohan Kallickal6733b392009-09-05 07:36:35 +053060#define BE2_CMDS_PER_CXN 128
Jayamohan Kallickal6733b392009-09-05 07:36:35 +053061#define BE2_TMFS 16
62#define BE2_NOPOUT_REQ 16
Jayamohan Kallickal6733b392009-09-05 07:36:35 +053063#define BE2_SGE 32
64#define BE2_DEFPDU_HDR_SZ 64
65#define BE2_DEFPDU_DATA_SZ 8192
Jayamohan Kallickal6733b392009-09-05 07:36:35 +053066
John Soni Jose22abeef2012-10-20 04:43:32 +053067#define MAX_CPUS 64
68#define BEISCSI_MAX_NUM_CPUS 7
John Soni Jose22abeef2012-10-20 04:43:32 +053069
Jayamohan Kallickal22661e22013-04-05 20:38:28 -070070#define BEISCSI_VER_STRLEN 32
John Soni Jose22abeef2012-10-20 04:43:32 +053071
Jayamohan Kallickalaa359032010-01-07 01:51:04 +053072#define BEISCSI_SGLIST_ELEMENTS 30
Jayamohan Kallickal6733b392009-09-05 07:36:35 +053073
Jayamohan Kallickal6733b392009-09-05 07:36:35 +053074#define BEISCSI_CMD_PER_LUN 128 /* scsi_host->cmd_per_lun */
Jayamohan Kallickale919dee2010-07-22 04:30:32 +053075#define BEISCSI_MAX_SECTORS 2048 /* scsi_host->max_sectors */
Jayamohan Kallickal15a90fe2013-09-28 15:35:38 -070076#define BEISCSI_TEMPLATE_HDR_PER_CXN_SIZE 128 /* Template size per cxn */
Jayamohan Kallickal6733b392009-09-05 07:36:35 +053077
78#define BEISCSI_MAX_CMD_LEN 16 /* scsi_host->max_cmd_len */
79#define BEISCSI_NUM_MAX_LUN 256 /* scsi_host->max_lun */
80#define BEISCSI_NUM_DEVICES_SUPPORTED 0x01
81#define BEISCSI_MAX_FRAGS_INIT 192
Jayamohan Kallickal457ff3b2010-07-22 04:16:00 +053082#define BE_NUM_MSIX_ENTRIES 1
Jayamohan Kallickale9b91192010-07-22 04:24:53 +053083
84#define MPU_EP_CONTROL 0
85#define MPU_EP_SEMAPHORE 0xac
86#define BE2_SOFT_RESET 0x5c
87#define BE2_PCI_ONLINE0 0xb0
88#define BE2_PCI_ONLINE1 0xb4
89#define BE2_SET_RESET 0x80
90#define BE2_MPU_IRAM_ONLINE 0x00000080
Jayamohan Kallickal6733b392009-09-05 07:36:35 +053091
92#define BE_SENSE_INFO_SIZE 258
93#define BE_ISCSI_PDU_HEADER_SIZE 64
94#define BE_MIN_MEM_SIZE 16384
Jayamohan Kallickalbfead3b2009-10-23 11:52:33 +053095#define MAX_CMD_SZ 65536
Jayamohan Kallickal6733b392009-09-05 07:36:35 +053096#define IIOC_SCSI_DATA 0x05 /* Write Operation */
97
John Soni Jose9aef4202012-08-20 23:00:08 +053098#define INVALID_SESS_HANDLE 0xFFFFFFFF
Jayamohan Kallickal6733b392009-09-05 07:36:35 +053099
Jayamohan Kallickal3567f362013-09-28 15:35:58 -0700100#define BE_ADAPTER_LINK_UP 0x001
101#define BE_ADAPTER_LINK_DOWN 0x002
102#define BE_ADAPTER_PCI_ERR 0x004
103
104#define BEISCSI_CLEAN_UNLOAD 0x01
105#define BEISCSI_EEH_UNLOAD 0x02
Jayamohan Kallickal6733b392009-09-05 07:36:35 +0530106/**
107 * hardware needs the async PDU buffers to be posted in multiples of 8
108 * So have atleast 8 of them by default
109 */
110
Jayamohan Kallickal8a86e832013-09-28 15:35:45 -0700111#define HWI_GET_ASYNC_PDU_CTX(phwi, ulp_num) \
112 (phwi->phwi_ctxt->pasync_ctx[ulp_num])
Jayamohan Kallickal6733b392009-09-05 07:36:35 +0530113
114/********* Memory BAR register ************/
Jayamohan Kallickal457ff3b2010-07-22 04:16:00 +0530115#define PCICFG_MEMBAR_CTRL_INT_CTRL_OFFSET 0xfc
Jayamohan Kallickal6733b392009-09-05 07:36:35 +0530116/**
117 * Host Interrupt Enable, if set interrupts are enabled although "PCI Interrupt
118 * Disable" may still globally block interrupts in addition to individual
119 * interrupt masks; a mechanism for the device driver to block all interrupts
120 * atomically without having to arbitrate for the PCI Interrupt Disable bit
121 * with the OS.
122 */
123#define MEMBAR_CTRL_INT_CTRL_HOSTINTR_MASK (1 << 29) /* bit 29 */
124
125/********* ISR0 Register offset **********/
Jayamohan Kallickal457ff3b2010-07-22 04:16:00 +0530126#define CEV_ISR0_OFFSET 0xC18
Jayamohan Kallickal6733b392009-09-05 07:36:35 +0530127#define CEV_ISR_SIZE 4
128
129/**
130 * Macros for reading/writing a protection domain or CSR registers
131 * in BladeEngine.
132 */
133
134#define DB_TXULP0_OFFSET 0x40
135#define DB_RXULP0_OFFSET 0xA0
136/********* Event Q door bell *************/
137#define DB_EQ_OFFSET DB_CQ_OFFSET
Jayamohan Kallickale08b3c82014-01-29 02:16:42 -0500138#define DB_EQ_RING_ID_LOW_MASK 0x1FF /* bits 0 - 8 */
Jayamohan Kallickal6733b392009-09-05 07:36:35 +0530139/* Clear the interrupt for this eq */
140#define DB_EQ_CLR_SHIFT (9) /* bit 9 */
141/* Must be 1 */
142#define DB_EQ_EVNT_SHIFT (10) /* bit 10 */
Jayamohan Kallickale08b3c82014-01-29 02:16:42 -0500143/* Higher Order EQ_ID bit */
144#define DB_EQ_RING_ID_HIGH_MASK 0x1F /* bits 11 - 15 */
145#define DB_EQ_HIGH_SET_SHIFT 11
146#define DB_EQ_HIGH_FEILD_SHIFT 9
Jayamohan Kallickal6733b392009-09-05 07:36:35 +0530147/* Number of event entries processed */
148#define DB_EQ_NUM_POPPED_SHIFT (16) /* bits 16 - 28 */
149/* Rearm bit */
150#define DB_EQ_REARM_SHIFT (29) /* bit 29 */
151
152/********* Compl Q door bell *************/
Jayamohan Kallickal457ff3b2010-07-22 04:16:00 +0530153#define DB_CQ_OFFSET 0x120
Jayamohan Kallickale08b3c82014-01-29 02:16:42 -0500154#define DB_CQ_RING_ID_LOW_MASK 0x3FF /* bits 0 - 9 */
155/* Higher Order CQ_ID bit */
156#define DB_CQ_RING_ID_HIGH_MASK 0x1F /* bits 11 - 15 */
157#define DB_CQ_HIGH_SET_SHIFT 11
158#define DB_CQ_HIGH_FEILD_SHIFT 10
159
Jayamohan Kallickal6733b392009-09-05 07:36:35 +0530160/* Number of event entries processed */
Jayamohan Kallickal457ff3b2010-07-22 04:16:00 +0530161#define DB_CQ_NUM_POPPED_SHIFT (16) /* bits 16 - 28 */
Jayamohan Kallickal6733b392009-09-05 07:36:35 +0530162/* Rearm bit */
Jayamohan Kallickal457ff3b2010-07-22 04:16:00 +0530163#define DB_CQ_REARM_SHIFT (29) /* bit 29 */
Jayamohan Kallickal6733b392009-09-05 07:36:35 +0530164
165#define GET_HWI_CONTROLLER_WS(pc) (pc->phwi_ctrlr)
Jayamohan Kallickal8a86e832013-09-28 15:35:45 -0700166#define HWI_GET_DEF_BUFQ_ID(pc, ulp_num) (((struct hwi_controller *)\
167 (GET_HWI_CONTROLLER_WS(pc)))->default_pdu_data[ulp_num].id)
168#define HWI_GET_DEF_HDRQ_ID(pc, ulp_num) (((struct hwi_controller *)\
169 (GET_HWI_CONTROLLER_WS(pc)))->default_pdu_hdr[ulp_num].id)
Jayamohan Kallickal6733b392009-09-05 07:36:35 +0530170
171#define PAGES_REQUIRED(x) \
172 ((x < PAGE_SIZE) ? 1 : ((x + PAGE_SIZE - 1) / PAGE_SIZE))
173
Jayamohan Kallickal8fcfb212011-08-24 16:05:30 -0700174#define BEISCSI_MSI_NAME 20 /* size of msi_name string */
175
Jayamohan Kallickala129d922013-09-28 15:35:46 -0700176#define MEM_DESCR_OFFSET 8
Jayamohan Kallickal8a86e832013-09-28 15:35:45 -0700177#define BEISCSI_DEFQ_HDR 1
178#define BEISCSI_DEFQ_DATA 0
Jayamohan Kallickal6733b392009-09-05 07:36:35 +0530179enum be_mem_enum {
180 HWI_MEM_ADDN_CONTEXT,
Jayamohan Kallickal6733b392009-09-05 07:36:35 +0530181 HWI_MEM_WRB,
182 HWI_MEM_WRBH,
Jayamohan Kallickalbfead3b2009-10-23 11:52:33 +0530183 HWI_MEM_SGLH,
Jayamohan Kallickal6733b392009-09-05 07:36:35 +0530184 HWI_MEM_SGE,
Jayamohan Kallickala129d922013-09-28 15:35:46 -0700185 HWI_MEM_TEMPLATE_HDR_ULP0,
186 HWI_MEM_ASYNC_HEADER_BUF_ULP0, /* 6 */
Jayamohan Kallickal8a86e832013-09-28 15:35:45 -0700187 HWI_MEM_ASYNC_DATA_BUF_ULP0,
188 HWI_MEM_ASYNC_HEADER_RING_ULP0,
189 HWI_MEM_ASYNC_DATA_RING_ULP0,
190 HWI_MEM_ASYNC_HEADER_HANDLE_ULP0,
Jayamohan Kallickala129d922013-09-28 15:35:46 -0700191 HWI_MEM_ASYNC_DATA_HANDLE_ULP0, /* 11 */
Jayamohan Kallickal8a86e832013-09-28 15:35:45 -0700192 HWI_MEM_ASYNC_PDU_CONTEXT_ULP0,
Jayamohan Kallickala129d922013-09-28 15:35:46 -0700193 HWI_MEM_TEMPLATE_HDR_ULP1,
194 HWI_MEM_ASYNC_HEADER_BUF_ULP1, /* 14 */
Jayamohan Kallickal8a86e832013-09-28 15:35:45 -0700195 HWI_MEM_ASYNC_DATA_BUF_ULP1,
196 HWI_MEM_ASYNC_HEADER_RING_ULP1,
197 HWI_MEM_ASYNC_DATA_RING_ULP1,
198 HWI_MEM_ASYNC_HEADER_HANDLE_ULP1,
Jayamohan Kallickala129d922013-09-28 15:35:46 -0700199 HWI_MEM_ASYNC_DATA_HANDLE_ULP1, /* 19 */
Jayamohan Kallickal8a86e832013-09-28 15:35:45 -0700200 HWI_MEM_ASYNC_PDU_CONTEXT_ULP1,
Jayamohan Kallickal6733b392009-09-05 07:36:35 +0530201 ISCSI_MEM_GLOBAL_HEADER,
Jayamohan Kallickalbfead3b2009-10-23 11:52:33 +0530202 SE_MEM_MAX
Jayamohan Kallickal6733b392009-09-05 07:36:35 +0530203};
204
205struct be_bus_address32 {
206 unsigned int address_lo;
207 unsigned int address_hi;
208};
209
210struct be_bus_address64 {
211 unsigned long long address;
212};
213
214struct be_bus_address {
215 union {
216 struct be_bus_address32 a32;
217 struct be_bus_address64 a64;
218 } u;
219};
220
221struct mem_array {
222 struct be_bus_address bus_address; /* Bus address of location */
223 void *virtual_address; /* virtual address to the location */
224 unsigned int size; /* Size required by memory block */
225};
226
227struct be_mem_descriptor {
228 unsigned int index; /* Index of this memory parameter */
229 unsigned int category; /* type indicates cached/non-cached */
230 unsigned int num_elements; /* number of elements in this
231 * descriptor
232 */
233 unsigned int alignment_mask; /* Alignment mask for this block */
234 unsigned int size_in_bytes; /* Size required by memory block */
235 struct mem_array *mem_array;
236};
237
238struct sgl_handle {
239 unsigned int sgl_index;
Jayamohan Kallickalbfead3b2009-10-23 11:52:33 +0530240 unsigned int type;
241 unsigned int cid;
242 struct iscsi_task *task;
Jayamohan Kallickal6733b392009-09-05 07:36:35 +0530243 struct iscsi_sge *pfrag;
244};
245
246struct hba_parameters {
247 unsigned int ios_per_ctrl;
248 unsigned int cxns_per_ctrl;
249 unsigned int asyncpdus_per_ctrl;
250 unsigned int icds_per_ctrl;
251 unsigned int num_sge_per_io;
252 unsigned int defpdu_hdr_sz;
253 unsigned int defpdu_data_sz;
254 unsigned int num_cq_entries;
255 unsigned int num_eq_entries;
256 unsigned int wrbs_per_cxn;
257 unsigned int crashmode;
258 unsigned int hba_num;
259
260 unsigned int mgmt_ws_sz;
261 unsigned int hwi_ws_sz;
262
263 unsigned int eto;
264 unsigned int ldto;
265
266 unsigned int dbg_flags;
267 unsigned int num_cxn;
268
269 unsigned int eq_timer;
270 /**
271 * These are calculated from other params. They're here
272 * for debug purposes
273 */
274 unsigned int num_mcc_pages;
275 unsigned int num_mcc_cq_pages;
276 unsigned int num_cq_pages;
277 unsigned int num_eq_pages;
278
279 unsigned int num_async_pdu_buf_pages;
280 unsigned int num_async_pdu_buf_sgl_pages;
281 unsigned int num_async_pdu_buf_cq_pages;
282
283 unsigned int num_async_pdu_hdr_pages;
284 unsigned int num_async_pdu_hdr_sgl_pages;
285 unsigned int num_async_pdu_hdr_cq_pages;
286
287 unsigned int num_sge;
288};
289
Jayamohan Kallickal41831222010-02-20 08:02:39 +0530290struct invalidate_command_table {
291 unsigned short icd;
292 unsigned short cid;
293} __packed;
294
Jayamohan Kallickal4eea99d2013-09-28 15:35:48 -0700295#define BEISCSI_GET_ULP_FROM_CRI(phwi_ctrlr, cri) \
296 (phwi_ctrlr->wrb_context[cri].ulp_num)
297struct hwi_wrb_context {
298 struct list_head wrb_handle_list;
299 struct list_head wrb_handle_drvr_list;
300 struct wrb_handle **pwrb_handle_base;
301 struct wrb_handle **pwrb_handle_basestd;
302 struct iscsi_wrb *plast_wrb;
303 unsigned short alloc_index;
304 unsigned short free_index;
305 unsigned short wrb_handles_available;
306 unsigned short cid;
307 uint8_t ulp_num; /* ULP to which CID binded */
308 uint16_t register_set;
309 uint16_t doorbell_format;
310 uint32_t doorbell_offset;
311};
312
Jayamohan Kallickal0a3db7c2013-09-28 15:35:49 -0700313struct ulp_cid_info {
314 unsigned short *cid_array;
315 unsigned short avlbl_cids;
316 unsigned short cid_alloc;
317 unsigned short cid_free;
318};
319
Jayamohan Kallickal4eea99d2013-09-28 15:35:48 -0700320#include "be.h"
Jayamohan Kallickal2c9dfd32013-04-05 20:38:26 -0700321#define chip_be2(phba) (phba->generation == BE_GEN2)
322#define chip_be3_r(phba) (phba->generation == BE_GEN3)
323#define is_chip_be2_be3r(phba) (chip_be3_r(phba) || (chip_be2(phba)))
Jayamohan Kallickal843ae752013-09-28 15:35:44 -0700324
325#define BEISCSI_ULP0 0
326#define BEISCSI_ULP1 1
327#define BEISCSI_ULP_COUNT 2
328#define BEISCSI_ULP0_LOADED 0x01
329#define BEISCSI_ULP1_LOADED 0x02
Jayamohan Kallickal0a3db7c2013-09-28 15:35:49 -0700330
331#define BEISCSI_ULP_AVLBL_CID(phba, ulp_num) \
332 (((struct ulp_cid_info *)phba->cid_array_info[ulp_num])->avlbl_cids)
333#define BEISCSI_ULP0_AVLBL_CID(phba) \
334 BEISCSI_ULP_AVLBL_CID(phba, BEISCSI_ULP0)
335#define BEISCSI_ULP1_AVLBL_CID(phba) \
336 BEISCSI_ULP_AVLBL_CID(phba, BEISCSI_ULP1)
337
Jayamohan Kallickal6733b392009-09-05 07:36:35 +0530338struct beiscsi_hba {
339 struct hba_parameters params;
340 struct hwi_controller *phwi_ctrlr;
341 unsigned int mem_req[SE_MEM_MAX];
342 /* PCI BAR mapped addresses */
343 u8 __iomem *csr_va; /* CSR */
344 u8 __iomem *db_va; /* Door Bell */
345 u8 __iomem *pci_va; /* PCI Config */
346 struct be_bus_address csr_pa; /* CSR */
347 struct be_bus_address db_pa; /* CSR */
348 struct be_bus_address pci_pa; /* CSR */
349 /* PCI representation of our HBA */
350 struct pci_dev *pcidev;
Jayamohan Kallickal6733b392009-09-05 07:36:35 +0530351 unsigned short asic_revision;
Jayamohan Kallickalbfead3b2009-10-23 11:52:33 +0530352 unsigned int num_cpus;
353 unsigned int nxt_cqid;
John Soni Jose22abeef2012-10-20 04:43:32 +0530354 struct msix_entry msix_entries[MAX_CPUS];
355 char *msi_name[MAX_CPUS];
Jayamohan Kallickalbfead3b2009-10-23 11:52:33 +0530356 bool msix_enabled;
Jayamohan Kallickal6733b392009-09-05 07:36:35 +0530357 struct be_mem_descriptor *init_mem;
358
359 unsigned short io_sgl_alloc_index;
360 unsigned short io_sgl_free_index;
361 unsigned short io_sgl_hndl_avbl;
362 struct sgl_handle **io_sgl_hndl_base;
Jayamohan Kallickalbfead3b2009-10-23 11:52:33 +0530363 struct sgl_handle **sgl_hndl_array;
Jayamohan Kallickal6733b392009-09-05 07:36:35 +0530364
365 unsigned short eh_sgl_alloc_index;
366 unsigned short eh_sgl_free_index;
367 unsigned short eh_sgl_hndl_avbl;
368 struct sgl_handle **eh_sgl_hndl_base;
369 spinlock_t io_sgl_lock;
370 spinlock_t mgmt_sgl_lock;
371 spinlock_t isr_lock;
Jayamohan Kallickal8f09a3b2013-09-28 15:35:42 -0700372 spinlock_t async_pdu_lock;
Jayamohan Kallickal6733b392009-09-05 07:36:35 +0530373 unsigned int age;
Jayamohan Kallickal6733b392009-09-05 07:36:35 +0530374 struct list_head hba_queue;
Jayamohan Kallickala7909b32013-04-05 20:38:32 -0700375#define BE_MAX_SESSION 2048
376#define BE_SET_CID_TO_CRI(cri_index, cid) \
377 (phba->cid_to_cri_map[cid] = cri_index)
378#define BE_GET_CRI_FROM_CID(cid) (phba->cid_to_cri_map[cid])
379 unsigned short cid_to_cri_map[BE_MAX_SESSION];
Jayamohan Kallickal0a3db7c2013-09-28 15:35:49 -0700380 struct ulp_cid_info *cid_array_info[BEISCSI_ULP_COUNT];
Jayamohan Kallickal6733b392009-09-05 07:36:35 +0530381 struct iscsi_endpoint **ep_array;
Jayamohan Kallickala7909b32013-04-05 20:38:32 -0700382 struct beiscsi_conn **conn_table;
Jayamohan Kallickalc7acc5b2010-07-22 04:29:18 +0530383 struct iscsi_boot_kset *boot_kset;
Jayamohan Kallickal6733b392009-09-05 07:36:35 +0530384 struct Scsi_Host *shost;
Mike Christie0e438952012-04-03 23:41:51 -0500385 struct iscsi_iface *ipv4_iface;
386 struct iscsi_iface *ipv6_iface;
Jayamohan Kallickal6733b392009-09-05 07:36:35 +0530387 struct {
388 /**
389 * group together since they are used most frequently
390 * for cid to cri conversion
391 */
Jayamohan Kallickal6733b392009-09-05 07:36:35 +0530392 unsigned int phys_port;
Jayamohan Kallickal68c26a32013-09-28 15:35:54 -0700393 unsigned int eqid_count;
394 unsigned int cqid_count;
Jayamohan Kallickal843ae752013-09-28 15:35:44 -0700395 unsigned int iscsi_cid_start[BEISCSI_ULP_COUNT];
396#define BEISCSI_GET_CID_COUNT(phba, ulp_num) \
Jayamohan Kallickal8a86e832013-09-28 15:35:45 -0700397 (phba->fw_config.iscsi_cid_count[ulp_num])
Jayamohan Kallickal843ae752013-09-28 15:35:44 -0700398 unsigned int iscsi_cid_count[BEISCSI_ULP_COUNT];
399 unsigned int iscsi_icd_count[BEISCSI_ULP_COUNT];
400 unsigned int iscsi_icd_start[BEISCSI_ULP_COUNT];
401 unsigned int iscsi_chain_start[BEISCSI_ULP_COUNT];
402 unsigned int iscsi_chain_count[BEISCSI_ULP_COUNT];
Jayamohan Kallickal6733b392009-09-05 07:36:35 +0530403
Jayamohan Kallickalbfead3b2009-10-23 11:52:33 +0530404 unsigned short iscsi_features;
Jayamohan Kallickal843ae752013-09-28 15:35:44 -0700405 uint16_t dual_ulp_aware;
406 unsigned long ulp_supported;
Jayamohan Kallickal6733b392009-09-05 07:36:35 +0530407 } fw_config;
408
John Soni Josee175def2012-10-20 04:45:40 +0530409 unsigned int state;
410 bool fw_timeout;
411 bool ue_detected;
412 struct delayed_work beiscsi_hw_check_task;
413
Jayamohan Kallickal6c831852013-09-28 15:35:40 -0700414 bool mac_addr_set;
Jayamohan Kallickal6733b392009-09-05 07:36:35 +0530415 u8 mac_address[ETH_ALEN];
Jayamohan Kallickal22661e22013-04-05 20:38:28 -0700416 char fw_ver_str[BEISCSI_VER_STRLEN];
Jayamohan Kallickal6733b392009-09-05 07:36:35 +0530417 char wq_name[20];
418 struct workqueue_struct *wq; /* The actuak work queue */
Jayamohan Kallickal6733b392009-09-05 07:36:35 +0530419 struct be_ctrl_info ctrl;
Jayamohan Kallickalf98c96b2010-02-11 05:11:15 +0530420 unsigned int generation;
Mike Christie0e438952012-04-03 23:41:51 -0500421 unsigned int interface_handle;
Jayamohan Kallickalc7acc5b2010-07-22 04:29:18 +0530422 struct mgmt_session_info boot_sess;
Jayamohan Kallickal41831222010-02-20 08:02:39 +0530423 struct invalidate_command_table inv_tbl[128];
424
John Soni Jose99bc5d52012-08-20 23:00:18 +0530425 unsigned int attr_log_enable;
John Soni Jose09a10932012-10-20 04:44:23 +0530426 int (*iotask_fn)(struct iscsi_task *,
427 struct scatterlist *sg,
428 uint32_t num_sg, uint32_t xferlen,
429 uint32_t writedir);
Jayamohan Kallickal6733b392009-09-05 07:36:35 +0530430};
431
Jayamohan Kallickalb8b9e1b82009-09-22 08:21:22 +0530432struct beiscsi_session {
433 struct pci_pool *bhs_pool;
434};
435
Jayamohan Kallickal6733b392009-09-05 07:36:35 +0530436/**
437 * struct beiscsi_conn - iscsi connection structure
438 */
439struct beiscsi_conn {
440 struct iscsi_conn *conn;
441 struct beiscsi_hba *phba;
442 u32 exp_statsn;
Jayamohan Kallickal1e4be6f2013-09-28 15:35:50 -0700443 u32 doorbell_offset;
Jayamohan Kallickal6733b392009-09-05 07:36:35 +0530444 u32 beiscsi_conn_cid;
445 struct beiscsi_endpoint *ep;
446 unsigned short login_in_progress;
Jayamohan Kallickald2cecf02010-07-22 04:25:40 +0530447 struct wrb_handle *plogin_wrb_handle;
Jayamohan Kallickal6733b392009-09-05 07:36:35 +0530448 struct sgl_handle *plogin_sgl_handle;
Jayamohan Kallickalb8b9e1b82009-09-22 08:21:22 +0530449 struct beiscsi_session *beiscsi_sess;
Jayamohan Kallickalbfead3b2009-10-23 11:52:33 +0530450 struct iscsi_task *task;
Jayamohan Kallickal6733b392009-09-05 07:36:35 +0530451};
452
453/* This structure is used by the chip */
454struct pdu_data_out {
455 u32 dw[12];
456};
457/**
458 * Pseudo amap definition in which each bit of the actual structure is defined
459 * as a byte: used to calculate offset/shift/mask of each field
460 */
461struct amap_pdu_data_out {
462 u8 opcode[6]; /* opcode */
463 u8 rsvd0[2]; /* should be 0 */
464 u8 rsvd1[7];
465 u8 final_bit; /* F bit */
466 u8 rsvd2[16];
467 u8 ahs_length[8]; /* no AHS */
468 u8 data_len_hi[8];
469 u8 data_len_lo[16]; /* DataSegmentLength */
470 u8 lun[64];
471 u8 itt[32]; /* ITT; initiator task tag */
472 u8 ttt[32]; /* TTT; valid for R2T or 0xffffffff */
473 u8 rsvd3[32];
474 u8 exp_stat_sn[32];
475 u8 rsvd4[32];
476 u8 data_sn[32];
477 u8 buffer_offset[32];
478 u8 rsvd5[32];
479};
480
481struct be_cmd_bhs {
Nicholas Bellinger12352182011-05-27 11:16:33 +0000482 struct iscsi_scsi_req iscsi_hdr;
Jayamohan Kallickal6733b392009-09-05 07:36:35 +0530483 unsigned char pad1[16];
484 struct pdu_data_out iscsi_data_pdu;
485 unsigned char pad2[BE_SENSE_INFO_SIZE -
486 sizeof(struct pdu_data_out)];
487};
488
489struct beiscsi_io_task {
490 struct wrb_handle *pwrb_handle;
491 struct sgl_handle *psgl_handle;
492 struct beiscsi_conn *conn;
493 struct scsi_cmnd *scsi_cmnd;
494 unsigned int cmd_sn;
495 unsigned int flags;
496 unsigned short cid;
497 unsigned short header_len;
Jayamohan Kallickalbfead3b2009-10-23 11:52:33 +0530498 itt_t libiscsi_itt;
Jayamohan Kallickal6733b392009-09-05 07:36:35 +0530499 struct be_cmd_bhs *cmd_bhs;
500 struct be_bus_address bhs_pa;
501 unsigned short bhs_len;
John Soni Josed629c472012-10-20 04:42:00 +0530502 dma_addr_t mtask_addr;
503 uint32_t mtask_data_count;
John Soni Jose09a10932012-10-20 04:44:23 +0530504 uint8_t wrb_type;
Jayamohan Kallickal6733b392009-09-05 07:36:35 +0530505};
506
507struct be_nonio_bhs {
508 struct iscsi_hdr iscsi_hdr;
509 unsigned char pad1[16];
510 struct pdu_data_out iscsi_data_pdu;
511 unsigned char pad2[BE_SENSE_INFO_SIZE -
512 sizeof(struct pdu_data_out)];
513};
514
515struct be_status_bhs {
Nicholas Bellinger12352182011-05-27 11:16:33 +0000516 struct iscsi_scsi_req iscsi_hdr;
Jayamohan Kallickal6733b392009-09-05 07:36:35 +0530517 unsigned char pad1[16];
518 /**
519 * The plus 2 below is to hold the sense info length that gets
520 * DMA'ed by RxULP
521 */
522 unsigned char sense_info[BE_SENSE_INFO_SIZE];
523};
524
525struct iscsi_sge {
526 u32 dw[4];
527};
528
529/**
530 * Pseudo amap definition in which each bit of the actual structure is defined
531 * as a byte: used to calculate offset/shift/mask of each field
532 */
533struct amap_iscsi_sge {
534 u8 addr_hi[32];
535 u8 addr_lo[32];
536 u8 sge_offset[22]; /* DWORD 2 */
537 u8 rsvd0[9]; /* DWORD 2 */
538 u8 last_sge; /* DWORD 2 */
539 u8 len[17]; /* DWORD 3 */
540 u8 rsvd1[15]; /* DWORD 3 */
541};
542
543struct beiscsi_offload_params {
Jayamohan Kallickal73316132013-09-28 15:35:41 -0700544 u32 dw[6];
Jayamohan Kallickal6733b392009-09-05 07:36:35 +0530545};
546
547#define OFFLD_PARAMS_ERL 0x00000003
548#define OFFLD_PARAMS_DDE 0x00000004
549#define OFFLD_PARAMS_HDE 0x00000008
550#define OFFLD_PARAMS_IR2T 0x00000010
551#define OFFLD_PARAMS_IMD 0x00000020
John Soni Joseacb96932012-10-20 04:44:35 +0530552#define OFFLD_PARAMS_DATA_SEQ_INORDER 0x00000040
553#define OFFLD_PARAMS_PDU_SEQ_INORDER 0x00000080
554#define OFFLD_PARAMS_MAX_R2T 0x00FFFF00
Jayamohan Kallickal6733b392009-09-05 07:36:35 +0530555
556/**
557 * Pseudo amap definition in which each bit of the actual structure is defined
558 * as a byte: used to calculate offset/shift/mask of each field
559 */
560struct amap_beiscsi_offload_params {
561 u8 max_burst_length[32];
562 u8 max_send_data_segment_length[32];
563 u8 first_burst_length[32];
564 u8 erl[2];
565 u8 dde[1];
566 u8 hde[1];
567 u8 ir2t[1];
568 u8 imd[1];
John Soni Joseacb96932012-10-20 04:44:35 +0530569 u8 data_seq_inorder[1];
570 u8 pdu_seq_inorder[1];
571 u8 max_r2t[16];
572 u8 pad[8];
Jayamohan Kallickal6733b392009-09-05 07:36:35 +0530573 u8 exp_statsn[32];
Jayamohan Kallickal73316132013-09-28 15:35:41 -0700574 u8 max_recv_data_segment_length[32];
Jayamohan Kallickal6733b392009-09-05 07:36:35 +0530575};
576
577/* void hwi_complete_drvr_msgs(struct beiscsi_conn *beiscsi_conn,
578 struct beiscsi_hba *phba, struct sol_cqe *psol);*/
579
580struct async_pdu_handle {
581 struct list_head link;
582 struct be_bus_address pa;
583 void *pbuffer;
584 unsigned int consumed;
585 unsigned char index;
586 unsigned char is_header;
587 unsigned short cri;
588 unsigned long buffer_len;
589};
590
591struct hwi_async_entry {
592 struct {
593 unsigned char hdr_received;
594 unsigned char hdr_len;
595 unsigned short bytes_received;
596 unsigned int bytes_needed;
597 struct list_head list;
598 } wait_queue;
599
600 struct list_head header_busy_list;
601 struct list_head data_busy_list;
602};
603
Jayamohan Kallickal6733b392009-09-05 07:36:35 +0530604struct hwi_async_pdu_context {
605 struct {
606 struct be_bus_address pa_base;
607 void *va_base;
608 void *ring_base;
609 struct async_pdu_handle *handle_base;
610
611 unsigned int host_write_ptr;
612 unsigned int ep_read_ptr;
613 unsigned int writables;
614
615 unsigned int free_entries;
616 unsigned int busy_entries;
Jayamohan Kallickal6733b392009-09-05 07:36:35 +0530617
618 struct list_head free_list;
619 } async_header;
620
621 struct {
622 struct be_bus_address pa_base;
623 void *va_base;
624 void *ring_base;
625 struct async_pdu_handle *handle_base;
626
627 unsigned int host_write_ptr;
628 unsigned int ep_read_ptr;
629 unsigned int writables;
630
631 unsigned int free_entries;
632 unsigned int busy_entries;
Jayamohan Kallickal6733b392009-09-05 07:36:35 +0530633 struct list_head free_list;
Jayamohan Kallickal6733b392009-09-05 07:36:35 +0530634 } async_data;
635
Jayamohan Kallickaldc63aac2012-04-03 23:41:36 -0500636 unsigned int buffer_size;
637 unsigned int num_entries;
Jayamohan Kallickal8a86e832013-09-28 15:35:45 -0700638#define BE_GET_ASYNC_CRI_FROM_CID(cid) (pasync_ctx->cid_to_async_cri_map[cid])
639 unsigned short cid_to_async_cri_map[BE_MAX_SESSION];
Jayamohan Kallickal6733b392009-09-05 07:36:35 +0530640 /**
641 * This is a varying size list! Do not add anything
642 * after this entry!!
643 */
Jayamohan Kallickala7909b32013-04-05 20:38:32 -0700644 struct hwi_async_entry *async_entry;
Jayamohan Kallickal6733b392009-09-05 07:36:35 +0530645};
646
647#define PDUCQE_CODE_MASK 0x0000003F
648#define PDUCQE_DPL_MASK 0xFFFF0000
649#define PDUCQE_INDEX_MASK 0x0000FFFF
650
651struct i_t_dpdu_cqe {
652 u32 dw[4];
653} __packed;
654
655/**
656 * Pseudo amap definition in which each bit of the actual structure is defined
657 * as a byte: used to calculate offset/shift/mask of each field
658 */
659struct amap_i_t_dpdu_cqe {
660 u8 db_addr_hi[32];
661 u8 db_addr_lo[32];
662 u8 code[6];
663 u8 cid[10];
664 u8 dpl[16];
665 u8 index[16];
666 u8 num_cons[10];
667 u8 rsvd0[4];
668 u8 final;
669 u8 valid;
670} __packed;
671
John Soni Jose73133262012-10-20 04:44:49 +0530672struct amap_i_t_dpdu_cqe_v2 {
673 u8 db_addr_hi[32]; /* DWORD 0 */
674 u8 db_addr_lo[32]; /* DWORD 1 */
675 u8 code[6]; /* DWORD 2 */
676 u8 num_cons; /* DWORD 2*/
677 u8 rsvd0[8]; /* DWORD 2 */
678 u8 dpl[17]; /* DWORD 2 */
679 u8 index[16]; /* DWORD 3 */
680 u8 cid[13]; /* DWORD 3 */
681 u8 rsvd1; /* DWORD 3 */
682 u8 final; /* DWORD 3 */
683 u8 valid; /* DWORD 3 */
684} __packed;
685
Jayamohan Kallickal6733b392009-09-05 07:36:35 +0530686#define CQE_VALID_MASK 0x80000000
687#define CQE_CODE_MASK 0x0000003F
688#define CQE_CID_MASK 0x0000FFC0
689
690#define EQE_VALID_MASK 0x00000001
691#define EQE_MAJORCODE_MASK 0x0000000E
692#define EQE_RESID_MASK 0xFFFF0000
693
694struct be_eq_entry {
695 u32 dw[1];
696} __packed;
697
698/**
699 * Pseudo amap definition in which each bit of the actual structure is defined
700 * as a byte: used to calculate offset/shift/mask of each field
701 */
702struct amap_eq_entry {
703 u8 valid; /* DWORD 0 */
704 u8 major_code[3]; /* DWORD 0 */
705 u8 minor_code[12]; /* DWORD 0 */
706 u8 resource_id[16]; /* DWORD 0 */
707
708} __packed;
709
710struct cq_db {
711 u32 dw[1];
712} __packed;
713
714/**
715 * Pseudo amap definition in which each bit of the actual structure is defined
716 * as a byte: used to calculate offset/shift/mask of each field
717 */
718struct amap_cq_db {
719 u8 qid[10];
720 u8 event[1];
721 u8 rsvd0[5];
722 u8 num_popped[13];
723 u8 rearm[1];
724 u8 rsvd1[2];
725} __packed;
726
727void beiscsi_process_eq(struct beiscsi_hba *phba);
728
Jayamohan Kallickal6733b392009-09-05 07:36:35 +0530729struct iscsi_wrb {
730 u32 dw[16];
731} __packed;
732
733#define WRB_TYPE_MASK 0xF0000000
John Soni Jose09a10932012-10-20 04:44:23 +0530734#define SKH_WRB_TYPE_OFFSET 27
735#define BE_WRB_TYPE_OFFSET 28
736
737#define ADAPTER_SET_WRB_TYPE(pwrb, wrb_type, type_offset) \
738 (pwrb->dw[0] |= (wrb_type << type_offset))
Jayamohan Kallickal6733b392009-09-05 07:36:35 +0530739
740/**
741 * Pseudo amap definition in which each bit of the actual structure is defined
742 * as a byte: used to calculate offset/shift/mask of each field
743 */
744struct amap_iscsi_wrb {
745 u8 lun[14]; /* DWORD 0 */
746 u8 lt; /* DWORD 0 */
747 u8 invld; /* DWORD 0 */
748 u8 wrb_idx[8]; /* DWORD 0 */
749 u8 dsp; /* DWORD 0 */
750 u8 dmsg; /* DWORD 0 */
751 u8 undr_run; /* DWORD 0 */
752 u8 over_run; /* DWORD 0 */
753 u8 type[4]; /* DWORD 0 */
754 u8 ptr2nextwrb[8]; /* DWORD 1 */
755 u8 r2t_exp_dtl[24]; /* DWORD 1 */
756 u8 sgl_icd_idx[12]; /* DWORD 2 */
757 u8 rsvd0[20]; /* DWORD 2 */
758 u8 exp_data_sn[32]; /* DWORD 3 */
759 u8 iscsi_bhs_addr_hi[32]; /* DWORD 4 */
760 u8 iscsi_bhs_addr_lo[32]; /* DWORD 5 */
761 u8 cmdsn_itt[32]; /* DWORD 6 */
762 u8 dif_ref_tag[32]; /* DWORD 7 */
763 u8 sge0_addr_hi[32]; /* DWORD 8 */
764 u8 sge0_addr_lo[32]; /* DWORD 9 */
765 u8 sge0_offset[22]; /* DWORD 10 */
766 u8 pbs; /* DWORD 10 */
767 u8 dif_mode[2]; /* DWORD 10 */
768 u8 rsvd1[6]; /* DWORD 10 */
769 u8 sge0_last; /* DWORD 10 */
770 u8 sge0_len[17]; /* DWORD 11 */
771 u8 dif_meta_tag[14]; /* DWORD 11 */
772 u8 sge0_in_ddr; /* DWORD 11 */
773 u8 sge1_addr_hi[32]; /* DWORD 12 */
774 u8 sge1_addr_lo[32]; /* DWORD 13 */
775 u8 sge1_r2t_offset[22]; /* DWORD 14 */
776 u8 rsvd2[9]; /* DWORD 14 */
777 u8 sge1_last; /* DWORD 14 */
778 u8 sge1_len[17]; /* DWORD 15 */
779 u8 ref_sgl_icd_idx[12]; /* DWORD 15 */
780 u8 rsvd3[2]; /* DWORD 15 */
781 u8 sge1_in_ddr; /* DWORD 15 */
782
783} __packed;
784
John Soni Jose09a10932012-10-20 04:44:23 +0530785struct amap_iscsi_wrb_v2 {
786 u8 r2t_exp_dtl[25]; /* DWORD 0 */
787 u8 rsvd0[2]; /* DWORD 0*/
788 u8 type[5]; /* DWORD 0 */
789 u8 ptr2nextwrb[8]; /* DWORD 1 */
790 u8 wrb_idx[8]; /* DWORD 1 */
791 u8 lun[16]; /* DWORD 1 */
792 u8 sgl_idx[16]; /* DWORD 2 */
793 u8 ref_sgl_icd_idx[16]; /* DWORD 2 */
794 u8 exp_data_sn[32]; /* DWORD 3 */
795 u8 iscsi_bhs_addr_hi[32]; /* DWORD 4 */
796 u8 iscsi_bhs_addr_lo[32]; /* DWORD 5 */
797 u8 cq_id[16]; /* DWORD 6 */
798 u8 rsvd1[16]; /* DWORD 6 */
799 u8 cmdsn_itt[32]; /* DWORD 7 */
800 u8 sge0_addr_hi[32]; /* DWORD 8 */
801 u8 sge0_addr_lo[32]; /* DWORD 9 */
802 u8 sge0_offset[24]; /* DWORD 10 */
803 u8 rsvd2[7]; /* DWORD 10 */
804 u8 sge0_last; /* DWORD 10 */
805 u8 sge0_len[17]; /* DWORD 11 */
806 u8 rsvd3[7]; /* DWORD 11 */
807 u8 diff_enbl; /* DWORD 11 */
808 u8 u_run; /* DWORD 11 */
809 u8 o_run; /* DWORD 11 */
810 u8 invalid; /* DWORD 11 */
811 u8 dsp; /* DWORD 11 */
812 u8 dmsg; /* DWORD 11 */
813 u8 rsvd4; /* DWORD 11 */
814 u8 lt; /* DWORD 11 */
815 u8 sge1_addr_hi[32]; /* DWORD 12 */
816 u8 sge1_addr_lo[32]; /* DWORD 13 */
817 u8 sge1_r2t_offset[24]; /* DWORD 14 */
818 u8 rsvd5[7]; /* DWORD 14 */
819 u8 sge1_last; /* DWORD 14 */
820 u8 sge1_len[17]; /* DWORD 15 */
821 u8 rsvd6[15]; /* DWORD 15 */
822} __packed;
823
824
Jayamohan Kallickald5431482010-01-05 05:06:21 +0530825struct wrb_handle *alloc_wrb_handle(struct beiscsi_hba *phba, unsigned int cid);
Jayamohan Kallickal6733b392009-09-05 07:36:35 +0530826void
827free_mgmt_sgl_handle(struct beiscsi_hba *phba, struct sgl_handle *psgl_handle);
828
Jayamohan Kallickal756d29c2010-01-05 05:10:46 +0530829void beiscsi_process_all_cqs(struct work_struct *work);
Jayamohan Kallickal4a4a11b2013-04-05 20:38:31 -0700830void beiscsi_free_mgmt_task_handles(struct beiscsi_conn *beiscsi_conn,
831 struct iscsi_task *task);
Jayamohan Kallickal756d29c2010-01-05 05:10:46 +0530832
Jayamohan Kallickale08b3c82014-01-29 02:16:42 -0500833void hwi_ring_cq_db(struct beiscsi_hba *phba,
834 unsigned int id, unsigned int num_processed,
835 unsigned char rearm, unsigned char event);
John Soni Jose7a158002012-10-20 04:45:51 +0530836static inline bool beiscsi_error(struct beiscsi_hba *phba)
837{
838 return phba->ue_detected || phba->fw_timeout;
839}
840
Jayamohan Kallickal6733b392009-09-05 07:36:35 +0530841struct pdu_nop_out {
842 u32 dw[12];
843};
844
845/**
846 * Pseudo amap definition in which each bit of the actual structure is defined
847 * as a byte: used to calculate offset/shift/mask of each field
848 */
849struct amap_pdu_nop_out {
850 u8 opcode[6]; /* opcode 0x00 */
851 u8 i_bit; /* I Bit */
852 u8 x_bit; /* reserved; should be 0 */
853 u8 fp_bit_filler1[7];
854 u8 f_bit; /* always 1 */
855 u8 reserved1[16];
856 u8 ahs_length[8]; /* no AHS */
857 u8 data_len_hi[8];
858 u8 data_len_lo[16]; /* DataSegmentLength */
859 u8 lun[64];
860 u8 itt[32]; /* initiator id for ping or 0xffffffff */
861 u8 ttt[32]; /* target id for ping or 0xffffffff */
862 u8 cmd_sn[32];
863 u8 exp_stat_sn[32];
864 u8 reserved5[128];
865};
866
867#define PDUBASE_OPCODE_MASK 0x0000003F
868#define PDUBASE_DATALENHI_MASK 0x0000FF00
869#define PDUBASE_DATALENLO_MASK 0xFFFF0000
870
871struct pdu_base {
872 u32 dw[16];
873} __packed;
874
875/**
876 * Pseudo amap definition in which each bit of the actual structure is defined
877 * as a byte: used to calculate offset/shift/mask of each field
878 */
879struct amap_pdu_base {
880 u8 opcode[6];
881 u8 i_bit; /* immediate bit */
882 u8 x_bit; /* reserved, always 0 */
883 u8 reserved1[24]; /* opcode-specific fields */
884 u8 ahs_length[8]; /* length units is 4 byte words */
885 u8 data_len_hi[8];
886 u8 data_len_lo[16]; /* DatasegmentLength */
887 u8 lun[64]; /* lun or opcode-specific fields */
888 u8 itt[32]; /* initiator task tag */
889 u8 reserved4[224];
890};
891
892struct iscsi_target_context_update_wrb {
893 u32 dw[16];
894} __packed;
895
896/**
897 * Pseudo amap definition in which each bit of the actual structure is defined
898 * as a byte: used to calculate offset/shift/mask of each field
899 */
John Soni Joseacb96932012-10-20 04:44:35 +0530900#define BE_TGT_CTX_UPDT_CMD 0x07
Jayamohan Kallickal6733b392009-09-05 07:36:35 +0530901struct amap_iscsi_target_context_update_wrb {
902 u8 lun[14]; /* DWORD 0 */
903 u8 lt; /* DWORD 0 */
904 u8 invld; /* DWORD 0 */
905 u8 wrb_idx[8]; /* DWORD 0 */
906 u8 dsp; /* DWORD 0 */
907 u8 dmsg; /* DWORD 0 */
908 u8 undr_run; /* DWORD 0 */
909 u8 over_run; /* DWORD 0 */
910 u8 type[4]; /* DWORD 0 */
911 u8 ptr2nextwrb[8]; /* DWORD 1 */
912 u8 max_burst_length[19]; /* DWORD 1 */
913 u8 rsvd0[5]; /* DWORD 1 */
914 u8 rsvd1[15]; /* DWORD 2 */
915 u8 max_send_data_segment_length[17]; /* DWORD 2 */
916 u8 first_burst_length[14]; /* DWORD 3 */
917 u8 rsvd2[2]; /* DWORD 3 */
918 u8 tx_wrbindex_drv_msg[8]; /* DWORD 3 */
919 u8 rsvd3[5]; /* DWORD 3 */
920 u8 session_state[3]; /* DWORD 3 */
921 u8 rsvd4[16]; /* DWORD 4 */
922 u8 tx_jumbo; /* DWORD 4 */
923 u8 hde; /* DWORD 4 */
924 u8 dde; /* DWORD 4 */
925 u8 erl[2]; /* DWORD 4 */
926 u8 domain_id[5]; /* DWORD 4 */
927 u8 mode; /* DWORD 4 */
928 u8 imd; /* DWORD 4 */
929 u8 ir2t; /* DWORD 4 */
930 u8 notpredblq[2]; /* DWORD 4 */
931 u8 compltonack; /* DWORD 4 */
932 u8 stat_sn[32]; /* DWORD 5 */
933 u8 pad_buffer_addr_hi[32]; /* DWORD 6 */
934 u8 pad_buffer_addr_lo[32]; /* DWORD 7 */
935 u8 pad_addr_hi[32]; /* DWORD 8 */
936 u8 pad_addr_lo[32]; /* DWORD 9 */
937 u8 rsvd5[32]; /* DWORD 10 */
938 u8 rsvd6[32]; /* DWORD 11 */
939 u8 rsvd7[32]; /* DWORD 12 */
940 u8 rsvd8[32]; /* DWORD 13 */
941 u8 rsvd9[32]; /* DWORD 14 */
942 u8 rsvd10[32]; /* DWORD 15 */
943
944} __packed;
945
John Soni Joseacb96932012-10-20 04:44:35 +0530946#define BEISCSI_MAX_RECV_DATASEG_LEN (64 * 1024)
947#define BEISCSI_MAX_CXNS 1
948struct amap_iscsi_target_context_update_wrb_v2 {
949 u8 max_burst_length[24]; /* DWORD 0 */
950 u8 rsvd0[3]; /* DWORD 0 */
951 u8 type[5]; /* DWORD 0 */
952 u8 ptr2nextwrb[8]; /* DWORD 1 */
953 u8 wrb_idx[8]; /* DWORD 1 */
954 u8 rsvd1[16]; /* DWORD 1 */
955 u8 max_send_data_segment_length[24]; /* DWORD 2 */
956 u8 rsvd2[8]; /* DWORD 2 */
957 u8 first_burst_length[24]; /* DWORD 3 */
958 u8 rsvd3[8]; /* DOWRD 3 */
959 u8 max_r2t[16]; /* DWORD 4 */
Jayamohan Kallickal73316132013-09-28 15:35:41 -0700960 u8 rsvd4; /* DWORD 4 */
John Soni Joseacb96932012-10-20 04:44:35 +0530961 u8 hde; /* DWORD 4 */
962 u8 dde; /* DWORD 4 */
963 u8 erl[2]; /* DWORD 4 */
Jayamohan Kallickal73316132013-09-28 15:35:41 -0700964 u8 rsvd5[6]; /* DWORD 4 */
John Soni Joseacb96932012-10-20 04:44:35 +0530965 u8 imd; /* DWORD 4 */
966 u8 ir2t; /* DWORD 4 */
Jayamohan Kallickal73316132013-09-28 15:35:41 -0700967 u8 rsvd6[3]; /* DWORD 4 */
John Soni Joseacb96932012-10-20 04:44:35 +0530968 u8 stat_sn[32]; /* DWORD 5 */
Jayamohan Kallickal73316132013-09-28 15:35:41 -0700969 u8 rsvd7[32]; /* DWORD 6 */
970 u8 rsvd8[32]; /* DWORD 7 */
John Soni Joseacb96932012-10-20 04:44:35 +0530971 u8 max_recv_dataseg_len[24]; /* DWORD 8 */
Jayamohan Kallickal73316132013-09-28 15:35:41 -0700972 u8 rsvd9[8]; /* DWORD 8 */
973 u8 rsvd10[32]; /* DWORD 9 */
974 u8 rsvd11[32]; /* DWORD 10 */
John Soni Joseacb96932012-10-20 04:44:35 +0530975 u8 max_cxns[16]; /* DWORD 11 */
Jayamohan Kallickal73316132013-09-28 15:35:41 -0700976 u8 rsvd12[11]; /* DWORD 11*/
John Soni Joseacb96932012-10-20 04:44:35 +0530977 u8 invld; /* DWORD 11 */
Jayamohan Kallickal73316132013-09-28 15:35:41 -0700978 u8 rsvd13;/* DWORD 11*/
John Soni Joseacb96932012-10-20 04:44:35 +0530979 u8 dmsg; /* DWORD 11 */
980 u8 data_seq_inorder; /* DWORD 11 */
981 u8 pdu_seq_inorder; /* DWORD 11 */
Jayamohan Kallickal73316132013-09-28 15:35:41 -0700982 u8 rsvd14[32]; /*DWORD 12 */
983 u8 rsvd15[32]; /* DWORD 13 */
984 u8 rsvd16[32]; /* DWORD 14 */
985 u8 rsvd17[32]; /* DWORD 15 */
John Soni Joseacb96932012-10-20 04:44:35 +0530986} __packed;
987
988
Jayamohan Kallickal6733b392009-09-05 07:36:35 +0530989struct be_ring {
990 u32 pages; /* queue size in pages */
991 u32 id; /* queue id assigned by beklib */
992 u32 num; /* number of elements in queue */
993 u32 cidx; /* consumer index */
994 u32 pidx; /* producer index -- not used by most rings */
995 u32 item_size; /* size in bytes of one object */
Jayamohan Kallickal8a86e832013-09-28 15:35:45 -0700996 u8 ulp_num; /* ULP to which CID binded */
997 u16 register_set;
998 u16 doorbell_format;
999 u32 doorbell_offset;
Jayamohan Kallickal6733b392009-09-05 07:36:35 +05301000
1001 void *va; /* The virtual address of the ring. This
1002 * should be last to allow 32 & 64 bit debugger
1003 * extensions to work.
1004 */
1005};
1006
Jayamohan Kallickal6733b392009-09-05 07:36:35 +05301007struct hwi_controller {
1008 struct list_head io_sgl_list;
1009 struct list_head eh_sgl_list;
1010 struct sgl_handle *psgl_handle_base;
1011 unsigned int wrb_mem_index;
1012
Jayamohan Kallickala7909b32013-04-05 20:38:32 -07001013 struct hwi_wrb_context *wrb_context;
Jayamohan Kallickal6733b392009-09-05 07:36:35 +05301014 struct mcc_wrb *pmcc_wrb_base;
Jayamohan Kallickal8a86e832013-09-28 15:35:45 -07001015 struct be_ring default_pdu_hdr[BEISCSI_ULP_COUNT];
1016 struct be_ring default_pdu_data[BEISCSI_ULP_COUNT];
Jayamohan Kallickal6733b392009-09-05 07:36:35 +05301017 struct hwi_context_memory *phwi_ctxt;
Jayamohan Kallickal6733b392009-09-05 07:36:35 +05301018};
1019
1020enum hwh_type_enum {
1021 HWH_TYPE_IO = 1,
1022 HWH_TYPE_LOGOUT = 2,
1023 HWH_TYPE_TMF = 3,
1024 HWH_TYPE_NOP = 4,
1025 HWH_TYPE_IO_RD = 5,
1026 HWH_TYPE_LOGIN = 11,
1027 HWH_TYPE_INVALID = 0xFFFFFFFF
1028};
1029
1030struct wrb_handle {
1031 enum hwh_type_enum type;
1032 unsigned short wrb_index;
1033 unsigned short nxt_wrb_index;
1034
1035 struct iscsi_task *pio_handle;
1036 struct iscsi_wrb *pwrb;
1037};
1038
1039struct hwi_context_memory {
Jayamohan Kallickalbfead3b2009-10-23 11:52:33 +05301040 /* Adaptive interrupt coalescing (AIC) info */
1041 u16 min_eqd; /* in usecs */
1042 u16 max_eqd; /* in usecs */
1043 u16 cur_eqd; /* in usecs */
1044 struct be_eq_obj be_eq[MAX_CPUS];
John Soni Jose22abeef2012-10-20 04:43:32 +05301045 struct be_queue_info be_cq[MAX_CPUS - 1];
Jayamohan Kallickal6733b392009-09-05 07:36:35 +05301046
Jayamohan Kallickala7909b32013-04-05 20:38:32 -07001047 struct be_queue_info *be_wrbq;
Jayamohan Kallickal8a86e832013-09-28 15:35:45 -07001048 struct be_queue_info be_def_hdrq[BEISCSI_ULP_COUNT];
1049 struct be_queue_info be_def_dataq[BEISCSI_ULP_COUNT];
1050 struct hwi_async_pdu_context *pasync_ctx[BEISCSI_ULP_COUNT];
Jayamohan Kallickal6733b392009-09-05 07:36:35 +05301051};
1052
John Soni Jose99bc5d52012-08-20 23:00:18 +05301053/* Logging related definitions */
1054#define BEISCSI_LOG_INIT 0x0001 /* Initialization events */
1055#define BEISCSI_LOG_MBOX 0x0002 /* Mailbox Events */
1056#define BEISCSI_LOG_MISC 0x0004 /* Miscllaneous Events */
1057#define BEISCSI_LOG_EH 0x0008 /* Error Handler */
1058#define BEISCSI_LOG_IO 0x0010 /* IO Code Path */
1059#define BEISCSI_LOG_CONFIG 0x0020 /* CONFIG Code Path */
Jayamohan Kallickalafb96052013-09-28 15:35:55 -07001060#define BEISCSI_LOG_ISCSI 0x0040 /* SCSI/iSCSI Protocol related Logs */
John Soni Jose99bc5d52012-08-20 23:00:18 +05301061
1062#define beiscsi_log(phba, level, mask, fmt, arg...) \
1063do { \
1064 uint32_t log_value = phba->attr_log_enable; \
1065 if (((mask) & log_value) || (level[1] <= '3')) \
1066 shost_printk(level, phba->shost, \
1067 fmt, __LINE__, ##arg); \
1068} while (0)
1069
Jayamohan Kallickal6733b392009-09-05 07:36:35 +05301070#endif