blob: f4e8d19c38283b6f026856b9a639c9ab07b03a40 [file] [log] [blame]
Jayamohan Kallickal6733b392009-09-05 07:36:35 +05301/**
Jayamohan Kallickal255fa9a2011-03-25 14:23:57 -07002 * Copyright (C) 2005 - 2011 Emulex
Jayamohan Kallickal6733b392009-09-05 07:36:35 +05303 * All rights reserved.
4 *
5 * This program is free software; you can redistribute it and/or
6 * modify it under the terms of the GNU General Public License version 2
7 * as published by the Free Software Foundation. The full GNU General
8 * Public License is included in this distribution in the file called COPYING.
9 *
Jayamohan Kallickal255fa9a2011-03-25 14:23:57 -070010 * Written by: Jayamohan Kallickal (jayamohan.kallickal@emulex.com)
Jayamohan Kallickal6733b392009-09-05 07:36:35 +053011 *
12 * Contact Information:
Jayamohan Kallickal255fa9a2011-03-25 14:23:57 -070013 * linux-drivers@emulex.com
Jayamohan Kallickal6733b392009-09-05 07:36:35 +053014 *
Jayamohan Kallickal255fa9a2011-03-25 14:23:57 -070015 * Emulex
16 * 3333 Susan Street
17 * Costa Mesa, CA 92626
Jayamohan Kallickal6733b392009-09-05 07:36:35 +053018 */
19
20#ifndef _BEISCSI_MAIN_
21#define _BEISCSI_MAIN_
22
Jayamohan Kallickal6733b392009-09-05 07:36:35 +053023#include <linux/kernel.h>
24#include <linux/pci.h>
Randy Dunlap82c57022010-05-04 10:29:52 -070025#include <linux/if_ether.h>
Jayamohan Kallickal6733b392009-09-05 07:36:35 +053026#include <linux/in.h>
John Soni Jose99bc5d52012-08-20 23:00:18 +053027#include <linux/ctype.h>
28#include <linux/module.h>
Jayamohan Kallickal6733b392009-09-05 07:36:35 +053029#include <scsi/scsi.h>
30#include <scsi/scsi_cmnd.h>
31#include <scsi/scsi_device.h>
32#include <scsi/scsi_host.h>
33#include <scsi/iscsi_proto.h>
34#include <scsi/libiscsi.h>
35#include <scsi/scsi_transport_iscsi.h>
36
37#include "be.h"
Jayamohan Kallickal6733b392009-09-05 07:36:35 +053038#define DRV_NAME "be2iscsi"
John Soni Jose06047682012-08-20 23:01:06 +053039#define BUILD_STR "4.4.58.0"
Jayamohan Kallickal2f635882012-04-03 23:41:45 -050040#define BE_NAME "Emulex OneConnect" \
41 "Open-iSCSI Driver version" BUILD_STR
Jayamohan Kallickal6733b392009-09-05 07:36:35 +053042#define DRV_DESC BE_NAME " " "Driver"
43
Jayamohan Kallickal457ff3b2010-07-22 04:16:00 +053044#define BE_VENDOR_ID 0x19A2
Jayamohan Kallickalf98c96b2010-02-11 05:11:15 +053045/* DEVICE ID's for BE2 */
Jayamohan Kallickal6733b392009-09-05 07:36:35 +053046#define BE_DEVICE_ID1 0x212
47#define OC_DEVICE_ID1 0x702
48#define OC_DEVICE_ID2 0x703
Jayamohan Kallickalf98c96b2010-02-11 05:11:15 +053049
50/* DEVICE ID's for BE3 */
51#define BE_DEVICE_ID2 0x222
Jayamohan Kallickalbfead3b2009-10-23 11:52:33 +053052#define OC_DEVICE_ID3 0x712
Jayamohan Kallickal6733b392009-09-05 07:36:35 +053053
Jayamohan Kallickal7da50872010-01-05 05:04:12 +053054#define BE2_IO_DEPTH 1024
55#define BE2_MAX_SESSIONS 256
Jayamohan Kallickal6733b392009-09-05 07:36:35 +053056#define BE2_CMDS_PER_CXN 128
Jayamohan Kallickal6733b392009-09-05 07:36:35 +053057#define BE2_TMFS 16
58#define BE2_NOPOUT_REQ 16
Jayamohan Kallickal6733b392009-09-05 07:36:35 +053059#define BE2_SGE 32
60#define BE2_DEFPDU_HDR_SZ 64
61#define BE2_DEFPDU_DATA_SZ 8192
Jayamohan Kallickal6733b392009-09-05 07:36:35 +053062
Jayamohan Kallickalbfead3b2009-10-23 11:52:33 +053063#define MAX_CPUS 31
Jayamohan Kallickalaa359032010-01-07 01:51:04 +053064#define BEISCSI_SGLIST_ELEMENTS 30
Jayamohan Kallickal6733b392009-09-05 07:36:35 +053065
Jayamohan Kallickal6733b392009-09-05 07:36:35 +053066#define BEISCSI_CMD_PER_LUN 128 /* scsi_host->cmd_per_lun */
Jayamohan Kallickale919dee2010-07-22 04:30:32 +053067#define BEISCSI_MAX_SECTORS 2048 /* scsi_host->max_sectors */
Jayamohan Kallickal6733b392009-09-05 07:36:35 +053068
69#define BEISCSI_MAX_CMD_LEN 16 /* scsi_host->max_cmd_len */
70#define BEISCSI_NUM_MAX_LUN 256 /* scsi_host->max_lun */
71#define BEISCSI_NUM_DEVICES_SUPPORTED 0x01
72#define BEISCSI_MAX_FRAGS_INIT 192
Jayamohan Kallickal457ff3b2010-07-22 04:16:00 +053073#define BE_NUM_MSIX_ENTRIES 1
Jayamohan Kallickale9b91192010-07-22 04:24:53 +053074
75#define MPU_EP_CONTROL 0
76#define MPU_EP_SEMAPHORE 0xac
77#define BE2_SOFT_RESET 0x5c
78#define BE2_PCI_ONLINE0 0xb0
79#define BE2_PCI_ONLINE1 0xb4
80#define BE2_SET_RESET 0x80
81#define BE2_MPU_IRAM_ONLINE 0x00000080
Jayamohan Kallickal6733b392009-09-05 07:36:35 +053082
83#define BE_SENSE_INFO_SIZE 258
84#define BE_ISCSI_PDU_HEADER_SIZE 64
85#define BE_MIN_MEM_SIZE 16384
Jayamohan Kallickalbfead3b2009-10-23 11:52:33 +053086#define MAX_CMD_SZ 65536
Jayamohan Kallickal6733b392009-09-05 07:36:35 +053087#define IIOC_SCSI_DATA 0x05 /* Write Operation */
88
John Soni Jose9aef4202012-08-20 23:00:08 +053089#define INVALID_SESS_HANDLE 0xFFFFFFFF
Jayamohan Kallickal6733b392009-09-05 07:36:35 +053090
Jayamohan Kallickalbfead3b2009-10-23 11:52:33 +053091#define BE_ADAPTER_UP 0x00000000
92#define BE_ADAPTER_LINK_DOWN 0x00000001
Jayamohan Kallickal6733b392009-09-05 07:36:35 +053093/**
94 * hardware needs the async PDU buffers to be posted in multiples of 8
95 * So have atleast 8 of them by default
96 */
97
98#define HWI_GET_ASYNC_PDU_CTX(phwi) (phwi->phwi_ctxt->pasync_ctx)
99
100/********* Memory BAR register ************/
Jayamohan Kallickal457ff3b2010-07-22 04:16:00 +0530101#define PCICFG_MEMBAR_CTRL_INT_CTRL_OFFSET 0xfc
Jayamohan Kallickal6733b392009-09-05 07:36:35 +0530102/**
103 * Host Interrupt Enable, if set interrupts are enabled although "PCI Interrupt
104 * Disable" may still globally block interrupts in addition to individual
105 * interrupt masks; a mechanism for the device driver to block all interrupts
106 * atomically without having to arbitrate for the PCI Interrupt Disable bit
107 * with the OS.
108 */
109#define MEMBAR_CTRL_INT_CTRL_HOSTINTR_MASK (1 << 29) /* bit 29 */
110
111/********* ISR0 Register offset **********/
Jayamohan Kallickal457ff3b2010-07-22 04:16:00 +0530112#define CEV_ISR0_OFFSET 0xC18
Jayamohan Kallickal6733b392009-09-05 07:36:35 +0530113#define CEV_ISR_SIZE 4
114
115/**
116 * Macros for reading/writing a protection domain or CSR registers
117 * in BladeEngine.
118 */
119
120#define DB_TXULP0_OFFSET 0x40
121#define DB_RXULP0_OFFSET 0xA0
122/********* Event Q door bell *************/
123#define DB_EQ_OFFSET DB_CQ_OFFSET
124#define DB_EQ_RING_ID_MASK 0x1FF /* bits 0 - 8 */
125/* Clear the interrupt for this eq */
126#define DB_EQ_CLR_SHIFT (9) /* bit 9 */
127/* Must be 1 */
128#define DB_EQ_EVNT_SHIFT (10) /* bit 10 */
129/* Number of event entries processed */
130#define DB_EQ_NUM_POPPED_SHIFT (16) /* bits 16 - 28 */
131/* Rearm bit */
132#define DB_EQ_REARM_SHIFT (29) /* bit 29 */
133
134/********* Compl Q door bell *************/
Jayamohan Kallickal457ff3b2010-07-22 04:16:00 +0530135#define DB_CQ_OFFSET 0x120
Jayamohan Kallickal6733b392009-09-05 07:36:35 +0530136#define DB_CQ_RING_ID_MASK 0x3FF /* bits 0 - 9 */
137/* Number of event entries processed */
Jayamohan Kallickal457ff3b2010-07-22 04:16:00 +0530138#define DB_CQ_NUM_POPPED_SHIFT (16) /* bits 16 - 28 */
Jayamohan Kallickal6733b392009-09-05 07:36:35 +0530139/* Rearm bit */
Jayamohan Kallickal457ff3b2010-07-22 04:16:00 +0530140#define DB_CQ_REARM_SHIFT (29) /* bit 29 */
Jayamohan Kallickal6733b392009-09-05 07:36:35 +0530141
142#define GET_HWI_CONTROLLER_WS(pc) (pc->phwi_ctrlr)
143#define HWI_GET_DEF_BUFQ_ID(pc) (((struct hwi_controller *)\
144 (GET_HWI_CONTROLLER_WS(pc)))->default_pdu_data.id)
145#define HWI_GET_DEF_HDRQ_ID(pc) (((struct hwi_controller *)\
146 (GET_HWI_CONTROLLER_WS(pc)))->default_pdu_hdr.id)
147
148#define PAGES_REQUIRED(x) \
149 ((x < PAGE_SIZE) ? 1 : ((x + PAGE_SIZE - 1) / PAGE_SIZE))
150
Jayamohan Kallickal8fcfb212011-08-24 16:05:30 -0700151#define BEISCSI_MSI_NAME 20 /* size of msi_name string */
152
Jayamohan Kallickal6733b392009-09-05 07:36:35 +0530153enum be_mem_enum {
154 HWI_MEM_ADDN_CONTEXT,
Jayamohan Kallickal6733b392009-09-05 07:36:35 +0530155 HWI_MEM_WRB,
156 HWI_MEM_WRBH,
Jayamohan Kallickalbfead3b2009-10-23 11:52:33 +0530157 HWI_MEM_SGLH,
Jayamohan Kallickal6733b392009-09-05 07:36:35 +0530158 HWI_MEM_SGE,
Jayamohan Kallickal457ff3b2010-07-22 04:16:00 +0530159 HWI_MEM_ASYNC_HEADER_BUF, /* 5 */
Jayamohan Kallickal6733b392009-09-05 07:36:35 +0530160 HWI_MEM_ASYNC_DATA_BUF,
161 HWI_MEM_ASYNC_HEADER_RING,
Jayamohan Kallickalbfead3b2009-10-23 11:52:33 +0530162 HWI_MEM_ASYNC_DATA_RING,
Jayamohan Kallickal6733b392009-09-05 07:36:35 +0530163 HWI_MEM_ASYNC_HEADER_HANDLE,
Jayamohan Kallickal457ff3b2010-07-22 04:16:00 +0530164 HWI_MEM_ASYNC_DATA_HANDLE, /* 10 */
Jayamohan Kallickal6733b392009-09-05 07:36:35 +0530165 HWI_MEM_ASYNC_PDU_CONTEXT,
166 ISCSI_MEM_GLOBAL_HEADER,
Jayamohan Kallickalbfead3b2009-10-23 11:52:33 +0530167 SE_MEM_MAX
Jayamohan Kallickal6733b392009-09-05 07:36:35 +0530168};
169
170struct be_bus_address32 {
171 unsigned int address_lo;
172 unsigned int address_hi;
173};
174
175struct be_bus_address64 {
176 unsigned long long address;
177};
178
179struct be_bus_address {
180 union {
181 struct be_bus_address32 a32;
182 struct be_bus_address64 a64;
183 } u;
184};
185
186struct mem_array {
187 struct be_bus_address bus_address; /* Bus address of location */
188 void *virtual_address; /* virtual address to the location */
189 unsigned int size; /* Size required by memory block */
190};
191
192struct be_mem_descriptor {
193 unsigned int index; /* Index of this memory parameter */
194 unsigned int category; /* type indicates cached/non-cached */
195 unsigned int num_elements; /* number of elements in this
196 * descriptor
197 */
198 unsigned int alignment_mask; /* Alignment mask for this block */
199 unsigned int size_in_bytes; /* Size required by memory block */
200 struct mem_array *mem_array;
201};
202
203struct sgl_handle {
204 unsigned int sgl_index;
Jayamohan Kallickalbfead3b2009-10-23 11:52:33 +0530205 unsigned int type;
206 unsigned int cid;
207 struct iscsi_task *task;
Jayamohan Kallickal6733b392009-09-05 07:36:35 +0530208 struct iscsi_sge *pfrag;
209};
210
211struct hba_parameters {
212 unsigned int ios_per_ctrl;
213 unsigned int cxns_per_ctrl;
214 unsigned int asyncpdus_per_ctrl;
215 unsigned int icds_per_ctrl;
216 unsigned int num_sge_per_io;
217 unsigned int defpdu_hdr_sz;
218 unsigned int defpdu_data_sz;
219 unsigned int num_cq_entries;
220 unsigned int num_eq_entries;
221 unsigned int wrbs_per_cxn;
222 unsigned int crashmode;
223 unsigned int hba_num;
224
225 unsigned int mgmt_ws_sz;
226 unsigned int hwi_ws_sz;
227
228 unsigned int eto;
229 unsigned int ldto;
230
231 unsigned int dbg_flags;
232 unsigned int num_cxn;
233
234 unsigned int eq_timer;
235 /**
236 * These are calculated from other params. They're here
237 * for debug purposes
238 */
239 unsigned int num_mcc_pages;
240 unsigned int num_mcc_cq_pages;
241 unsigned int num_cq_pages;
242 unsigned int num_eq_pages;
243
244 unsigned int num_async_pdu_buf_pages;
245 unsigned int num_async_pdu_buf_sgl_pages;
246 unsigned int num_async_pdu_buf_cq_pages;
247
248 unsigned int num_async_pdu_hdr_pages;
249 unsigned int num_async_pdu_hdr_sgl_pages;
250 unsigned int num_async_pdu_hdr_cq_pages;
251
252 unsigned int num_sge;
253};
254
Jayamohan Kallickal41831222010-02-20 08:02:39 +0530255struct invalidate_command_table {
256 unsigned short icd;
257 unsigned short cid;
258} __packed;
259
Jayamohan Kallickal6733b392009-09-05 07:36:35 +0530260struct beiscsi_hba {
261 struct hba_parameters params;
262 struct hwi_controller *phwi_ctrlr;
263 unsigned int mem_req[SE_MEM_MAX];
264 /* PCI BAR mapped addresses */
265 u8 __iomem *csr_va; /* CSR */
266 u8 __iomem *db_va; /* Door Bell */
267 u8 __iomem *pci_va; /* PCI Config */
268 struct be_bus_address csr_pa; /* CSR */
269 struct be_bus_address db_pa; /* CSR */
270 struct be_bus_address pci_pa; /* CSR */
271 /* PCI representation of our HBA */
272 struct pci_dev *pcidev;
273 unsigned int state;
274 unsigned short asic_revision;
Jayamohan Kallickalbfead3b2009-10-23 11:52:33 +0530275 unsigned int num_cpus;
276 unsigned int nxt_cqid;
277 struct msix_entry msix_entries[MAX_CPUS + 1];
Jayamohan Kallickal8fcfb212011-08-24 16:05:30 -0700278 char *msi_name[MAX_CPUS + 1];
Jayamohan Kallickalbfead3b2009-10-23 11:52:33 +0530279 bool msix_enabled;
Jayamohan Kallickal6733b392009-09-05 07:36:35 +0530280 struct be_mem_descriptor *init_mem;
281
282 unsigned short io_sgl_alloc_index;
283 unsigned short io_sgl_free_index;
284 unsigned short io_sgl_hndl_avbl;
285 struct sgl_handle **io_sgl_hndl_base;
Jayamohan Kallickalbfead3b2009-10-23 11:52:33 +0530286 struct sgl_handle **sgl_hndl_array;
Jayamohan Kallickal6733b392009-09-05 07:36:35 +0530287
288 unsigned short eh_sgl_alloc_index;
289 unsigned short eh_sgl_free_index;
290 unsigned short eh_sgl_hndl_avbl;
291 struct sgl_handle **eh_sgl_hndl_base;
292 spinlock_t io_sgl_lock;
293 spinlock_t mgmt_sgl_lock;
294 spinlock_t isr_lock;
295 unsigned int age;
296 unsigned short avlbl_cids;
297 unsigned short cid_alloc;
298 unsigned short cid_free;
299 struct beiscsi_conn *conn_table[BE2_MAX_SESSIONS * 2];
300 struct list_head hba_queue;
301 unsigned short *cid_array;
302 struct iscsi_endpoint **ep_array;
Jayamohan Kallickalc7acc5b2010-07-22 04:29:18 +0530303 struct iscsi_boot_kset *boot_kset;
Jayamohan Kallickal6733b392009-09-05 07:36:35 +0530304 struct Scsi_Host *shost;
Mike Christie0e438952012-04-03 23:41:51 -0500305 struct iscsi_iface *ipv4_iface;
306 struct iscsi_iface *ipv6_iface;
Jayamohan Kallickal6733b392009-09-05 07:36:35 +0530307 struct {
308 /**
309 * group together since they are used most frequently
310 * for cid to cri conversion
311 */
312 unsigned int iscsi_cid_start;
313 unsigned int phys_port;
314
315 unsigned int isr_offset;
316 unsigned int iscsi_icd_start;
317 unsigned int iscsi_cid_count;
318 unsigned int iscsi_icd_count;
319 unsigned int pci_function;
320
321 unsigned short cid_alloc;
322 unsigned short cid_free;
323 unsigned short avlbl_cids;
Jayamohan Kallickalbfead3b2009-10-23 11:52:33 +0530324 unsigned short iscsi_features;
Jayamohan Kallickal6733b392009-09-05 07:36:35 +0530325 spinlock_t cid_lock;
326 } fw_config;
327
328 u8 mac_address[ETH_ALEN];
329 unsigned short todo_cq;
330 unsigned short todo_mcc_cq;
331 char wq_name[20];
332 struct workqueue_struct *wq; /* The actuak work queue */
333 struct work_struct work_cqs; /* The work being queued */
334 struct be_ctrl_info ctrl;
Jayamohan Kallickalf98c96b2010-02-11 05:11:15 +0530335 unsigned int generation;
Mike Christie0e438952012-04-03 23:41:51 -0500336 unsigned int interface_handle;
Jayamohan Kallickalc7acc5b2010-07-22 04:29:18 +0530337 struct mgmt_session_info boot_sess;
Jayamohan Kallickal41831222010-02-20 08:02:39 +0530338 struct invalidate_command_table inv_tbl[128];
339
John Soni Jose99bc5d52012-08-20 23:00:18 +0530340 unsigned int attr_log_enable;
341
Jayamohan Kallickal6733b392009-09-05 07:36:35 +0530342};
343
Jayamohan Kallickalb8b9e1b82009-09-22 08:21:22 +0530344struct beiscsi_session {
345 struct pci_pool *bhs_pool;
346};
347
Jayamohan Kallickal6733b392009-09-05 07:36:35 +0530348/**
349 * struct beiscsi_conn - iscsi connection structure
350 */
351struct beiscsi_conn {
352 struct iscsi_conn *conn;
353 struct beiscsi_hba *phba;
354 u32 exp_statsn;
355 u32 beiscsi_conn_cid;
356 struct beiscsi_endpoint *ep;
357 unsigned short login_in_progress;
Jayamohan Kallickald2cecf02010-07-22 04:25:40 +0530358 struct wrb_handle *plogin_wrb_handle;
Jayamohan Kallickal6733b392009-09-05 07:36:35 +0530359 struct sgl_handle *plogin_sgl_handle;
Jayamohan Kallickalb8b9e1b82009-09-22 08:21:22 +0530360 struct beiscsi_session *beiscsi_sess;
Jayamohan Kallickalbfead3b2009-10-23 11:52:33 +0530361 struct iscsi_task *task;
Jayamohan Kallickal6733b392009-09-05 07:36:35 +0530362};
363
364/* This structure is used by the chip */
365struct pdu_data_out {
366 u32 dw[12];
367};
368/**
369 * Pseudo amap definition in which each bit of the actual structure is defined
370 * as a byte: used to calculate offset/shift/mask of each field
371 */
372struct amap_pdu_data_out {
373 u8 opcode[6]; /* opcode */
374 u8 rsvd0[2]; /* should be 0 */
375 u8 rsvd1[7];
376 u8 final_bit; /* F bit */
377 u8 rsvd2[16];
378 u8 ahs_length[8]; /* no AHS */
379 u8 data_len_hi[8];
380 u8 data_len_lo[16]; /* DataSegmentLength */
381 u8 lun[64];
382 u8 itt[32]; /* ITT; initiator task tag */
383 u8 ttt[32]; /* TTT; valid for R2T or 0xffffffff */
384 u8 rsvd3[32];
385 u8 exp_stat_sn[32];
386 u8 rsvd4[32];
387 u8 data_sn[32];
388 u8 buffer_offset[32];
389 u8 rsvd5[32];
390};
391
392struct be_cmd_bhs {
Nicholas Bellinger12352182011-05-27 11:16:33 +0000393 struct iscsi_scsi_req iscsi_hdr;
Jayamohan Kallickal6733b392009-09-05 07:36:35 +0530394 unsigned char pad1[16];
395 struct pdu_data_out iscsi_data_pdu;
396 unsigned char pad2[BE_SENSE_INFO_SIZE -
397 sizeof(struct pdu_data_out)];
398};
399
400struct beiscsi_io_task {
401 struct wrb_handle *pwrb_handle;
402 struct sgl_handle *psgl_handle;
403 struct beiscsi_conn *conn;
404 struct scsi_cmnd *scsi_cmnd;
405 unsigned int cmd_sn;
406 unsigned int flags;
407 unsigned short cid;
408 unsigned short header_len;
Jayamohan Kallickalbfead3b2009-10-23 11:52:33 +0530409 itt_t libiscsi_itt;
Jayamohan Kallickal6733b392009-09-05 07:36:35 +0530410 struct be_cmd_bhs *cmd_bhs;
411 struct be_bus_address bhs_pa;
412 unsigned short bhs_len;
John Soni Josed629c472012-10-20 04:42:00 +0530413 dma_addr_t mtask_addr;
414 uint32_t mtask_data_count;
Jayamohan Kallickal6733b392009-09-05 07:36:35 +0530415};
416
417struct be_nonio_bhs {
418 struct iscsi_hdr iscsi_hdr;
419 unsigned char pad1[16];
420 struct pdu_data_out iscsi_data_pdu;
421 unsigned char pad2[BE_SENSE_INFO_SIZE -
422 sizeof(struct pdu_data_out)];
423};
424
425struct be_status_bhs {
Nicholas Bellinger12352182011-05-27 11:16:33 +0000426 struct iscsi_scsi_req iscsi_hdr;
Jayamohan Kallickal6733b392009-09-05 07:36:35 +0530427 unsigned char pad1[16];
428 /**
429 * The plus 2 below is to hold the sense info length that gets
430 * DMA'ed by RxULP
431 */
432 unsigned char sense_info[BE_SENSE_INFO_SIZE];
433};
434
435struct iscsi_sge {
436 u32 dw[4];
437};
438
439/**
440 * Pseudo amap definition in which each bit of the actual structure is defined
441 * as a byte: used to calculate offset/shift/mask of each field
442 */
443struct amap_iscsi_sge {
444 u8 addr_hi[32];
445 u8 addr_lo[32];
446 u8 sge_offset[22]; /* DWORD 2 */
447 u8 rsvd0[9]; /* DWORD 2 */
448 u8 last_sge; /* DWORD 2 */
449 u8 len[17]; /* DWORD 3 */
450 u8 rsvd1[15]; /* DWORD 3 */
451};
452
453struct beiscsi_offload_params {
454 u32 dw[5];
455};
456
457#define OFFLD_PARAMS_ERL 0x00000003
458#define OFFLD_PARAMS_DDE 0x00000004
459#define OFFLD_PARAMS_HDE 0x00000008
460#define OFFLD_PARAMS_IR2T 0x00000010
461#define OFFLD_PARAMS_IMD 0x00000020
462
463/**
464 * Pseudo amap definition in which each bit of the actual structure is defined
465 * as a byte: used to calculate offset/shift/mask of each field
466 */
467struct amap_beiscsi_offload_params {
468 u8 max_burst_length[32];
469 u8 max_send_data_segment_length[32];
470 u8 first_burst_length[32];
471 u8 erl[2];
472 u8 dde[1];
473 u8 hde[1];
474 u8 ir2t[1];
475 u8 imd[1];
476 u8 pad[26];
477 u8 exp_statsn[32];
478};
479
480/* void hwi_complete_drvr_msgs(struct beiscsi_conn *beiscsi_conn,
481 struct beiscsi_hba *phba, struct sol_cqe *psol);*/
482
483struct async_pdu_handle {
484 struct list_head link;
485 struct be_bus_address pa;
486 void *pbuffer;
487 unsigned int consumed;
488 unsigned char index;
489 unsigned char is_header;
490 unsigned short cri;
491 unsigned long buffer_len;
492};
493
494struct hwi_async_entry {
495 struct {
496 unsigned char hdr_received;
497 unsigned char hdr_len;
498 unsigned short bytes_received;
499 unsigned int bytes_needed;
500 struct list_head list;
501 } wait_queue;
502
503 struct list_head header_busy_list;
504 struct list_head data_busy_list;
505};
506
Jayamohan Kallickal6733b392009-09-05 07:36:35 +0530507struct hwi_async_pdu_context {
508 struct {
509 struct be_bus_address pa_base;
510 void *va_base;
511 void *ring_base;
512 struct async_pdu_handle *handle_base;
513
514 unsigned int host_write_ptr;
515 unsigned int ep_read_ptr;
516 unsigned int writables;
517
518 unsigned int free_entries;
519 unsigned int busy_entries;
Jayamohan Kallickal6733b392009-09-05 07:36:35 +0530520
521 struct list_head free_list;
522 } async_header;
523
524 struct {
525 struct be_bus_address pa_base;
526 void *va_base;
527 void *ring_base;
528 struct async_pdu_handle *handle_base;
529
530 unsigned int host_write_ptr;
531 unsigned int ep_read_ptr;
532 unsigned int writables;
533
534 unsigned int free_entries;
535 unsigned int busy_entries;
Jayamohan Kallickal6733b392009-09-05 07:36:35 +0530536 struct list_head free_list;
Jayamohan Kallickal6733b392009-09-05 07:36:35 +0530537 } async_data;
538
Jayamohan Kallickaldc63aac2012-04-03 23:41:36 -0500539 unsigned int buffer_size;
540 unsigned int num_entries;
541
Jayamohan Kallickal6733b392009-09-05 07:36:35 +0530542 /**
543 * This is a varying size list! Do not add anything
544 * after this entry!!
545 */
Jayamohan Kallickaled58ea22010-02-20 08:05:07 +0530546 struct hwi_async_entry async_entry[BE2_MAX_SESSIONS * 2];
Jayamohan Kallickal6733b392009-09-05 07:36:35 +0530547};
548
549#define PDUCQE_CODE_MASK 0x0000003F
550#define PDUCQE_DPL_MASK 0xFFFF0000
551#define PDUCQE_INDEX_MASK 0x0000FFFF
552
553struct i_t_dpdu_cqe {
554 u32 dw[4];
555} __packed;
556
557/**
558 * Pseudo amap definition in which each bit of the actual structure is defined
559 * as a byte: used to calculate offset/shift/mask of each field
560 */
561struct amap_i_t_dpdu_cqe {
562 u8 db_addr_hi[32];
563 u8 db_addr_lo[32];
564 u8 code[6];
565 u8 cid[10];
566 u8 dpl[16];
567 u8 index[16];
568 u8 num_cons[10];
569 u8 rsvd0[4];
570 u8 final;
571 u8 valid;
572} __packed;
573
574#define CQE_VALID_MASK 0x80000000
575#define CQE_CODE_MASK 0x0000003F
576#define CQE_CID_MASK 0x0000FFC0
577
578#define EQE_VALID_MASK 0x00000001
579#define EQE_MAJORCODE_MASK 0x0000000E
580#define EQE_RESID_MASK 0xFFFF0000
581
582struct be_eq_entry {
583 u32 dw[1];
584} __packed;
585
586/**
587 * Pseudo amap definition in which each bit of the actual structure is defined
588 * as a byte: used to calculate offset/shift/mask of each field
589 */
590struct amap_eq_entry {
591 u8 valid; /* DWORD 0 */
592 u8 major_code[3]; /* DWORD 0 */
593 u8 minor_code[12]; /* DWORD 0 */
594 u8 resource_id[16]; /* DWORD 0 */
595
596} __packed;
597
598struct cq_db {
599 u32 dw[1];
600} __packed;
601
602/**
603 * Pseudo amap definition in which each bit of the actual structure is defined
604 * as a byte: used to calculate offset/shift/mask of each field
605 */
606struct amap_cq_db {
607 u8 qid[10];
608 u8 event[1];
609 u8 rsvd0[5];
610 u8 num_popped[13];
611 u8 rearm[1];
612 u8 rsvd1[2];
613} __packed;
614
615void beiscsi_process_eq(struct beiscsi_hba *phba);
616
Jayamohan Kallickal6733b392009-09-05 07:36:35 +0530617struct iscsi_wrb {
618 u32 dw[16];
619} __packed;
620
621#define WRB_TYPE_MASK 0xF0000000
622
623/**
624 * Pseudo amap definition in which each bit of the actual structure is defined
625 * as a byte: used to calculate offset/shift/mask of each field
626 */
627struct amap_iscsi_wrb {
628 u8 lun[14]; /* DWORD 0 */
629 u8 lt; /* DWORD 0 */
630 u8 invld; /* DWORD 0 */
631 u8 wrb_idx[8]; /* DWORD 0 */
632 u8 dsp; /* DWORD 0 */
633 u8 dmsg; /* DWORD 0 */
634 u8 undr_run; /* DWORD 0 */
635 u8 over_run; /* DWORD 0 */
636 u8 type[4]; /* DWORD 0 */
637 u8 ptr2nextwrb[8]; /* DWORD 1 */
638 u8 r2t_exp_dtl[24]; /* DWORD 1 */
639 u8 sgl_icd_idx[12]; /* DWORD 2 */
640 u8 rsvd0[20]; /* DWORD 2 */
641 u8 exp_data_sn[32]; /* DWORD 3 */
642 u8 iscsi_bhs_addr_hi[32]; /* DWORD 4 */
643 u8 iscsi_bhs_addr_lo[32]; /* DWORD 5 */
644 u8 cmdsn_itt[32]; /* DWORD 6 */
645 u8 dif_ref_tag[32]; /* DWORD 7 */
646 u8 sge0_addr_hi[32]; /* DWORD 8 */
647 u8 sge0_addr_lo[32]; /* DWORD 9 */
648 u8 sge0_offset[22]; /* DWORD 10 */
649 u8 pbs; /* DWORD 10 */
650 u8 dif_mode[2]; /* DWORD 10 */
651 u8 rsvd1[6]; /* DWORD 10 */
652 u8 sge0_last; /* DWORD 10 */
653 u8 sge0_len[17]; /* DWORD 11 */
654 u8 dif_meta_tag[14]; /* DWORD 11 */
655 u8 sge0_in_ddr; /* DWORD 11 */
656 u8 sge1_addr_hi[32]; /* DWORD 12 */
657 u8 sge1_addr_lo[32]; /* DWORD 13 */
658 u8 sge1_r2t_offset[22]; /* DWORD 14 */
659 u8 rsvd2[9]; /* DWORD 14 */
660 u8 sge1_last; /* DWORD 14 */
661 u8 sge1_len[17]; /* DWORD 15 */
662 u8 ref_sgl_icd_idx[12]; /* DWORD 15 */
663 u8 rsvd3[2]; /* DWORD 15 */
664 u8 sge1_in_ddr; /* DWORD 15 */
665
666} __packed;
667
Jayamohan Kallickald5431482010-01-05 05:06:21 +0530668struct wrb_handle *alloc_wrb_handle(struct beiscsi_hba *phba, unsigned int cid);
Jayamohan Kallickal6733b392009-09-05 07:36:35 +0530669void
670free_mgmt_sgl_handle(struct beiscsi_hba *phba, struct sgl_handle *psgl_handle);
671
Jayamohan Kallickal756d29c2010-01-05 05:10:46 +0530672void beiscsi_process_all_cqs(struct work_struct *work);
673
Jayamohan Kallickal6733b392009-09-05 07:36:35 +0530674struct pdu_nop_out {
675 u32 dw[12];
676};
677
678/**
679 * Pseudo amap definition in which each bit of the actual structure is defined
680 * as a byte: used to calculate offset/shift/mask of each field
681 */
682struct amap_pdu_nop_out {
683 u8 opcode[6]; /* opcode 0x00 */
684 u8 i_bit; /* I Bit */
685 u8 x_bit; /* reserved; should be 0 */
686 u8 fp_bit_filler1[7];
687 u8 f_bit; /* always 1 */
688 u8 reserved1[16];
689 u8 ahs_length[8]; /* no AHS */
690 u8 data_len_hi[8];
691 u8 data_len_lo[16]; /* DataSegmentLength */
692 u8 lun[64];
693 u8 itt[32]; /* initiator id for ping or 0xffffffff */
694 u8 ttt[32]; /* target id for ping or 0xffffffff */
695 u8 cmd_sn[32];
696 u8 exp_stat_sn[32];
697 u8 reserved5[128];
698};
699
700#define PDUBASE_OPCODE_MASK 0x0000003F
701#define PDUBASE_DATALENHI_MASK 0x0000FF00
702#define PDUBASE_DATALENLO_MASK 0xFFFF0000
703
704struct pdu_base {
705 u32 dw[16];
706} __packed;
707
708/**
709 * Pseudo amap definition in which each bit of the actual structure is defined
710 * as a byte: used to calculate offset/shift/mask of each field
711 */
712struct amap_pdu_base {
713 u8 opcode[6];
714 u8 i_bit; /* immediate bit */
715 u8 x_bit; /* reserved, always 0 */
716 u8 reserved1[24]; /* opcode-specific fields */
717 u8 ahs_length[8]; /* length units is 4 byte words */
718 u8 data_len_hi[8];
719 u8 data_len_lo[16]; /* DatasegmentLength */
720 u8 lun[64]; /* lun or opcode-specific fields */
721 u8 itt[32]; /* initiator task tag */
722 u8 reserved4[224];
723};
724
725struct iscsi_target_context_update_wrb {
726 u32 dw[16];
727} __packed;
728
729/**
730 * Pseudo amap definition in which each bit of the actual structure is defined
731 * as a byte: used to calculate offset/shift/mask of each field
732 */
733struct amap_iscsi_target_context_update_wrb {
734 u8 lun[14]; /* DWORD 0 */
735 u8 lt; /* DWORD 0 */
736 u8 invld; /* DWORD 0 */
737 u8 wrb_idx[8]; /* DWORD 0 */
738 u8 dsp; /* DWORD 0 */
739 u8 dmsg; /* DWORD 0 */
740 u8 undr_run; /* DWORD 0 */
741 u8 over_run; /* DWORD 0 */
742 u8 type[4]; /* DWORD 0 */
743 u8 ptr2nextwrb[8]; /* DWORD 1 */
744 u8 max_burst_length[19]; /* DWORD 1 */
745 u8 rsvd0[5]; /* DWORD 1 */
746 u8 rsvd1[15]; /* DWORD 2 */
747 u8 max_send_data_segment_length[17]; /* DWORD 2 */
748 u8 first_burst_length[14]; /* DWORD 3 */
749 u8 rsvd2[2]; /* DWORD 3 */
750 u8 tx_wrbindex_drv_msg[8]; /* DWORD 3 */
751 u8 rsvd3[5]; /* DWORD 3 */
752 u8 session_state[3]; /* DWORD 3 */
753 u8 rsvd4[16]; /* DWORD 4 */
754 u8 tx_jumbo; /* DWORD 4 */
755 u8 hde; /* DWORD 4 */
756 u8 dde; /* DWORD 4 */
757 u8 erl[2]; /* DWORD 4 */
758 u8 domain_id[5]; /* DWORD 4 */
759 u8 mode; /* DWORD 4 */
760 u8 imd; /* DWORD 4 */
761 u8 ir2t; /* DWORD 4 */
762 u8 notpredblq[2]; /* DWORD 4 */
763 u8 compltonack; /* DWORD 4 */
764 u8 stat_sn[32]; /* DWORD 5 */
765 u8 pad_buffer_addr_hi[32]; /* DWORD 6 */
766 u8 pad_buffer_addr_lo[32]; /* DWORD 7 */
767 u8 pad_addr_hi[32]; /* DWORD 8 */
768 u8 pad_addr_lo[32]; /* DWORD 9 */
769 u8 rsvd5[32]; /* DWORD 10 */
770 u8 rsvd6[32]; /* DWORD 11 */
771 u8 rsvd7[32]; /* DWORD 12 */
772 u8 rsvd8[32]; /* DWORD 13 */
773 u8 rsvd9[32]; /* DWORD 14 */
774 u8 rsvd10[32]; /* DWORD 15 */
775
776} __packed;
777
778struct be_ring {
779 u32 pages; /* queue size in pages */
780 u32 id; /* queue id assigned by beklib */
781 u32 num; /* number of elements in queue */
782 u32 cidx; /* consumer index */
783 u32 pidx; /* producer index -- not used by most rings */
784 u32 item_size; /* size in bytes of one object */
785
786 void *va; /* The virtual address of the ring. This
787 * should be last to allow 32 & 64 bit debugger
788 * extensions to work.
789 */
790};
791
792struct hwi_wrb_context {
793 struct list_head wrb_handle_list;
794 struct list_head wrb_handle_drvr_list;
795 struct wrb_handle **pwrb_handle_base;
796 struct wrb_handle **pwrb_handle_basestd;
797 struct iscsi_wrb *plast_wrb;
798 unsigned short alloc_index;
799 unsigned short free_index;
800 unsigned short wrb_handles_available;
801 unsigned short cid;
802};
803
804struct hwi_controller {
805 struct list_head io_sgl_list;
806 struct list_head eh_sgl_list;
807 struct sgl_handle *psgl_handle_base;
808 unsigned int wrb_mem_index;
809
810 struct hwi_wrb_context wrb_context[BE2_MAX_SESSIONS * 2];
811 struct mcc_wrb *pmcc_wrb_base;
812 struct be_ring default_pdu_hdr;
813 struct be_ring default_pdu_data;
814 struct hwi_context_memory *phwi_ctxt;
Jayamohan Kallickal6733b392009-09-05 07:36:35 +0530815};
816
817enum hwh_type_enum {
818 HWH_TYPE_IO = 1,
819 HWH_TYPE_LOGOUT = 2,
820 HWH_TYPE_TMF = 3,
821 HWH_TYPE_NOP = 4,
822 HWH_TYPE_IO_RD = 5,
823 HWH_TYPE_LOGIN = 11,
824 HWH_TYPE_INVALID = 0xFFFFFFFF
825};
826
827struct wrb_handle {
828 enum hwh_type_enum type;
829 unsigned short wrb_index;
830 unsigned short nxt_wrb_index;
831
832 struct iscsi_task *pio_handle;
833 struct iscsi_wrb *pwrb;
834};
835
836struct hwi_context_memory {
Jayamohan Kallickalbfead3b2009-10-23 11:52:33 +0530837 /* Adaptive interrupt coalescing (AIC) info */
838 u16 min_eqd; /* in usecs */
839 u16 max_eqd; /* in usecs */
840 u16 cur_eqd; /* in usecs */
841 struct be_eq_obj be_eq[MAX_CPUS];
842 struct be_queue_info be_cq[MAX_CPUS];
Jayamohan Kallickal6733b392009-09-05 07:36:35 +0530843
844 struct be_queue_info be_def_hdrq;
845 struct be_queue_info be_def_dataq;
846
847 struct be_queue_info be_wrbq[BE2_MAX_SESSIONS];
848 struct be_mcc_wrb_context *pbe_mcc_context;
849
850 struct hwi_async_pdu_context *pasync_ctx;
851};
852
John Soni Jose99bc5d52012-08-20 23:00:18 +0530853/* Logging related definitions */
854#define BEISCSI_LOG_INIT 0x0001 /* Initialization events */
855#define BEISCSI_LOG_MBOX 0x0002 /* Mailbox Events */
856#define BEISCSI_LOG_MISC 0x0004 /* Miscllaneous Events */
857#define BEISCSI_LOG_EH 0x0008 /* Error Handler */
858#define BEISCSI_LOG_IO 0x0010 /* IO Code Path */
859#define BEISCSI_LOG_CONFIG 0x0020 /* CONFIG Code Path */
860
861#define beiscsi_log(phba, level, mask, fmt, arg...) \
862do { \
863 uint32_t log_value = phba->attr_log_enable; \
864 if (((mask) & log_value) || (level[1] <= '3')) \
865 shost_printk(level, phba->shost, \
866 fmt, __LINE__, ##arg); \
867} while (0)
868
Jayamohan Kallickal6733b392009-09-05 07:36:35 +0530869#endif