blob: 3483ed9b38e99c1c55b22e8e6df03a511233fa00 [file] [log] [blame]
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001/*
2 * Copyright 2008 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 * Copyright 2009 Jerome Glisse.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
23 *
24 * Authors: Dave Airlie
25 * Alex Deucher
26 * Jerome Glisse
27 */
28#ifndef __RADEON_H__
29#define __RADEON_H__
30
Jerome Glisse771fe6b2009-06-05 14:42:42 +020031/* TODO: Here are things that needs to be done :
32 * - surface allocator & initializer : (bit like scratch reg) should
33 * initialize HDP_ stuff on RS600, R600, R700 hw, well anythings
34 * related to surface
35 * - WB : write back stuff (do it bit like scratch reg things)
36 * - Vblank : look at Jesse's rework and what we should do
37 * - r600/r700: gart & cp
38 * - cs : clean cs ioctl use bitmap & things like that.
39 * - power management stuff
40 * - Barrier in gart code
41 * - Unmappabled vram ?
42 * - TESTING, TESTING, TESTING
43 */
44
Jerome Glissed39c3b82009-09-28 18:34:43 +020045/* Initialization path:
46 * We expect that acceleration initialization might fail for various
47 * reasons even thought we work hard to make it works on most
48 * configurations. In order to still have a working userspace in such
49 * situation the init path must succeed up to the memory controller
50 * initialization point. Failure before this point are considered as
51 * fatal error. Here is the init callchain :
52 * radeon_device_init perform common structure, mutex initialization
53 * asic_init setup the GPU memory layout and perform all
54 * one time initialization (failure in this
55 * function are considered fatal)
56 * asic_startup setup the GPU acceleration, in order to
57 * follow guideline the first thing this
58 * function should do is setting the GPU
59 * memory controller (only MC setup failure
60 * are considered as fatal)
61 */
62
Arun Sharma600634972011-07-26 16:09:06 -070063#include <linux/atomic.h>
Jerome Glisse771fe6b2009-06-05 14:42:42 +020064#include <linux/wait.h>
65#include <linux/list.h>
66#include <linux/kref.h>
67
Jerome Glisse4c788672009-11-20 14:29:23 +010068#include <ttm/ttm_bo_api.h>
69#include <ttm/ttm_bo_driver.h>
70#include <ttm/ttm_placement.h>
71#include <ttm/ttm_module.h>
Thomas Hellstrom147666f2010-11-17 12:38:32 +000072#include <ttm/ttm_execbuf_util.h>
Jerome Glisse4c788672009-11-20 14:29:23 +010073
Dave Airliec2142712009-09-22 08:50:10 +100074#include "radeon_family.h"
Jerome Glisse771fe6b2009-06-05 14:42:42 +020075#include "radeon_mode.h"
76#include "radeon_reg.h"
Jerome Glisse771fe6b2009-06-05 14:42:42 +020077
78/*
79 * Modules parameters.
80 */
81extern int radeon_no_wb;
82extern int radeon_modeset;
83extern int radeon_dynclks;
84extern int radeon_r4xx_atom;
85extern int radeon_agpmode;
86extern int radeon_vram_limit;
87extern int radeon_gart_size;
88extern int radeon_benchmarking;
Michel Dänzerecc0b322009-07-21 11:23:57 +020089extern int radeon_testing;
Jerome Glisse771fe6b2009-06-05 14:42:42 +020090extern int radeon_connector_table;
Dave Airlie4ce001a2009-08-13 16:32:14 +100091extern int radeon_tv;
Christian Koenigdafc3bd2009-10-11 23:49:13 +020092extern int radeon_audio;
Alex Deucherf46c0122010-03-31 00:33:27 -040093extern int radeon_disp_priority;
Alex Deuchere2b0a8e2010-03-17 02:07:37 -040094extern int radeon_hw_i2c;
Alex Deucherd42dd572011-01-12 20:05:11 -050095extern int radeon_pcie_gen2;
Alex Deuchera18cee12011-11-01 14:20:30 -040096extern int radeon_msi;
Jerome Glisse771fe6b2009-06-05 14:42:42 +020097
98/*
99 * Copy from radeon_drv.h so we don't have to include both and have conflicting
100 * symbol;
101 */
102#define RADEON_MAX_USEC_TIMEOUT 100000 /* 100 ms */
Jerome Glisse225758d2010-03-09 14:45:10 +0000103#define RADEON_FENCE_JIFFIES_TIMEOUT (HZ / 2)
Jerome Glissee8217672010-02-15 21:36:13 +0100104/* RADEON_IB_POOL_SIZE must be a power of 2 */
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200105#define RADEON_IB_POOL_SIZE 16
Michael Wittenc245cb92011-09-16 20:45:30 +0000106#define RADEON_DEBUGFS_MAX_COMPONENTS 32
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200107#define RADEONFB_CONN_LIMIT 4
Yang Zhaof657c2a2009-09-15 12:21:01 +1000108#define RADEON_BIOS_NUM_SCRATCH 8
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200109
Alex Deucher1b370782011-11-17 20:13:28 -0500110/* max number of rings */
111#define RADEON_NUM_RINGS 3
112
113/* internal ring indices */
114/* r1xx+ has gfx CP ring */
115#define RADEON_RING_TYPE_GFX_INDEX 0
116
117/* cayman has 2 compute CP rings */
118#define CAYMAN_RING_TYPE_CP1_INDEX 1
119#define CAYMAN_RING_TYPE_CP2_INDEX 2
120
Jerome Glisse721604a2012-01-05 22:11:05 -0500121/* hardcode those limit for now */
122#define RADEON_VA_RESERVED_SIZE (8 << 20)
123#define RADEON_IB_VM_MAX_SIZE (64 << 10)
124
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200125/*
126 * Errata workarounds.
127 */
128enum radeon_pll_errata {
129 CHIP_ERRATA_R300_CG = 0x00000001,
130 CHIP_ERRATA_PLL_DUMMYREADS = 0x00000002,
131 CHIP_ERRATA_PLL_DELAY = 0x00000004
132};
133
134
135struct radeon_device;
136
137
138/*
139 * BIOS.
140 */
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000141#define ATRM_BIOS_PAGE 4096
142
Dave Airlie8edb3812010-03-01 21:50:01 +1100143#if defined(CONFIG_VGA_SWITCHEROO)
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000144bool radeon_atrm_supported(struct pci_dev *pdev);
145int radeon_atrm_get_bios_chunk(uint8_t *bios, int offset, int len);
Dave Airlie8edb3812010-03-01 21:50:01 +1100146#else
147static inline bool radeon_atrm_supported(struct pci_dev *pdev)
148{
149 return false;
150}
151
152static inline int radeon_atrm_get_bios_chunk(uint8_t *bios, int offset, int len){
153 return -EINVAL;
154}
155#endif
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200156bool radeon_get_bios(struct radeon_device *rdev);
157
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000158
159/*
160 * Dummy page
161 */
162struct radeon_dummy_page {
163 struct page *page;
164 dma_addr_t addr;
165};
166int radeon_dummy_page_init(struct radeon_device *rdev);
167void radeon_dummy_page_fini(struct radeon_device *rdev);
168
169
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200170/*
171 * Clocks
172 */
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200173struct radeon_clock {
174 struct radeon_pll p1pll;
175 struct radeon_pll p2pll;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500176 struct radeon_pll dcpll;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200177 struct radeon_pll spll;
178 struct radeon_pll mpll;
179 /* 10 Khz units */
180 uint32_t default_mclk;
181 uint32_t default_sclk;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500182 uint32_t default_dispclk;
183 uint32_t dp_extclk;
Alex Deucherb20f9be2011-06-08 13:01:11 -0400184 uint32_t max_pixel_clock;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200185};
186
Rafał Miłecki74338742009-11-03 00:53:02 +0100187/*
188 * Power management
189 */
190int radeon_pm_init(struct radeon_device *rdev);
Alex Deucher29fb52c2010-03-11 10:01:17 -0500191void radeon_pm_fini(struct radeon_device *rdev);
Rafał Miłeckic913e232009-12-22 23:02:16 +0100192void radeon_pm_compute_clocks(struct radeon_device *rdev);
Alex Deucherce8f5372010-05-07 15:10:16 -0400193void radeon_pm_suspend(struct radeon_device *rdev);
194void radeon_pm_resume(struct radeon_device *rdev);
Alex Deucher56278a82009-12-28 13:58:44 -0500195void radeon_combios_get_power_modes(struct radeon_device *rdev);
196void radeon_atombios_get_power_modes(struct radeon_device *rdev);
Alex Deucher8a83ec52011-04-12 14:49:23 -0400197void radeon_atom_set_voltage(struct radeon_device *rdev, u16 voltage_level, u8 voltage_type);
Alex Deucheree4017f2011-06-23 12:19:32 -0400198int radeon_atom_get_max_vddc(struct radeon_device *rdev, u16 *voltage);
Alex Deucherf8920342010-06-30 12:02:03 -0400199void rs690_pm_info(struct radeon_device *rdev);
Alex Deucher20d391d2011-02-01 16:12:34 -0500200extern int rv6xx_get_temp(struct radeon_device *rdev);
201extern int rv770_get_temp(struct radeon_device *rdev);
202extern int evergreen_get_temp(struct radeon_device *rdev);
203extern int sumo_get_temp(struct radeon_device *rdev);
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000204
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200205/*
206 * Fences.
207 */
208struct radeon_fence_driver {
209 uint32_t scratch_reg;
Jerome Glisse30eb77f2011-11-20 20:45:34 +0000210 uint64_t gpu_addr;
211 volatile uint32_t *cpu_addr;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200212 atomic_t seq;
213 uint32_t last_seq;
Jerome Glisse225758d2010-03-09 14:45:10 +0000214 unsigned long last_jiffies;
215 unsigned long last_timeout;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200216 wait_queue_head_t queue;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200217 struct list_head created;
Christian König851a6bd2011-10-24 15:05:29 +0200218 struct list_head emitted;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200219 struct list_head signaled;
Jerome Glisse0a0c7592009-12-11 20:36:19 +0100220 bool initialized;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200221};
222
223struct radeon_fence {
224 struct radeon_device *rdev;
225 struct kref kref;
226 struct list_head list;
227 /* protected by radeon_fence.lock */
228 uint32_t seq;
Christian König851a6bd2011-10-24 15:05:29 +0200229 bool emitted;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200230 bool signaled;
Alex Deucher74652802011-08-25 13:39:48 -0400231 /* RB, DMA, etc. */
232 int ring;
Christian König93504fc2012-01-05 22:11:06 -0500233 struct radeon_semaphore *semaphore;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200234};
235
Jerome Glisse30eb77f2011-11-20 20:45:34 +0000236int radeon_fence_driver_start_ring(struct radeon_device *rdev, int ring);
237int radeon_fence_driver_init(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200238void radeon_fence_driver_fini(struct radeon_device *rdev);
Alex Deucher74652802011-08-25 13:39:48 -0400239int radeon_fence_create(struct radeon_device *rdev, struct radeon_fence **fence, int ring);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200240int radeon_fence_emit(struct radeon_device *rdev, struct radeon_fence *fence);
Alex Deucher74652802011-08-25 13:39:48 -0400241void radeon_fence_process(struct radeon_device *rdev, int ring);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200242bool radeon_fence_signaled(struct radeon_fence *fence);
243int radeon_fence_wait(struct radeon_fence *fence, bool interruptible);
Alex Deucher74652802011-08-25 13:39:48 -0400244int radeon_fence_wait_next(struct radeon_device *rdev, int ring);
245int radeon_fence_wait_last(struct radeon_device *rdev, int ring);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200246struct radeon_fence *radeon_fence_ref(struct radeon_fence *fence);
247void radeon_fence_unref(struct radeon_fence **fence);
Christian König47492a22011-10-20 12:38:09 +0200248int radeon_fence_count_emitted(struct radeon_device *rdev, int ring);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200249
Dave Airliee024e112009-06-24 09:48:08 +1000250/*
251 * Tiling registers
252 */
253struct radeon_surface_reg {
Jerome Glisse4c788672009-11-20 14:29:23 +0100254 struct radeon_bo *bo;
Dave Airliee024e112009-06-24 09:48:08 +1000255};
256
257#define RADEON_GEM_MAX_SURFACES 8
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200258
259/*
Jerome Glisse4c788672009-11-20 14:29:23 +0100260 * TTM.
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200261 */
Jerome Glisse4c788672009-11-20 14:29:23 +0100262struct radeon_mman {
263 struct ttm_bo_global_ref bo_global_ref;
Dave Airlieba4420c2010-03-09 10:56:52 +1000264 struct drm_global_reference mem_global_ref;
Jerome Glisse4c788672009-11-20 14:29:23 +0100265 struct ttm_bo_device bdev;
Jerome Glisse0a0c7592009-12-11 20:36:19 +0100266 bool mem_global_referenced;
267 bool initialized;
Jerome Glisse4c788672009-11-20 14:29:23 +0100268};
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200269
Jerome Glisse721604a2012-01-05 22:11:05 -0500270/* bo virtual address in a specific vm */
271struct radeon_bo_va {
272 /* bo list is protected by bo being reserved */
273 struct list_head bo_list;
274 /* vm list is protected by vm mutex */
275 struct list_head vm_list;
276 /* constant after initialization */
277 struct radeon_vm *vm;
278 struct radeon_bo *bo;
279 uint64_t soffset;
280 uint64_t eoffset;
281 uint32_t flags;
282 bool valid;
283};
284
Jerome Glisse4c788672009-11-20 14:29:23 +0100285struct radeon_bo {
286 /* Protected by gem.mutex */
287 struct list_head list;
288 /* Protected by tbo.reserved */
Jerome Glisse312ea8d2009-12-07 15:52:58 +0100289 u32 placements[3];
290 struct ttm_placement placement;
Jerome Glisse4c788672009-11-20 14:29:23 +0100291 struct ttm_buffer_object tbo;
292 struct ttm_bo_kmap_obj kmap;
293 unsigned pin_count;
294 void *kptr;
295 u32 tiling_flags;
296 u32 pitch;
297 int surface_reg;
Jerome Glisse721604a2012-01-05 22:11:05 -0500298 /* list of all virtual address to which this bo
299 * is associated to
300 */
301 struct list_head va;
Jerome Glisse4c788672009-11-20 14:29:23 +0100302 /* Constant after initialization */
303 struct radeon_device *rdev;
Daniel Vetter441921d2011-02-18 17:59:16 +0100304 struct drm_gem_object gem_base;
Jerome Glisse4c788672009-11-20 14:29:23 +0100305};
Daniel Vetter7e4d15d2011-02-18 17:59:17 +0100306#define gem_to_radeon_bo(gobj) container_of((gobj), struct radeon_bo, gem_base)
Jerome Glisse4c788672009-11-20 14:29:23 +0100307
308struct radeon_bo_list {
Thomas Hellstrom147666f2010-11-17 12:38:32 +0000309 struct ttm_validate_buffer tv;
Jerome Glisse4c788672009-11-20 14:29:23 +0100310 struct radeon_bo *bo;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200311 uint64_t gpu_offset;
312 unsigned rdomain;
313 unsigned wdomain;
Jerome Glisse4c788672009-11-20 14:29:23 +0100314 u32 tiling_flags;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200315};
316
Jerome Glisseb15ba512011-11-15 11:48:34 -0500317/* sub-allocation manager, it has to be protected by another lock.
318 * By conception this is an helper for other part of the driver
319 * like the indirect buffer or semaphore, which both have their
320 * locking.
321 *
322 * Principe is simple, we keep a list of sub allocation in offset
323 * order (first entry has offset == 0, last entry has the highest
324 * offset).
325 *
326 * When allocating new object we first check if there is room at
327 * the end total_size - (last_object_offset + last_object_size) >=
328 * alloc_size. If so we allocate new object there.
329 *
330 * When there is not enough room at the end, we start waiting for
331 * each sub object until we reach object_offset+object_size >=
332 * alloc_size, this object then become the sub object we return.
333 *
334 * Alignment can't be bigger than page size.
335 *
336 * Hole are not considered for allocation to keep things simple.
337 * Assumption is that there won't be hole (all object on same
338 * alignment).
339 */
340struct radeon_sa_manager {
341 struct radeon_bo *bo;
342 struct list_head sa_bo;
343 unsigned size;
344 uint64_t gpu_addr;
345 void *cpu_ptr;
346 uint32_t domain;
347};
348
349struct radeon_sa_bo;
350
351/* sub-allocation buffer */
352struct radeon_sa_bo {
353 struct list_head list;
354 struct radeon_sa_manager *manager;
355 unsigned offset;
356 unsigned size;
357};
358
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200359/*
360 * GEM objects.
361 */
362struct radeon_gem {
Jerome Glisse4c788672009-11-20 14:29:23 +0100363 struct mutex mutex;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200364 struct list_head objects;
365};
366
367int radeon_gem_init(struct radeon_device *rdev);
368void radeon_gem_fini(struct radeon_device *rdev);
369int radeon_gem_object_create(struct radeon_device *rdev, int size,
Jerome Glisse4c788672009-11-20 14:29:23 +0100370 int alignment, int initial_domain,
371 bool discardable, bool kernel,
372 struct drm_gem_object **obj);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200373int radeon_gem_object_pin(struct drm_gem_object *obj, uint32_t pin_domain,
374 uint64_t *gpu_addr);
375void radeon_gem_object_unpin(struct drm_gem_object *obj);
376
Dave Airlieff72145b2011-02-07 12:16:14 +1000377int radeon_mode_dumb_create(struct drm_file *file_priv,
378 struct drm_device *dev,
379 struct drm_mode_create_dumb *args);
380int radeon_mode_dumb_mmap(struct drm_file *filp,
381 struct drm_device *dev,
382 uint32_t handle, uint64_t *offset_p);
383int radeon_mode_dumb_destroy(struct drm_file *file_priv,
384 struct drm_device *dev,
385 uint32_t handle);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200386
387/*
Jerome Glissec1341e52011-12-21 12:13:47 -0500388 * Semaphores.
389 */
390struct radeon_ring;
391
392#define RADEON_SEMAPHORE_BO_SIZE 256
393
394struct radeon_semaphore_driver {
395 rwlock_t lock;
396 struct list_head bo;
397};
398
399struct radeon_semaphore_bo;
400
401/* everything here is constant */
402struct radeon_semaphore {
403 struct list_head list;
404 uint64_t gpu_addr;
405 uint32_t *cpu_ptr;
406 struct radeon_semaphore_bo *bo;
407};
408
409struct radeon_semaphore_bo {
410 struct list_head list;
411 struct radeon_ib *ib;
412 struct list_head free;
413 struct radeon_semaphore semaphores[RADEON_SEMAPHORE_BO_SIZE/8];
414 unsigned nused;
415};
416
417void radeon_semaphore_driver_fini(struct radeon_device *rdev);
418int radeon_semaphore_create(struct radeon_device *rdev,
419 struct radeon_semaphore **semaphore);
420void radeon_semaphore_emit_signal(struct radeon_device *rdev, int ring,
421 struct radeon_semaphore *semaphore);
422void radeon_semaphore_emit_wait(struct radeon_device *rdev, int ring,
423 struct radeon_semaphore *semaphore);
424void radeon_semaphore_free(struct radeon_device *rdev,
425 struct radeon_semaphore *semaphore);
426
427/*
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200428 * GART structures, functions & helpers
429 */
430struct radeon_mc;
431
Matt Turnera77f1712009-10-14 00:34:41 -0400432#define RADEON_GPU_PAGE_SIZE 4096
Jerome Glissed594e462010-02-17 21:54:29 +0000433#define RADEON_GPU_PAGE_MASK (RADEON_GPU_PAGE_SIZE - 1)
Alex Deucher003cefe2011-09-16 12:04:08 -0400434#define RADEON_GPU_PAGE_SHIFT 12
Jerome Glisse721604a2012-01-05 22:11:05 -0500435#define RADEON_GPU_PAGE_ALIGN(a) (((a) + RADEON_GPU_PAGE_MASK) & ~RADEON_GPU_PAGE_MASK)
Matt Turnera77f1712009-10-14 00:34:41 -0400436
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200437struct radeon_gart {
438 dma_addr_t table_addr;
Jerome Glissec9a1be92011-11-03 11:16:49 -0400439 struct radeon_bo *robj;
440 void *ptr;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200441 unsigned num_gpu_pages;
442 unsigned num_cpu_pages;
443 unsigned table_size;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200444 struct page **pages;
445 dma_addr_t *pages_addr;
446 bool ready;
447};
448
449int radeon_gart_table_ram_alloc(struct radeon_device *rdev);
450void radeon_gart_table_ram_free(struct radeon_device *rdev);
451int radeon_gart_table_vram_alloc(struct radeon_device *rdev);
452void radeon_gart_table_vram_free(struct radeon_device *rdev);
Jerome Glissec9a1be92011-11-03 11:16:49 -0400453int radeon_gart_table_vram_pin(struct radeon_device *rdev);
454void radeon_gart_table_vram_unpin(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200455int radeon_gart_init(struct radeon_device *rdev);
456void radeon_gart_fini(struct radeon_device *rdev);
457void radeon_gart_unbind(struct radeon_device *rdev, unsigned offset,
458 int pages);
459int radeon_gart_bind(struct radeon_device *rdev, unsigned offset,
Konrad Rzeszutek Wilkc39d3512010-12-02 11:04:29 -0500460 int pages, struct page **pagelist,
461 dma_addr_t *dma_addr);
Jerome Glissec9a1be92011-11-03 11:16:49 -0400462void radeon_gart_restore(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200463
464
465/*
466 * GPU MC structures, functions & helpers
467 */
468struct radeon_mc {
469 resource_size_t aper_size;
470 resource_size_t aper_base;
471 resource_size_t agp_base;
Dave Airlie7a50f012009-07-21 20:39:30 +1000472 /* for some chips with <= 32MB we need to lie
473 * about vram size near mc fb location */
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000474 u64 mc_vram_size;
Jerome Glissed594e462010-02-17 21:54:29 +0000475 u64 visible_vram_size;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000476 u64 gtt_size;
477 u64 gtt_start;
478 u64 gtt_end;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000479 u64 vram_start;
480 u64 vram_end;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200481 unsigned vram_width;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000482 u64 real_vram_size;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200483 int vram_mtrr;
484 bool vram_is_ddr;
Jerome Glissed594e462010-02-17 21:54:29 +0000485 bool igp_sideport_enabled;
Alex Deucher8d369bb2010-07-15 10:51:10 -0400486 u64 gtt_base_align;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200487};
488
Alex Deucher06b64762010-01-05 11:27:29 -0500489bool radeon_combios_sideport_present(struct radeon_device *rdev);
490bool radeon_atombios_sideport_present(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200491
492/*
493 * GPU scratch registers structures, functions & helpers
494 */
495struct radeon_scratch {
496 unsigned num_reg;
Alex Deucher724c80e2010-08-27 18:25:25 -0400497 uint32_t reg_base;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200498 bool free[32];
499 uint32_t reg[32];
500};
501
502int radeon_scratch_get(struct radeon_device *rdev, uint32_t *reg);
503void radeon_scratch_free(struct radeon_device *rdev, uint32_t reg);
504
505
506/*
507 * IRQS.
508 */
Alex Deucher6f34be52010-11-21 10:59:01 -0500509
510struct radeon_unpin_work {
511 struct work_struct work;
512 struct radeon_device *rdev;
513 int crtc_id;
514 struct radeon_fence *fence;
515 struct drm_pending_vblank_event *event;
516 struct radeon_bo *old_rbo;
517 u64 new_crtc_base;
518};
519
520struct r500_irq_stat_regs {
521 u32 disp_int;
522};
523
524struct r600_irq_stat_regs {
525 u32 disp_int;
526 u32 disp_int_cont;
527 u32 disp_int_cont2;
528 u32 d1grph_int;
529 u32 d2grph_int;
530};
531
532struct evergreen_irq_stat_regs {
533 u32 disp_int;
534 u32 disp_int_cont;
535 u32 disp_int_cont2;
536 u32 disp_int_cont3;
537 u32 disp_int_cont4;
538 u32 disp_int_cont5;
539 u32 d1grph_int;
540 u32 d2grph_int;
541 u32 d3grph_int;
542 u32 d4grph_int;
543 u32 d5grph_int;
544 u32 d6grph_int;
545};
546
547union radeon_irq_stat_regs {
548 struct r500_irq_stat_regs r500;
549 struct r600_irq_stat_regs r600;
550 struct evergreen_irq_stat_regs evergreen;
551};
552
Ilija Hadzic54bd5202011-10-26 15:43:58 -0400553#define RADEON_MAX_HPD_PINS 6
554#define RADEON_MAX_CRTCS 6
555#define RADEON_MAX_HDMI_BLOCKS 2
556
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200557struct radeon_irq {
558 bool installed;
Alex Deucher1b370782011-11-17 20:13:28 -0500559 bool sw_int[RADEON_NUM_RINGS];
Ilija Hadzic54bd5202011-10-26 15:43:58 -0400560 bool crtc_vblank_int[RADEON_MAX_CRTCS];
561 bool pflip[RADEON_MAX_CRTCS];
Rafał Miłecki73a6d3f2010-01-08 00:22:47 +0100562 wait_queue_head_t vblank_queue;
Ilija Hadzic54bd5202011-10-26 15:43:58 -0400563 bool hpd[RADEON_MAX_HPD_PINS];
Alex Deucher2031f772010-04-22 12:52:11 -0400564 bool gui_idle;
565 bool gui_idle_acked;
566 wait_queue_head_t idle_queue;
Ilija Hadzic54bd5202011-10-26 15:43:58 -0400567 bool hdmi[RADEON_MAX_HDMI_BLOCKS];
Dave Airlie1614f8b2009-12-01 16:04:56 +1000568 spinlock_t sw_lock;
Alex Deucher1b370782011-11-17 20:13:28 -0500569 int sw_refcount[RADEON_NUM_RINGS];
Alex Deucher6f34be52010-11-21 10:59:01 -0500570 union radeon_irq_stat_regs stat_regs;
Ilija Hadzic54bd5202011-10-26 15:43:58 -0400571 spinlock_t pflip_lock[RADEON_MAX_CRTCS];
572 int pflip_refcount[RADEON_MAX_CRTCS];
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200573};
574
575int radeon_irq_kms_init(struct radeon_device *rdev);
576void radeon_irq_kms_fini(struct radeon_device *rdev);
Alex Deucher1b370782011-11-17 20:13:28 -0500577void radeon_irq_kms_sw_irq_get(struct radeon_device *rdev, int ring);
578void radeon_irq_kms_sw_irq_put(struct radeon_device *rdev, int ring);
Alex Deucher6f34be52010-11-21 10:59:01 -0500579void radeon_irq_kms_pflip_irq_get(struct radeon_device *rdev, int crtc);
580void radeon_irq_kms_pflip_irq_put(struct radeon_device *rdev, int crtc);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200581
582/*
Christian Könige32eb502011-10-23 12:56:27 +0200583 * CP & rings.
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200584 */
Alex Deucher74652802011-08-25 13:39:48 -0400585
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200586struct radeon_ib {
Jerome Glisseb15ba512011-11-15 11:48:34 -0500587 struct radeon_sa_bo sa_bo;
Jerome Glissee8217672010-02-15 21:36:13 +0100588 unsigned idx;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200589 uint32_t length_dw;
Jerome Glisseb15ba512011-11-15 11:48:34 -0500590 uint64_t gpu_addr;
591 uint32_t *ptr;
592 struct radeon_fence *fence;
Jerome Glisse721604a2012-01-05 22:11:05 -0500593 unsigned vm_id;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200594};
595
Dave Airlieecb114a2009-09-15 11:12:56 +1000596/*
597 * locking -
598 * mutex protects scheduled_ibs, ready, alloc_bm
599 */
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200600struct radeon_ib_pool {
Jerome Glisseb15ba512011-11-15 11:48:34 -0500601 struct mutex mutex;
602 struct radeon_sa_manager sa_manager;
603 struct radeon_ib ibs[RADEON_IB_POOL_SIZE];
604 bool ready;
605 unsigned head_id;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200606};
607
Christian Könige32eb502011-10-23 12:56:27 +0200608struct radeon_ring {
Jerome Glisse4c788672009-11-20 14:29:23 +0100609 struct radeon_bo *ring_obj;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200610 volatile uint32_t *ring;
611 unsigned rptr;
Christian König5596a9d2011-10-13 12:48:45 +0200612 unsigned rptr_offs;
613 unsigned rptr_reg;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200614 unsigned wptr;
615 unsigned wptr_old;
Christian König5596a9d2011-10-13 12:48:45 +0200616 unsigned wptr_reg;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200617 unsigned ring_size;
618 unsigned ring_free_dw;
619 int count_dw;
620 uint64_t gpu_addr;
621 uint32_t align_mask;
622 uint32_t ptr_mask;
623 struct mutex mutex;
624 bool ready;
Alex Deucher78c55602011-11-17 14:25:56 -0500625 u32 ptr_reg_shift;
626 u32 ptr_reg_mask;
627 u32 nop;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200628};
629
Alex Deucherd8f60cf2009-12-01 13:43:46 -0500630/*
Jerome Glisse721604a2012-01-05 22:11:05 -0500631 * VM
632 */
633struct radeon_vm {
634 struct list_head list;
635 struct list_head va;
636 int id;
637 unsigned last_pfn;
638 u64 pt_gpu_addr;
639 u64 *pt;
640 struct radeon_sa_bo sa_bo;
641 struct mutex mutex;
642 /* last fence for cs using this vm */
643 struct radeon_fence *fence;
644};
645
646struct radeon_vm_funcs {
647 int (*init)(struct radeon_device *rdev);
648 void (*fini)(struct radeon_device *rdev);
649 /* cs mutex must be lock for schedule_ib */
650 int (*bind)(struct radeon_device *rdev, struct radeon_vm *vm, int id);
651 void (*unbind)(struct radeon_device *rdev, struct radeon_vm *vm);
652 void (*tlb_flush)(struct radeon_device *rdev, struct radeon_vm *vm);
653 uint32_t (*page_flags)(struct radeon_device *rdev,
654 struct radeon_vm *vm,
655 uint32_t flags);
656 void (*set_page)(struct radeon_device *rdev, struct radeon_vm *vm,
657 unsigned pfn, uint64_t addr, uint32_t flags);
658};
659
660struct radeon_vm_manager {
661 struct list_head lru_vm;
662 uint32_t use_bitmap;
663 struct radeon_sa_manager sa_manager;
664 uint32_t max_pfn;
665 /* fields constant after init */
666 const struct radeon_vm_funcs *funcs;
667 /* number of VMIDs */
668 unsigned nvm;
669 /* vram base address for page table entry */
670 u64 vram_base_offset;
671};
672
673/*
674 * file private structure
675 */
676struct radeon_fpriv {
677 struct radeon_vm vm;
678};
679
680/*
Alex Deucherd8f60cf2009-12-01 13:43:46 -0500681 * R6xx+ IH ring
682 */
683struct r600_ih {
Jerome Glisse4c788672009-11-20 14:29:23 +0100684 struct radeon_bo *ring_obj;
Alex Deucherd8f60cf2009-12-01 13:43:46 -0500685 volatile uint32_t *ring;
686 unsigned rptr;
Christian Königbf852792011-10-13 13:19:22 +0200687 unsigned rptr_offs;
Alex Deucherd8f60cf2009-12-01 13:43:46 -0500688 unsigned wptr;
689 unsigned wptr_old;
690 unsigned ring_size;
691 uint64_t gpu_addr;
Alex Deucherd8f60cf2009-12-01 13:43:46 -0500692 uint32_t ptr_mask;
693 spinlock_t lock;
694 bool enabled;
695};
696
Ilija Hadzic8eec9d62011-10-12 23:29:40 -0400697struct r600_blit_cp_primitives {
698 void (*set_render_target)(struct radeon_device *rdev, int format,
699 int w, int h, u64 gpu_addr);
700 void (*cp_set_surface_sync)(struct radeon_device *rdev,
701 u32 sync_type, u32 size,
702 u64 mc_addr);
703 void (*set_shaders)(struct radeon_device *rdev);
704 void (*set_vtx_resource)(struct radeon_device *rdev, u64 gpu_addr);
705 void (*set_tex_resource)(struct radeon_device *rdev,
706 int format, int w, int h, int pitch,
Alex Deucher9bb77032011-10-22 10:07:09 -0400707 u64 gpu_addr, u32 size);
Ilija Hadzic8eec9d62011-10-12 23:29:40 -0400708 void (*set_scissors)(struct radeon_device *rdev, int x1, int y1,
709 int x2, int y2);
710 void (*draw_auto)(struct radeon_device *rdev);
711 void (*set_default_state)(struct radeon_device *rdev);
712};
713
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000714struct r600_blit {
Jerome Glisseff82f052010-01-22 15:19:00 +0100715 struct mutex mutex;
Jerome Glisse4c788672009-11-20 14:29:23 +0100716 struct radeon_bo *shader_obj;
Ilija Hadzic8eec9d62011-10-12 23:29:40 -0400717 struct r600_blit_cp_primitives primitives;
718 int max_dim;
719 int ring_size_common;
720 int ring_size_per_loop;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000721 u64 shader_gpu_addr;
722 u32 vs_offset, ps_offset;
723 u32 state_offset;
724 u32 state_len;
725 u32 vb_used, vb_total;
726 struct radeon_ib *vb_ib;
727};
728
Alex Deucher6ddddfe2011-10-14 10:51:22 -0400729void r600_blit_suspend(struct radeon_device *rdev);
730
Jerome Glisse69e130a2011-12-21 12:13:46 -0500731int radeon_ib_get(struct radeon_device *rdev, int ring,
732 struct radeon_ib **ib, unsigned size);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200733void radeon_ib_free(struct radeon_device *rdev, struct radeon_ib **ib);
Jerome Glissec1341e52011-12-21 12:13:47 -0500734bool radeon_ib_try_free(struct radeon_device *rdev, struct radeon_ib *ib);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200735int radeon_ib_schedule(struct radeon_device *rdev, struct radeon_ib *ib);
736int radeon_ib_pool_init(struct radeon_device *rdev);
737void radeon_ib_pool_fini(struct radeon_device *rdev);
Jerome Glisseb15ba512011-11-15 11:48:34 -0500738int radeon_ib_pool_start(struct radeon_device *rdev);
739int radeon_ib_pool_suspend(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200740int radeon_ib_test(struct radeon_device *rdev);
741/* Ring access between begin & end cannot sleep */
Christian Könige32eb502011-10-23 12:56:27 +0200742int radeon_ring_index(struct radeon_device *rdev, struct radeon_ring *cp);
743void radeon_ring_free_size(struct radeon_device *rdev, struct radeon_ring *cp);
744int radeon_ring_alloc(struct radeon_device *rdev, struct radeon_ring *cp, unsigned ndw);
745int radeon_ring_lock(struct radeon_device *rdev, struct radeon_ring *cp, unsigned ndw);
746void radeon_ring_commit(struct radeon_device *rdev, struct radeon_ring *cp);
747void radeon_ring_unlock_commit(struct radeon_device *rdev, struct radeon_ring *cp);
748void radeon_ring_unlock_undo(struct radeon_device *rdev, struct radeon_ring *cp);
749int radeon_ring_test(struct radeon_device *rdev, struct radeon_ring *cp);
750int radeon_ring_init(struct radeon_device *rdev, struct radeon_ring *cp, unsigned ring_size,
Alex Deucher78c55602011-11-17 14:25:56 -0500751 unsigned rptr_offs, unsigned rptr_reg, unsigned wptr_reg,
752 u32 ptr_reg_shift, u32 ptr_reg_mask, u32 nop);
Christian Könige32eb502011-10-23 12:56:27 +0200753void radeon_ring_fini(struct radeon_device *rdev, struct radeon_ring *cp);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200754
755
756/*
757 * CS.
758 */
759struct radeon_cs_reloc {
760 struct drm_gem_object *gobj;
Jerome Glisse4c788672009-11-20 14:29:23 +0100761 struct radeon_bo *robj;
762 struct radeon_bo_list lobj;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200763 uint32_t handle;
764 uint32_t flags;
765};
766
767struct radeon_cs_chunk {
768 uint32_t chunk_id;
769 uint32_t length_dw;
Jerome Glisse721604a2012-01-05 22:11:05 -0500770 int kpage_idx[2];
771 uint32_t *kpage[2];
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200772 uint32_t *kdata;
Jerome Glisse721604a2012-01-05 22:11:05 -0500773 void __user *user_ptr;
774 int last_copied_page;
775 int last_page_index;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200776};
777
778struct radeon_cs_parser {
Jerome Glissec8c15ff2010-01-18 13:01:36 +0100779 struct device *dev;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200780 struct radeon_device *rdev;
781 struct drm_file *filp;
782 /* chunks */
783 unsigned nchunks;
784 struct radeon_cs_chunk *chunks;
785 uint64_t *chunks_array;
786 /* IB */
787 unsigned idx;
788 /* relocations */
789 unsigned nrelocs;
790 struct radeon_cs_reloc *relocs;
791 struct radeon_cs_reloc **relocs_ptr;
792 struct list_head validated;
Christian König93504fc2012-01-05 22:11:06 -0500793 bool sync_to_ring[RADEON_NUM_RINGS];
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200794 /* indices of various chunks */
795 int chunk_ib_idx;
796 int chunk_relocs_idx;
Jerome Glisse721604a2012-01-05 22:11:05 -0500797 int chunk_flags_idx;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200798 struct radeon_ib *ib;
799 void *track;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000800 unsigned family;
Marek Olšáke70f2242011-10-25 01:38:45 +0200801 int parser_error;
Jerome Glisse721604a2012-01-05 22:11:05 -0500802 u32 cs_flags;
803 u32 ring;
804 s32 priority;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200805};
806
Dave Airlie513bcb42009-09-23 16:56:27 +1000807extern int radeon_cs_update_pages(struct radeon_cs_parser *p, int pg_idx);
808extern int radeon_cs_finish_pages(struct radeon_cs_parser *p);
Andi Kleence580fa2011-10-13 16:08:47 -0700809extern u32 radeon_get_ib_value(struct radeon_cs_parser *p, int idx);
Dave Airlie513bcb42009-09-23 16:56:27 +1000810
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200811struct radeon_cs_packet {
812 unsigned idx;
813 unsigned type;
814 unsigned reg;
815 unsigned opcode;
816 int count;
817 unsigned one_reg_wr;
818};
819
820typedef int (*radeon_packet0_check_t)(struct radeon_cs_parser *p,
821 struct radeon_cs_packet *pkt,
822 unsigned idx, unsigned reg);
823typedef int (*radeon_packet3_check_t)(struct radeon_cs_parser *p,
824 struct radeon_cs_packet *pkt);
825
826
827/*
828 * AGP
829 */
830int radeon_agp_init(struct radeon_device *rdev);
Dave Airlie0ebf1712009-11-05 15:39:10 +1000831void radeon_agp_resume(struct radeon_device *rdev);
Jerome Glisse10b06122010-05-21 18:48:54 +0200832void radeon_agp_suspend(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200833void radeon_agp_fini(struct radeon_device *rdev);
834
835
836/*
837 * Writeback
838 */
839struct radeon_wb {
Jerome Glisse4c788672009-11-20 14:29:23 +0100840 struct radeon_bo *wb_obj;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200841 volatile uint32_t *wb;
842 uint64_t gpu_addr;
Alex Deucher724c80e2010-08-27 18:25:25 -0400843 bool enabled;
Alex Deucherd0f8a852010-09-04 05:04:34 -0400844 bool use_event;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200845};
846
Alex Deucher724c80e2010-08-27 18:25:25 -0400847#define RADEON_WB_SCRATCH_OFFSET 0
848#define RADEON_WB_CP_RPTR_OFFSET 1024
Alex Deucher0c88a022011-03-02 20:07:31 -0500849#define RADEON_WB_CP1_RPTR_OFFSET 1280
850#define RADEON_WB_CP2_RPTR_OFFSET 1536
Alex Deucher724c80e2010-08-27 18:25:25 -0400851#define R600_WB_IH_WPTR_OFFSET 2048
Alex Deucherd0f8a852010-09-04 05:04:34 -0400852#define R600_WB_EVENT_OFFSET 3072
Alex Deucher724c80e2010-08-27 18:25:25 -0400853
Jerome Glissec93bb852009-07-13 21:04:08 +0200854/**
855 * struct radeon_pm - power management datas
856 * @max_bandwidth: maximum bandwidth the gpu has (MByte/s)
857 * @igp_sideport_mclk: sideport memory clock Mhz (rs690,rs740,rs780,rs880)
858 * @igp_system_mclk: system clock Mhz (rs690,rs740,rs780,rs880)
859 * @igp_ht_link_clk: ht link clock Mhz (rs690,rs740,rs780,rs880)
860 * @igp_ht_link_width: ht link width in bits (rs690,rs740,rs780,rs880)
861 * @k8_bandwidth: k8 bandwidth the gpu has (MByte/s) (IGP)
862 * @sideport_bandwidth: sideport bandwidth the gpu has (MByte/s) (IGP)
863 * @ht_bandwidth: ht bandwidth the gpu has (MByte/s) (IGP)
864 * @core_bandwidth: core GPU bandwidth the gpu has (MByte/s) (IGP)
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300865 * @sclk: GPU clock Mhz (core bandwidth depends of this clock)
Jerome Glissec93bb852009-07-13 21:04:08 +0200866 * @needed_bandwidth: current bandwidth needs
867 *
868 * It keeps track of various data needed to take powermanagement decision.
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300869 * Bandwidth need is used to determine minimun clock of the GPU and memory.
Jerome Glissec93bb852009-07-13 21:04:08 +0200870 * Equation between gpu/memory clock and available bandwidth is hw dependent
871 * (type of memory, bus size, efficiency, ...)
872 */
Alex Deucherce8f5372010-05-07 15:10:16 -0400873
874enum radeon_pm_method {
875 PM_METHOD_PROFILE,
876 PM_METHOD_DYNPM,
Rafał Miłeckic913e232009-12-22 23:02:16 +0100877};
Alex Deucherce8f5372010-05-07 15:10:16 -0400878
879enum radeon_dynpm_state {
880 DYNPM_STATE_DISABLED,
881 DYNPM_STATE_MINIMUM,
882 DYNPM_STATE_PAUSED,
Rafael J. Wysocki3f53eb62010-06-17 23:02:27 +0000883 DYNPM_STATE_ACTIVE,
884 DYNPM_STATE_SUSPENDED,
Alex Deucherce8f5372010-05-07 15:10:16 -0400885};
886enum radeon_dynpm_action {
887 DYNPM_ACTION_NONE,
888 DYNPM_ACTION_MINIMUM,
889 DYNPM_ACTION_DOWNCLOCK,
890 DYNPM_ACTION_UPCLOCK,
891 DYNPM_ACTION_DEFAULT
Rafał Miłeckic913e232009-12-22 23:02:16 +0100892};
Alex Deucher56278a82009-12-28 13:58:44 -0500893
894enum radeon_voltage_type {
895 VOLTAGE_NONE = 0,
896 VOLTAGE_GPIO,
897 VOLTAGE_VDDC,
898 VOLTAGE_SW
899};
900
Alex Deucher0ec0e742009-12-23 13:21:58 -0500901enum radeon_pm_state_type {
902 POWER_STATE_TYPE_DEFAULT,
903 POWER_STATE_TYPE_POWERSAVE,
904 POWER_STATE_TYPE_BATTERY,
905 POWER_STATE_TYPE_BALANCED,
906 POWER_STATE_TYPE_PERFORMANCE,
907};
908
Alex Deucherce8f5372010-05-07 15:10:16 -0400909enum radeon_pm_profile_type {
910 PM_PROFILE_DEFAULT,
911 PM_PROFILE_AUTO,
912 PM_PROFILE_LOW,
Alex Deucherc9e75b22010-06-02 17:56:01 -0400913 PM_PROFILE_MID,
Alex Deucherce8f5372010-05-07 15:10:16 -0400914 PM_PROFILE_HIGH,
915};
916
917#define PM_PROFILE_DEFAULT_IDX 0
918#define PM_PROFILE_LOW_SH_IDX 1
Alex Deucherc9e75b22010-06-02 17:56:01 -0400919#define PM_PROFILE_MID_SH_IDX 2
920#define PM_PROFILE_HIGH_SH_IDX 3
921#define PM_PROFILE_LOW_MH_IDX 4
922#define PM_PROFILE_MID_MH_IDX 5
923#define PM_PROFILE_HIGH_MH_IDX 6
924#define PM_PROFILE_MAX 7
Alex Deucherce8f5372010-05-07 15:10:16 -0400925
926struct radeon_pm_profile {
927 int dpms_off_ps_idx;
928 int dpms_on_ps_idx;
929 int dpms_off_cm_idx;
930 int dpms_on_cm_idx;
Alex Deucher516d0e42009-12-23 14:28:05 -0500931};
932
Alex Deucher21a81222010-07-02 12:58:16 -0400933enum radeon_int_thermal_type {
934 THERMAL_TYPE_NONE,
935 THERMAL_TYPE_RV6XX,
936 THERMAL_TYPE_RV770,
937 THERMAL_TYPE_EVERGREEN,
Alex Deuchere33df252010-11-22 17:56:32 -0500938 THERMAL_TYPE_SUMO,
Alex Deucher4fddba12011-01-06 21:19:22 -0500939 THERMAL_TYPE_NI,
Alex Deucher21a81222010-07-02 12:58:16 -0400940};
941
Alex Deucher56278a82009-12-28 13:58:44 -0500942struct radeon_voltage {
943 enum radeon_voltage_type type;
944 /* gpio voltage */
945 struct radeon_gpio_rec gpio;
946 u32 delay; /* delay in usec from voltage drop to sclk change */
947 bool active_high; /* voltage drop is active when bit is high */
948 /* VDDC voltage */
949 u8 vddc_id; /* index into vddc voltage table */
950 u8 vddci_id; /* index into vddci voltage table */
951 bool vddci_enabled;
952 /* r6xx+ sw */
Alex Deucher2feea492011-04-12 14:49:24 -0400953 u16 voltage;
954 /* evergreen+ vddci */
955 u16 vddci;
Alex Deucher56278a82009-12-28 13:58:44 -0500956};
957
Alex Deucherd7311172010-05-03 01:13:14 -0400958/* clock mode flags */
959#define RADEON_PM_MODE_NO_DISPLAY (1 << 0)
960
Alex Deucher56278a82009-12-28 13:58:44 -0500961struct radeon_pm_clock_info {
962 /* memory clock */
963 u32 mclk;
964 /* engine clock */
965 u32 sclk;
966 /* voltage info */
967 struct radeon_voltage voltage;
Alex Deucherd7311172010-05-03 01:13:14 -0400968 /* standardized clock flags */
Alex Deucher56278a82009-12-28 13:58:44 -0500969 u32 flags;
970};
971
Alex Deuchera48b9b42010-04-22 14:03:55 -0400972/* state flags */
Alex Deucherd7311172010-05-03 01:13:14 -0400973#define RADEON_PM_STATE_SINGLE_DISPLAY_ONLY (1 << 0)
Alex Deuchera48b9b42010-04-22 14:03:55 -0400974
Alex Deucher56278a82009-12-28 13:58:44 -0500975struct radeon_power_state {
Alex Deucher0ec0e742009-12-23 13:21:58 -0500976 enum radeon_pm_state_type type;
Alex Deucher8f3f1c92011-11-04 10:09:43 -0400977 struct radeon_pm_clock_info *clock_info;
Alex Deucher56278a82009-12-28 13:58:44 -0500978 /* number of valid clock modes in this power state */
979 int num_clock_modes;
Alex Deucher56278a82009-12-28 13:58:44 -0500980 struct radeon_pm_clock_info *default_clock_mode;
Alex Deuchera48b9b42010-04-22 14:03:55 -0400981 /* standardized state flags */
982 u32 flags;
Alex Deucher79daedc2010-04-22 14:25:19 -0400983 u32 misc; /* vbios specific flags */
984 u32 misc2; /* vbios specific flags */
985 int pcie_lanes; /* pcie lanes */
Alex Deucher56278a82009-12-28 13:58:44 -0500986};
987
Rafał Miłecki27459322010-02-11 22:16:36 +0000988/*
989 * Some modes are overclocked by very low value, accept them
990 */
991#define RADEON_MODE_OVERCLOCK_MARGIN 500 /* 5 MHz */
992
Jerome Glissec93bb852009-07-13 21:04:08 +0200993struct radeon_pm {
Rafał Miłeckic913e232009-12-22 23:02:16 +0100994 struct mutex mutex;
Alex Deuchera48b9b42010-04-22 14:03:55 -0400995 u32 active_crtcs;
996 int active_crtc_count;
Rafał Miłeckic913e232009-12-22 23:02:16 +0100997 int req_vblank;
Rafał Miłecki839461d2010-03-02 22:06:51 +0100998 bool vblank_sync;
Alex Deucher2031f772010-04-22 12:52:11 -0400999 bool gui_idle;
Jerome Glissec93bb852009-07-13 21:04:08 +02001000 fixed20_12 max_bandwidth;
1001 fixed20_12 igp_sideport_mclk;
1002 fixed20_12 igp_system_mclk;
1003 fixed20_12 igp_ht_link_clk;
1004 fixed20_12 igp_ht_link_width;
1005 fixed20_12 k8_bandwidth;
1006 fixed20_12 sideport_bandwidth;
1007 fixed20_12 ht_bandwidth;
1008 fixed20_12 core_bandwidth;
1009 fixed20_12 sclk;
Alex Deucherf47299c2010-03-16 20:54:38 -04001010 fixed20_12 mclk;
Jerome Glissec93bb852009-07-13 21:04:08 +02001011 fixed20_12 needed_bandwidth;
Alex Deucher0975b162011-02-02 18:42:03 -05001012 struct radeon_power_state *power_state;
Alex Deucher56278a82009-12-28 13:58:44 -05001013 /* number of valid power states */
1014 int num_power_states;
Alex Deuchera48b9b42010-04-22 14:03:55 -04001015 int current_power_state_index;
1016 int current_clock_mode_index;
1017 int requested_power_state_index;
1018 int requested_clock_mode_index;
1019 int default_power_state_index;
1020 u32 current_sclk;
1021 u32 current_mclk;
Alex Deucher2feea492011-04-12 14:49:24 -04001022 u16 current_vddc;
1023 u16 current_vddci;
Alex Deucher9ace9f72011-01-06 21:19:26 -05001024 u32 default_sclk;
1025 u32 default_mclk;
Alex Deucher2feea492011-04-12 14:49:24 -04001026 u16 default_vddc;
1027 u16 default_vddci;
Alex Deucher29fb52c2010-03-11 10:01:17 -05001028 struct radeon_i2c_chan *i2c_bus;
Alex Deucherce8f5372010-05-07 15:10:16 -04001029 /* selected pm method */
1030 enum radeon_pm_method pm_method;
1031 /* dynpm power management */
1032 struct delayed_work dynpm_idle_work;
1033 enum radeon_dynpm_state dynpm_state;
1034 enum radeon_dynpm_action dynpm_planned_action;
1035 unsigned long dynpm_action_timeout;
1036 bool dynpm_can_upclock;
1037 bool dynpm_can_downclock;
1038 /* profile-based power management */
1039 enum radeon_pm_profile_type profile;
1040 int profile_index;
1041 struct radeon_pm_profile profiles[PM_PROFILE_MAX];
Alex Deucher21a81222010-07-02 12:58:16 -04001042 /* internal thermal controller on rv6xx+ */
1043 enum radeon_int_thermal_type int_thermal_type;
1044 struct device *int_hwmon_dev;
Jerome Glissec93bb852009-07-13 21:04:08 +02001045};
1046
Alex Deuchera4c9e2e2011-11-04 10:09:41 -04001047int radeon_pm_get_type_index(struct radeon_device *rdev,
1048 enum radeon_pm_state_type ps_type,
1049 int instance);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001050
1051/*
1052 * Benchmarking
1053 */
Ilija Hadzic638dd7d2011-10-12 23:29:39 -04001054void radeon_benchmark(struct radeon_device *rdev, int test_number);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001055
1056
1057/*
Michel Dänzerecc0b322009-07-21 11:23:57 +02001058 * Testing
1059 */
1060void radeon_test_moves(struct radeon_device *rdev);
Christian König60a7e392011-09-27 12:31:00 +02001061void radeon_test_ring_sync(struct radeon_device *rdev,
Christian Könige32eb502011-10-23 12:56:27 +02001062 struct radeon_ring *cpA,
1063 struct radeon_ring *cpB);
Christian König60a7e392011-09-27 12:31:00 +02001064void radeon_test_syncing(struct radeon_device *rdev);
Michel Dänzerecc0b322009-07-21 11:23:57 +02001065
1066
1067/*
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001068 * Debugfs
1069 */
Christian König4d8bf9a2011-10-24 14:54:54 +02001070struct radeon_debugfs {
1071 struct drm_info_list *files;
1072 unsigned num_files;
1073};
1074
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001075int radeon_debugfs_add_files(struct radeon_device *rdev,
1076 struct drm_info_list *files,
1077 unsigned nfiles);
1078int radeon_debugfs_fence_init(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001079
1080
1081/*
1082 * ASIC specific functions.
1083 */
1084struct radeon_asic {
Jerome Glisse068a1172009-06-17 13:28:30 +02001085 int (*init)(struct radeon_device *rdev);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001086 void (*fini)(struct radeon_device *rdev);
1087 int (*resume)(struct radeon_device *rdev);
1088 int (*suspend)(struct radeon_device *rdev);
Dave Airlie28d52042009-09-21 14:33:58 +10001089 void (*vga_set_state)(struct radeon_device *rdev, bool state);
Christian Könige32eb502011-10-23 12:56:27 +02001090 bool (*gpu_is_lockup)(struct radeon_device *rdev, struct radeon_ring *cp);
Jerome Glissea2d07b72010-03-09 14:45:11 +00001091 int (*asic_reset)(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001092 void (*gart_tlb_flush)(struct radeon_device *rdev);
1093 int (*gart_set_page)(struct radeon_device *rdev, int i, uint64_t addr);
1094 int (*cp_init)(struct radeon_device *rdev, unsigned ring_size);
1095 void (*cp_fini)(struct radeon_device *rdev);
1096 void (*cp_disable)(struct radeon_device *rdev);
1097 void (*ring_start)(struct radeon_device *rdev);
Christian König4c87bc22011-10-19 19:02:21 +02001098
1099 struct {
1100 void (*ib_execute)(struct radeon_device *rdev, struct radeon_ib *ib);
Jerome Glisse721604a2012-01-05 22:11:05 -05001101 int (*ib_parse)(struct radeon_device *rdev, struct radeon_ib *ib);
Christian König4c87bc22011-10-19 19:02:21 +02001102 void (*emit_fence)(struct radeon_device *rdev, struct radeon_fence *fence);
Christian Könige32eb502011-10-23 12:56:27 +02001103 void (*emit_semaphore)(struct radeon_device *rdev, struct radeon_ring *cp,
Christian König4c87bc22011-10-19 19:02:21 +02001104 struct radeon_semaphore *semaphore, bool emit_wait);
1105 } ring[RADEON_NUM_RINGS];
1106
Christian Könige32eb502011-10-23 12:56:27 +02001107 int (*ring_test)(struct radeon_device *rdev, struct radeon_ring *cp);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001108 int (*irq_set)(struct radeon_device *rdev);
1109 int (*irq_process)(struct radeon_device *rdev);
Michel Dänzer7ed220d2009-08-13 11:10:51 +02001110 u32 (*get_vblank_counter)(struct radeon_device *rdev, int crtc);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001111 int (*cs_parse)(struct radeon_cs_parser *p);
1112 int (*copy_blit)(struct radeon_device *rdev,
1113 uint64_t src_offset,
1114 uint64_t dst_offset,
Alex Deucher003cefe2011-09-16 12:04:08 -04001115 unsigned num_gpu_pages,
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001116 struct radeon_fence *fence);
1117 int (*copy_dma)(struct radeon_device *rdev,
1118 uint64_t src_offset,
1119 uint64_t dst_offset,
Alex Deucher003cefe2011-09-16 12:04:08 -04001120 unsigned num_gpu_pages,
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001121 struct radeon_fence *fence);
1122 int (*copy)(struct radeon_device *rdev,
1123 uint64_t src_offset,
1124 uint64_t dst_offset,
Alex Deucher003cefe2011-09-16 12:04:08 -04001125 unsigned num_gpu_pages,
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001126 struct radeon_fence *fence);
Rafał Miłecki74338742009-11-03 00:53:02 +01001127 uint32_t (*get_engine_clock)(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001128 void (*set_engine_clock)(struct radeon_device *rdev, uint32_t eng_clock);
Rafał Miłecki74338742009-11-03 00:53:02 +01001129 uint32_t (*get_memory_clock)(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001130 void (*set_memory_clock)(struct radeon_device *rdev, uint32_t mem_clock);
Alex Deucherc836a412009-12-23 10:07:50 -05001131 int (*get_pcie_lanes)(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001132 void (*set_pcie_lanes)(struct radeon_device *rdev, int lanes);
1133 void (*set_clock_gating)(struct radeon_device *rdev, int enable);
Dave Airliee024e112009-06-24 09:48:08 +10001134 int (*set_surface_reg)(struct radeon_device *rdev, int reg,
1135 uint32_t tiling_flags, uint32_t pitch,
1136 uint32_t offset, uint32_t obj_size);
Daniel Vetter9479c542010-03-11 21:19:16 +00001137 void (*clear_surface_reg)(struct radeon_device *rdev, int reg);
Jerome Glissec93bb852009-07-13 21:04:08 +02001138 void (*bandwidth_update)(struct radeon_device *rdev);
Alex Deucher429770b2009-12-04 15:26:55 -05001139 void (*hpd_init)(struct radeon_device *rdev);
1140 void (*hpd_fini)(struct radeon_device *rdev);
1141 bool (*hpd_sense)(struct radeon_device *rdev, enum radeon_hpd_id hpd);
1142 void (*hpd_set_polarity)(struct radeon_device *rdev, enum radeon_hpd_id hpd);
Jerome Glisse062b3892010-02-04 20:36:39 +01001143 /* ioctl hw specific callback. Some hw might want to perform special
1144 * operation on specific ioctl. For instance on wait idle some hw
1145 * might want to perform and HDP flush through MMIO as it seems that
1146 * some R6XX/R7XX hw doesn't take HDP flush into account if programmed
1147 * through ring.
1148 */
1149 void (*ioctl_wait_idle)(struct radeon_device *rdev, struct radeon_bo *bo);
Alex Deucherdef9ba92010-04-22 12:39:58 -04001150 bool (*gui_idle)(struct radeon_device *rdev);
Alex Deucherce8f5372010-05-07 15:10:16 -04001151 /* power management */
Alex Deucher49e02b72010-04-23 17:57:27 -04001152 void (*pm_misc)(struct radeon_device *rdev);
1153 void (*pm_prepare)(struct radeon_device *rdev);
1154 void (*pm_finish)(struct radeon_device *rdev);
Alex Deucherce8f5372010-05-07 15:10:16 -04001155 void (*pm_init_profile)(struct radeon_device *rdev);
1156 void (*pm_get_dynpm_state)(struct radeon_device *rdev);
Alex Deucher6f34be52010-11-21 10:59:01 -05001157 /* pageflipping */
1158 void (*pre_page_flip)(struct radeon_device *rdev, int crtc);
1159 u32 (*page_flip)(struct radeon_device *rdev, int crtc, u64 crtc_base);
1160 void (*post_page_flip)(struct radeon_device *rdev, int crtc);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001161};
1162
Jerome Glisse21f9a4372009-09-11 15:55:33 +02001163/*
1164 * Asic structures
1165 */
Jerome Glisse225758d2010-03-09 14:45:10 +00001166struct r100_gpu_lockup {
1167 unsigned long last_jiffies;
1168 u32 last_cp_rptr;
1169};
1170
Dave Airlie551ebd82009-09-01 15:25:57 +10001171struct r100_asic {
Jerome Glisse225758d2010-03-09 14:45:10 +00001172 const unsigned *reg_safe_bm;
1173 unsigned reg_safe_bm_size;
1174 u32 hdp_cntl;
1175 struct r100_gpu_lockup lockup;
Dave Airlie551ebd82009-09-01 15:25:57 +10001176};
1177
Jerome Glisse21f9a4372009-09-11 15:55:33 +02001178struct r300_asic {
Jerome Glisse225758d2010-03-09 14:45:10 +00001179 const unsigned *reg_safe_bm;
1180 unsigned reg_safe_bm_size;
1181 u32 resync_scratch;
1182 u32 hdp_cntl;
1183 struct r100_gpu_lockup lockup;
Jerome Glisse21f9a4372009-09-11 15:55:33 +02001184};
1185
1186struct r600_asic {
Jerome Glisse225758d2010-03-09 14:45:10 +00001187 unsigned max_pipes;
1188 unsigned max_tile_pipes;
1189 unsigned max_simds;
1190 unsigned max_backends;
1191 unsigned max_gprs;
1192 unsigned max_threads;
1193 unsigned max_stack_entries;
1194 unsigned max_hw_contexts;
1195 unsigned max_gs_threads;
1196 unsigned sx_max_export_size;
1197 unsigned sx_max_export_pos_size;
1198 unsigned sx_max_export_smx_size;
1199 unsigned sq_num_cf_insts;
1200 unsigned tiling_nbanks;
1201 unsigned tiling_npipes;
1202 unsigned tiling_group_size;
Alex Deuchere7aeeba2010-06-04 13:10:12 -04001203 unsigned tile_config;
Alex Deuchere55b9422011-07-15 19:53:52 +00001204 unsigned backend_map;
Jerome Glisse225758d2010-03-09 14:45:10 +00001205 struct r100_gpu_lockup lockup;
Jerome Glisse21f9a4372009-09-11 15:55:33 +02001206};
1207
1208struct rv770_asic {
Jerome Glisse225758d2010-03-09 14:45:10 +00001209 unsigned max_pipes;
1210 unsigned max_tile_pipes;
1211 unsigned max_simds;
1212 unsigned max_backends;
1213 unsigned max_gprs;
1214 unsigned max_threads;
1215 unsigned max_stack_entries;
1216 unsigned max_hw_contexts;
1217 unsigned max_gs_threads;
1218 unsigned sx_max_export_size;
1219 unsigned sx_max_export_pos_size;
1220 unsigned sx_max_export_smx_size;
1221 unsigned sq_num_cf_insts;
1222 unsigned sx_num_of_sets;
1223 unsigned sc_prim_fifo_size;
1224 unsigned sc_hiz_tile_fifo_size;
1225 unsigned sc_earlyz_tile_fifo_fize;
1226 unsigned tiling_nbanks;
1227 unsigned tiling_npipes;
1228 unsigned tiling_group_size;
Alex Deuchere7aeeba2010-06-04 13:10:12 -04001229 unsigned tile_config;
Alex Deuchere55b9422011-07-15 19:53:52 +00001230 unsigned backend_map;
Jerome Glisse225758d2010-03-09 14:45:10 +00001231 struct r100_gpu_lockup lockup;
Jerome Glisse21f9a4372009-09-11 15:55:33 +02001232};
1233
Alex Deucher32fcdbf2010-03-24 13:33:47 -04001234struct evergreen_asic {
1235 unsigned num_ses;
1236 unsigned max_pipes;
1237 unsigned max_tile_pipes;
1238 unsigned max_simds;
1239 unsigned max_backends;
1240 unsigned max_gprs;
1241 unsigned max_threads;
1242 unsigned max_stack_entries;
1243 unsigned max_hw_contexts;
1244 unsigned max_gs_threads;
1245 unsigned sx_max_export_size;
1246 unsigned sx_max_export_pos_size;
1247 unsigned sx_max_export_smx_size;
1248 unsigned sq_num_cf_insts;
1249 unsigned sx_num_of_sets;
1250 unsigned sc_prim_fifo_size;
1251 unsigned sc_hiz_tile_fifo_size;
1252 unsigned sc_earlyz_tile_fifo_size;
1253 unsigned tiling_nbanks;
1254 unsigned tiling_npipes;
1255 unsigned tiling_group_size;
Alex Deuchere7aeeba2010-06-04 13:10:12 -04001256 unsigned tile_config;
Alex Deuchere55b9422011-07-15 19:53:52 +00001257 unsigned backend_map;
Alex Deucher17db7042010-12-21 16:05:39 -05001258 struct r100_gpu_lockup lockup;
Alex Deucher32fcdbf2010-03-24 13:33:47 -04001259};
1260
Alex Deucherfecf1d02011-03-02 20:07:29 -05001261struct cayman_asic {
1262 unsigned max_shader_engines;
1263 unsigned max_pipes_per_simd;
1264 unsigned max_tile_pipes;
1265 unsigned max_simds_per_se;
1266 unsigned max_backends_per_se;
1267 unsigned max_texture_channel_caches;
1268 unsigned max_gprs;
1269 unsigned max_threads;
1270 unsigned max_gs_threads;
1271 unsigned max_stack_entries;
1272 unsigned sx_num_of_sets;
1273 unsigned sx_max_export_size;
1274 unsigned sx_max_export_pos_size;
1275 unsigned sx_max_export_smx_size;
1276 unsigned max_hw_contexts;
1277 unsigned sq_num_cf_insts;
1278 unsigned sc_prim_fifo_size;
1279 unsigned sc_hiz_tile_fifo_size;
1280 unsigned sc_earlyz_tile_fifo_size;
1281
1282 unsigned num_shader_engines;
1283 unsigned num_shader_pipes_per_simd;
1284 unsigned num_tile_pipes;
1285 unsigned num_simds_per_se;
1286 unsigned num_backends_per_se;
1287 unsigned backend_disable_mask_per_asic;
1288 unsigned backend_map;
1289 unsigned num_texture_channel_caches;
1290 unsigned mem_max_burst_length_bytes;
1291 unsigned mem_row_size_in_kb;
1292 unsigned shader_engine_tile_size;
1293 unsigned num_gpus;
1294 unsigned multi_gpu_tile_size;
1295
1296 unsigned tile_config;
1297 struct r100_gpu_lockup lockup;
1298};
1299
Jerome Glisse068a1172009-06-17 13:28:30 +02001300union radeon_asic_config {
1301 struct r300_asic r300;
Dave Airlie551ebd82009-09-01 15:25:57 +10001302 struct r100_asic r100;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001303 struct r600_asic r600;
1304 struct rv770_asic rv770;
Alex Deucher32fcdbf2010-03-24 13:33:47 -04001305 struct evergreen_asic evergreen;
Alex Deucherfecf1d02011-03-02 20:07:29 -05001306 struct cayman_asic cayman;
Jerome Glisse068a1172009-06-17 13:28:30 +02001307};
1308
Daniel Vetter0a10c852010-03-11 21:19:14 +00001309/*
1310 * asic initizalization from radeon_asic.c
1311 */
1312void radeon_agp_disable(struct radeon_device *rdev);
1313int radeon_asic_init(struct radeon_device *rdev);
1314
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001315
1316/*
1317 * IOCTL.
1318 */
1319int radeon_gem_info_ioctl(struct drm_device *dev, void *data,
1320 struct drm_file *filp);
1321int radeon_gem_create_ioctl(struct drm_device *dev, void *data,
1322 struct drm_file *filp);
1323int radeon_gem_pin_ioctl(struct drm_device *dev, void *data,
1324 struct drm_file *file_priv);
1325int radeon_gem_unpin_ioctl(struct drm_device *dev, void *data,
1326 struct drm_file *file_priv);
1327int radeon_gem_pwrite_ioctl(struct drm_device *dev, void *data,
1328 struct drm_file *file_priv);
1329int radeon_gem_pread_ioctl(struct drm_device *dev, void *data,
1330 struct drm_file *file_priv);
1331int radeon_gem_set_domain_ioctl(struct drm_device *dev, void *data,
1332 struct drm_file *filp);
1333int radeon_gem_mmap_ioctl(struct drm_device *dev, void *data,
1334 struct drm_file *filp);
1335int radeon_gem_busy_ioctl(struct drm_device *dev, void *data,
1336 struct drm_file *filp);
1337int radeon_gem_wait_idle_ioctl(struct drm_device *dev, void *data,
1338 struct drm_file *filp);
Jerome Glisse721604a2012-01-05 22:11:05 -05001339int radeon_gem_va_ioctl(struct drm_device *dev, void *data,
1340 struct drm_file *filp);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001341int radeon_cs_ioctl(struct drm_device *dev, void *data, struct drm_file *filp);
Dave Airliee024e112009-06-24 09:48:08 +10001342int radeon_gem_set_tiling_ioctl(struct drm_device *dev, void *data,
1343 struct drm_file *filp);
1344int radeon_gem_get_tiling_ioctl(struct drm_device *dev, void *data,
1345 struct drm_file *filp);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001346
Alex Deucher16cdf042011-10-28 10:30:02 -04001347/* VRAM scratch page for HDP bug, default vram page */
1348struct r600_vram_scratch {
Alex Deucher87cbf8f2010-08-27 13:59:54 -04001349 struct radeon_bo *robj;
1350 volatile uint32_t *ptr;
Alex Deucher16cdf042011-10-28 10:30:02 -04001351 u64 gpu_addr;
Alex Deucher87cbf8f2010-08-27 13:59:54 -04001352};
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001353
Michel Dänzer7a1619b2011-11-10 18:57:26 +01001354
1355/*
1356 * Mutex which allows recursive locking from the same process.
1357 */
1358struct radeon_mutex {
1359 struct mutex mutex;
1360 struct task_struct *owner;
1361 int level;
1362};
1363
1364static inline void radeon_mutex_init(struct radeon_mutex *mutex)
1365{
1366 mutex_init(&mutex->mutex);
1367 mutex->owner = NULL;
1368 mutex->level = 0;
1369}
1370
1371static inline void radeon_mutex_lock(struct radeon_mutex *mutex)
1372{
1373 if (mutex_trylock(&mutex->mutex)) {
1374 /* The mutex was unlocked before, so it's ours now */
1375 mutex->owner = current;
1376 } else if (mutex->owner != current) {
1377 /* Another process locked the mutex, take it */
1378 mutex_lock(&mutex->mutex);
1379 mutex->owner = current;
1380 }
1381 /* Otherwise the mutex was already locked by this process */
1382
1383 mutex->level++;
1384}
1385
1386static inline void radeon_mutex_unlock(struct radeon_mutex *mutex)
1387{
1388 if (--mutex->level > 0)
1389 return;
1390
1391 mutex->owner = NULL;
1392 mutex_unlock(&mutex->mutex);
1393}
1394
1395
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001396/*
1397 * Core structure, functions and helpers.
1398 */
1399typedef uint32_t (*radeon_rreg_t)(struct radeon_device*, uint32_t);
1400typedef void (*radeon_wreg_t)(struct radeon_device*, uint32_t, uint32_t);
1401
1402struct radeon_device {
Jerome Glisse9f022dd2009-09-11 15:35:22 +02001403 struct device *dev;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001404 struct drm_device *ddev;
1405 struct pci_dev *pdev;
1406 /* ASIC */
Jerome Glisse068a1172009-06-17 13:28:30 +02001407 union radeon_asic_config config;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001408 enum radeon_family family;
1409 unsigned long flags;
1410 int usec_timeout;
1411 enum radeon_pll_errata pll_errata;
1412 int num_gb_pipes;
Alex Deucherf779b3e2009-08-19 19:11:39 -04001413 int num_z_pipes;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001414 int disp_priority;
1415 /* BIOS */
1416 uint8_t *bios;
1417 bool is_atom_bios;
1418 uint16_t bios_header_start;
Jerome Glisse4c788672009-11-20 14:29:23 +01001419 struct radeon_bo *stollen_vga_memory;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001420 /* Register mmio */
Dave Airlie4c9bc752009-06-29 18:29:12 +10001421 resource_size_t rmmio_base;
1422 resource_size_t rmmio_size;
Benjamin Herrenschmidta0533fb2011-07-13 06:28:12 +00001423 void __iomem *rmmio;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001424 radeon_rreg_t mc_rreg;
1425 radeon_wreg_t mc_wreg;
1426 radeon_rreg_t pll_rreg;
1427 radeon_wreg_t pll_wreg;
Dave Airliede1b2892009-08-12 18:43:14 +10001428 uint32_t pcie_reg_mask;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001429 radeon_rreg_t pciep_rreg;
1430 radeon_wreg_t pciep_wreg;
Alex Deucher351a52a2010-06-30 11:52:50 -04001431 /* io port */
1432 void __iomem *rio_mem;
1433 resource_size_t rio_mem_size;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001434 struct radeon_clock clock;
1435 struct radeon_mc mc;
1436 struct radeon_gart gart;
1437 struct radeon_mode_info mode_info;
1438 struct radeon_scratch scratch;
1439 struct radeon_mman mman;
Alex Deucher74652802011-08-25 13:39:48 -04001440 rwlock_t fence_lock;
1441 struct radeon_fence_driver fence_drv[RADEON_NUM_RINGS];
Christian König15d33322011-09-15 19:02:22 +02001442 struct radeon_semaphore_driver semaphore_drv;
Christian Könige32eb502011-10-23 12:56:27 +02001443 struct radeon_ring ring[RADEON_NUM_RINGS];
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001444 struct radeon_ib_pool ib_pool;
1445 struct radeon_irq irq;
1446 struct radeon_asic *asic;
1447 struct radeon_gem gem;
Jerome Glissec93bb852009-07-13 21:04:08 +02001448 struct radeon_pm pm;
Yang Zhaof657c2a2009-09-15 12:21:01 +10001449 uint32_t bios_scratch[RADEON_BIOS_NUM_SCRATCH];
Michel Dänzer7a1619b2011-11-10 18:57:26 +01001450 struct radeon_mutex cs_mutex;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001451 struct radeon_wb wb;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001452 struct radeon_dummy_page dummy_page;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001453 bool gpu_lockup;
1454 bool shutdown;
1455 bool suspend;
Dave Airliead49f502009-07-10 22:36:26 +10001456 bool need_dma32;
Jerome Glisse733289c2009-09-16 15:24:21 +02001457 bool accel_working;
Dave Airliee024e112009-06-24 09:48:08 +10001458 struct radeon_surface_reg surface_regs[RADEON_GEM_MAX_SURFACES];
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001459 const struct firmware *me_fw; /* all family ME firmware */
1460 const struct firmware *pfp_fw; /* r6/700 PFP firmware */
Alex Deucherd8f60cf2009-12-01 13:43:46 -05001461 const struct firmware *rlc_fw; /* r6/700 RLC firmware */
Alex Deucher0af62b02011-01-06 21:19:31 -05001462 const struct firmware *mc_fw; /* NI MC firmware */
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001463 struct r600_blit r600_blit;
Alex Deucher16cdf042011-10-28 10:30:02 -04001464 struct r600_vram_scratch vram_scratch;
Alex Deucher3e5cb982009-10-16 12:21:24 -04001465 int msi_enabled; /* msi enabled */
Alex Deucherd8f60cf2009-12-01 13:43:46 -05001466 struct r600_ih ih; /* r6/700 interrupt ring */
Alex Deucherd4877cf2009-12-04 16:56:37 -05001467 struct work_struct hotplug_work;
Alex Deucher18917b62010-02-01 16:02:25 -05001468 int num_crtc; /* number of crtcs */
Alex Deucher40bacf12009-12-23 03:23:21 -05001469 struct mutex dc_hw_i2c_mutex; /* display controller hw i2c mutex */
Matthew Garrett5876dd22010-04-26 15:52:20 -04001470 struct mutex vram_mutex;
Christian Koenigdafc3bd2009-10-11 23:49:13 +02001471
1472 /* audio stuff */
Rafał Miłecki7eea7e92010-06-19 12:24:56 +02001473 bool audio_enabled;
Christian Koenigdafc3bd2009-10-11 23:49:13 +02001474 struct timer_list audio_timer;
1475 int audio_channels;
1476 int audio_rate;
1477 int audio_bits_per_sample;
1478 uint8_t audio_status_bits;
1479 uint8_t audio_category_code;
Dave Airlie6a9ee8a2010-02-01 15:38:10 +10001480
Alex Deucherce8f5372010-05-07 15:10:16 -04001481 struct notifier_block acpi_nb;
Marek Olšák9eba4a92011-01-05 05:46:48 +01001482 /* only one userspace can use Hyperz features or CMASK at a time */
Dave Airlieab9e1f52010-07-13 11:11:11 +10001483 struct drm_file *hyperz_filp;
Marek Olšák9eba4a92011-01-05 05:46:48 +01001484 struct drm_file *cmask_filp;
Alex Deucherf376b942010-08-05 21:21:16 -04001485 /* i2c buses */
1486 struct radeon_i2c_chan *i2c_bus[RADEON_MAX_I2C_BUS];
Christian König4d8bf9a2011-10-24 14:54:54 +02001487 /* debugfs */
1488 struct radeon_debugfs debugfs[RADEON_DEBUGFS_MAX_COMPONENTS];
1489 unsigned debugfs_count;
Jerome Glisse721604a2012-01-05 22:11:05 -05001490 /* virtual memory */
1491 struct radeon_vm_manager vm_manager;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001492};
1493
1494int radeon_device_init(struct radeon_device *rdev,
1495 struct drm_device *ddev,
1496 struct pci_dev *pdev,
1497 uint32_t flags);
1498void radeon_device_fini(struct radeon_device *rdev);
1499int radeon_gpu_wait_for_idle(struct radeon_device *rdev);
1500
Andi Kleen6fcbef72011-10-13 16:08:42 -07001501uint32_t r100_mm_rreg(struct radeon_device *rdev, uint32_t reg);
1502void r100_mm_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v);
1503u32 r100_io_rreg(struct radeon_device *rdev, u32 reg);
1504void r100_io_wreg(struct radeon_device *rdev, u32 reg, u32 v);
Alex Deucher351a52a2010-06-30 11:52:50 -04001505
Jerome Glisse4c788672009-11-20 14:29:23 +01001506/*
1507 * Cast helper
1508 */
1509#define to_radeon_fence(p) ((struct radeon_fence *)(p))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001510
1511/*
1512 * Registers read & write functions.
1513 */
Benjamin Herrenschmidta0533fb2011-07-13 06:28:12 +00001514#define RREG8(reg) readb((rdev->rmmio) + (reg))
1515#define WREG8(reg, v) writeb(v, (rdev->rmmio) + (reg))
1516#define RREG16(reg) readw((rdev->rmmio) + (reg))
1517#define WREG16(reg, v) writew(v, (rdev->rmmio) + (reg))
Dave Airliede1b2892009-08-12 18:43:14 +10001518#define RREG32(reg) r100_mm_rreg(rdev, (reg))
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001519#define DREG32(reg) printk(KERN_INFO "REGISTER: " #reg " : 0x%08X\n", r100_mm_rreg(rdev, (reg)))
Dave Airliede1b2892009-08-12 18:43:14 +10001520#define WREG32(reg, v) r100_mm_wreg(rdev, (reg), (v))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001521#define REG_SET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
1522#define REG_GET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
1523#define RREG32_PLL(reg) rdev->pll_rreg(rdev, (reg))
1524#define WREG32_PLL(reg, v) rdev->pll_wreg(rdev, (reg), (v))
1525#define RREG32_MC(reg) rdev->mc_rreg(rdev, (reg))
1526#define WREG32_MC(reg, v) rdev->mc_wreg(rdev, (reg), (v))
Dave Airliede1b2892009-08-12 18:43:14 +10001527#define RREG32_PCIE(reg) rv370_pcie_rreg(rdev, (reg))
1528#define WREG32_PCIE(reg, v) rv370_pcie_wreg(rdev, (reg), (v))
Rafał Miłeckiaa5120d2010-02-18 20:24:28 +00001529#define RREG32_PCIE_P(reg) rdev->pciep_rreg(rdev, (reg))
1530#define WREG32_PCIE_P(reg, v) rdev->pciep_wreg(rdev, (reg), (v))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001531#define WREG32_P(reg, val, mask) \
1532 do { \
1533 uint32_t tmp_ = RREG32(reg); \
1534 tmp_ &= (mask); \
1535 tmp_ |= ((val) & ~(mask)); \
1536 WREG32(reg, tmp_); \
1537 } while (0)
1538#define WREG32_PLL_P(reg, val, mask) \
1539 do { \
1540 uint32_t tmp_ = RREG32_PLL(reg); \
1541 tmp_ &= (mask); \
1542 tmp_ |= ((val) & ~(mask)); \
1543 WREG32_PLL(reg, tmp_); \
1544 } while (0)
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001545#define DREG32_SYS(sqf, rdev, reg) seq_printf((sqf), #reg " : 0x%08X\n", r100_mm_rreg((rdev), (reg)))
Alex Deucher351a52a2010-06-30 11:52:50 -04001546#define RREG32_IO(reg) r100_io_rreg(rdev, (reg))
1547#define WREG32_IO(reg, v) r100_io_wreg(rdev, (reg), (v))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001548
Dave Airliede1b2892009-08-12 18:43:14 +10001549/*
1550 * Indirect registers accessor
1551 */
1552static inline uint32_t rv370_pcie_rreg(struct radeon_device *rdev, uint32_t reg)
1553{
1554 uint32_t r;
1555
1556 WREG32(RADEON_PCIE_INDEX, ((reg) & rdev->pcie_reg_mask));
1557 r = RREG32(RADEON_PCIE_DATA);
1558 return r;
1559}
1560
1561static inline void rv370_pcie_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
1562{
1563 WREG32(RADEON_PCIE_INDEX, ((reg) & rdev->pcie_reg_mask));
1564 WREG32(RADEON_PCIE_DATA, (v));
1565}
1566
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001567void r100_pll_errata_after_index(struct radeon_device *rdev);
1568
1569
1570/*
1571 * ASICs helpers.
1572 */
Dave Airlieb995e432009-07-14 02:02:32 +10001573#define ASIC_IS_RN50(rdev) ((rdev->pdev->device == 0x515e) || \
1574 (rdev->pdev->device == 0x5969))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001575#define ASIC_IS_RV100(rdev) ((rdev->family == CHIP_RV100) || \
1576 (rdev->family == CHIP_RV200) || \
1577 (rdev->family == CHIP_RS100) || \
1578 (rdev->family == CHIP_RS200) || \
1579 (rdev->family == CHIP_RV250) || \
1580 (rdev->family == CHIP_RV280) || \
1581 (rdev->family == CHIP_RS300))
1582#define ASIC_IS_R300(rdev) ((rdev->family == CHIP_R300) || \
1583 (rdev->family == CHIP_RV350) || \
1584 (rdev->family == CHIP_R350) || \
1585 (rdev->family == CHIP_RV380) || \
1586 (rdev->family == CHIP_R420) || \
1587 (rdev->family == CHIP_R423) || \
1588 (rdev->family == CHIP_RV410) || \
1589 (rdev->family == CHIP_RS400) || \
1590 (rdev->family == CHIP_RS480))
Alex Deucher3313e3d2011-01-06 18:49:34 -05001591#define ASIC_IS_X2(rdev) ((rdev->ddev->pdev->device == 0x9441) || \
1592 (rdev->ddev->pdev->device == 0x9443) || \
1593 (rdev->ddev->pdev->device == 0x944B) || \
1594 (rdev->ddev->pdev->device == 0x9506) || \
1595 (rdev->ddev->pdev->device == 0x9509) || \
1596 (rdev->ddev->pdev->device == 0x950F) || \
1597 (rdev->ddev->pdev->device == 0x689C) || \
1598 (rdev->ddev->pdev->device == 0x689D))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001599#define ASIC_IS_AVIVO(rdev) ((rdev->family >= CHIP_RS600))
Alex Deucher99999aa2010-11-16 12:09:41 -05001600#define ASIC_IS_DCE2(rdev) ((rdev->family == CHIP_RS600) || \
1601 (rdev->family == CHIP_RS690) || \
1602 (rdev->family == CHIP_RS740) || \
1603 (rdev->family >= CHIP_R600))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001604#define ASIC_IS_DCE3(rdev) ((rdev->family >= CHIP_RV620))
1605#define ASIC_IS_DCE32(rdev) ((rdev->family >= CHIP_RV730))
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001606#define ASIC_IS_DCE4(rdev) ((rdev->family >= CHIP_CEDAR))
Alex Deucher633b9162011-01-06 21:19:11 -05001607#define ASIC_IS_DCE41(rdev) ((rdev->family >= CHIP_PALM) && \
1608 (rdev->flags & RADEON_IS_IGP))
Alex Deucher1fe18302011-01-06 21:19:12 -05001609#define ASIC_IS_DCE5(rdev) ((rdev->family >= CHIP_BARTS))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001610
1611/*
1612 * BIOS helpers.
1613 */
1614#define RBIOS8(i) (rdev->bios[i])
1615#define RBIOS16(i) (RBIOS8(i) | (RBIOS8((i)+1) << 8))
1616#define RBIOS32(i) ((RBIOS16(i)) | (RBIOS16((i)+2) << 16))
1617
1618int radeon_combios_init(struct radeon_device *rdev);
1619void radeon_combios_fini(struct radeon_device *rdev);
1620int radeon_atombios_init(struct radeon_device *rdev);
1621void radeon_atombios_fini(struct radeon_device *rdev);
1622
1623
1624/*
1625 * RING helpers.
1626 */
Andi Kleence580fa2011-10-13 16:08:47 -07001627#if DRM_DEBUG_CODE == 0
Christian Könige32eb502011-10-23 12:56:27 +02001628static inline void radeon_ring_write(struct radeon_ring *ring, uint32_t v)
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001629{
Christian Könige32eb502011-10-23 12:56:27 +02001630 ring->ring[ring->wptr++] = v;
1631 ring->wptr &= ring->ptr_mask;
1632 ring->count_dw--;
1633 ring->ring_free_dw--;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001634}
Andi Kleence580fa2011-10-13 16:08:47 -07001635#else
1636/* With debugging this is just too big to inline */
Christian Könige32eb502011-10-23 12:56:27 +02001637void radeon_ring_write(struct radeon_ring *ring, uint32_t v);
Andi Kleence580fa2011-10-13 16:08:47 -07001638#endif
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001639
1640/*
1641 * ASICs macro.
1642 */
Jerome Glisse068a1172009-06-17 13:28:30 +02001643#define radeon_init(rdev) (rdev)->asic->init((rdev))
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001644#define radeon_fini(rdev) (rdev)->asic->fini((rdev))
1645#define radeon_resume(rdev) (rdev)->asic->resume((rdev))
1646#define radeon_suspend(rdev) (rdev)->asic->suspend((rdev))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001647#define radeon_cs_parse(p) rdev->asic->cs_parse((p))
Dave Airlie28d52042009-09-21 14:33:58 +10001648#define radeon_vga_set_state(rdev, state) (rdev)->asic->vga_set_state((rdev), (state))
Christian König7b1f2482011-09-23 15:11:23 +02001649#define radeon_gpu_is_lockup(rdev, cp) (rdev)->asic->gpu_is_lockup((rdev), (cp))
Jerome Glissea2d07b72010-03-09 14:45:11 +00001650#define radeon_asic_reset(rdev) (rdev)->asic->asic_reset((rdev))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001651#define radeon_gart_tlb_flush(rdev) (rdev)->asic->gart_tlb_flush((rdev))
1652#define radeon_gart_set_page(rdev, i, p) (rdev)->asic->gart_set_page((rdev), (i), (p))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001653#define radeon_ring_start(rdev) (rdev)->asic->ring_start((rdev))
Christian König7b1f2482011-09-23 15:11:23 +02001654#define radeon_ring_test(rdev, cp) (rdev)->asic->ring_test((rdev), (cp))
Christian König4c87bc22011-10-19 19:02:21 +02001655#define radeon_ring_ib_execute(rdev, r, ib) (rdev)->asic->ring[(r)].ib_execute((rdev), (ib))
Jerome Glisse721604a2012-01-05 22:11:05 -05001656#define radeon_ring_ib_parse(rdev, r, ib) (rdev)->asic->ring[(r)].ib_parse((rdev), (ib))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001657#define radeon_irq_set(rdev) (rdev)->asic->irq_set((rdev))
1658#define radeon_irq_process(rdev) (rdev)->asic->irq_process((rdev))
Michel Dänzer7ed220d2009-08-13 11:10:51 +02001659#define radeon_get_vblank_counter(rdev, crtc) (rdev)->asic->get_vblank_counter((rdev), (crtc))
Christian König4c87bc22011-10-19 19:02:21 +02001660#define radeon_fence_ring_emit(rdev, r, fence) (rdev)->asic->ring[(r)].emit_fence((rdev), (fence))
1661#define radeon_semaphore_ring_emit(rdev, r, cp, semaphore, emit_wait) (rdev)->asic->ring[(r)].emit_semaphore((rdev), (cp), (semaphore), (emit_wait))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001662#define radeon_copy_blit(rdev, s, d, np, f) (rdev)->asic->copy_blit((rdev), (s), (d), (np), (f))
1663#define radeon_copy_dma(rdev, s, d, np, f) (rdev)->asic->copy_dma((rdev), (s), (d), (np), (f))
1664#define radeon_copy(rdev, s, d, np, f) (rdev)->asic->copy((rdev), (s), (d), (np), (f))
Rafał Miłecki74338742009-11-03 00:53:02 +01001665#define radeon_get_engine_clock(rdev) (rdev)->asic->get_engine_clock((rdev))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001666#define radeon_set_engine_clock(rdev, e) (rdev)->asic->set_engine_clock((rdev), (e))
Rafał Miłecki74338742009-11-03 00:53:02 +01001667#define radeon_get_memory_clock(rdev) (rdev)->asic->get_memory_clock((rdev))
Rafał Miłecki93e7de72009-11-04 23:34:10 +01001668#define radeon_set_memory_clock(rdev, e) (rdev)->asic->set_memory_clock((rdev), (e))
Alex Deucherc836a412009-12-23 10:07:50 -05001669#define radeon_get_pcie_lanes(rdev) (rdev)->asic->get_pcie_lanes((rdev))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001670#define radeon_set_pcie_lanes(rdev, l) (rdev)->asic->set_pcie_lanes((rdev), (l))
1671#define radeon_set_clock_gating(rdev, e) (rdev)->asic->set_clock_gating((rdev), (e))
Dave Airliee024e112009-06-24 09:48:08 +10001672#define radeon_set_surface_reg(rdev, r, f, p, o, s) ((rdev)->asic->set_surface_reg((rdev), (r), (f), (p), (o), (s)))
1673#define radeon_clear_surface_reg(rdev, r) ((rdev)->asic->clear_surface_reg((rdev), (r)))
Jerome Glissec93bb852009-07-13 21:04:08 +02001674#define radeon_bandwidth_update(rdev) (rdev)->asic->bandwidth_update((rdev))
Alex Deucher429770b2009-12-04 15:26:55 -05001675#define radeon_hpd_init(rdev) (rdev)->asic->hpd_init((rdev))
1676#define radeon_hpd_fini(rdev) (rdev)->asic->hpd_fini((rdev))
1677#define radeon_hpd_sense(rdev, hpd) (rdev)->asic->hpd_sense((rdev), (hpd))
1678#define radeon_hpd_set_polarity(rdev, hpd) (rdev)->asic->hpd_set_polarity((rdev), (hpd))
Alex Deucherdef9ba92010-04-22 12:39:58 -04001679#define radeon_gui_idle(rdev) (rdev)->asic->gui_idle((rdev))
Alex Deuchera4248162010-04-24 14:50:23 -04001680#define radeon_pm_misc(rdev) (rdev)->asic->pm_misc((rdev))
1681#define radeon_pm_prepare(rdev) (rdev)->asic->pm_prepare((rdev))
1682#define radeon_pm_finish(rdev) (rdev)->asic->pm_finish((rdev))
Alex Deucherce8f5372010-05-07 15:10:16 -04001683#define radeon_pm_init_profile(rdev) (rdev)->asic->pm_init_profile((rdev))
1684#define radeon_pm_get_dynpm_state(rdev) (rdev)->asic->pm_get_dynpm_state((rdev))
Alex Deucher6f34be52010-11-21 10:59:01 -05001685#define radeon_pre_page_flip(rdev, crtc) rdev->asic->pre_page_flip((rdev), (crtc))
1686#define radeon_page_flip(rdev, crtc, base) rdev->asic->page_flip((rdev), (crtc), (base))
1687#define radeon_post_page_flip(rdev, crtc) rdev->asic->post_page_flip((rdev), (crtc))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001688
Jerome Glisse6cf8a3f2009-09-10 21:46:48 +02001689/* Common functions */
Jerome Glisse700a0cc2010-01-13 15:16:38 +01001690/* AGP */
Jerome Glisse90aca4d2010-03-09 14:45:12 +00001691extern int radeon_gpu_reset(struct radeon_device *rdev);
Jerome Glisse700a0cc2010-01-13 15:16:38 +01001692extern void radeon_agp_disable(struct radeon_device *rdev);
Jerome Glisse21f9a4372009-09-11 15:55:33 +02001693extern int radeon_modeset_init(struct radeon_device *rdev);
1694extern void radeon_modeset_fini(struct radeon_device *rdev);
Jerome Glisse9f022dd2009-09-11 15:35:22 +02001695extern bool radeon_card_posted(struct radeon_device *rdev);
Alex Deucherf47299c2010-03-16 20:54:38 -04001696extern void radeon_update_bandwidth_info(struct radeon_device *rdev);
Alex Deucherf46c0122010-03-31 00:33:27 -04001697extern void radeon_update_display_priority(struct radeon_device *rdev);
Dave Airlie72542d72009-12-01 14:06:31 +10001698extern bool radeon_boot_test_post_card(struct radeon_device *rdev);
Jerome Glisse21f9a4372009-09-11 15:55:33 +02001699extern void radeon_scratch_init(struct radeon_device *rdev);
Alex Deucher724c80e2010-08-27 18:25:25 -04001700extern void radeon_wb_fini(struct radeon_device *rdev);
1701extern int radeon_wb_init(struct radeon_device *rdev);
1702extern void radeon_wb_disable(struct radeon_device *rdev);
Jerome Glisse21f9a4372009-09-11 15:55:33 +02001703extern void radeon_surface_init(struct radeon_device *rdev);
1704extern int radeon_cs_parser_init(struct radeon_cs_parser *p, void *data);
Jerome Glisseca6ffc62009-10-01 10:20:52 +02001705extern void radeon_legacy_set_clock_gating(struct radeon_device *rdev, int enable);
Jerome Glissed39c3b82009-09-28 18:34:43 +02001706extern void radeon_atom_set_clock_gating(struct radeon_device *rdev, int enable);
Jerome Glisse312ea8d2009-12-07 15:52:58 +01001707extern void radeon_ttm_placement_from_domain(struct radeon_bo *rbo, u32 domain);
Jerome Glissed03d8582009-12-14 21:02:09 +01001708extern bool radeon_ttm_bo_is_radeon_bo(struct ttm_buffer_object *bo);
Jerome Glissed594e462010-02-17 21:54:29 +00001709extern void radeon_vram_location(struct radeon_device *rdev, struct radeon_mc *mc, u64 base);
1710extern void radeon_gtt_location(struct radeon_device *rdev, struct radeon_mc *mc);
Dave Airlie6a9ee8a2010-02-01 15:38:10 +10001711extern int radeon_resume_kms(struct drm_device *dev);
1712extern int radeon_suspend_kms(struct drm_device *dev, pm_message_t state);
Dave Airlie53595332011-03-14 09:47:24 +10001713extern void radeon_ttm_set_active_vram_size(struct radeon_device *rdev, u64 size);
Jerome Glisse6cf8a3f2009-09-10 21:46:48 +02001714
Daniel Vetter3574dda2011-02-18 17:59:19 +01001715/*
Jerome Glisse721604a2012-01-05 22:11:05 -05001716 * vm
1717 */
1718int radeon_vm_manager_init(struct radeon_device *rdev);
1719void radeon_vm_manager_fini(struct radeon_device *rdev);
1720int radeon_vm_manager_start(struct radeon_device *rdev);
1721int radeon_vm_manager_suspend(struct radeon_device *rdev);
1722int radeon_vm_init(struct radeon_device *rdev, struct radeon_vm *vm);
1723void radeon_vm_fini(struct radeon_device *rdev, struct radeon_vm *vm);
1724int radeon_vm_bind(struct radeon_device *rdev, struct radeon_vm *vm);
1725void radeon_vm_unbind(struct radeon_device *rdev, struct radeon_vm *vm);
1726int radeon_vm_bo_update_pte(struct radeon_device *rdev,
1727 struct radeon_vm *vm,
1728 struct radeon_bo *bo,
1729 struct ttm_mem_reg *mem);
1730void radeon_vm_bo_invalidate(struct radeon_device *rdev,
1731 struct radeon_bo *bo);
1732int radeon_vm_bo_add(struct radeon_device *rdev,
1733 struct radeon_vm *vm,
1734 struct radeon_bo *bo,
1735 uint64_t offset,
1736 uint32_t flags);
1737int radeon_vm_bo_rmv(struct radeon_device *rdev,
1738 struct radeon_vm *vm,
1739 struct radeon_bo *bo);
1740
1741
1742/*
Alex Deucher16cdf042011-10-28 10:30:02 -04001743 * R600 vram scratch functions
1744 */
1745int r600_vram_scratch_init(struct radeon_device *rdev);
1746void r600_vram_scratch_fini(struct radeon_device *rdev);
1747
1748/*
Daniel Vetter3574dda2011-02-18 17:59:19 +01001749 * r600 functions used by radeon_encoder.c
1750 */
Rafał Miłecki2cd62182010-03-08 22:14:01 +00001751extern void r600_hdmi_enable(struct drm_encoder *encoder);
1752extern void r600_hdmi_disable(struct drm_encoder *encoder);
Christian Koenigdafc3bd2009-10-11 23:49:13 +02001753extern void r600_hdmi_setmode(struct drm_encoder *encoder, struct drm_display_mode *mode);
Alex Deucherfe251e22010-03-24 13:36:43 -04001754
Alex Deucher0af62b02011-01-06 21:19:31 -05001755extern int ni_init_microcode(struct radeon_device *rdev);
Alex Deucher755d8192011-03-02 20:07:34 -05001756extern int ni_mc_load_microcode(struct radeon_device *rdev);
Alex Deucher0af62b02011-01-06 21:19:31 -05001757
Alberto Miloned7a29522010-07-06 11:40:24 -04001758/* radeon_acpi.c */
1759#if defined(CONFIG_ACPI)
1760extern int radeon_acpi_init(struct radeon_device *rdev);
1761#else
1762static inline int radeon_acpi_init(struct radeon_device *rdev) { return 0; }
1763#endif
1764
Jerome Glisse4c788672009-11-20 14:29:23 +01001765#include "radeon_object.h"
1766
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001767#endif