Shimoda, Yoshihiro | 0b2182d | 2012-03-07 14:46:25 +0900 | [diff] [blame] | 1 | /* |
| 2 | * SH RSPI driver |
| 3 | * |
Geert Uytterhoeven | 9372220 | 2014-01-24 09:43:58 +0100 | [diff] [blame^] | 4 | * Copyright (C) 2012, 2013 Renesas Solutions Corp. |
Shimoda, Yoshihiro | 0b2182d | 2012-03-07 14:46:25 +0900 | [diff] [blame] | 5 | * |
| 6 | * Based on spi-sh.c: |
| 7 | * Copyright (C) 2011 Renesas Solutions Corp. |
| 8 | * |
| 9 | * This program is free software; you can redistribute it and/or modify |
| 10 | * it under the terms of the GNU General Public License as published by |
| 11 | * the Free Software Foundation; version 2 of the License. |
| 12 | * |
| 13 | * This program is distributed in the hope that it will be useful, |
| 14 | * but WITHOUT ANY WARRANTY; without even the implied warranty of |
| 15 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the |
| 16 | * GNU General Public License for more details. |
| 17 | * |
| 18 | * You should have received a copy of the GNU General Public License |
| 19 | * along with this program; if not, write to the Free Software |
| 20 | * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA |
| 21 | * |
| 22 | */ |
| 23 | |
| 24 | #include <linux/module.h> |
| 25 | #include <linux/kernel.h> |
| 26 | #include <linux/sched.h> |
| 27 | #include <linux/errno.h> |
Shimoda, Yoshihiro | 0b2182d | 2012-03-07 14:46:25 +0900 | [diff] [blame] | 28 | #include <linux/interrupt.h> |
| 29 | #include <linux/platform_device.h> |
| 30 | #include <linux/io.h> |
| 31 | #include <linux/clk.h> |
Shimoda, Yoshihiro | a3633fe | 2012-04-20 14:50:36 +0900 | [diff] [blame] | 32 | #include <linux/dmaengine.h> |
| 33 | #include <linux/dma-mapping.h> |
| 34 | #include <linux/sh_dma.h> |
Shimoda, Yoshihiro | 0b2182d | 2012-03-07 14:46:25 +0900 | [diff] [blame] | 35 | #include <linux/spi/spi.h> |
Shimoda, Yoshihiro | a3633fe | 2012-04-20 14:50:36 +0900 | [diff] [blame] | 36 | #include <linux/spi/rspi.h> |
Shimoda, Yoshihiro | 0b2182d | 2012-03-07 14:46:25 +0900 | [diff] [blame] | 37 | |
Geert Uytterhoeven | 6ab4865 | 2014-01-12 11:27:37 +0100 | [diff] [blame] | 38 | #define RSPI_SPCR 0x00 /* Control Register */ |
| 39 | #define RSPI_SSLP 0x01 /* Slave Select Polarity Register */ |
| 40 | #define RSPI_SPPCR 0x02 /* Pin Control Register */ |
| 41 | #define RSPI_SPSR 0x03 /* Status Register */ |
| 42 | #define RSPI_SPDR 0x04 /* Data Register */ |
| 43 | #define RSPI_SPSCR 0x08 /* Sequence Control Register */ |
| 44 | #define RSPI_SPSSR 0x09 /* Sequence Status Register */ |
| 45 | #define RSPI_SPBR 0x0a /* Bit Rate Register */ |
| 46 | #define RSPI_SPDCR 0x0b /* Data Control Register */ |
| 47 | #define RSPI_SPCKD 0x0c /* Clock Delay Register */ |
| 48 | #define RSPI_SSLND 0x0d /* Slave Select Negation Delay Register */ |
| 49 | #define RSPI_SPND 0x0e /* Next-Access Delay Register */ |
| 50 | #define RSPI_SPCR2 0x0f /* Control Register 2 */ |
| 51 | #define RSPI_SPCMD0 0x10 /* Command Register 0 */ |
| 52 | #define RSPI_SPCMD1 0x12 /* Command Register 1 */ |
| 53 | #define RSPI_SPCMD2 0x14 /* Command Register 2 */ |
| 54 | #define RSPI_SPCMD3 0x16 /* Command Register 3 */ |
| 55 | #define RSPI_SPCMD4 0x18 /* Command Register 4 */ |
| 56 | #define RSPI_SPCMD5 0x1a /* Command Register 5 */ |
| 57 | #define RSPI_SPCMD6 0x1c /* Command Register 6 */ |
| 58 | #define RSPI_SPCMD7 0x1e /* Command Register 7 */ |
| 59 | #define RSPI_SPBFCR 0x20 /* Buffer Control Register */ |
| 60 | #define RSPI_SPBFDR 0x22 /* Buffer Data Count Setting Register */ |
Shimoda, Yoshihiro | 0b2182d | 2012-03-07 14:46:25 +0900 | [diff] [blame] | 61 | |
Hiep Cao Minh | 5ce0ba8 | 2013-09-03 13:10:26 +0900 | [diff] [blame] | 62 | /*qspi only */ |
Geert Uytterhoeven | fbe5072 | 2014-01-12 11:27:38 +0100 | [diff] [blame] | 63 | #define QSPI_SPBFCR 0x18 /* Buffer Control Register */ |
| 64 | #define QSPI_SPBDCR 0x1a /* Buffer Data Count Register */ |
| 65 | #define QSPI_SPBMUL0 0x1c /* Transfer Data Length Multiplier Setting Register 0 */ |
| 66 | #define QSPI_SPBMUL1 0x20 /* Transfer Data Length Multiplier Setting Register 1 */ |
| 67 | #define QSPI_SPBMUL2 0x24 /* Transfer Data Length Multiplier Setting Register 2 */ |
| 68 | #define QSPI_SPBMUL3 0x28 /* Transfer Data Length Multiplier Setting Register 3 */ |
Hiep Cao Minh | 5ce0ba8 | 2013-09-03 13:10:26 +0900 | [diff] [blame] | 69 | |
Geert Uytterhoeven | 6ab4865 | 2014-01-12 11:27:37 +0100 | [diff] [blame] | 70 | /* SPCR - Control Register */ |
| 71 | #define SPCR_SPRIE 0x80 /* Receive Interrupt Enable */ |
| 72 | #define SPCR_SPE 0x40 /* Function Enable */ |
| 73 | #define SPCR_SPTIE 0x20 /* Transmit Interrupt Enable */ |
| 74 | #define SPCR_SPEIE 0x10 /* Error Interrupt Enable */ |
| 75 | #define SPCR_MSTR 0x08 /* Master/Slave Mode Select */ |
| 76 | #define SPCR_MODFEN 0x04 /* Mode Fault Error Detection Enable */ |
| 77 | /* RSPI on SH only */ |
| 78 | #define SPCR_TXMD 0x02 /* TX Only Mode (vs. Full Duplex) */ |
| 79 | #define SPCR_SPMS 0x01 /* 3-wire Mode (vs. 4-wire) */ |
Geert Uytterhoeven | fbe5072 | 2014-01-12 11:27:38 +0100 | [diff] [blame] | 80 | /* QSPI on R-Car M2 only */ |
| 81 | #define SPCR_WSWAP 0x02 /* Word Swap of read-data for DMAC */ |
| 82 | #define SPCR_BSWAP 0x01 /* Byte Swap of read-data for DMAC */ |
Shimoda, Yoshihiro | 0b2182d | 2012-03-07 14:46:25 +0900 | [diff] [blame] | 83 | |
Geert Uytterhoeven | 6ab4865 | 2014-01-12 11:27:37 +0100 | [diff] [blame] | 84 | /* SSLP - Slave Select Polarity Register */ |
| 85 | #define SSLP_SSL1P 0x02 /* SSL1 Signal Polarity Setting */ |
| 86 | #define SSLP_SSL0P 0x01 /* SSL0 Signal Polarity Setting */ |
Shimoda, Yoshihiro | 0b2182d | 2012-03-07 14:46:25 +0900 | [diff] [blame] | 87 | |
Geert Uytterhoeven | 6ab4865 | 2014-01-12 11:27:37 +0100 | [diff] [blame] | 88 | /* SPPCR - Pin Control Register */ |
| 89 | #define SPPCR_MOIFE 0x20 /* MOSI Idle Value Fixing Enable */ |
| 90 | #define SPPCR_MOIFV 0x10 /* MOSI Idle Fixed Value */ |
Shimoda, Yoshihiro | 0b2182d | 2012-03-07 14:46:25 +0900 | [diff] [blame] | 91 | #define SPPCR_SPOM 0x04 |
Geert Uytterhoeven | 6ab4865 | 2014-01-12 11:27:37 +0100 | [diff] [blame] | 92 | #define SPPCR_SPLP2 0x02 /* Loopback Mode 2 (non-inverting) */ |
| 93 | #define SPPCR_SPLP 0x01 /* Loopback Mode (inverting) */ |
Shimoda, Yoshihiro | 0b2182d | 2012-03-07 14:46:25 +0900 | [diff] [blame] | 94 | |
Geert Uytterhoeven | fbe5072 | 2014-01-12 11:27:38 +0100 | [diff] [blame] | 95 | #define SPPCR_IO3FV 0x04 /* Single-/Dual-SPI Mode IO3 Output Fixed Value */ |
| 96 | #define SPPCR_IO2FV 0x04 /* Single-/Dual-SPI Mode IO2 Output Fixed Value */ |
| 97 | |
Geert Uytterhoeven | 6ab4865 | 2014-01-12 11:27:37 +0100 | [diff] [blame] | 98 | /* SPSR - Status Register */ |
| 99 | #define SPSR_SPRF 0x80 /* Receive Buffer Full Flag */ |
| 100 | #define SPSR_TEND 0x40 /* Transmit End */ |
| 101 | #define SPSR_SPTEF 0x20 /* Transmit Buffer Empty Flag */ |
| 102 | #define SPSR_PERF 0x08 /* Parity Error Flag */ |
| 103 | #define SPSR_MODF 0x04 /* Mode Fault Error Flag */ |
| 104 | #define SPSR_IDLNF 0x02 /* RSPI Idle Flag */ |
| 105 | #define SPSR_OVRF 0x01 /* Overrun Error Flag */ |
Shimoda, Yoshihiro | 0b2182d | 2012-03-07 14:46:25 +0900 | [diff] [blame] | 106 | |
Geert Uytterhoeven | 6ab4865 | 2014-01-12 11:27:37 +0100 | [diff] [blame] | 107 | /* SPSCR - Sequence Control Register */ |
| 108 | #define SPSCR_SPSLN_MASK 0x07 /* Sequence Length Specification */ |
Shimoda, Yoshihiro | 0b2182d | 2012-03-07 14:46:25 +0900 | [diff] [blame] | 109 | |
Geert Uytterhoeven | 6ab4865 | 2014-01-12 11:27:37 +0100 | [diff] [blame] | 110 | /* SPSSR - Sequence Status Register */ |
| 111 | #define SPSSR_SPECM_MASK 0x70 /* Command Error Mask */ |
| 112 | #define SPSSR_SPCP_MASK 0x07 /* Command Pointer Mask */ |
Shimoda, Yoshihiro | 0b2182d | 2012-03-07 14:46:25 +0900 | [diff] [blame] | 113 | |
Geert Uytterhoeven | 6ab4865 | 2014-01-12 11:27:37 +0100 | [diff] [blame] | 114 | /* SPDCR - Data Control Register */ |
| 115 | #define SPDCR_TXDMY 0x80 /* Dummy Data Transmission Enable */ |
| 116 | #define SPDCR_SPLW1 0x40 /* Access Width Specification (RZ) */ |
| 117 | #define SPDCR_SPLW0 0x20 /* Access Width Specification (RZ) */ |
| 118 | #define SPDCR_SPLLWORD (SPDCR_SPLW1 | SPDCR_SPLW0) |
| 119 | #define SPDCR_SPLWORD SPDCR_SPLW1 |
| 120 | #define SPDCR_SPLBYTE SPDCR_SPLW0 |
| 121 | #define SPDCR_SPLW 0x20 /* Access Width Specification (SH) */ |
| 122 | #define SPDCR_SPRDTD 0x10 /* Receive Transmit Data Select */ |
Shimoda, Yoshihiro | 0b2182d | 2012-03-07 14:46:25 +0900 | [diff] [blame] | 123 | #define SPDCR_SLSEL1 0x08 |
| 124 | #define SPDCR_SLSEL0 0x04 |
Geert Uytterhoeven | 6ab4865 | 2014-01-12 11:27:37 +0100 | [diff] [blame] | 125 | #define SPDCR_SLSEL_MASK 0x0c /* SSL1 Output Select */ |
Shimoda, Yoshihiro | 0b2182d | 2012-03-07 14:46:25 +0900 | [diff] [blame] | 126 | #define SPDCR_SPFC1 0x02 |
| 127 | #define SPDCR_SPFC0 0x01 |
Geert Uytterhoeven | 6ab4865 | 2014-01-12 11:27:37 +0100 | [diff] [blame] | 128 | #define SPDCR_SPFC_MASK 0x03 /* Frame Count Setting (1-4) */ |
Shimoda, Yoshihiro | 0b2182d | 2012-03-07 14:46:25 +0900 | [diff] [blame] | 129 | |
Geert Uytterhoeven | 6ab4865 | 2014-01-12 11:27:37 +0100 | [diff] [blame] | 130 | /* SPCKD - Clock Delay Register */ |
| 131 | #define SPCKD_SCKDL_MASK 0x07 /* Clock Delay Setting (1-8) */ |
Shimoda, Yoshihiro | 0b2182d | 2012-03-07 14:46:25 +0900 | [diff] [blame] | 132 | |
Geert Uytterhoeven | 6ab4865 | 2014-01-12 11:27:37 +0100 | [diff] [blame] | 133 | /* SSLND - Slave Select Negation Delay Register */ |
| 134 | #define SSLND_SLNDL_MASK 0x07 /* SSL Negation Delay Setting (1-8) */ |
Shimoda, Yoshihiro | 0b2182d | 2012-03-07 14:46:25 +0900 | [diff] [blame] | 135 | |
Geert Uytterhoeven | 6ab4865 | 2014-01-12 11:27:37 +0100 | [diff] [blame] | 136 | /* SPND - Next-Access Delay Register */ |
| 137 | #define SPND_SPNDL_MASK 0x07 /* Next-Access Delay Setting (1-8) */ |
Shimoda, Yoshihiro | 0b2182d | 2012-03-07 14:46:25 +0900 | [diff] [blame] | 138 | |
Geert Uytterhoeven | 6ab4865 | 2014-01-12 11:27:37 +0100 | [diff] [blame] | 139 | /* SPCR2 - Control Register 2 */ |
| 140 | #define SPCR2_PTE 0x08 /* Parity Self-Test Enable */ |
| 141 | #define SPCR2_SPIE 0x04 /* Idle Interrupt Enable */ |
| 142 | #define SPCR2_SPOE 0x02 /* Odd Parity Enable (vs. Even) */ |
| 143 | #define SPCR2_SPPE 0x01 /* Parity Enable */ |
Shimoda, Yoshihiro | 0b2182d | 2012-03-07 14:46:25 +0900 | [diff] [blame] | 144 | |
Geert Uytterhoeven | 6ab4865 | 2014-01-12 11:27:37 +0100 | [diff] [blame] | 145 | /* SPCMDn - Command Registers */ |
| 146 | #define SPCMD_SCKDEN 0x8000 /* Clock Delay Setting Enable */ |
| 147 | #define SPCMD_SLNDEN 0x4000 /* SSL Negation Delay Setting Enable */ |
| 148 | #define SPCMD_SPNDEN 0x2000 /* Next-Access Delay Enable */ |
| 149 | #define SPCMD_LSBF 0x1000 /* LSB First */ |
| 150 | #define SPCMD_SPB_MASK 0x0f00 /* Data Length Setting */ |
Shimoda, Yoshihiro | 0b2182d | 2012-03-07 14:46:25 +0900 | [diff] [blame] | 151 | #define SPCMD_SPB_8_TO_16(bit) (((bit - 1) << 8) & SPCMD_SPB_MASK) |
Hiep Cao Minh | 5ce0ba8 | 2013-09-03 13:10:26 +0900 | [diff] [blame] | 152 | #define SPCMD_SPB_8BIT 0x0000 /* qspi only */ |
| 153 | #define SPCMD_SPB_16BIT 0x0100 |
Shimoda, Yoshihiro | 0b2182d | 2012-03-07 14:46:25 +0900 | [diff] [blame] | 154 | #define SPCMD_SPB_20BIT 0x0000 |
| 155 | #define SPCMD_SPB_24BIT 0x0100 |
| 156 | #define SPCMD_SPB_32BIT 0x0200 |
Geert Uytterhoeven | 6ab4865 | 2014-01-12 11:27:37 +0100 | [diff] [blame] | 157 | #define SPCMD_SSLKP 0x0080 /* SSL Signal Level Keeping */ |
Geert Uytterhoeven | fbe5072 | 2014-01-12 11:27:38 +0100 | [diff] [blame] | 158 | #define SPCMD_SPIMOD_MASK 0x0060 /* SPI Operating Mode (QSPI only) */ |
| 159 | #define SPCMD_SPIMOD1 0x0040 |
| 160 | #define SPCMD_SPIMOD0 0x0020 |
| 161 | #define SPCMD_SPIMOD_SINGLE 0 |
| 162 | #define SPCMD_SPIMOD_DUAL SPCMD_SPIMOD0 |
| 163 | #define SPCMD_SPIMOD_QUAD SPCMD_SPIMOD1 |
| 164 | #define SPCMD_SPRW 0x0010 /* SPI Read/Write Access (Dual/Quad) */ |
Geert Uytterhoeven | 6ab4865 | 2014-01-12 11:27:37 +0100 | [diff] [blame] | 165 | #define SPCMD_SSLA_MASK 0x0030 /* SSL Assert Signal Setting (RSPI) */ |
| 166 | #define SPCMD_BRDV_MASK 0x000c /* Bit Rate Division Setting */ |
| 167 | #define SPCMD_CPOL 0x0002 /* Clock Polarity Setting */ |
| 168 | #define SPCMD_CPHA 0x0001 /* Clock Phase Setting */ |
Shimoda, Yoshihiro | 0b2182d | 2012-03-07 14:46:25 +0900 | [diff] [blame] | 169 | |
Geert Uytterhoeven | 6ab4865 | 2014-01-12 11:27:37 +0100 | [diff] [blame] | 170 | /* SPBFCR - Buffer Control Register */ |
| 171 | #define SPBFCR_TXRST 0x80 /* Transmit Buffer Data Reset (qspi only) */ |
| 172 | #define SPBFCR_RXRST 0x40 /* Receive Buffer Data Reset (qspi only) */ |
| 173 | #define SPBFCR_TXTRG_MASK 0x30 /* Transmit Buffer Data Triggering Number */ |
| 174 | #define SPBFCR_RXTRG_MASK 0x07 /* Receive Buffer Data Triggering Number */ |
Hiep Cao Minh | 5ce0ba8 | 2013-09-03 13:10:26 +0900 | [diff] [blame] | 175 | |
Geert Uytterhoeven | 2aae80b | 2013-12-24 10:49:33 +0100 | [diff] [blame] | 176 | #define DUMMY_DATA 0x00 |
| 177 | |
Shimoda, Yoshihiro | 0b2182d | 2012-03-07 14:46:25 +0900 | [diff] [blame] | 178 | struct rspi_data { |
| 179 | void __iomem *addr; |
| 180 | u32 max_speed_hz; |
| 181 | struct spi_master *master; |
Shimoda, Yoshihiro | 0b2182d | 2012-03-07 14:46:25 +0900 | [diff] [blame] | 182 | wait_queue_head_t wait; |
Shimoda, Yoshihiro | 0b2182d | 2012-03-07 14:46:25 +0900 | [diff] [blame] | 183 | struct clk *clk; |
Geert Uytterhoeven | 97b95c1 | 2013-12-24 10:49:34 +0100 | [diff] [blame] | 184 | u8 spsr; |
Geert Uytterhoeven | 348e515 | 2014-01-12 11:27:43 +0100 | [diff] [blame] | 185 | u16 spcmd; |
Geert Uytterhoeven | 9372220 | 2014-01-24 09:43:58 +0100 | [diff] [blame^] | 186 | int rx_irq, tx_irq; |
Hiep Cao Minh | 5ce0ba8 | 2013-09-03 13:10:26 +0900 | [diff] [blame] | 187 | const struct spi_ops *ops; |
Shimoda, Yoshihiro | a3633fe | 2012-04-20 14:50:36 +0900 | [diff] [blame] | 188 | |
| 189 | /* for dmaengine */ |
Shimoda, Yoshihiro | a3633fe | 2012-04-20 14:50:36 +0900 | [diff] [blame] | 190 | struct dma_chan *chan_tx; |
| 191 | struct dma_chan *chan_rx; |
Shimoda, Yoshihiro | a3633fe | 2012-04-20 14:50:36 +0900 | [diff] [blame] | 192 | |
| 193 | unsigned dma_width_16bit:1; |
| 194 | unsigned dma_callbacked:1; |
Geert Uytterhoeven | 74da768 | 2014-01-24 09:43:53 +0100 | [diff] [blame] | 195 | unsigned byte_access:1; |
Shimoda, Yoshihiro | 0b2182d | 2012-03-07 14:46:25 +0900 | [diff] [blame] | 196 | }; |
| 197 | |
Geert Uytterhoeven | baf588f | 2013-12-24 10:49:32 +0100 | [diff] [blame] | 198 | static void rspi_write8(const struct rspi_data *rspi, u8 data, u16 offset) |
Shimoda, Yoshihiro | 0b2182d | 2012-03-07 14:46:25 +0900 | [diff] [blame] | 199 | { |
| 200 | iowrite8(data, rspi->addr + offset); |
| 201 | } |
| 202 | |
Geert Uytterhoeven | baf588f | 2013-12-24 10:49:32 +0100 | [diff] [blame] | 203 | static void rspi_write16(const struct rspi_data *rspi, u16 data, u16 offset) |
Shimoda, Yoshihiro | 0b2182d | 2012-03-07 14:46:25 +0900 | [diff] [blame] | 204 | { |
| 205 | iowrite16(data, rspi->addr + offset); |
| 206 | } |
| 207 | |
Geert Uytterhoeven | baf588f | 2013-12-24 10:49:32 +0100 | [diff] [blame] | 208 | static void rspi_write32(const struct rspi_data *rspi, u32 data, u16 offset) |
Hiep Cao Minh | 5ce0ba8 | 2013-09-03 13:10:26 +0900 | [diff] [blame] | 209 | { |
| 210 | iowrite32(data, rspi->addr + offset); |
| 211 | } |
| 212 | |
Geert Uytterhoeven | baf588f | 2013-12-24 10:49:32 +0100 | [diff] [blame] | 213 | static u8 rspi_read8(const struct rspi_data *rspi, u16 offset) |
Shimoda, Yoshihiro | 0b2182d | 2012-03-07 14:46:25 +0900 | [diff] [blame] | 214 | { |
| 215 | return ioread8(rspi->addr + offset); |
| 216 | } |
| 217 | |
Geert Uytterhoeven | baf588f | 2013-12-24 10:49:32 +0100 | [diff] [blame] | 218 | static u16 rspi_read16(const struct rspi_data *rspi, u16 offset) |
Shimoda, Yoshihiro | 0b2182d | 2012-03-07 14:46:25 +0900 | [diff] [blame] | 219 | { |
| 220 | return ioread16(rspi->addr + offset); |
| 221 | } |
| 222 | |
Geert Uytterhoeven | 74da768 | 2014-01-24 09:43:53 +0100 | [diff] [blame] | 223 | static void rspi_write_data(const struct rspi_data *rspi, u16 data) |
| 224 | { |
| 225 | if (rspi->byte_access) |
| 226 | rspi_write8(rspi, data, RSPI_SPDR); |
| 227 | else /* 16 bit */ |
| 228 | rspi_write16(rspi, data, RSPI_SPDR); |
| 229 | } |
| 230 | |
| 231 | static u16 rspi_read_data(const struct rspi_data *rspi) |
| 232 | { |
| 233 | if (rspi->byte_access) |
| 234 | return rspi_read8(rspi, RSPI_SPDR); |
| 235 | else /* 16 bit */ |
| 236 | return rspi_read16(rspi, RSPI_SPDR); |
| 237 | } |
| 238 | |
Hiep Cao Minh | 5ce0ba8 | 2013-09-03 13:10:26 +0900 | [diff] [blame] | 239 | /* optional functions */ |
| 240 | struct spi_ops { |
Geert Uytterhoeven | 74da768 | 2014-01-24 09:43:53 +0100 | [diff] [blame] | 241 | int (*set_config_register)(struct rspi_data *rspi, int access_size); |
Geert Uytterhoeven | eb557f7 | 2014-01-24 09:43:55 +0100 | [diff] [blame] | 242 | int (*transfer_one)(struct spi_master *master, struct spi_device *spi, |
| 243 | struct spi_transfer *xfer); |
Hiep Cao Minh | 5ce0ba8 | 2013-09-03 13:10:26 +0900 | [diff] [blame] | 244 | }; |
| 245 | |
| 246 | /* |
| 247 | * functions for RSPI |
| 248 | */ |
Geert Uytterhoeven | 74da768 | 2014-01-24 09:43:53 +0100 | [diff] [blame] | 249 | static int rspi_set_config_register(struct rspi_data *rspi, int access_size) |
Shimoda, Yoshihiro | 0b2182d | 2012-03-07 14:46:25 +0900 | [diff] [blame] | 250 | { |
Hiep Cao Minh | 5ce0ba8 | 2013-09-03 13:10:26 +0900 | [diff] [blame] | 251 | int spbr; |
Shimoda, Yoshihiro | 0b2182d | 2012-03-07 14:46:25 +0900 | [diff] [blame] | 252 | |
Hiep Cao Minh | 5ce0ba8 | 2013-09-03 13:10:26 +0900 | [diff] [blame] | 253 | /* Sets output mode(CMOS) and MOSI signal(from previous transfer) */ |
| 254 | rspi_write8(rspi, 0x00, RSPI_SPPCR); |
Shimoda, Yoshihiro | 0b2182d | 2012-03-07 14:46:25 +0900 | [diff] [blame] | 255 | |
Hiep Cao Minh | 5ce0ba8 | 2013-09-03 13:10:26 +0900 | [diff] [blame] | 256 | /* Sets transfer bit rate */ |
| 257 | spbr = clk_get_rate(rspi->clk) / (2 * rspi->max_speed_hz) - 1; |
| 258 | rspi_write8(rspi, clamp(spbr, 0, 255), RSPI_SPBR); |
| 259 | |
Geert Uytterhoeven | 74da768 | 2014-01-24 09:43:53 +0100 | [diff] [blame] | 260 | /* Disable dummy transmission, set 16-bit word access, 1 frame */ |
| 261 | rspi_write8(rspi, 0, RSPI_SPDCR); |
| 262 | rspi->byte_access = 0; |
Hiep Cao Minh | 5ce0ba8 | 2013-09-03 13:10:26 +0900 | [diff] [blame] | 263 | |
| 264 | /* Sets RSPCK, SSL, next-access delay value */ |
| 265 | rspi_write8(rspi, 0x00, RSPI_SPCKD); |
| 266 | rspi_write8(rspi, 0x00, RSPI_SSLND); |
| 267 | rspi_write8(rspi, 0x00, RSPI_SPND); |
| 268 | |
| 269 | /* Sets parity, interrupt mask */ |
| 270 | rspi_write8(rspi, 0x00, RSPI_SPCR2); |
| 271 | |
| 272 | /* Sets SPCMD */ |
Geert Uytterhoeven | 348e515 | 2014-01-12 11:27:43 +0100 | [diff] [blame] | 273 | rspi_write16(rspi, SPCMD_SPB_8_TO_16(access_size) | rspi->spcmd, |
Hiep Cao Minh | 5ce0ba8 | 2013-09-03 13:10:26 +0900 | [diff] [blame] | 274 | RSPI_SPCMD0); |
| 275 | |
| 276 | /* Sets RSPI mode */ |
| 277 | rspi_write8(rspi, SPCR_MSTR, RSPI_SPCR); |
| 278 | |
| 279 | return 0; |
Shimoda, Yoshihiro | 0b2182d | 2012-03-07 14:46:25 +0900 | [diff] [blame] | 280 | } |
| 281 | |
Hiep Cao Minh | 5ce0ba8 | 2013-09-03 13:10:26 +0900 | [diff] [blame] | 282 | /* |
| 283 | * functions for QSPI |
| 284 | */ |
Geert Uytterhoeven | 74da768 | 2014-01-24 09:43:53 +0100 | [diff] [blame] | 285 | static int qspi_set_config_register(struct rspi_data *rspi, int access_size) |
Hiep Cao Minh | 5ce0ba8 | 2013-09-03 13:10:26 +0900 | [diff] [blame] | 286 | { |
| 287 | u16 spcmd; |
| 288 | int spbr; |
| 289 | |
| 290 | /* Sets output mode(CMOS) and MOSI signal(from previous transfer) */ |
| 291 | rspi_write8(rspi, 0x00, RSPI_SPPCR); |
| 292 | |
| 293 | /* Sets transfer bit rate */ |
| 294 | spbr = clk_get_rate(rspi->clk) / (2 * rspi->max_speed_hz); |
| 295 | rspi_write8(rspi, clamp(spbr, 0, 255), RSPI_SPBR); |
| 296 | |
Geert Uytterhoeven | 74da768 | 2014-01-24 09:43:53 +0100 | [diff] [blame] | 297 | /* Disable dummy transmission, set byte access */ |
| 298 | rspi_write8(rspi, 0, RSPI_SPDCR); |
| 299 | rspi->byte_access = 1; |
Hiep Cao Minh | 5ce0ba8 | 2013-09-03 13:10:26 +0900 | [diff] [blame] | 300 | |
| 301 | /* Sets RSPCK, SSL, next-access delay value */ |
| 302 | rspi_write8(rspi, 0x00, RSPI_SPCKD); |
| 303 | rspi_write8(rspi, 0x00, RSPI_SSLND); |
| 304 | rspi_write8(rspi, 0x00, RSPI_SPND); |
| 305 | |
| 306 | /* Data Length Setting */ |
| 307 | if (access_size == 8) |
| 308 | spcmd = SPCMD_SPB_8BIT; |
| 309 | else if (access_size == 16) |
| 310 | spcmd = SPCMD_SPB_16BIT; |
Laurent Pinchart | 8e1c809 | 2013-11-27 01:41:44 +0100 | [diff] [blame] | 311 | else |
Hiep Cao Minh | 5ce0ba8 | 2013-09-03 13:10:26 +0900 | [diff] [blame] | 312 | spcmd = SPCMD_SPB_32BIT; |
| 313 | |
Geert Uytterhoeven | 348e515 | 2014-01-12 11:27:43 +0100 | [diff] [blame] | 314 | spcmd |= SPCMD_SCKDEN | SPCMD_SLNDEN | rspi->spcmd | SPCMD_SPNDEN; |
Hiep Cao Minh | 5ce0ba8 | 2013-09-03 13:10:26 +0900 | [diff] [blame] | 315 | |
| 316 | /* Resets transfer data length */ |
| 317 | rspi_write32(rspi, 0, QSPI_SPBMUL0); |
| 318 | |
| 319 | /* Resets transmit and receive buffer */ |
| 320 | rspi_write8(rspi, SPBFCR_TXRST | SPBFCR_RXRST, QSPI_SPBFCR); |
| 321 | /* Sets buffer to allow normal operation */ |
| 322 | rspi_write8(rspi, 0x00, QSPI_SPBFCR); |
| 323 | |
| 324 | /* Sets SPCMD */ |
| 325 | rspi_write16(rspi, spcmd, RSPI_SPCMD0); |
| 326 | |
| 327 | /* Enables SPI function in a master mode */ |
| 328 | rspi_write8(rspi, SPCR_SPE | SPCR_MSTR, RSPI_SPCR); |
| 329 | |
| 330 | return 0; |
| 331 | } |
| 332 | |
| 333 | #define set_config_register(spi, n) spi->ops->set_config_register(spi, n) |
| 334 | |
Geert Uytterhoeven | baf588f | 2013-12-24 10:49:32 +0100 | [diff] [blame] | 335 | static void rspi_enable_irq(const struct rspi_data *rspi, u8 enable) |
Shimoda, Yoshihiro | 0b2182d | 2012-03-07 14:46:25 +0900 | [diff] [blame] | 336 | { |
| 337 | rspi_write8(rspi, rspi_read8(rspi, RSPI_SPCR) | enable, RSPI_SPCR); |
| 338 | } |
| 339 | |
Geert Uytterhoeven | baf588f | 2013-12-24 10:49:32 +0100 | [diff] [blame] | 340 | static void rspi_disable_irq(const struct rspi_data *rspi, u8 disable) |
Shimoda, Yoshihiro | 0b2182d | 2012-03-07 14:46:25 +0900 | [diff] [blame] | 341 | { |
| 342 | rspi_write8(rspi, rspi_read8(rspi, RSPI_SPCR) & ~disable, RSPI_SPCR); |
| 343 | } |
| 344 | |
| 345 | static int rspi_wait_for_interrupt(struct rspi_data *rspi, u8 wait_mask, |
| 346 | u8 enable_bit) |
| 347 | { |
| 348 | int ret; |
| 349 | |
| 350 | rspi->spsr = rspi_read8(rspi, RSPI_SPSR); |
| 351 | rspi_enable_irq(rspi, enable_bit); |
| 352 | ret = wait_event_timeout(rspi->wait, rspi->spsr & wait_mask, HZ); |
| 353 | if (ret == 0 && !(rspi->spsr & wait_mask)) |
| 354 | return -ETIMEDOUT; |
| 355 | |
| 356 | return 0; |
| 357 | } |
| 358 | |
Geert Uytterhoeven | 35301c9 | 2014-01-24 09:43:54 +0100 | [diff] [blame] | 359 | static int rspi_data_out(struct rspi_data *rspi, u8 data) |
| 360 | { |
| 361 | if (rspi_wait_for_interrupt(rspi, SPSR_SPTEF, SPCR_SPTIE) < 0) { |
| 362 | dev_err(&rspi->master->dev, "transmit timeout\n"); |
| 363 | return -ETIMEDOUT; |
| 364 | } |
| 365 | rspi_write_data(rspi, data); |
| 366 | return 0; |
| 367 | } |
| 368 | |
| 369 | static int rspi_data_in(struct rspi_data *rspi) |
| 370 | { |
| 371 | u8 data; |
| 372 | |
| 373 | if (rspi_wait_for_interrupt(rspi, SPSR_SPRF, SPCR_SPRIE) < 0) { |
| 374 | dev_err(&rspi->master->dev, "receive timeout\n"); |
| 375 | return -ETIMEDOUT; |
| 376 | } |
| 377 | data = rspi_read_data(rspi); |
| 378 | return data; |
| 379 | } |
| 380 | |
| 381 | static int rspi_data_out_in(struct rspi_data *rspi, u8 data) |
| 382 | { |
| 383 | int ret; |
| 384 | |
| 385 | ret = rspi_data_out(rspi, data); |
| 386 | if (ret < 0) |
| 387 | return ret; |
| 388 | |
| 389 | return rspi_data_in(rspi); |
| 390 | } |
| 391 | |
Shimoda, Yoshihiro | a3633fe | 2012-04-20 14:50:36 +0900 | [diff] [blame] | 392 | static void rspi_dma_complete(void *arg) |
Shimoda, Yoshihiro | 0b2182d | 2012-03-07 14:46:25 +0900 | [diff] [blame] | 393 | { |
Shimoda, Yoshihiro | a3633fe | 2012-04-20 14:50:36 +0900 | [diff] [blame] | 394 | struct rspi_data *rspi = arg; |
| 395 | |
| 396 | rspi->dma_callbacked = 1; |
| 397 | wake_up_interruptible(&rspi->wait); |
| 398 | } |
| 399 | |
Geert Uytterhoeven | c132f09 | 2013-12-24 10:49:31 +0100 | [diff] [blame] | 400 | static int rspi_dma_map_sg(struct scatterlist *sg, const void *buf, |
| 401 | unsigned len, struct dma_chan *chan, |
Shimoda, Yoshihiro | a3633fe | 2012-04-20 14:50:36 +0900 | [diff] [blame] | 402 | enum dma_transfer_direction dir) |
| 403 | { |
| 404 | sg_init_table(sg, 1); |
| 405 | sg_set_buf(sg, buf, len); |
| 406 | sg_dma_len(sg) = len; |
| 407 | return dma_map_sg(chan->device->dev, sg, 1, dir); |
| 408 | } |
| 409 | |
| 410 | static void rspi_dma_unmap_sg(struct scatterlist *sg, struct dma_chan *chan, |
| 411 | enum dma_transfer_direction dir) |
| 412 | { |
| 413 | dma_unmap_sg(chan->device->dev, sg, 1, dir); |
| 414 | } |
| 415 | |
| 416 | static void rspi_memory_to_8bit(void *buf, const void *data, unsigned len) |
| 417 | { |
| 418 | u16 *dst = buf; |
| 419 | const u8 *src = data; |
| 420 | |
| 421 | while (len) { |
| 422 | *dst++ = (u16)(*src++); |
| 423 | len--; |
| 424 | } |
| 425 | } |
| 426 | |
| 427 | static void rspi_memory_from_8bit(void *buf, const void *data, unsigned len) |
| 428 | { |
| 429 | u8 *dst = buf; |
| 430 | const u16 *src = data; |
| 431 | |
| 432 | while (len) { |
| 433 | *dst++ = (u8)*src++; |
| 434 | len--; |
| 435 | } |
| 436 | } |
| 437 | |
| 438 | static int rspi_send_dma(struct rspi_data *rspi, struct spi_transfer *t) |
| 439 | { |
| 440 | struct scatterlist sg; |
Geert Uytterhoeven | c132f09 | 2013-12-24 10:49:31 +0100 | [diff] [blame] | 441 | const void *buf = NULL; |
Shimoda, Yoshihiro | a3633fe | 2012-04-20 14:50:36 +0900 | [diff] [blame] | 442 | struct dma_async_tx_descriptor *desc; |
Geert Uytterhoeven | 9372220 | 2014-01-24 09:43:58 +0100 | [diff] [blame^] | 443 | unsigned int len; |
Shimoda, Yoshihiro | a3633fe | 2012-04-20 14:50:36 +0900 | [diff] [blame] | 444 | int ret = 0; |
| 445 | |
| 446 | if (rspi->dma_width_16bit) { |
Geert Uytterhoeven | c132f09 | 2013-12-24 10:49:31 +0100 | [diff] [blame] | 447 | void *tmp; |
Shimoda, Yoshihiro | a3633fe | 2012-04-20 14:50:36 +0900 | [diff] [blame] | 448 | /* |
| 449 | * If DMAC bus width is 16-bit, the driver allocates a dummy |
| 450 | * buffer. And, the driver converts original data into the |
| 451 | * DMAC data as the following format: |
| 452 | * original data: 1st byte, 2nd byte ... |
| 453 | * DMAC data: 1st byte, dummy, 2nd byte, dummy ... |
| 454 | */ |
| 455 | len = t->len * 2; |
Geert Uytterhoeven | c132f09 | 2013-12-24 10:49:31 +0100 | [diff] [blame] | 456 | tmp = kmalloc(len, GFP_KERNEL); |
| 457 | if (!tmp) |
Shimoda, Yoshihiro | a3633fe | 2012-04-20 14:50:36 +0900 | [diff] [blame] | 458 | return -ENOMEM; |
Geert Uytterhoeven | c132f09 | 2013-12-24 10:49:31 +0100 | [diff] [blame] | 459 | rspi_memory_to_8bit(tmp, t->tx_buf, t->len); |
| 460 | buf = tmp; |
Shimoda, Yoshihiro | a3633fe | 2012-04-20 14:50:36 +0900 | [diff] [blame] | 461 | } else { |
| 462 | len = t->len; |
Geert Uytterhoeven | c132f09 | 2013-12-24 10:49:31 +0100 | [diff] [blame] | 463 | buf = t->tx_buf; |
Shimoda, Yoshihiro | a3633fe | 2012-04-20 14:50:36 +0900 | [diff] [blame] | 464 | } |
| 465 | |
| 466 | if (!rspi_dma_map_sg(&sg, buf, len, rspi->chan_tx, DMA_TO_DEVICE)) { |
| 467 | ret = -EFAULT; |
| 468 | goto end_nomap; |
| 469 | } |
| 470 | desc = dmaengine_prep_slave_sg(rspi->chan_tx, &sg, 1, DMA_TO_DEVICE, |
| 471 | DMA_PREP_INTERRUPT | DMA_CTRL_ACK); |
| 472 | if (!desc) { |
| 473 | ret = -EIO; |
| 474 | goto end; |
| 475 | } |
| 476 | |
| 477 | /* |
| 478 | * DMAC needs SPTIE, but if SPTIE is set, this IRQ routine will be |
| 479 | * called. So, this driver disables the IRQ while DMA transfer. |
| 480 | */ |
Geert Uytterhoeven | 9372220 | 2014-01-24 09:43:58 +0100 | [diff] [blame^] | 481 | disable_irq(rspi->tx_irq); |
Shimoda, Yoshihiro | a3633fe | 2012-04-20 14:50:36 +0900 | [diff] [blame] | 482 | |
| 483 | rspi_write8(rspi, rspi_read8(rspi, RSPI_SPCR) | SPCR_TXMD, RSPI_SPCR); |
| 484 | rspi_enable_irq(rspi, SPCR_SPTIE); |
| 485 | rspi->dma_callbacked = 0; |
| 486 | |
| 487 | desc->callback = rspi_dma_complete; |
| 488 | desc->callback_param = rspi; |
| 489 | dmaengine_submit(desc); |
| 490 | dma_async_issue_pending(rspi->chan_tx); |
| 491 | |
| 492 | ret = wait_event_interruptible_timeout(rspi->wait, |
| 493 | rspi->dma_callbacked, HZ); |
| 494 | if (ret > 0 && rspi->dma_callbacked) |
| 495 | ret = 0; |
| 496 | else if (!ret) |
| 497 | ret = -ETIMEDOUT; |
| 498 | rspi_disable_irq(rspi, SPCR_SPTIE); |
| 499 | |
Geert Uytterhoeven | 9372220 | 2014-01-24 09:43:58 +0100 | [diff] [blame^] | 500 | enable_irq(rspi->tx_irq); |
Shimoda, Yoshihiro | a3633fe | 2012-04-20 14:50:36 +0900 | [diff] [blame] | 501 | |
| 502 | end: |
| 503 | rspi_dma_unmap_sg(&sg, rspi->chan_tx, DMA_TO_DEVICE); |
| 504 | end_nomap: |
| 505 | if (rspi->dma_width_16bit) |
| 506 | kfree(buf); |
| 507 | |
| 508 | return ret; |
| 509 | } |
| 510 | |
Geert Uytterhoeven | baf588f | 2013-12-24 10:49:32 +0100 | [diff] [blame] | 511 | static void rspi_receive_init(const struct rspi_data *rspi) |
Shimoda, Yoshihiro | a3633fe | 2012-04-20 14:50:36 +0900 | [diff] [blame] | 512 | { |
Geert Uytterhoeven | 97b95c1 | 2013-12-24 10:49:34 +0100 | [diff] [blame] | 513 | u8 spsr; |
Shimoda, Yoshihiro | 0b2182d | 2012-03-07 14:46:25 +0900 | [diff] [blame] | 514 | |
| 515 | spsr = rspi_read8(rspi, RSPI_SPSR); |
| 516 | if (spsr & SPSR_SPRF) |
Geert Uytterhoeven | 74da768 | 2014-01-24 09:43:53 +0100 | [diff] [blame] | 517 | rspi_read_data(rspi); /* dummy read */ |
Shimoda, Yoshihiro | 0b2182d | 2012-03-07 14:46:25 +0900 | [diff] [blame] | 518 | if (spsr & SPSR_OVRF) |
| 519 | rspi_write8(rspi, rspi_read8(rspi, RSPI_SPSR) & ~SPSR_OVRF, |
Geert Uytterhoeven | df900e6 | 2013-12-23 19:34:24 +0100 | [diff] [blame] | 520 | RSPI_SPSR); |
Shimoda, Yoshihiro | a3633fe | 2012-04-20 14:50:36 +0900 | [diff] [blame] | 521 | } |
| 522 | |
Geert Uytterhoeven | baf588f | 2013-12-24 10:49:32 +0100 | [diff] [blame] | 523 | static void qspi_receive_init(const struct rspi_data *rspi) |
Hiep Cao Minh | cb52c67 | 2013-10-10 17:14:03 +0900 | [diff] [blame] | 524 | { |
Geert Uytterhoeven | 97b95c1 | 2013-12-24 10:49:34 +0100 | [diff] [blame] | 525 | u8 spsr; |
Hiep Cao Minh | cb52c67 | 2013-10-10 17:14:03 +0900 | [diff] [blame] | 526 | |
| 527 | spsr = rspi_read8(rspi, RSPI_SPSR); |
| 528 | if (spsr & SPSR_SPRF) |
Geert Uytterhoeven | 74da768 | 2014-01-24 09:43:53 +0100 | [diff] [blame] | 529 | rspi_read_data(rspi); /* dummy read */ |
Hiep Cao Minh | cb52c67 | 2013-10-10 17:14:03 +0900 | [diff] [blame] | 530 | rspi_write8(rspi, SPBFCR_TXRST | SPBFCR_RXRST, QSPI_SPBFCR); |
Geert Uytterhoeven | 340a15e | 2014-01-24 09:43:57 +0100 | [diff] [blame] | 531 | rspi_write8(rspi, 0, QSPI_SPBFCR); |
Hiep Cao Minh | cb52c67 | 2013-10-10 17:14:03 +0900 | [diff] [blame] | 532 | } |
| 533 | |
Shimoda, Yoshihiro | a3633fe | 2012-04-20 14:50:36 +0900 | [diff] [blame] | 534 | static int rspi_receive_dma(struct rspi_data *rspi, struct spi_transfer *t) |
| 535 | { |
| 536 | struct scatterlist sg, sg_dummy; |
| 537 | void *dummy = NULL, *rx_buf = NULL; |
| 538 | struct dma_async_tx_descriptor *desc, *desc_dummy; |
Geert Uytterhoeven | 9372220 | 2014-01-24 09:43:58 +0100 | [diff] [blame^] | 539 | unsigned int len; |
Shimoda, Yoshihiro | a3633fe | 2012-04-20 14:50:36 +0900 | [diff] [blame] | 540 | int ret = 0; |
| 541 | |
| 542 | if (rspi->dma_width_16bit) { |
| 543 | /* |
| 544 | * If DMAC bus width is 16-bit, the driver allocates a dummy |
| 545 | * buffer. And, finally the driver converts the DMAC data into |
| 546 | * actual data as the following format: |
| 547 | * DMAC data: 1st byte, dummy, 2nd byte, dummy ... |
| 548 | * actual data: 1st byte, 2nd byte ... |
| 549 | */ |
| 550 | len = t->len * 2; |
| 551 | rx_buf = kmalloc(len, GFP_KERNEL); |
| 552 | if (!rx_buf) |
| 553 | return -ENOMEM; |
| 554 | } else { |
| 555 | len = t->len; |
| 556 | rx_buf = t->rx_buf; |
| 557 | } |
| 558 | |
| 559 | /* prepare dummy transfer to generate SPI clocks */ |
| 560 | dummy = kzalloc(len, GFP_KERNEL); |
| 561 | if (!dummy) { |
| 562 | ret = -ENOMEM; |
| 563 | goto end_nomap; |
| 564 | } |
| 565 | if (!rspi_dma_map_sg(&sg_dummy, dummy, len, rspi->chan_tx, |
| 566 | DMA_TO_DEVICE)) { |
| 567 | ret = -EFAULT; |
| 568 | goto end_nomap; |
| 569 | } |
| 570 | desc_dummy = dmaengine_prep_slave_sg(rspi->chan_tx, &sg_dummy, 1, |
| 571 | DMA_TO_DEVICE, DMA_PREP_INTERRUPT | DMA_CTRL_ACK); |
| 572 | if (!desc_dummy) { |
| 573 | ret = -EIO; |
| 574 | goto end_dummy_mapped; |
| 575 | } |
| 576 | |
| 577 | /* prepare receive transfer */ |
| 578 | if (!rspi_dma_map_sg(&sg, rx_buf, len, rspi->chan_rx, |
| 579 | DMA_FROM_DEVICE)) { |
| 580 | ret = -EFAULT; |
| 581 | goto end_dummy_mapped; |
| 582 | |
| 583 | } |
| 584 | desc = dmaengine_prep_slave_sg(rspi->chan_rx, &sg, 1, DMA_FROM_DEVICE, |
| 585 | DMA_PREP_INTERRUPT | DMA_CTRL_ACK); |
| 586 | if (!desc) { |
| 587 | ret = -EIO; |
| 588 | goto end; |
| 589 | } |
| 590 | |
| 591 | rspi_receive_init(rspi); |
| 592 | |
| 593 | /* |
| 594 | * DMAC needs SPTIE, but if SPTIE is set, this IRQ routine will be |
| 595 | * called. So, this driver disables the IRQ while DMA transfer. |
| 596 | */ |
Geert Uytterhoeven | 9372220 | 2014-01-24 09:43:58 +0100 | [diff] [blame^] | 597 | disable_irq(rspi->tx_irq); |
| 598 | if (rspi->rx_irq != rspi->tx_irq) |
| 599 | disable_irq(rspi->rx_irq); |
Shimoda, Yoshihiro | a3633fe | 2012-04-20 14:50:36 +0900 | [diff] [blame] | 600 | |
| 601 | rspi_write8(rspi, rspi_read8(rspi, RSPI_SPCR) & ~SPCR_TXMD, RSPI_SPCR); |
| 602 | rspi_enable_irq(rspi, SPCR_SPTIE | SPCR_SPRIE); |
| 603 | rspi->dma_callbacked = 0; |
| 604 | |
| 605 | desc->callback = rspi_dma_complete; |
| 606 | desc->callback_param = rspi; |
| 607 | dmaengine_submit(desc); |
| 608 | dma_async_issue_pending(rspi->chan_rx); |
| 609 | |
| 610 | desc_dummy->callback = NULL; /* No callback */ |
| 611 | dmaengine_submit(desc_dummy); |
| 612 | dma_async_issue_pending(rspi->chan_tx); |
| 613 | |
| 614 | ret = wait_event_interruptible_timeout(rspi->wait, |
| 615 | rspi->dma_callbacked, HZ); |
| 616 | if (ret > 0 && rspi->dma_callbacked) |
| 617 | ret = 0; |
| 618 | else if (!ret) |
| 619 | ret = -ETIMEDOUT; |
| 620 | rspi_disable_irq(rspi, SPCR_SPTIE | SPCR_SPRIE); |
| 621 | |
Geert Uytterhoeven | 9372220 | 2014-01-24 09:43:58 +0100 | [diff] [blame^] | 622 | enable_irq(rspi->tx_irq); |
| 623 | if (rspi->rx_irq != rspi->tx_irq) |
| 624 | enable_irq(rspi->rx_irq); |
Shimoda, Yoshihiro | a3633fe | 2012-04-20 14:50:36 +0900 | [diff] [blame] | 625 | |
| 626 | end: |
| 627 | rspi_dma_unmap_sg(&sg, rspi->chan_rx, DMA_FROM_DEVICE); |
| 628 | end_dummy_mapped: |
| 629 | rspi_dma_unmap_sg(&sg_dummy, rspi->chan_tx, DMA_TO_DEVICE); |
| 630 | end_nomap: |
| 631 | if (rspi->dma_width_16bit) { |
| 632 | if (!ret) |
| 633 | rspi_memory_from_8bit(t->rx_buf, rx_buf, t->len); |
| 634 | kfree(rx_buf); |
| 635 | } |
| 636 | kfree(dummy); |
| 637 | |
| 638 | return ret; |
| 639 | } |
| 640 | |
Geert Uytterhoeven | baf588f | 2013-12-24 10:49:32 +0100 | [diff] [blame] | 641 | static int rspi_is_dma(const struct rspi_data *rspi, struct spi_transfer *t) |
Shimoda, Yoshihiro | a3633fe | 2012-04-20 14:50:36 +0900 | [diff] [blame] | 642 | { |
| 643 | if (t->tx_buf && rspi->chan_tx) |
| 644 | return 1; |
| 645 | /* If the module receives data by DMAC, it also needs TX DMAC */ |
| 646 | if (t->rx_buf && rspi->chan_tx && rspi->chan_rx) |
| 647 | return 1; |
| 648 | |
| 649 | return 0; |
| 650 | } |
| 651 | |
Geert Uytterhoeven | 8449fd7 | 2014-01-24 09:43:56 +0100 | [diff] [blame] | 652 | static int rspi_transfer_out_in(struct rspi_data *rspi, |
| 653 | struct spi_transfer *xfer) |
| 654 | { |
| 655 | int remain = xfer->len, ret; |
| 656 | const u8 *tx_buf = xfer->tx_buf; |
| 657 | u8 *rx_buf = xfer->rx_buf; |
| 658 | u8 spcr, data; |
| 659 | |
| 660 | rspi_receive_init(rspi); |
| 661 | |
| 662 | spcr = rspi_read8(rspi, RSPI_SPCR); |
| 663 | if (rx_buf) |
| 664 | spcr &= ~SPCR_TXMD; |
| 665 | else |
| 666 | spcr |= SPCR_TXMD; |
| 667 | rspi_write8(rspi, spcr, RSPI_SPCR); |
| 668 | |
| 669 | while (remain > 0) { |
| 670 | data = tx_buf ? *tx_buf++ : DUMMY_DATA; |
| 671 | ret = rspi_data_out(rspi, data); |
| 672 | if (ret < 0) |
| 673 | return ret; |
| 674 | if (rx_buf) { |
| 675 | ret = rspi_data_in(rspi); |
| 676 | if (ret < 0) |
| 677 | return ret; |
| 678 | *rx_buf++ = ret; |
| 679 | } |
| 680 | remain--; |
| 681 | } |
| 682 | |
| 683 | /* Wait for the last transmission */ |
| 684 | rspi_wait_for_interrupt(rspi, SPSR_SPTEF, SPCR_SPTIE); |
| 685 | |
| 686 | return 0; |
| 687 | } |
| 688 | |
Geert Uytterhoeven | 79d2349 | 2014-01-24 09:43:52 +0100 | [diff] [blame] | 689 | static int rspi_transfer_one(struct spi_master *master, struct spi_device *spi, |
| 690 | struct spi_transfer *xfer) |
Shimoda, Yoshihiro | 0b2182d | 2012-03-07 14:46:25 +0900 | [diff] [blame] | 691 | { |
Geert Uytterhoeven | 79d2349 | 2014-01-24 09:43:52 +0100 | [diff] [blame] | 692 | struct rspi_data *rspi = spi_master_get_devdata(master); |
Geert Uytterhoeven | 8449fd7 | 2014-01-24 09:43:56 +0100 | [diff] [blame] | 693 | int ret; |
| 694 | |
| 695 | if (!rspi_is_dma(rspi, xfer)) |
| 696 | return rspi_transfer_out_in(rspi, xfer); |
Shimoda, Yoshihiro | 0b2182d | 2012-03-07 14:46:25 +0900 | [diff] [blame] | 697 | |
Geert Uytterhoeven | 79d2349 | 2014-01-24 09:43:52 +0100 | [diff] [blame] | 698 | if (xfer->tx_buf) { |
Geert Uytterhoeven | 8449fd7 | 2014-01-24 09:43:56 +0100 | [diff] [blame] | 699 | ret = rspi_send_dma(rspi, xfer); |
Geert Uytterhoeven | 79d2349 | 2014-01-24 09:43:52 +0100 | [diff] [blame] | 700 | if (ret < 0) |
| 701 | return ret; |
Shimoda, Yoshihiro | 0b2182d | 2012-03-07 14:46:25 +0900 | [diff] [blame] | 702 | } |
Geert Uytterhoeven | 8449fd7 | 2014-01-24 09:43:56 +0100 | [diff] [blame] | 703 | if (xfer->rx_buf) |
| 704 | return rspi_receive_dma(rspi, xfer); |
| 705 | |
| 706 | return 0; |
Shimoda, Yoshihiro | 0b2182d | 2012-03-07 14:46:25 +0900 | [diff] [blame] | 707 | } |
| 708 | |
Geert Uytterhoeven | 340a15e | 2014-01-24 09:43:57 +0100 | [diff] [blame] | 709 | static int qspi_transfer_out_in(struct rspi_data *rspi, |
| 710 | struct spi_transfer *xfer) |
| 711 | { |
| 712 | int remain = xfer->len, ret; |
| 713 | const u8 *tx_buf = xfer->tx_buf; |
| 714 | u8 *rx_buf = xfer->rx_buf; |
| 715 | u8 data; |
| 716 | |
| 717 | qspi_receive_init(rspi); |
| 718 | |
| 719 | while (remain > 0) { |
| 720 | data = tx_buf ? *tx_buf++ : DUMMY_DATA; |
| 721 | ret = rspi_data_out_in(rspi, data); |
| 722 | if (ret < 0) |
| 723 | return ret; |
| 724 | if (rx_buf) |
| 725 | *rx_buf++ = ret; |
| 726 | remain--; |
| 727 | } |
| 728 | |
| 729 | /* Wait for the last transmission */ |
| 730 | rspi_wait_for_interrupt(rspi, SPSR_SPTEF, SPCR_SPTIE); |
| 731 | |
| 732 | return 0; |
| 733 | } |
| 734 | |
Geert Uytterhoeven | eb557f7 | 2014-01-24 09:43:55 +0100 | [diff] [blame] | 735 | static int qspi_transfer_one(struct spi_master *master, struct spi_device *spi, |
| 736 | struct spi_transfer *xfer) |
| 737 | { |
| 738 | struct rspi_data *rspi = spi_master_get_devdata(master); |
Geert Uytterhoeven | eb557f7 | 2014-01-24 09:43:55 +0100 | [diff] [blame] | 739 | |
Geert Uytterhoeven | 340a15e | 2014-01-24 09:43:57 +0100 | [diff] [blame] | 740 | return qspi_transfer_out_in(rspi, xfer); |
Geert Uytterhoeven | eb557f7 | 2014-01-24 09:43:55 +0100 | [diff] [blame] | 741 | } |
| 742 | |
Shimoda, Yoshihiro | 0b2182d | 2012-03-07 14:46:25 +0900 | [diff] [blame] | 743 | static int rspi_setup(struct spi_device *spi) |
| 744 | { |
| 745 | struct rspi_data *rspi = spi_master_get_devdata(spi->master); |
| 746 | |
Shimoda, Yoshihiro | 0b2182d | 2012-03-07 14:46:25 +0900 | [diff] [blame] | 747 | rspi->max_speed_hz = spi->max_speed_hz; |
| 748 | |
Geert Uytterhoeven | 348e515 | 2014-01-12 11:27:43 +0100 | [diff] [blame] | 749 | rspi->spcmd = SPCMD_SSLKP; |
| 750 | if (spi->mode & SPI_CPOL) |
| 751 | rspi->spcmd |= SPCMD_CPOL; |
| 752 | if (spi->mode & SPI_CPHA) |
| 753 | rspi->spcmd |= SPCMD_CPHA; |
| 754 | |
Hiep Cao Minh | 5ce0ba8 | 2013-09-03 13:10:26 +0900 | [diff] [blame] | 755 | set_config_register(rspi, 8); |
Shimoda, Yoshihiro | 0b2182d | 2012-03-07 14:46:25 +0900 | [diff] [blame] | 756 | |
| 757 | return 0; |
| 758 | } |
| 759 | |
Geert Uytterhoeven | 79d2349 | 2014-01-24 09:43:52 +0100 | [diff] [blame] | 760 | static void rspi_cleanup(struct spi_device *spi) |
Shimoda, Yoshihiro | 0b2182d | 2012-03-07 14:46:25 +0900 | [diff] [blame] | 761 | { |
Geert Uytterhoeven | 79d2349 | 2014-01-24 09:43:52 +0100 | [diff] [blame] | 762 | } |
Shimoda, Yoshihiro | 0b2182d | 2012-03-07 14:46:25 +0900 | [diff] [blame] | 763 | |
Geert Uytterhoeven | 79d2349 | 2014-01-24 09:43:52 +0100 | [diff] [blame] | 764 | static int rspi_prepare_message(struct spi_master *master, |
| 765 | struct spi_message *message) |
| 766 | { |
| 767 | struct rspi_data *rspi = spi_master_get_devdata(master); |
Shimoda, Yoshihiro | 0b2182d | 2012-03-07 14:46:25 +0900 | [diff] [blame] | 768 | |
Geert Uytterhoeven | 79d2349 | 2014-01-24 09:43:52 +0100 | [diff] [blame] | 769 | rspi_write8(rspi, rspi_read8(rspi, RSPI_SPCR) | SPCR_SPE, RSPI_SPCR); |
Shimoda, Yoshihiro | 0b2182d | 2012-03-07 14:46:25 +0900 | [diff] [blame] | 770 | return 0; |
| 771 | } |
| 772 | |
Geert Uytterhoeven | 79d2349 | 2014-01-24 09:43:52 +0100 | [diff] [blame] | 773 | static int rspi_unprepare_message(struct spi_master *master, |
| 774 | struct spi_message *message) |
Shimoda, Yoshihiro | 0b2182d | 2012-03-07 14:46:25 +0900 | [diff] [blame] | 775 | { |
Geert Uytterhoeven | 79d2349 | 2014-01-24 09:43:52 +0100 | [diff] [blame] | 776 | struct rspi_data *rspi = spi_master_get_devdata(master); |
| 777 | |
| 778 | rspi_write8(rspi, rspi_read8(rspi, RSPI_SPCR) & ~SPCR_SPE, RSPI_SPCR); |
| 779 | return 0; |
Shimoda, Yoshihiro | 0b2182d | 2012-03-07 14:46:25 +0900 | [diff] [blame] | 780 | } |
| 781 | |
Geert Uytterhoeven | 9372220 | 2014-01-24 09:43:58 +0100 | [diff] [blame^] | 782 | static irqreturn_t rspi_irq_mux(int irq, void *_sr) |
Shimoda, Yoshihiro | 0b2182d | 2012-03-07 14:46:25 +0900 | [diff] [blame] | 783 | { |
Geert Uytterhoeven | c132f09 | 2013-12-24 10:49:31 +0100 | [diff] [blame] | 784 | struct rspi_data *rspi = _sr; |
Geert Uytterhoeven | 97b95c1 | 2013-12-24 10:49:34 +0100 | [diff] [blame] | 785 | u8 spsr; |
Shimoda, Yoshihiro | 0b2182d | 2012-03-07 14:46:25 +0900 | [diff] [blame] | 786 | irqreturn_t ret = IRQ_NONE; |
Geert Uytterhoeven | 97b95c1 | 2013-12-24 10:49:34 +0100 | [diff] [blame] | 787 | u8 disable_irq = 0; |
Shimoda, Yoshihiro | 0b2182d | 2012-03-07 14:46:25 +0900 | [diff] [blame] | 788 | |
| 789 | rspi->spsr = spsr = rspi_read8(rspi, RSPI_SPSR); |
| 790 | if (spsr & SPSR_SPRF) |
| 791 | disable_irq |= SPCR_SPRIE; |
| 792 | if (spsr & SPSR_SPTEF) |
| 793 | disable_irq |= SPCR_SPTIE; |
| 794 | |
| 795 | if (disable_irq) { |
| 796 | ret = IRQ_HANDLED; |
| 797 | rspi_disable_irq(rspi, disable_irq); |
| 798 | wake_up(&rspi->wait); |
| 799 | } |
| 800 | |
| 801 | return ret; |
| 802 | } |
| 803 | |
Geert Uytterhoeven | 9372220 | 2014-01-24 09:43:58 +0100 | [diff] [blame^] | 804 | static irqreturn_t rspi_irq_rx(int irq, void *_sr) |
| 805 | { |
| 806 | struct rspi_data *rspi = _sr; |
| 807 | u8 spsr; |
| 808 | |
| 809 | rspi->spsr = spsr = rspi_read8(rspi, RSPI_SPSR); |
| 810 | if (spsr & SPSR_SPRF) { |
| 811 | rspi_disable_irq(rspi, SPCR_SPRIE); |
| 812 | wake_up(&rspi->wait); |
| 813 | return IRQ_HANDLED; |
| 814 | } |
| 815 | |
| 816 | return 0; |
| 817 | } |
| 818 | |
| 819 | static irqreturn_t rspi_irq_tx(int irq, void *_sr) |
| 820 | { |
| 821 | struct rspi_data *rspi = _sr; |
| 822 | u8 spsr; |
| 823 | |
| 824 | rspi->spsr = spsr = rspi_read8(rspi, RSPI_SPSR); |
| 825 | if (spsr & SPSR_SPTEF) { |
| 826 | rspi_disable_irq(rspi, SPCR_SPTIE); |
| 827 | wake_up(&rspi->wait); |
| 828 | return IRQ_HANDLED; |
| 829 | } |
| 830 | |
| 831 | return 0; |
| 832 | } |
| 833 | |
Grant Likely | fd4a319 | 2012-12-07 16:57:14 +0000 | [diff] [blame] | 834 | static int rspi_request_dma(struct rspi_data *rspi, |
Shimoda, Yoshihiro | 0243c53 | 2012-08-02 17:17:33 +0900 | [diff] [blame] | 835 | struct platform_device *pdev) |
Shimoda, Yoshihiro | a3633fe | 2012-04-20 14:50:36 +0900 | [diff] [blame] | 836 | { |
Geert Uytterhoeven | baf588f | 2013-12-24 10:49:32 +0100 | [diff] [blame] | 837 | const struct rspi_plat_data *rspi_pd = dev_get_platdata(&pdev->dev); |
Guennadi Liakhovetski | e2b0509 | 2013-08-02 15:03:42 +0200 | [diff] [blame] | 838 | struct resource *res = platform_get_resource(pdev, IORESOURCE_MEM, 0); |
Shimoda, Yoshihiro | a3633fe | 2012-04-20 14:50:36 +0900 | [diff] [blame] | 839 | dma_cap_mask_t mask; |
Shimoda, Yoshihiro | 0243c53 | 2012-08-02 17:17:33 +0900 | [diff] [blame] | 840 | struct dma_slave_config cfg; |
| 841 | int ret; |
Shimoda, Yoshihiro | a3633fe | 2012-04-20 14:50:36 +0900 | [diff] [blame] | 842 | |
Guennadi Liakhovetski | e2b0509 | 2013-08-02 15:03:42 +0200 | [diff] [blame] | 843 | if (!res || !rspi_pd) |
Shimoda, Yoshihiro | 0243c53 | 2012-08-02 17:17:33 +0900 | [diff] [blame] | 844 | return 0; /* The driver assumes no error. */ |
Shimoda, Yoshihiro | a3633fe | 2012-04-20 14:50:36 +0900 | [diff] [blame] | 845 | |
| 846 | rspi->dma_width_16bit = rspi_pd->dma_width_16bit; |
| 847 | |
| 848 | /* If the module receives data by DMAC, it also needs TX DMAC */ |
| 849 | if (rspi_pd->dma_rx_id && rspi_pd->dma_tx_id) { |
| 850 | dma_cap_zero(mask); |
| 851 | dma_cap_set(DMA_SLAVE, mask); |
Shimoda, Yoshihiro | 0243c53 | 2012-08-02 17:17:33 +0900 | [diff] [blame] | 852 | rspi->chan_rx = dma_request_channel(mask, shdma_chan_filter, |
| 853 | (void *)rspi_pd->dma_rx_id); |
| 854 | if (rspi->chan_rx) { |
| 855 | cfg.slave_id = rspi_pd->dma_rx_id; |
| 856 | cfg.direction = DMA_DEV_TO_MEM; |
Guennadi Liakhovetski | e2b0509 | 2013-08-02 15:03:42 +0200 | [diff] [blame] | 857 | cfg.dst_addr = 0; |
| 858 | cfg.src_addr = res->start + RSPI_SPDR; |
Shimoda, Yoshihiro | 0243c53 | 2012-08-02 17:17:33 +0900 | [diff] [blame] | 859 | ret = dmaengine_slave_config(rspi->chan_rx, &cfg); |
| 860 | if (!ret) |
| 861 | dev_info(&pdev->dev, "Use DMA when rx.\n"); |
| 862 | else |
| 863 | return ret; |
| 864 | } |
Shimoda, Yoshihiro | a3633fe | 2012-04-20 14:50:36 +0900 | [diff] [blame] | 865 | } |
| 866 | if (rspi_pd->dma_tx_id) { |
| 867 | dma_cap_zero(mask); |
| 868 | dma_cap_set(DMA_SLAVE, mask); |
Shimoda, Yoshihiro | 0243c53 | 2012-08-02 17:17:33 +0900 | [diff] [blame] | 869 | rspi->chan_tx = dma_request_channel(mask, shdma_chan_filter, |
| 870 | (void *)rspi_pd->dma_tx_id); |
| 871 | if (rspi->chan_tx) { |
| 872 | cfg.slave_id = rspi_pd->dma_tx_id; |
| 873 | cfg.direction = DMA_MEM_TO_DEV; |
Guennadi Liakhovetski | e2b0509 | 2013-08-02 15:03:42 +0200 | [diff] [blame] | 874 | cfg.dst_addr = res->start + RSPI_SPDR; |
| 875 | cfg.src_addr = 0; |
Shimoda, Yoshihiro | 0243c53 | 2012-08-02 17:17:33 +0900 | [diff] [blame] | 876 | ret = dmaengine_slave_config(rspi->chan_tx, &cfg); |
| 877 | if (!ret) |
| 878 | dev_info(&pdev->dev, "Use DMA when tx\n"); |
| 879 | else |
| 880 | return ret; |
| 881 | } |
Shimoda, Yoshihiro | a3633fe | 2012-04-20 14:50:36 +0900 | [diff] [blame] | 882 | } |
Shimoda, Yoshihiro | 0243c53 | 2012-08-02 17:17:33 +0900 | [diff] [blame] | 883 | |
| 884 | return 0; |
Shimoda, Yoshihiro | a3633fe | 2012-04-20 14:50:36 +0900 | [diff] [blame] | 885 | } |
| 886 | |
Grant Likely | fd4a319 | 2012-12-07 16:57:14 +0000 | [diff] [blame] | 887 | static void rspi_release_dma(struct rspi_data *rspi) |
Shimoda, Yoshihiro | a3633fe | 2012-04-20 14:50:36 +0900 | [diff] [blame] | 888 | { |
| 889 | if (rspi->chan_tx) |
| 890 | dma_release_channel(rspi->chan_tx); |
| 891 | if (rspi->chan_rx) |
| 892 | dma_release_channel(rspi->chan_rx); |
| 893 | } |
| 894 | |
Grant Likely | fd4a319 | 2012-12-07 16:57:14 +0000 | [diff] [blame] | 895 | static int rspi_remove(struct platform_device *pdev) |
Shimoda, Yoshihiro | 0b2182d | 2012-03-07 14:46:25 +0900 | [diff] [blame] | 896 | { |
Laurent Pinchart | 5ffbe2d | 2013-11-27 01:41:45 +0100 | [diff] [blame] | 897 | struct rspi_data *rspi = platform_get_drvdata(pdev); |
Shimoda, Yoshihiro | 0b2182d | 2012-03-07 14:46:25 +0900 | [diff] [blame] | 898 | |
Shimoda, Yoshihiro | a3633fe | 2012-04-20 14:50:36 +0900 | [diff] [blame] | 899 | rspi_release_dma(rspi); |
Geert Uytterhoeven | fcb4ed7 | 2014-01-14 10:20:33 +0100 | [diff] [blame] | 900 | clk_disable(rspi->clk); |
Shimoda, Yoshihiro | 0b2182d | 2012-03-07 14:46:25 +0900 | [diff] [blame] | 901 | |
| 902 | return 0; |
| 903 | } |
| 904 | |
Geert Uytterhoeven | 9372220 | 2014-01-24 09:43:58 +0100 | [diff] [blame^] | 905 | static int rspi_request_irq(struct device *dev, unsigned int irq, |
| 906 | irq_handler_t handler, const char *suffix, |
| 907 | void *dev_id) |
| 908 | { |
| 909 | const char *base = dev_name(dev); |
| 910 | size_t len = strlen(base) + strlen(suffix) + 2; |
| 911 | char *name = devm_kzalloc(dev, len, GFP_KERNEL); |
| 912 | if (!name) |
| 913 | return -ENOMEM; |
| 914 | snprintf(name, len, "%s:%s", base, suffix); |
| 915 | return devm_request_irq(dev, irq, handler, 0, name, dev_id); |
| 916 | } |
| 917 | |
Grant Likely | fd4a319 | 2012-12-07 16:57:14 +0000 | [diff] [blame] | 918 | static int rspi_probe(struct platform_device *pdev) |
Shimoda, Yoshihiro | 0b2182d | 2012-03-07 14:46:25 +0900 | [diff] [blame] | 919 | { |
| 920 | struct resource *res; |
| 921 | struct spi_master *master; |
| 922 | struct rspi_data *rspi; |
Geert Uytterhoeven | 9372220 | 2014-01-24 09:43:58 +0100 | [diff] [blame^] | 923 | int ret; |
Shimoda, Yoshihiro | 0b2182d | 2012-03-07 14:46:25 +0900 | [diff] [blame] | 924 | char clk_name[16]; |
Geert Uytterhoeven | baf588f | 2013-12-24 10:49:32 +0100 | [diff] [blame] | 925 | const struct rspi_plat_data *rspi_pd = dev_get_platdata(&pdev->dev); |
Hiep Cao Minh | 5ce0ba8 | 2013-09-03 13:10:26 +0900 | [diff] [blame] | 926 | const struct spi_ops *ops; |
| 927 | const struct platform_device_id *id_entry = pdev->id_entry; |
Shimoda, Yoshihiro | 0b2182d | 2012-03-07 14:46:25 +0900 | [diff] [blame] | 928 | |
Hiep Cao Minh | 5ce0ba8 | 2013-09-03 13:10:26 +0900 | [diff] [blame] | 929 | ops = (struct spi_ops *)id_entry->driver_data; |
| 930 | /* ops parameter check */ |
| 931 | if (!ops->set_config_register) { |
| 932 | dev_err(&pdev->dev, "there is no set_config_register\n"); |
| 933 | return -ENODEV; |
| 934 | } |
Shimoda, Yoshihiro | 0b2182d | 2012-03-07 14:46:25 +0900 | [diff] [blame] | 935 | |
Shimoda, Yoshihiro | 0b2182d | 2012-03-07 14:46:25 +0900 | [diff] [blame] | 936 | master = spi_alloc_master(&pdev->dev, sizeof(struct rspi_data)); |
| 937 | if (master == NULL) { |
| 938 | dev_err(&pdev->dev, "spi_alloc_master error.\n"); |
| 939 | return -ENOMEM; |
| 940 | } |
| 941 | |
| 942 | rspi = spi_master_get_devdata(master); |
Jingoo Han | 24b5a82 | 2013-05-23 19:20:40 +0900 | [diff] [blame] | 943 | platform_set_drvdata(pdev, rspi); |
Hiep Cao Minh | 5ce0ba8 | 2013-09-03 13:10:26 +0900 | [diff] [blame] | 944 | rspi->ops = ops; |
Shimoda, Yoshihiro | 0b2182d | 2012-03-07 14:46:25 +0900 | [diff] [blame] | 945 | rspi->master = master; |
Laurent Pinchart | 5d79e9a | 2013-11-27 01:41:46 +0100 | [diff] [blame] | 946 | |
| 947 | res = platform_get_resource(pdev, IORESOURCE_MEM, 0); |
| 948 | rspi->addr = devm_ioremap_resource(&pdev->dev, res); |
| 949 | if (IS_ERR(rspi->addr)) { |
| 950 | ret = PTR_ERR(rspi->addr); |
Shimoda, Yoshihiro | 0b2182d | 2012-03-07 14:46:25 +0900 | [diff] [blame] | 951 | goto error1; |
| 952 | } |
| 953 | |
Hiep Cao Minh | 5ce0ba8 | 2013-09-03 13:10:26 +0900 | [diff] [blame] | 954 | snprintf(clk_name, sizeof(clk_name), "%s%d", id_entry->name, pdev->id); |
Laurent Pinchart | 5d79e9a | 2013-11-27 01:41:46 +0100 | [diff] [blame] | 955 | rspi->clk = devm_clk_get(&pdev->dev, clk_name); |
Shimoda, Yoshihiro | 0b2182d | 2012-03-07 14:46:25 +0900 | [diff] [blame] | 956 | if (IS_ERR(rspi->clk)) { |
| 957 | dev_err(&pdev->dev, "cannot get clock\n"); |
| 958 | ret = PTR_ERR(rspi->clk); |
Laurent Pinchart | 5d79e9a | 2013-11-27 01:41:46 +0100 | [diff] [blame] | 959 | goto error1; |
Shimoda, Yoshihiro | 0b2182d | 2012-03-07 14:46:25 +0900 | [diff] [blame] | 960 | } |
| 961 | clk_enable(rspi->clk); |
| 962 | |
Shimoda, Yoshihiro | 0b2182d | 2012-03-07 14:46:25 +0900 | [diff] [blame] | 963 | init_waitqueue_head(&rspi->wait); |
| 964 | |
Geert Uytterhoeven | efd85ac | 2013-12-23 19:34:23 +0100 | [diff] [blame] | 965 | if (rspi_pd && rspi_pd->num_chipselect) |
| 966 | master->num_chipselect = rspi_pd->num_chipselect; |
| 967 | else |
Hiep Cao Minh | 5ce0ba8 | 2013-09-03 13:10:26 +0900 | [diff] [blame] | 968 | master->num_chipselect = 2; /* default */ |
| 969 | |
Shimoda, Yoshihiro | 0b2182d | 2012-03-07 14:46:25 +0900 | [diff] [blame] | 970 | master->bus_num = pdev->id; |
| 971 | master->setup = rspi_setup; |
Geert Uytterhoeven | eb557f7 | 2014-01-24 09:43:55 +0100 | [diff] [blame] | 972 | master->transfer_one = ops->transfer_one; |
Shimoda, Yoshihiro | 0b2182d | 2012-03-07 14:46:25 +0900 | [diff] [blame] | 973 | master->cleanup = rspi_cleanup; |
Geert Uytterhoeven | 79d2349 | 2014-01-24 09:43:52 +0100 | [diff] [blame] | 974 | master->prepare_message = rspi_prepare_message; |
| 975 | master->unprepare_message = rspi_unprepare_message; |
Geert Uytterhoeven | 348e515 | 2014-01-12 11:27:43 +0100 | [diff] [blame] | 976 | master->mode_bits = SPI_CPHA | SPI_CPOL; |
Shimoda, Yoshihiro | 0b2182d | 2012-03-07 14:46:25 +0900 | [diff] [blame] | 977 | |
Geert Uytterhoeven | 9372220 | 2014-01-24 09:43:58 +0100 | [diff] [blame^] | 978 | ret = platform_get_irq_byname(pdev, "rx"); |
| 979 | if (ret < 0) { |
| 980 | ret = platform_get_irq_byname(pdev, "mux"); |
| 981 | if (ret < 0) |
| 982 | ret = platform_get_irq(pdev, 0); |
| 983 | if (ret >= 0) |
| 984 | rspi->rx_irq = rspi->tx_irq = ret; |
| 985 | } else { |
| 986 | rspi->rx_irq = ret; |
| 987 | ret = platform_get_irq_byname(pdev, "tx"); |
| 988 | if (ret >= 0) |
| 989 | rspi->tx_irq = ret; |
| 990 | } |
| 991 | if (ret < 0) { |
| 992 | dev_err(&pdev->dev, "platform_get_irq error\n"); |
| 993 | goto error2; |
| 994 | } |
| 995 | |
| 996 | if (rspi->rx_irq == rspi->tx_irq) { |
| 997 | /* Single multiplexed interrupt */ |
| 998 | ret = rspi_request_irq(&pdev->dev, rspi->rx_irq, rspi_irq_mux, |
| 999 | "mux", rspi); |
| 1000 | } else { |
| 1001 | /* Multi-interrupt mode, only SPRI and SPTI are used */ |
| 1002 | ret = rspi_request_irq(&pdev->dev, rspi->rx_irq, rspi_irq_rx, |
| 1003 | "rx", rspi); |
| 1004 | if (!ret) |
| 1005 | ret = rspi_request_irq(&pdev->dev, rspi->tx_irq, |
| 1006 | rspi_irq_tx, "tx", rspi); |
| 1007 | } |
Shimoda, Yoshihiro | 0b2182d | 2012-03-07 14:46:25 +0900 | [diff] [blame] | 1008 | if (ret < 0) { |
| 1009 | dev_err(&pdev->dev, "request_irq error\n"); |
Geert Uytterhoeven | fcb4ed7 | 2014-01-14 10:20:33 +0100 | [diff] [blame] | 1010 | goto error2; |
Shimoda, Yoshihiro | 0b2182d | 2012-03-07 14:46:25 +0900 | [diff] [blame] | 1011 | } |
| 1012 | |
Shimoda, Yoshihiro | 0243c53 | 2012-08-02 17:17:33 +0900 | [diff] [blame] | 1013 | ret = rspi_request_dma(rspi, pdev); |
| 1014 | if (ret < 0) { |
| 1015 | dev_err(&pdev->dev, "rspi_request_dma failed.\n"); |
Geert Uytterhoeven | fcb4ed7 | 2014-01-14 10:20:33 +0100 | [diff] [blame] | 1016 | goto error3; |
Shimoda, Yoshihiro | 0243c53 | 2012-08-02 17:17:33 +0900 | [diff] [blame] | 1017 | } |
Shimoda, Yoshihiro | a3633fe | 2012-04-20 14:50:36 +0900 | [diff] [blame] | 1018 | |
Jingoo Han | 9e03d05 | 2013-12-04 14:13:50 +0900 | [diff] [blame] | 1019 | ret = devm_spi_register_master(&pdev->dev, master); |
Shimoda, Yoshihiro | 0b2182d | 2012-03-07 14:46:25 +0900 | [diff] [blame] | 1020 | if (ret < 0) { |
| 1021 | dev_err(&pdev->dev, "spi_register_master error.\n"); |
Geert Uytterhoeven | fcb4ed7 | 2014-01-14 10:20:33 +0100 | [diff] [blame] | 1022 | goto error3; |
Shimoda, Yoshihiro | 0b2182d | 2012-03-07 14:46:25 +0900 | [diff] [blame] | 1023 | } |
| 1024 | |
| 1025 | dev_info(&pdev->dev, "probed\n"); |
| 1026 | |
| 1027 | return 0; |
| 1028 | |
Geert Uytterhoeven | fcb4ed7 | 2014-01-14 10:20:33 +0100 | [diff] [blame] | 1029 | error3: |
Laurent Pinchart | 5d79e9a | 2013-11-27 01:41:46 +0100 | [diff] [blame] | 1030 | rspi_release_dma(rspi); |
Geert Uytterhoeven | fcb4ed7 | 2014-01-14 10:20:33 +0100 | [diff] [blame] | 1031 | error2: |
| 1032 | clk_disable(rspi->clk); |
Shimoda, Yoshihiro | 0b2182d | 2012-03-07 14:46:25 +0900 | [diff] [blame] | 1033 | error1: |
| 1034 | spi_master_put(master); |
| 1035 | |
| 1036 | return ret; |
| 1037 | } |
| 1038 | |
Hiep Cao Minh | 5ce0ba8 | 2013-09-03 13:10:26 +0900 | [diff] [blame] | 1039 | static struct spi_ops rspi_ops = { |
| 1040 | .set_config_register = rspi_set_config_register, |
Geert Uytterhoeven | eb557f7 | 2014-01-24 09:43:55 +0100 | [diff] [blame] | 1041 | .transfer_one = rspi_transfer_one, |
Hiep Cao Minh | 5ce0ba8 | 2013-09-03 13:10:26 +0900 | [diff] [blame] | 1042 | }; |
| 1043 | |
| 1044 | static struct spi_ops qspi_ops = { |
| 1045 | .set_config_register = qspi_set_config_register, |
Geert Uytterhoeven | eb557f7 | 2014-01-24 09:43:55 +0100 | [diff] [blame] | 1046 | .transfer_one = qspi_transfer_one, |
Hiep Cao Minh | 5ce0ba8 | 2013-09-03 13:10:26 +0900 | [diff] [blame] | 1047 | }; |
| 1048 | |
| 1049 | static struct platform_device_id spi_driver_ids[] = { |
| 1050 | { "rspi", (kernel_ulong_t)&rspi_ops }, |
| 1051 | { "qspi", (kernel_ulong_t)&qspi_ops }, |
| 1052 | {}, |
| 1053 | }; |
| 1054 | |
| 1055 | MODULE_DEVICE_TABLE(platform, spi_driver_ids); |
| 1056 | |
Shimoda, Yoshihiro | 0b2182d | 2012-03-07 14:46:25 +0900 | [diff] [blame] | 1057 | static struct platform_driver rspi_driver = { |
| 1058 | .probe = rspi_probe, |
Grant Likely | fd4a319 | 2012-12-07 16:57:14 +0000 | [diff] [blame] | 1059 | .remove = rspi_remove, |
Hiep Cao Minh | 5ce0ba8 | 2013-09-03 13:10:26 +0900 | [diff] [blame] | 1060 | .id_table = spi_driver_ids, |
Shimoda, Yoshihiro | 0b2182d | 2012-03-07 14:46:25 +0900 | [diff] [blame] | 1061 | .driver = { |
Hiep Cao Minh | 5ce0ba8 | 2013-09-03 13:10:26 +0900 | [diff] [blame] | 1062 | .name = "renesas_spi", |
Shimoda, Yoshihiro | 0b2182d | 2012-03-07 14:46:25 +0900 | [diff] [blame] | 1063 | .owner = THIS_MODULE, |
| 1064 | }, |
| 1065 | }; |
| 1066 | module_platform_driver(rspi_driver); |
| 1067 | |
| 1068 | MODULE_DESCRIPTION("Renesas RSPI bus driver"); |
| 1069 | MODULE_LICENSE("GPL v2"); |
| 1070 | MODULE_AUTHOR("Yoshihiro Shimoda"); |
| 1071 | MODULE_ALIAS("platform:rspi"); |