blob: 7731ab6acd18ea88ac7c79d297aa28b42c84213e [file] [log] [blame]
Tony Lindgren046d6b22005-11-10 14:26:52 +00001/*
Tony Lindgrena16e9702008-03-18 11:56:39 +02002 * linux/arch/arm/mach-omap2/clock24xx.h
Tony Lindgren046d6b22005-11-10 14:26:52 +00003 *
Tony Lindgrena16e9702008-03-18 11:56:39 +02004 * Copyright (C) 2005-2008 Texas Instruments, Inc.
5 * Copyright (C) 2004-2008 Nokia Corporation
6 *
7 * Contacts:
Tony Lindgren046d6b22005-11-10 14:26:52 +00008 * Richard Woodruff <r-woodruff2@ti.com>
Tony Lindgrena16e9702008-03-18 11:56:39 +02009 * Paul Walmsley
Tony Lindgren046d6b22005-11-10 14:26:52 +000010 *
11 * This program is free software; you can redistribute it and/or modify
12 * it under the terms of the GNU General Public License version 2 as
13 * published by the Free Software Foundation.
14 */
15
Paul Walmsley6b8858a2008-03-18 10:35:15 +020016#ifndef __ARCH_ARM_MACH_OMAP2_CLOCK24XX_H
17#define __ARCH_ARM_MACH_OMAP2_CLOCK24XX_H
Tony Lindgren046d6b22005-11-10 14:26:52 +000018
Paul Walmsley6b8858a2008-03-18 10:35:15 +020019#include "clock.h"
20
21#include "prm.h"
22#include "cm.h"
23#include "prm-regbits-24xx.h"
24#include "cm-regbits-24xx.h"
25#include "sdrc.h"
26
Tony Lindgrena16e9702008-03-18 11:56:39 +020027static void omap2_table_mpu_recalc(struct clk *clk);
28static int omap2_select_table_rate(struct clk *clk, unsigned long rate);
29static long omap2_round_to_table_rate(struct clk *clk, unsigned long rate);
30static void omap2_sys_clk_recalc(struct clk *clk);
31static void omap2_osc_clk_recalc(struct clk *clk);
32static void omap2_sys_clk_recalc(struct clk *clk);
Paul Walmsley88b8ba92008-07-03 12:24:46 +030033static void omap2_dpllcore_recalc(struct clk *clk);
Paul Walmsley88b8ba92008-07-03 12:24:46 +030034static int omap2_reprogram_dpllcore(struct clk *clk, unsigned long rate);
Tony Lindgren046d6b22005-11-10 14:26:52 +000035
Tony Lindgren046d6b22005-11-10 14:26:52 +000036/* Key dividers which make up a PRCM set. Ratio's for a PRCM are mandated.
37 * xtal_speed, dpll_speed, mpu_speed, CM_CLKSEL_MPU,CM_CLKSEL_DSP
38 * CM_CLKSEL_GFX, CM_CLKSEL1_CORE, CM_CLKSEL1_PLL CM_CLKSEL2_PLL, CM_CLKSEL_MDM
39 */
40struct prcm_config {
41 unsigned long xtal_speed; /* crystal rate */
42 unsigned long dpll_speed; /* dpll: out*xtal*M/(N-1)table_recalc */
43 unsigned long mpu_speed; /* speed of MPU */
44 unsigned long cm_clksel_mpu; /* mpu divider */
45 unsigned long cm_clksel_dsp; /* dsp+iva1 div(2420), iva2.1(2430) */
46 unsigned long cm_clksel_gfx; /* gfx dividers */
47 unsigned long cm_clksel1_core; /* major subsystem dividers */
48 unsigned long cm_clksel1_pll; /* m,n */
49 unsigned long cm_clksel2_pll; /* dpllx1 or x2 out */
50 unsigned long cm_clksel_mdm; /* modem dividers 2430 only */
51 unsigned long base_sdrc_rfr; /* base refresh timing for a set */
52 unsigned char flags;
53};
54
Tony Lindgren046d6b22005-11-10 14:26:52 +000055/*
56 * The OMAP2 processor can be run at several discrete 'PRCM configurations'.
57 * These configurations are characterized by voltage and speed for clocks.
58 * The device is only validated for certain combinations. One way to express
59 * these combinations is via the 'ratio's' which the clocks operate with
60 * respect to each other. These ratio sets are for a given voltage/DPLL
61 * setting. All configurations can be described by a DPLL setting and a ratio
62 * There are 3 ratio sets for the 2430 and X ratio sets for 2420.
63 *
64 * 2430 differs from 2420 in that there are no more phase synchronizers used.
65 * They both have a slightly different clock domain setup. 2420(iva1,dsp) vs
66 * 2430 (iva2.1, NOdsp, mdm)
67 */
68
69/* Core fields for cm_clksel, not ratio governed */
70#define RX_CLKSEL_DSS1 (0x10 << 8)
71#define RX_CLKSEL_DSS2 (0x0 << 13)
72#define RX_CLKSEL_SSI (0x5 << 20)
73
74/*-------------------------------------------------------------------------
75 * Voltage/DPLL ratios
76 *-------------------------------------------------------------------------*/
77
78/* 2430 Ratio's, 2430-Ratio Config 1 */
79#define R1_CLKSEL_L3 (4 << 0)
80#define R1_CLKSEL_L4 (2 << 5)
81#define R1_CLKSEL_USB (4 << 25)
82#define R1_CM_CLKSEL1_CORE_VAL R1_CLKSEL_USB | RX_CLKSEL_SSI | \
83 RX_CLKSEL_DSS2 | RX_CLKSEL_DSS1 | \
84 R1_CLKSEL_L4 | R1_CLKSEL_L3
85#define R1_CLKSEL_MPU (2 << 0)
86#define R1_CM_CLKSEL_MPU_VAL R1_CLKSEL_MPU
87#define R1_CLKSEL_DSP (2 << 0)
88#define R1_CLKSEL_DSP_IF (2 << 5)
89#define R1_CM_CLKSEL_DSP_VAL R1_CLKSEL_DSP | R1_CLKSEL_DSP_IF
90#define R1_CLKSEL_GFX (2 << 0)
91#define R1_CM_CLKSEL_GFX_VAL R1_CLKSEL_GFX
92#define R1_CLKSEL_MDM (4 << 0)
93#define R1_CM_CLKSEL_MDM_VAL R1_CLKSEL_MDM
94
95/* 2430-Ratio Config 2 */
96#define R2_CLKSEL_L3 (6 << 0)
97#define R2_CLKSEL_L4 (2 << 5)
98#define R2_CLKSEL_USB (2 << 25)
99#define R2_CM_CLKSEL1_CORE_VAL R2_CLKSEL_USB | RX_CLKSEL_SSI | \
100 RX_CLKSEL_DSS2 | RX_CLKSEL_DSS1 | \
101 R2_CLKSEL_L4 | R2_CLKSEL_L3
102#define R2_CLKSEL_MPU (2 << 0)
103#define R2_CM_CLKSEL_MPU_VAL R2_CLKSEL_MPU
104#define R2_CLKSEL_DSP (2 << 0)
105#define R2_CLKSEL_DSP_IF (3 << 5)
106#define R2_CM_CLKSEL_DSP_VAL R2_CLKSEL_DSP | R2_CLKSEL_DSP_IF
107#define R2_CLKSEL_GFX (2 << 0)
108#define R2_CM_CLKSEL_GFX_VAL R2_CLKSEL_GFX
109#define R2_CLKSEL_MDM (6 << 0)
110#define R2_CM_CLKSEL_MDM_VAL R2_CLKSEL_MDM
111
112/* 2430-Ratio Bootm (BYPASS) */
113#define RB_CLKSEL_L3 (1 << 0)
114#define RB_CLKSEL_L4 (1 << 5)
115#define RB_CLKSEL_USB (1 << 25)
116#define RB_CM_CLKSEL1_CORE_VAL RB_CLKSEL_USB | RX_CLKSEL_SSI | \
117 RX_CLKSEL_DSS2 | RX_CLKSEL_DSS1 | \
118 RB_CLKSEL_L4 | RB_CLKSEL_L3
119#define RB_CLKSEL_MPU (1 << 0)
120#define RB_CM_CLKSEL_MPU_VAL RB_CLKSEL_MPU
121#define RB_CLKSEL_DSP (1 << 0)
122#define RB_CLKSEL_DSP_IF (1 << 5)
123#define RB_CM_CLKSEL_DSP_VAL RB_CLKSEL_DSP | RB_CLKSEL_DSP_IF
124#define RB_CLKSEL_GFX (1 << 0)
125#define RB_CM_CLKSEL_GFX_VAL RB_CLKSEL_GFX
126#define RB_CLKSEL_MDM (1 << 0)
127#define RB_CM_CLKSEL_MDM_VAL RB_CLKSEL_MDM
128
129/* 2420 Ratio Equivalents */
130#define RXX_CLKSEL_VLYNQ (0x12 << 15)
131#define RXX_CLKSEL_SSI (0x8 << 20)
132
133/* 2420-PRCM III 532MHz core */
134#define RIII_CLKSEL_L3 (4 << 0) /* 133MHz */
135#define RIII_CLKSEL_L4 (2 << 5) /* 66.5MHz */
136#define RIII_CLKSEL_USB (4 << 25) /* 33.25MHz */
137#define RIII_CM_CLKSEL1_CORE_VAL RIII_CLKSEL_USB | RXX_CLKSEL_SSI | \
138 RXX_CLKSEL_VLYNQ | RX_CLKSEL_DSS2 | \
139 RX_CLKSEL_DSS1 | RIII_CLKSEL_L4 | \
140 RIII_CLKSEL_L3
141#define RIII_CLKSEL_MPU (2 << 0) /* 266MHz */
142#define RIII_CM_CLKSEL_MPU_VAL RIII_CLKSEL_MPU
143#define RIII_CLKSEL_DSP (3 << 0) /* c5x - 177.3MHz */
144#define RIII_CLKSEL_DSP_IF (2 << 5) /* c5x - 88.67MHz */
145#define RIII_SYNC_DSP (1 << 7) /* Enable sync */
146#define RIII_CLKSEL_IVA (6 << 8) /* iva1 - 88.67MHz */
147#define RIII_SYNC_IVA (1 << 13) /* Enable sync */
148#define RIII_CM_CLKSEL_DSP_VAL RIII_SYNC_IVA | RIII_CLKSEL_IVA | \
149 RIII_SYNC_DSP | RIII_CLKSEL_DSP_IF | \
150 RIII_CLKSEL_DSP
151#define RIII_CLKSEL_GFX (2 << 0) /* 66.5MHz */
152#define RIII_CM_CLKSEL_GFX_VAL RIII_CLKSEL_GFX
153
154/* 2420-PRCM II 600MHz core */
155#define RII_CLKSEL_L3 (6 << 0) /* 100MHz */
156#define RII_CLKSEL_L4 (2 << 5) /* 50MHz */
157#define RII_CLKSEL_USB (2 << 25) /* 50MHz */
158#define RII_CM_CLKSEL1_CORE_VAL RII_CLKSEL_USB | \
159 RXX_CLKSEL_SSI | RXX_CLKSEL_VLYNQ | \
160 RX_CLKSEL_DSS2 | RX_CLKSEL_DSS1 | \
161 RII_CLKSEL_L4 | RII_CLKSEL_L3
162#define RII_CLKSEL_MPU (2 << 0) /* 300MHz */
163#define RII_CM_CLKSEL_MPU_VAL RII_CLKSEL_MPU
164#define RII_CLKSEL_DSP (3 << 0) /* c5x - 200MHz */
165#define RII_CLKSEL_DSP_IF (2 << 5) /* c5x - 100MHz */
166#define RII_SYNC_DSP (0 << 7) /* Bypass sync */
Paul Walmsley6b8858a2008-03-18 10:35:15 +0200167#define RII_CLKSEL_IVA (3 << 8) /* iva1 - 200MHz */
Tony Lindgren046d6b22005-11-10 14:26:52 +0000168#define RII_SYNC_IVA (0 << 13) /* Bypass sync */
169#define RII_CM_CLKSEL_DSP_VAL RII_SYNC_IVA | RII_CLKSEL_IVA | \
170 RII_SYNC_DSP | RII_CLKSEL_DSP_IF | \
171 RII_CLKSEL_DSP
172#define RII_CLKSEL_GFX (2 << 0) /* 50MHz */
173#define RII_CM_CLKSEL_GFX_VAL RII_CLKSEL_GFX
174
Paul Walmsley6b8858a2008-03-18 10:35:15 +0200175/* 2420-PRCM I 660MHz core */
176#define RI_CLKSEL_L3 (4 << 0) /* 165MHz */
177#define RI_CLKSEL_L4 (2 << 5) /* 82.5MHz */
178#define RI_CLKSEL_USB (4 << 25) /* 41.25MHz */
179#define RI_CM_CLKSEL1_CORE_VAL RI_CLKSEL_USB | \
180 RXX_CLKSEL_SSI | RXX_CLKSEL_VLYNQ | \
181 RX_CLKSEL_DSS2 | RX_CLKSEL_DSS1 | \
182 RI_CLKSEL_L4 | RI_CLKSEL_L3
183#define RI_CLKSEL_MPU (2 << 0) /* 330MHz */
184#define RI_CM_CLKSEL_MPU_VAL RI_CLKSEL_MPU
185#define RI_CLKSEL_DSP (3 << 0) /* c5x - 220MHz */
186#define RI_CLKSEL_DSP_IF (2 << 5) /* c5x - 110MHz */
187#define RI_SYNC_DSP (1 << 7) /* Activate sync */
188#define RI_CLKSEL_IVA (4 << 8) /* iva1 - 165MHz */
189#define RI_SYNC_IVA (0 << 13) /* Bypass sync */
190#define RI_CM_CLKSEL_DSP_VAL RI_SYNC_IVA | RI_CLKSEL_IVA | \
191 RI_SYNC_DSP | RI_CLKSEL_DSP_IF | \
192 RI_CLKSEL_DSP
193#define RI_CLKSEL_GFX (1 << 0) /* 165MHz */
194#define RI_CM_CLKSEL_GFX_VAL RI_CLKSEL_GFX
195
Tony Lindgren046d6b22005-11-10 14:26:52 +0000196/* 2420-PRCM VII (boot) */
197#define RVII_CLKSEL_L3 (1 << 0)
198#define RVII_CLKSEL_L4 (1 << 5)
199#define RVII_CLKSEL_DSS1 (1 << 8)
200#define RVII_CLKSEL_DSS2 (0 << 13)
201#define RVII_CLKSEL_VLYNQ (1 << 15)
202#define RVII_CLKSEL_SSI (1 << 20)
203#define RVII_CLKSEL_USB (1 << 25)
204
205#define RVII_CM_CLKSEL1_CORE_VAL RVII_CLKSEL_USB | RVII_CLKSEL_SSI | \
206 RVII_CLKSEL_VLYNQ | RVII_CLKSEL_DSS2 | \
207 RVII_CLKSEL_DSS1 | RVII_CLKSEL_L4 | RVII_CLKSEL_L3
208
209#define RVII_CLKSEL_MPU (1 << 0) /* all divide by 1 */
210#define RVII_CM_CLKSEL_MPU_VAL RVII_CLKSEL_MPU
211
212#define RVII_CLKSEL_DSP (1 << 0)
213#define RVII_CLKSEL_DSP_IF (1 << 5)
214#define RVII_SYNC_DSP (0 << 7)
215#define RVII_CLKSEL_IVA (1 << 8)
216#define RVII_SYNC_IVA (0 << 13)
217#define RVII_CM_CLKSEL_DSP_VAL RVII_SYNC_IVA | RVII_CLKSEL_IVA | RVII_SYNC_DSP | \
218 RVII_CLKSEL_DSP_IF | RVII_CLKSEL_DSP
219
220#define RVII_CLKSEL_GFX (1 << 0)
221#define RVII_CM_CLKSEL_GFX_VAL RVII_CLKSEL_GFX
222
223/*-------------------------------------------------------------------------
224 * 2430 Target modes: Along with each configuration the CPU has several
225 * modes which goes along with them. Modes mainly are the addition of
226 * describe DPLL combinations to go along with a ratio.
227 *-------------------------------------------------------------------------*/
228
229/* Hardware governed */
230#define MX_48M_SRC (0 << 3)
231#define MX_54M_SRC (0 << 5)
232#define MX_APLLS_CLIKIN_12 (3 << 23)
233#define MX_APLLS_CLIKIN_13 (2 << 23)
234#define MX_APLLS_CLIKIN_19_2 (0 << 23)
235
236/*
237 * 2430 - standalone, 2*ref*M/(n+1), M/N is for exactness not relock speed
Tony Lindgren046d6b22005-11-10 14:26:52 +0000238 * #5a (ratio1) baseport-target, target DPLL = 266*2 = 532MHz
239 */
240#define M5A_DPLL_MULT_12 (133 << 12)
241#define M5A_DPLL_DIV_12 (5 << 8)
242#define M5A_CM_CLKSEL1_PLL_12_VAL MX_48M_SRC | MX_54M_SRC | \
243 M5A_DPLL_DIV_12 | M5A_DPLL_MULT_12 | \
244 MX_APLLS_CLIKIN_12
Paul Walmsley6b8858a2008-03-18 10:35:15 +0200245#define M5A_DPLL_MULT_13 (61 << 12)
246#define M5A_DPLL_DIV_13 (2 << 8)
Tony Lindgren046d6b22005-11-10 14:26:52 +0000247#define M5A_CM_CLKSEL1_PLL_13_VAL MX_48M_SRC | MX_54M_SRC | \
248 M5A_DPLL_DIV_13 | M5A_DPLL_MULT_13 | \
249 MX_APLLS_CLIKIN_13
Paul Walmsley6b8858a2008-03-18 10:35:15 +0200250#define M5A_DPLL_MULT_19 (55 << 12)
251#define M5A_DPLL_DIV_19 (3 << 8)
Tony Lindgren046d6b22005-11-10 14:26:52 +0000252#define M5A_CM_CLKSEL1_PLL_19_VAL MX_48M_SRC | MX_54M_SRC | \
253 M5A_DPLL_DIV_19 | M5A_DPLL_MULT_19 | \
254 MX_APLLS_CLIKIN_19_2
255/* #5b (ratio1) target DPLL = 200*2 = 400MHz */
256#define M5B_DPLL_MULT_12 (50 << 12)
257#define M5B_DPLL_DIV_12 (2 << 8)
258#define M5B_CM_CLKSEL1_PLL_12_VAL MX_48M_SRC | MX_54M_SRC | \
259 M5B_DPLL_DIV_12 | M5B_DPLL_MULT_12 | \
260 MX_APLLS_CLIKIN_12
261#define M5B_DPLL_MULT_13 (200 << 12)
262#define M5B_DPLL_DIV_13 (12 << 8)
263
264#define M5B_CM_CLKSEL1_PLL_13_VAL MX_48M_SRC | MX_54M_SRC | \
265 M5B_DPLL_DIV_13 | M5B_DPLL_MULT_13 | \
266 MX_APLLS_CLIKIN_13
267#define M5B_DPLL_MULT_19 (125 << 12)
268#define M5B_DPLL_DIV_19 (31 << 8)
269#define M5B_CM_CLKSEL1_PLL_19_VAL MX_48M_SRC | MX_54M_SRC | \
270 M5B_DPLL_DIV_19 | M5B_DPLL_MULT_19 | \
271 MX_APLLS_CLIKIN_19_2
272/*
Paul Walmsley6b8858a2008-03-18 10:35:15 +0200273 * #4 (ratio2), DPLL = 399*2 = 798MHz, L3=133MHz
274 */
275#define M4_DPLL_MULT_12 (133 << 12)
276#define M4_DPLL_DIV_12 (3 << 8)
277#define M4_CM_CLKSEL1_PLL_12_VAL MX_48M_SRC | MX_54M_SRC | \
278 M4_DPLL_DIV_12 | M4_DPLL_MULT_12 | \
279 MX_APLLS_CLIKIN_12
280
281#define M4_DPLL_MULT_13 (399 << 12)
282#define M4_DPLL_DIV_13 (12 << 8)
283#define M4_CM_CLKSEL1_PLL_13_VAL MX_48M_SRC | MX_54M_SRC | \
284 M4_DPLL_DIV_13 | M4_DPLL_MULT_13 | \
285 MX_APLLS_CLIKIN_13
286
287#define M4_DPLL_MULT_19 (145 << 12)
288#define M4_DPLL_DIV_19 (6 << 8)
289#define M4_CM_CLKSEL1_PLL_19_VAL MX_48M_SRC | MX_54M_SRC | \
290 M4_DPLL_DIV_19 | M4_DPLL_MULT_19 | \
291 MX_APLLS_CLIKIN_19_2
292
293/*
Tony Lindgren046d6b22005-11-10 14:26:52 +0000294 * #3 (ratio2) baseport-target, target DPLL = 330*2 = 660MHz
295 */
296#define M3_DPLL_MULT_12 (55 << 12)
297#define M3_DPLL_DIV_12 (1 << 8)
298#define M3_CM_CLKSEL1_PLL_12_VAL MX_48M_SRC | MX_54M_SRC | \
299 M3_DPLL_DIV_12 | M3_DPLL_MULT_12 | \
300 MX_APLLS_CLIKIN_12
Paul Walmsley6b8858a2008-03-18 10:35:15 +0200301#define M3_DPLL_MULT_13 (76 << 12)
302#define M3_DPLL_DIV_13 (2 << 8)
Tony Lindgren046d6b22005-11-10 14:26:52 +0000303#define M3_CM_CLKSEL1_PLL_13_VAL MX_48M_SRC | MX_54M_SRC | \
304 M3_DPLL_DIV_13 | M3_DPLL_MULT_13 | \
305 MX_APLLS_CLIKIN_13
Paul Walmsley6b8858a2008-03-18 10:35:15 +0200306#define M3_DPLL_MULT_19 (17 << 12)
307#define M3_DPLL_DIV_19 (0 << 8)
Tony Lindgren046d6b22005-11-10 14:26:52 +0000308#define M3_CM_CLKSEL1_PLL_19_VAL MX_48M_SRC | MX_54M_SRC | \
309 M3_DPLL_DIV_19 | M3_DPLL_MULT_19 | \
310 MX_APLLS_CLIKIN_19_2
Paul Walmsley6b8858a2008-03-18 10:35:15 +0200311
312/*
313 * #2 (ratio1) DPLL = 330*2 = 660MHz, L3=165MHz
314 */
315#define M2_DPLL_MULT_12 (55 << 12)
316#define M2_DPLL_DIV_12 (1 << 8)
317#define M2_CM_CLKSEL1_PLL_12_VAL MX_48M_SRC | MX_54M_SRC | \
318 M2_DPLL_DIV_12 | M2_DPLL_MULT_12 | \
319 MX_APLLS_CLIKIN_12
320
321/* Speed changes - Used 658.7MHz instead of 660MHz for LP-Refresh M=76 N=2,
322 * relock time issue */
323/* Core frequency changed from 330/165 to 329/164 MHz*/
324#define M2_DPLL_MULT_13 (76 << 12)
325#define M2_DPLL_DIV_13 (2 << 8)
326#define M2_CM_CLKSEL1_PLL_13_VAL MX_48M_SRC | MX_54M_SRC | \
327 M2_DPLL_DIV_13 | M2_DPLL_MULT_13 | \
328 MX_APLLS_CLIKIN_13
329
330#define M2_DPLL_MULT_19 (17 << 12)
331#define M2_DPLL_DIV_19 (0 << 8)
332#define M2_CM_CLKSEL1_PLL_19_VAL MX_48M_SRC | MX_54M_SRC | \
333 M2_DPLL_DIV_19 | M2_DPLL_MULT_19 | \
334 MX_APLLS_CLIKIN_19_2
335
Tony Lindgren046d6b22005-11-10 14:26:52 +0000336/* boot (boot) */
337#define MB_DPLL_MULT (1 << 12)
338#define MB_DPLL_DIV (0 << 8)
339#define MB_CM_CLKSEL1_PLL_12_VAL MX_48M_SRC | MX_54M_SRC | MB_DPLL_DIV |\
340 MB_DPLL_MULT | MX_APLLS_CLIKIN_12
341
342#define MB_CM_CLKSEL1_PLL_13_VAL MX_48M_SRC | MX_54M_SRC | MB_DPLL_DIV |\
343 MB_DPLL_MULT | MX_APLLS_CLIKIN_13
344
345#define MB_CM_CLKSEL1_PLL_19_VAL MX_48M_SRC | MX_54M_SRC | MB_DPLL_DIV |\
346 MB_DPLL_MULT | MX_APLLS_CLIKIN_19
347
348/*
349 * 2430 - chassis (sedna)
350 * 165 (ratio1) same as above #2
351 * 150 (ratio1)
352 * 133 (ratio2) same as above #4
353 * 110 (ratio2) same as above #3
354 * 104 (ratio2)
355 * boot (boot)
356 */
357
Paul Walmsley6b8858a2008-03-18 10:35:15 +0200358/* PRCM I target DPLL = 2*330MHz = 660MHz */
359#define MI_DPLL_MULT_12 (55 << 12)
360#define MI_DPLL_DIV_12 (1 << 8)
361#define MI_CM_CLKSEL1_PLL_12_VAL MX_48M_SRC | MX_54M_SRC | \
362 MI_DPLL_DIV_12 | MI_DPLL_MULT_12 | \
363 MX_APLLS_CLIKIN_12
364
Tony Lindgren046d6b22005-11-10 14:26:52 +0000365/*
366 * 2420 Equivalent - mode registers
367 * PRCM II , target DPLL = 2*300MHz = 600MHz
368 */
369#define MII_DPLL_MULT_12 (50 << 12)
370#define MII_DPLL_DIV_12 (1 << 8)
371#define MII_CM_CLKSEL1_PLL_12_VAL MX_48M_SRC | MX_54M_SRC | \
372 MII_DPLL_DIV_12 | MII_DPLL_MULT_12 | \
373 MX_APLLS_CLIKIN_12
374#define MII_DPLL_MULT_13 (300 << 12)
375#define MII_DPLL_DIV_13 (12 << 8)
376#define MII_CM_CLKSEL1_PLL_13_VAL MX_48M_SRC | MX_54M_SRC | \
377 MII_DPLL_DIV_13 | MII_DPLL_MULT_13 | \
378 MX_APLLS_CLIKIN_13
379
380/* PRCM III target DPLL = 2*266 = 532MHz*/
381#define MIII_DPLL_MULT_12 (133 << 12)
382#define MIII_DPLL_DIV_12 (5 << 8)
383#define MIII_CM_CLKSEL1_PLL_12_VAL MX_48M_SRC | MX_54M_SRC | \
384 MIII_DPLL_DIV_12 | MIII_DPLL_MULT_12 | \
385 MX_APLLS_CLIKIN_12
386#define MIII_DPLL_MULT_13 (266 << 12)
387#define MIII_DPLL_DIV_13 (12 << 8)
388#define MIII_CM_CLKSEL1_PLL_13_VAL MX_48M_SRC | MX_54M_SRC | \
389 MIII_DPLL_DIV_13 | MIII_DPLL_MULT_13 | \
390 MX_APLLS_CLIKIN_13
391
392/* PRCM VII (boot bypass) */
393#define MVII_CM_CLKSEL1_PLL_12_VAL MB_CM_CLKSEL1_PLL_12_VAL
394#define MVII_CM_CLKSEL1_PLL_13_VAL MB_CM_CLKSEL1_PLL_13_VAL
395
396/* High and low operation value */
397#define MX_CLKSEL2_PLL_2x_VAL (2 << 0)
398#define MX_CLKSEL2_PLL_1x_VAL (1 << 0)
399
Tony Lindgren046d6b22005-11-10 14:26:52 +0000400/* MPU speed defines */
401#define S12M 12000000
402#define S13M 13000000
403#define S19M 19200000
404#define S26M 26000000
405#define S100M 100000000
406#define S133M 133000000
407#define S150M 150000000
Paul Walmsley6b8858a2008-03-18 10:35:15 +0200408#define S164M 164000000
Tony Lindgren046d6b22005-11-10 14:26:52 +0000409#define S165M 165000000
Paul Walmsley6b8858a2008-03-18 10:35:15 +0200410#define S199M 199000000
Tony Lindgren046d6b22005-11-10 14:26:52 +0000411#define S200M 200000000
412#define S266M 266000000
413#define S300M 300000000
Paul Walmsley6b8858a2008-03-18 10:35:15 +0200414#define S329M 329000000
Tony Lindgren046d6b22005-11-10 14:26:52 +0000415#define S330M 330000000
Paul Walmsley6b8858a2008-03-18 10:35:15 +0200416#define S399M 399000000
Tony Lindgren046d6b22005-11-10 14:26:52 +0000417#define S400M 400000000
418#define S532M 532000000
419#define S600M 600000000
Paul Walmsley6b8858a2008-03-18 10:35:15 +0200420#define S658M 658000000
Tony Lindgren046d6b22005-11-10 14:26:52 +0000421#define S660M 660000000
Paul Walmsley6b8858a2008-03-18 10:35:15 +0200422#define S798M 798000000
Tony Lindgren046d6b22005-11-10 14:26:52 +0000423
424/*-------------------------------------------------------------------------
425 * Key dividers which make up a PRCM set. Ratio's for a PRCM are mandated.
426 * xtal_speed, dpll_speed, mpu_speed, CM_CLKSEL_MPU,
427 * CM_CLKSEL_DSP, CM_CLKSEL_GFX, CM_CLKSEL1_CORE, CM_CLKSEL1_PLL,
428 * CM_CLKSEL2_PLL, CM_CLKSEL_MDM
429 *
430 * Filling in table based on H4 boards and 2430-SDPs variants available.
431 * There are quite a few more rates combinations which could be defined.
432 *
Simon Arlott6cbdc8c2007-05-11 20:40:30 +0100433 * When multiple values are defined the start up will try and choose the
Tony Lindgren046d6b22005-11-10 14:26:52 +0000434 * fastest one. If a 'fast' value is defined, then automatically, the /2
435 * one should be included as it can be used. Generally having more that
436 * one fast set does not make sense, as static timings need to be changed
437 * to change the set. The exception is the bypass setting which is
438 * availble for low power bypass.
439 *
440 * Note: This table needs to be sorted, fastest to slowest.
441 *-------------------------------------------------------------------------*/
442static struct prcm_config rate_table[] = {
Paul Walmsley6b8858a2008-03-18 10:35:15 +0200443 /* PRCM I - FAST */
444 {S12M, S660M, S330M, RI_CM_CLKSEL_MPU_VAL, /* 330MHz ARM */
445 RI_CM_CLKSEL_DSP_VAL, RI_CM_CLKSEL_GFX_VAL,
446 RI_CM_CLKSEL1_CORE_VAL, MI_CM_CLKSEL1_PLL_12_VAL,
447 MX_CLKSEL2_PLL_2x_VAL, 0, SDRC_RFR_CTRL_165MHz,
448 RATE_IN_242X},
449
Tony Lindgren046d6b22005-11-10 14:26:52 +0000450 /* PRCM II - FAST */
451 {S12M, S600M, S300M, RII_CM_CLKSEL_MPU_VAL, /* 300MHz ARM */
452 RII_CM_CLKSEL_DSP_VAL, RII_CM_CLKSEL_GFX_VAL,
453 RII_CM_CLKSEL1_CORE_VAL, MII_CM_CLKSEL1_PLL_12_VAL,
Paul Walmsley6b8858a2008-03-18 10:35:15 +0200454 MX_CLKSEL2_PLL_2x_VAL, 0, SDRC_RFR_CTRL_100MHz,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000455 RATE_IN_242X},
456
457 {S13M, S600M, S300M, RII_CM_CLKSEL_MPU_VAL, /* 300MHz ARM */
458 RII_CM_CLKSEL_DSP_VAL, RII_CM_CLKSEL_GFX_VAL,
459 RII_CM_CLKSEL1_CORE_VAL, MII_CM_CLKSEL1_PLL_13_VAL,
Paul Walmsley6b8858a2008-03-18 10:35:15 +0200460 MX_CLKSEL2_PLL_2x_VAL, 0, SDRC_RFR_CTRL_100MHz,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000461 RATE_IN_242X},
462
463 /* PRCM III - FAST */
464 {S12M, S532M, S266M, RIII_CM_CLKSEL_MPU_VAL, /* 266MHz ARM */
465 RIII_CM_CLKSEL_DSP_VAL, RIII_CM_CLKSEL_GFX_VAL,
466 RIII_CM_CLKSEL1_CORE_VAL, MIII_CM_CLKSEL1_PLL_12_VAL,
Paul Walmsley6b8858a2008-03-18 10:35:15 +0200467 MX_CLKSEL2_PLL_2x_VAL, 0, SDRC_RFR_CTRL_133MHz,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000468 RATE_IN_242X},
469
470 {S13M, S532M, S266M, RIII_CM_CLKSEL_MPU_VAL, /* 266MHz ARM */
471 RIII_CM_CLKSEL_DSP_VAL, RIII_CM_CLKSEL_GFX_VAL,
472 RIII_CM_CLKSEL1_CORE_VAL, MIII_CM_CLKSEL1_PLL_13_VAL,
Paul Walmsley6b8858a2008-03-18 10:35:15 +0200473 MX_CLKSEL2_PLL_2x_VAL, 0, SDRC_RFR_CTRL_133MHz,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000474 RATE_IN_242X},
475
476 /* PRCM II - SLOW */
477 {S12M, S300M, S150M, RII_CM_CLKSEL_MPU_VAL, /* 150MHz ARM */
478 RII_CM_CLKSEL_DSP_VAL, RII_CM_CLKSEL_GFX_VAL,
479 RII_CM_CLKSEL1_CORE_VAL, MII_CM_CLKSEL1_PLL_12_VAL,
Paul Walmsley6b8858a2008-03-18 10:35:15 +0200480 MX_CLKSEL2_PLL_2x_VAL, 0, SDRC_RFR_CTRL_100MHz,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000481 RATE_IN_242X},
482
483 {S13M, S300M, S150M, RII_CM_CLKSEL_MPU_VAL, /* 150MHz ARM */
484 RII_CM_CLKSEL_DSP_VAL, RII_CM_CLKSEL_GFX_VAL,
485 RII_CM_CLKSEL1_CORE_VAL, MII_CM_CLKSEL1_PLL_13_VAL,
Paul Walmsley6b8858a2008-03-18 10:35:15 +0200486 MX_CLKSEL2_PLL_2x_VAL, 0, SDRC_RFR_CTRL_100MHz,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000487 RATE_IN_242X},
488
489 /* PRCM III - SLOW */
490 {S12M, S266M, S133M, RIII_CM_CLKSEL_MPU_VAL, /* 133MHz ARM */
491 RIII_CM_CLKSEL_DSP_VAL, RIII_CM_CLKSEL_GFX_VAL,
492 RIII_CM_CLKSEL1_CORE_VAL, MIII_CM_CLKSEL1_PLL_12_VAL,
Paul Walmsley6b8858a2008-03-18 10:35:15 +0200493 MX_CLKSEL2_PLL_2x_VAL, 0, SDRC_RFR_CTRL_133MHz,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000494 RATE_IN_242X},
495
496 {S13M, S266M, S133M, RIII_CM_CLKSEL_MPU_VAL, /* 133MHz ARM */
497 RIII_CM_CLKSEL_DSP_VAL, RIII_CM_CLKSEL_GFX_VAL,
498 RIII_CM_CLKSEL1_CORE_VAL, MIII_CM_CLKSEL1_PLL_13_VAL,
Paul Walmsley6b8858a2008-03-18 10:35:15 +0200499 MX_CLKSEL2_PLL_2x_VAL, 0, SDRC_RFR_CTRL_133MHz,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000500 RATE_IN_242X},
501
502 /* PRCM-VII (boot-bypass) */
503 {S12M, S12M, S12M, RVII_CM_CLKSEL_MPU_VAL, /* 12MHz ARM*/
504 RVII_CM_CLKSEL_DSP_VAL, RVII_CM_CLKSEL_GFX_VAL,
505 RVII_CM_CLKSEL1_CORE_VAL, MVII_CM_CLKSEL1_PLL_12_VAL,
Paul Walmsley6b8858a2008-03-18 10:35:15 +0200506 MX_CLKSEL2_PLL_2x_VAL, 0, SDRC_RFR_CTRL_BYPASS,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000507 RATE_IN_242X},
508
509 /* PRCM-VII (boot-bypass) */
510 {S13M, S13M, S13M, RVII_CM_CLKSEL_MPU_VAL, /* 13MHz ARM */
511 RVII_CM_CLKSEL_DSP_VAL, RVII_CM_CLKSEL_GFX_VAL,
512 RVII_CM_CLKSEL1_CORE_VAL, MVII_CM_CLKSEL1_PLL_13_VAL,
Paul Walmsley6b8858a2008-03-18 10:35:15 +0200513 MX_CLKSEL2_PLL_2x_VAL, 0, SDRC_RFR_CTRL_BYPASS,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000514 RATE_IN_242X},
515
Paul Walmsley6b8858a2008-03-18 10:35:15 +0200516 /* PRCM #4 - ratio2 (ES2.1) - FAST */
517 {S13M, S798M, S399M, R2_CM_CLKSEL_MPU_VAL, /* 399MHz ARM */
Tony Lindgren046d6b22005-11-10 14:26:52 +0000518 R2_CM_CLKSEL_DSP_VAL, R2_CM_CLKSEL_GFX_VAL,
Paul Walmsley6b8858a2008-03-18 10:35:15 +0200519 R2_CM_CLKSEL1_CORE_VAL, M4_CM_CLKSEL1_PLL_13_VAL,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000520 MX_CLKSEL2_PLL_2x_VAL, R2_CM_CLKSEL_MDM_VAL,
Paul Walmsley6b8858a2008-03-18 10:35:15 +0200521 SDRC_RFR_CTRL_133MHz,
522 RATE_IN_243X},
523
524 /* PRCM #2 - ratio1 (ES2) - FAST */
525 {S13M, S658M, S329M, R1_CM_CLKSEL_MPU_VAL, /* 330MHz ARM */
526 R1_CM_CLKSEL_DSP_VAL, R1_CM_CLKSEL_GFX_VAL,
527 R1_CM_CLKSEL1_CORE_VAL, M2_CM_CLKSEL1_PLL_13_VAL,
528 MX_CLKSEL2_PLL_2x_VAL, R1_CM_CLKSEL_MDM_VAL,
529 SDRC_RFR_CTRL_165MHz,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000530 RATE_IN_243X},
531
532 /* PRCM #5a - ratio1 - FAST */
533 {S13M, S532M, S266M, R1_CM_CLKSEL_MPU_VAL, /* 266MHz ARM */
534 R1_CM_CLKSEL_DSP_VAL, R1_CM_CLKSEL_GFX_VAL,
535 R1_CM_CLKSEL1_CORE_VAL, M5A_CM_CLKSEL1_PLL_13_VAL,
536 MX_CLKSEL2_PLL_2x_VAL, R1_CM_CLKSEL_MDM_VAL,
Paul Walmsley6b8858a2008-03-18 10:35:15 +0200537 SDRC_RFR_CTRL_133MHz,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000538 RATE_IN_243X},
539
540 /* PRCM #5b - ratio1 - FAST */
541 {S13M, S400M, S200M, R1_CM_CLKSEL_MPU_VAL, /* 200MHz ARM */
542 R1_CM_CLKSEL_DSP_VAL, R1_CM_CLKSEL_GFX_VAL,
543 R1_CM_CLKSEL1_CORE_VAL, M5B_CM_CLKSEL1_PLL_13_VAL,
544 MX_CLKSEL2_PLL_2x_VAL, R1_CM_CLKSEL_MDM_VAL,
Paul Walmsley6b8858a2008-03-18 10:35:15 +0200545 SDRC_RFR_CTRL_100MHz,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000546 RATE_IN_243X},
547
Paul Walmsley6b8858a2008-03-18 10:35:15 +0200548 /* PRCM #4 - ratio1 (ES2.1) - SLOW */
549 {S13M, S399M, S199M, R2_CM_CLKSEL_MPU_VAL, /* 200MHz ARM */
Tony Lindgren046d6b22005-11-10 14:26:52 +0000550 R2_CM_CLKSEL_DSP_VAL, R2_CM_CLKSEL_GFX_VAL,
Paul Walmsley6b8858a2008-03-18 10:35:15 +0200551 R2_CM_CLKSEL1_CORE_VAL, M4_CM_CLKSEL1_PLL_13_VAL,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000552 MX_CLKSEL2_PLL_1x_VAL, R2_CM_CLKSEL_MDM_VAL,
Paul Walmsley6b8858a2008-03-18 10:35:15 +0200553 SDRC_RFR_CTRL_133MHz,
554 RATE_IN_243X},
555
556 /* PRCM #2 - ratio1 (ES2) - SLOW */
557 {S13M, S329M, S164M, R1_CM_CLKSEL_MPU_VAL, /* 165MHz ARM */
558 R1_CM_CLKSEL_DSP_VAL, R1_CM_CLKSEL_GFX_VAL,
559 R1_CM_CLKSEL1_CORE_VAL, M2_CM_CLKSEL1_PLL_13_VAL,
560 MX_CLKSEL2_PLL_1x_VAL, R1_CM_CLKSEL_MDM_VAL,
561 SDRC_RFR_CTRL_165MHz,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000562 RATE_IN_243X},
563
564 /* PRCM #5a - ratio1 - SLOW */
565 {S13M, S266M, S133M, R1_CM_CLKSEL_MPU_VAL, /* 133MHz ARM */
566 R1_CM_CLKSEL_DSP_VAL, R1_CM_CLKSEL_GFX_VAL,
567 R1_CM_CLKSEL1_CORE_VAL, M5A_CM_CLKSEL1_PLL_13_VAL,
568 MX_CLKSEL2_PLL_1x_VAL, R1_CM_CLKSEL_MDM_VAL,
Paul Walmsley6b8858a2008-03-18 10:35:15 +0200569 SDRC_RFR_CTRL_133MHz,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000570 RATE_IN_243X},
571
572 /* PRCM #5b - ratio1 - SLOW*/
573 {S13M, S200M, S100M, R1_CM_CLKSEL_MPU_VAL, /* 100MHz ARM */
574 R1_CM_CLKSEL_DSP_VAL, R1_CM_CLKSEL_GFX_VAL,
575 R1_CM_CLKSEL1_CORE_VAL, M5B_CM_CLKSEL1_PLL_13_VAL,
576 MX_CLKSEL2_PLL_1x_VAL, R1_CM_CLKSEL_MDM_VAL,
Paul Walmsley6b8858a2008-03-18 10:35:15 +0200577 SDRC_RFR_CTRL_100MHz,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000578 RATE_IN_243X},
579
580 /* PRCM-boot/bypass */
581 {S13M, S13M, S13M, RB_CM_CLKSEL_MPU_VAL, /* 13Mhz */
582 RB_CM_CLKSEL_DSP_VAL, RB_CM_CLKSEL_GFX_VAL,
583 RB_CM_CLKSEL1_CORE_VAL, MB_CM_CLKSEL1_PLL_13_VAL,
584 MX_CLKSEL2_PLL_2x_VAL, RB_CM_CLKSEL_MDM_VAL,
Paul Walmsley6b8858a2008-03-18 10:35:15 +0200585 SDRC_RFR_CTRL_BYPASS,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000586 RATE_IN_243X},
587
588 /* PRCM-boot/bypass */
589 {S12M, S12M, S12M, RB_CM_CLKSEL_MPU_VAL, /* 12Mhz */
590 RB_CM_CLKSEL_DSP_VAL, RB_CM_CLKSEL_GFX_VAL,
591 RB_CM_CLKSEL1_CORE_VAL, MB_CM_CLKSEL1_PLL_12_VAL,
592 MX_CLKSEL2_PLL_2x_VAL, RB_CM_CLKSEL_MDM_VAL,
Paul Walmsley6b8858a2008-03-18 10:35:15 +0200593 SDRC_RFR_CTRL_BYPASS,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000594 RATE_IN_243X},
595
596 { 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0},
597};
598
599/*-------------------------------------------------------------------------
600 * 24xx clock tree.
601 *
602 * NOTE:In many cases here we are assigning a 'default' parent. In many
603 * cases the parent is selectable. The get/set parent calls will also
604 * switch sources.
605 *
606 * Many some clocks say always_enabled, but they can be auto idled for
607 * power savings. They will always be available upon clock request.
608 *
609 * Several sources are given initial rates which may be wrong, this will
610 * be fixed up in the init func.
611 *
612 * Things are broadly separated below by clock domains. It is
613 * noteworthy that most periferals have dependencies on multiple clock
614 * domains. Many get their interface clocks from the L4 domain, but get
615 * functional clocks from fixed sources or other core domain derived
616 * clocks.
617 *-------------------------------------------------------------------------*/
618
619/* Base external input clocks */
620static struct clk func_32k_ck = {
621 .name = "func_32k_ck",
Russell King897dcde2008-11-04 16:35:03 +0000622 .ops = &clkops_null,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000623 .rate = 32000,
Russell King8ad8ff62009-01-19 15:27:29 +0000624 .flags = RATE_FIXED | RATE_PROPAGATES,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300625 .clkdm_name = "wkup_clkdm",
Tony Lindgren046d6b22005-11-10 14:26:52 +0000626};
Paul Walmsleye32744b2008-03-18 15:47:55 +0200627
Tony Lindgren046d6b22005-11-10 14:26:52 +0000628/* Typical 12/13MHz in standalone mode, will be 26Mhz in chassis mode */
629static struct clk osc_ck = { /* (*12, *13, 19.2, *26, 38.4)MHz */
630 .name = "osc_ck",
Russell King548d8492008-11-04 14:02:46 +0000631 .ops = &clkops_oscck,
Russell King8ad8ff62009-01-19 15:27:29 +0000632 .flags = RATE_PROPAGATES,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300633 .clkdm_name = "wkup_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +0200634 .recalc = &omap2_osc_clk_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000635};
636
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300637/* Without modem likely 12MHz, with modem likely 13MHz */
Tony Lindgren046d6b22005-11-10 14:26:52 +0000638static struct clk sys_ck = { /* (*12, *13, 19.2, 26, 38.4)MHz */
639 .name = "sys_ck", /* ~ ref_clk also */
Russell King897dcde2008-11-04 16:35:03 +0000640 .ops = &clkops_null,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000641 .parent = &osc_ck,
Russell King8ad8ff62009-01-19 15:27:29 +0000642 .flags = RATE_PROPAGATES,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300643 .clkdm_name = "wkup_clkdm",
Tony Lindgren046d6b22005-11-10 14:26:52 +0000644 .recalc = &omap2_sys_clk_recalc,
645};
Paul Walmsleye32744b2008-03-18 15:47:55 +0200646
Tony Lindgren046d6b22005-11-10 14:26:52 +0000647static struct clk alt_ck = { /* Typical 54M or 48M, may not exist */
648 .name = "alt_ck",
Russell King897dcde2008-11-04 16:35:03 +0000649 .ops = &clkops_null,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000650 .rate = 54000000,
Russell King8ad8ff62009-01-19 15:27:29 +0000651 .flags = RATE_FIXED | RATE_PROPAGATES,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300652 .clkdm_name = "wkup_clkdm",
Tony Lindgren046d6b22005-11-10 14:26:52 +0000653};
Paul Walmsleye32744b2008-03-18 15:47:55 +0200654
Tony Lindgren046d6b22005-11-10 14:26:52 +0000655/*
656 * Analog domain root source clocks
657 */
658
659/* dpll_ck, is broken out in to special cases through clksel */
Paul Walmsley6b8858a2008-03-18 10:35:15 +0200660/* REVISIT: Rate changes on dpll_ck trigger a full set change. ...
661 * deal with this
662 */
663
Paul Walmsley88b8ba92008-07-03 12:24:46 +0300664static struct dpll_data dpll_dd = {
Paul Walmsley6b8858a2008-03-18 10:35:15 +0200665 .mult_div1_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKSEL1),
666 .mult_mask = OMAP24XX_DPLL_MULT_MASK,
667 .div1_mask = OMAP24XX_DPLL_DIV_MASK,
Paul Walmsley88b8ba92008-07-03 12:24:46 +0300668 .max_multiplier = 1024,
Paul Walmsley95f538a2009-01-28 12:08:44 -0700669 .min_divider = 1,
Paul Walmsley88b8ba92008-07-03 12:24:46 +0300670 .max_divider = 16,
671 .rate_tolerance = DEFAULT_DPLL_RATE_TOLERANCE
Paul Walmsley6b8858a2008-03-18 10:35:15 +0200672};
673
Paul Walmsley88b8ba92008-07-03 12:24:46 +0300674/*
675 * XXX Cannot add round_rate here yet, as this is still a composite clock,
676 * not just a DPLL
677 */
Tony Lindgren046d6b22005-11-10 14:26:52 +0000678static struct clk dpll_ck = {
679 .name = "dpll_ck",
Russell King897dcde2008-11-04 16:35:03 +0000680 .ops = &clkops_null,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000681 .parent = &sys_ck, /* Can be func_32k also */
Paul Walmsley6b8858a2008-03-18 10:35:15 +0200682 .dpll_data = &dpll_dd,
Russell King8ad8ff62009-01-19 15:27:29 +0000683 .flags = RATE_PROPAGATES,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300684 .clkdm_name = "wkup_clkdm",
Paul Walmsley88b8ba92008-07-03 12:24:46 +0300685 .recalc = &omap2_dpllcore_recalc,
686 .set_rate = &omap2_reprogram_dpllcore,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000687};
688
689static struct clk apll96_ck = {
690 .name = "apll96_ck",
Russell King548d8492008-11-04 14:02:46 +0000691 .ops = &clkops_fixed,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000692 .parent = &sys_ck,
693 .rate = 96000000,
Russell King8ad8ff62009-01-19 15:27:29 +0000694 .flags = RATE_FIXED | RATE_PROPAGATES | ENABLE_ON_INIT,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300695 .clkdm_name = "wkup_clkdm",
Paul Walmsley6b8858a2008-03-18 10:35:15 +0200696 .enable_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKEN),
697 .enable_bit = OMAP24XX_EN_96M_PLL_SHIFT,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000698};
699
700static struct clk apll54_ck = {
701 .name = "apll54_ck",
Russell King548d8492008-11-04 14:02:46 +0000702 .ops = &clkops_fixed,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000703 .parent = &sys_ck,
704 .rate = 54000000,
Russell King8ad8ff62009-01-19 15:27:29 +0000705 .flags = RATE_FIXED | RATE_PROPAGATES | ENABLE_ON_INIT,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300706 .clkdm_name = "wkup_clkdm",
Paul Walmsley6b8858a2008-03-18 10:35:15 +0200707 .enable_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKEN),
708 .enable_bit = OMAP24XX_EN_54M_PLL_SHIFT,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000709};
710
711/*
712 * PRCM digital base sources
713 */
Paul Walmsleye32744b2008-03-18 15:47:55 +0200714
715/* func_54m_ck */
716
717static const struct clksel_rate func_54m_apll54_rates[] = {
718 { .div = 1, .val = 0, .flags = RATE_IN_24XX | DEFAULT_RATE },
719 { .div = 0 },
720};
721
722static const struct clksel_rate func_54m_alt_rates[] = {
723 { .div = 1, .val = 1, .flags = RATE_IN_24XX | DEFAULT_RATE },
724 { .div = 0 },
725};
726
727static const struct clksel func_54m_clksel[] = {
728 { .parent = &apll54_ck, .rates = func_54m_apll54_rates, },
729 { .parent = &alt_ck, .rates = func_54m_alt_rates, },
730 { .parent = NULL },
731};
732
Tony Lindgren046d6b22005-11-10 14:26:52 +0000733static struct clk func_54m_ck = {
734 .name = "func_54m_ck",
Russell King57137182008-11-04 16:48:35 +0000735 .ops = &clkops_null,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000736 .parent = &apll54_ck, /* can also be alt_clk */
Russell King8ad8ff62009-01-19 15:27:29 +0000737 .flags = RATE_PROPAGATES,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300738 .clkdm_name = "wkup_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +0200739 .init = &omap2_init_clksel_parent,
740 .clksel_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKSEL1),
741 .clksel_mask = OMAP24XX_54M_SOURCE,
742 .clksel = func_54m_clksel,
743 .recalc = &omap2_clksel_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000744};
Paul Walmsleye32744b2008-03-18 15:47:55 +0200745
Tony Lindgren046d6b22005-11-10 14:26:52 +0000746static struct clk core_ck = {
747 .name = "core_ck",
Russell King897dcde2008-11-04 16:35:03 +0000748 .ops = &clkops_null,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000749 .parent = &dpll_ck, /* can also be 32k */
Russell King8ad8ff62009-01-19 15:27:29 +0000750 .flags = RATE_PROPAGATES,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300751 .clkdm_name = "wkup_clkdm",
Paul Walmsley6b8858a2008-03-18 10:35:15 +0200752 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000753};
Paul Walmsleye32744b2008-03-18 15:47:55 +0200754
755/* func_96m_ck */
756static const struct clksel_rate func_96m_apll96_rates[] = {
757 { .div = 1, .val = 0, .flags = RATE_IN_24XX | DEFAULT_RATE },
758 { .div = 0 },
Tony Lindgren046d6b22005-11-10 14:26:52 +0000759};
760
Paul Walmsleye32744b2008-03-18 15:47:55 +0200761static const struct clksel_rate func_96m_alt_rates[] = {
762 { .div = 1, .val = 1, .flags = RATE_IN_243X | DEFAULT_RATE },
763 { .div = 0 },
764};
765
766static const struct clksel func_96m_clksel[] = {
767 { .parent = &apll96_ck, .rates = func_96m_apll96_rates },
768 { .parent = &alt_ck, .rates = func_96m_alt_rates },
769 { .parent = NULL }
770};
771
772/* The parent of this clock is not selectable on 2420. */
Tony Lindgren046d6b22005-11-10 14:26:52 +0000773static struct clk func_96m_ck = {
774 .name = "func_96m_ck",
Russell King57137182008-11-04 16:48:35 +0000775 .ops = &clkops_null,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000776 .parent = &apll96_ck,
Russell King8ad8ff62009-01-19 15:27:29 +0000777 .flags = RATE_PROPAGATES,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300778 .clkdm_name = "wkup_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +0200779 .init = &omap2_init_clksel_parent,
780 .clksel_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKSEL1),
781 .clksel_mask = OMAP2430_96M_SOURCE,
782 .clksel = func_96m_clksel,
783 .recalc = &omap2_clksel_recalc,
784 .round_rate = &omap2_clksel_round_rate,
785 .set_rate = &omap2_clksel_set_rate
786};
787
788/* func_48m_ck */
789
790static const struct clksel_rate func_48m_apll96_rates[] = {
791 { .div = 2, .val = 0, .flags = RATE_IN_24XX | DEFAULT_RATE },
792 { .div = 0 },
793};
794
795static const struct clksel_rate func_48m_alt_rates[] = {
796 { .div = 1, .val = 1, .flags = RATE_IN_24XX | DEFAULT_RATE },
797 { .div = 0 },
798};
799
800static const struct clksel func_48m_clksel[] = {
801 { .parent = &apll96_ck, .rates = func_48m_apll96_rates },
802 { .parent = &alt_ck, .rates = func_48m_alt_rates },
803 { .parent = NULL }
Tony Lindgren046d6b22005-11-10 14:26:52 +0000804};
805
806static struct clk func_48m_ck = {
807 .name = "func_48m_ck",
Russell King57137182008-11-04 16:48:35 +0000808 .ops = &clkops_null,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000809 .parent = &apll96_ck, /* 96M or Alt */
Russell King8ad8ff62009-01-19 15:27:29 +0000810 .flags = RATE_PROPAGATES,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300811 .clkdm_name = "wkup_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +0200812 .init = &omap2_init_clksel_parent,
813 .clksel_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKSEL1),
814 .clksel_mask = OMAP24XX_48M_SOURCE,
815 .clksel = func_48m_clksel,
816 .recalc = &omap2_clksel_recalc,
817 .round_rate = &omap2_clksel_round_rate,
818 .set_rate = &omap2_clksel_set_rate
Tony Lindgren046d6b22005-11-10 14:26:52 +0000819};
820
821static struct clk func_12m_ck = {
822 .name = "func_12m_ck",
Russell King57137182008-11-04 16:48:35 +0000823 .ops = &clkops_null,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000824 .parent = &func_48m_ck,
Paul Walmsleye32744b2008-03-18 15:47:55 +0200825 .fixed_div = 4,
Russell King8ad8ff62009-01-19 15:27:29 +0000826 .flags = RATE_PROPAGATES,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300827 .clkdm_name = "wkup_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +0200828 .recalc = &omap2_fixed_divisor_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000829};
830
831/* Secure timer, only available in secure mode */
832static struct clk wdt1_osc_ck = {
833 .name = "ck_wdt1_osc",
Russell King897dcde2008-11-04 16:35:03 +0000834 .ops = &clkops_null, /* RMK: missing? */
Tony Lindgren046d6b22005-11-10 14:26:52 +0000835 .parent = &osc_ck,
Paul Walmsleye32744b2008-03-18 15:47:55 +0200836 .recalc = &followparent_recalc,
837};
838
839/*
840 * The common_clkout* clksel_rate structs are common to
841 * sys_clkout, sys_clkout_src, sys_clkout2, and sys_clkout2_src.
842 * sys_clkout2_* are 2420-only, so the
843 * clksel_rate flags fields are inaccurate for those clocks. This is
844 * harmless since access to those clocks are gated by the struct clk
845 * flags fields, which mark them as 2420-only.
846 */
847static const struct clksel_rate common_clkout_src_core_rates[] = {
848 { .div = 1, .val = 0, .flags = RATE_IN_24XX | DEFAULT_RATE },
849 { .div = 0 }
850};
851
852static const struct clksel_rate common_clkout_src_sys_rates[] = {
853 { .div = 1, .val = 1, .flags = RATE_IN_24XX | DEFAULT_RATE },
854 { .div = 0 }
855};
856
857static const struct clksel_rate common_clkout_src_96m_rates[] = {
858 { .div = 1, .val = 2, .flags = RATE_IN_24XX | DEFAULT_RATE },
859 { .div = 0 }
860};
861
862static const struct clksel_rate common_clkout_src_54m_rates[] = {
863 { .div = 1, .val = 3, .flags = RATE_IN_24XX | DEFAULT_RATE },
864 { .div = 0 }
865};
866
867static const struct clksel common_clkout_src_clksel[] = {
868 { .parent = &core_ck, .rates = common_clkout_src_core_rates },
869 { .parent = &sys_ck, .rates = common_clkout_src_sys_rates },
870 { .parent = &func_96m_ck, .rates = common_clkout_src_96m_rates },
871 { .parent = &func_54m_ck, .rates = common_clkout_src_54m_rates },
872 { .parent = NULL }
873};
874
875static struct clk sys_clkout_src = {
876 .name = "sys_clkout_src",
Russell Kingc1168dc2008-11-04 21:24:00 +0000877 .ops = &clkops_omap2_dflt,
Paul Walmsleye32744b2008-03-18 15:47:55 +0200878 .parent = &func_54m_ck,
Russell King8ad8ff62009-01-19 15:27:29 +0000879 .flags = RATE_PROPAGATES,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300880 .clkdm_name = "wkup_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +0200881 .enable_reg = OMAP24XX_PRCM_CLKOUT_CTRL,
882 .enable_bit = OMAP24XX_CLKOUT_EN_SHIFT,
883 .init = &omap2_init_clksel_parent,
884 .clksel_reg = OMAP24XX_PRCM_CLKOUT_CTRL,
885 .clksel_mask = OMAP24XX_CLKOUT_SOURCE_MASK,
886 .clksel = common_clkout_src_clksel,
887 .recalc = &omap2_clksel_recalc,
888 .round_rate = &omap2_clksel_round_rate,
889 .set_rate = &omap2_clksel_set_rate
890};
891
892static const struct clksel_rate common_clkout_rates[] = {
893 { .div = 1, .val = 0, .flags = RATE_IN_24XX | DEFAULT_RATE },
894 { .div = 2, .val = 1, .flags = RATE_IN_24XX },
895 { .div = 4, .val = 2, .flags = RATE_IN_24XX },
896 { .div = 8, .val = 3, .flags = RATE_IN_24XX },
897 { .div = 16, .val = 4, .flags = RATE_IN_24XX },
898 { .div = 0 },
899};
900
901static const struct clksel sys_clkout_clksel[] = {
902 { .parent = &sys_clkout_src, .rates = common_clkout_rates },
903 { .parent = NULL }
Tony Lindgren046d6b22005-11-10 14:26:52 +0000904};
905
906static struct clk sys_clkout = {
907 .name = "sys_clkout",
Russell King57137182008-11-04 16:48:35 +0000908 .ops = &clkops_null,
Paul Walmsleye32744b2008-03-18 15:47:55 +0200909 .parent = &sys_clkout_src,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300910 .clkdm_name = "wkup_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +0200911 .clksel_reg = OMAP24XX_PRCM_CLKOUT_CTRL,
912 .clksel_mask = OMAP24XX_CLKOUT_DIV_MASK,
913 .clksel = sys_clkout_clksel,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000914 .recalc = &omap2_clksel_recalc,
Paul Walmsleye32744b2008-03-18 15:47:55 +0200915 .round_rate = &omap2_clksel_round_rate,
916 .set_rate = &omap2_clksel_set_rate
917};
918
919/* In 2430, new in 2420 ES2 */
920static struct clk sys_clkout2_src = {
921 .name = "sys_clkout2_src",
Russell Kingc1168dc2008-11-04 21:24:00 +0000922 .ops = &clkops_omap2_dflt,
Paul Walmsleye32744b2008-03-18 15:47:55 +0200923 .parent = &func_54m_ck,
Russell King8ad8ff62009-01-19 15:27:29 +0000924 .flags = RATE_PROPAGATES,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300925 .clkdm_name = "wkup_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +0200926 .enable_reg = OMAP24XX_PRCM_CLKOUT_CTRL,
927 .enable_bit = OMAP2420_CLKOUT2_EN_SHIFT,
928 .init = &omap2_init_clksel_parent,
929 .clksel_reg = OMAP24XX_PRCM_CLKOUT_CTRL,
930 .clksel_mask = OMAP2420_CLKOUT2_SOURCE_MASK,
931 .clksel = common_clkout_src_clksel,
932 .recalc = &omap2_clksel_recalc,
933 .round_rate = &omap2_clksel_round_rate,
934 .set_rate = &omap2_clksel_set_rate
935};
936
937static const struct clksel sys_clkout2_clksel[] = {
938 { .parent = &sys_clkout2_src, .rates = common_clkout_rates },
939 { .parent = NULL }
Tony Lindgren046d6b22005-11-10 14:26:52 +0000940};
941
942/* In 2430, new in 2420 ES2 */
943static struct clk sys_clkout2 = {
944 .name = "sys_clkout2",
Russell King57137182008-11-04 16:48:35 +0000945 .ops = &clkops_null,
Paul Walmsleye32744b2008-03-18 15:47:55 +0200946 .parent = &sys_clkout2_src,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300947 .clkdm_name = "wkup_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +0200948 .clksel_reg = OMAP24XX_PRCM_CLKOUT_CTRL,
949 .clksel_mask = OMAP2420_CLKOUT2_DIV_MASK,
950 .clksel = sys_clkout2_clksel,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000951 .recalc = &omap2_clksel_recalc,
Paul Walmsleye32744b2008-03-18 15:47:55 +0200952 .round_rate = &omap2_clksel_round_rate,
953 .set_rate = &omap2_clksel_set_rate
Tony Lindgren046d6b22005-11-10 14:26:52 +0000954};
955
Tony Lindgrenb824efa2006-04-02 17:46:20 +0100956static struct clk emul_ck = {
957 .name = "emul_ck",
Russell Kingc1168dc2008-11-04 21:24:00 +0000958 .ops = &clkops_omap2_dflt,
Tony Lindgrenb824efa2006-04-02 17:46:20 +0100959 .parent = &func_54m_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300960 .clkdm_name = "wkup_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +0200961 .enable_reg = OMAP24XX_PRCM_CLKEMUL_CTRL,
962 .enable_bit = OMAP24XX_EMULATION_EN_SHIFT,
963 .recalc = &followparent_recalc,
Tony Lindgrenb824efa2006-04-02 17:46:20 +0100964
965};
Paul Walmsleye32744b2008-03-18 15:47:55 +0200966
Tony Lindgren046d6b22005-11-10 14:26:52 +0000967/*
968 * MPU clock domain
969 * Clocks:
970 * MPU_FCLK, MPU_ICLK
971 * INT_M_FCLK, INT_M_I_CLK
972 *
973 * - Individual clocks are hardware managed.
974 * - Base divider comes from: CM_CLKSEL_MPU
975 *
976 */
Paul Walmsleye32744b2008-03-18 15:47:55 +0200977static const struct clksel_rate mpu_core_rates[] = {
978 { .div = 1, .val = 1, .flags = RATE_IN_24XX | DEFAULT_RATE },
979 { .div = 2, .val = 2, .flags = RATE_IN_24XX },
980 { .div = 4, .val = 4, .flags = RATE_IN_242X },
981 { .div = 6, .val = 6, .flags = RATE_IN_242X },
982 { .div = 8, .val = 8, .flags = RATE_IN_242X },
983 { .div = 0 },
984};
985
986static const struct clksel mpu_clksel[] = {
987 { .parent = &core_ck, .rates = mpu_core_rates },
988 { .parent = NULL }
989};
990
Tony Lindgren046d6b22005-11-10 14:26:52 +0000991static struct clk mpu_ck = { /* Control cpu */
992 .name = "mpu_ck",
Russell King897dcde2008-11-04 16:35:03 +0000993 .ops = &clkops_null,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000994 .parent = &core_ck,
Russell King8ad8ff62009-01-19 15:27:29 +0000995 .flags = DELAYED_APP | CONFIG_PARTICIPANT | RATE_PROPAGATES,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300996 .clkdm_name = "mpu_clkdm",
Paul Walmsley6b8858a2008-03-18 10:35:15 +0200997 .init = &omap2_init_clksel_parent,
998 .clksel_reg = OMAP_CM_REGADDR(MPU_MOD, CM_CLKSEL),
999 .clksel_mask = OMAP24XX_CLKSEL_MPU_MASK,
Paul Walmsleye32744b2008-03-18 15:47:55 +02001000 .clksel = mpu_clksel,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001001 .recalc = &omap2_clksel_recalc,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001002 .round_rate = &omap2_clksel_round_rate,
Paul Walmsley6b8858a2008-03-18 10:35:15 +02001003 .set_rate = &omap2_clksel_set_rate
Tony Lindgren046d6b22005-11-10 14:26:52 +00001004};
Paul Walmsleye32744b2008-03-18 15:47:55 +02001005
Tony Lindgren046d6b22005-11-10 14:26:52 +00001006/*
1007 * DSP (2430-IVA2.1) (2420-UMA+IVA1) clock domain
1008 * Clocks:
Paul Walmsleye32744b2008-03-18 15:47:55 +02001009 * 2430: IVA2.1_FCLK (really just DSP_FCLK), IVA2.1_ICLK
Tony Lindgren046d6b22005-11-10 14:26:52 +00001010 * 2420: UMA_FCLK, UMA_ICLK, IVA_MPU, IVA_COP
Paul Walmsleye32744b2008-03-18 15:47:55 +02001011 *
Tony Lindgren046d6b22005-11-10 14:26:52 +00001012 * Won't be too specific here. The core clock comes into this block
1013 * it is divided then tee'ed. One branch goes directly to xyz enable
1014 * controls. The other branch gets further divided by 2 then possibly
1015 * routed into a synchronizer and out of clocks abc.
1016 */
Paul Walmsleye32744b2008-03-18 15:47:55 +02001017static const struct clksel_rate dsp_fck_core_rates[] = {
1018 { .div = 1, .val = 1, .flags = RATE_IN_24XX | DEFAULT_RATE },
1019 { .div = 2, .val = 2, .flags = RATE_IN_24XX },
1020 { .div = 3, .val = 3, .flags = RATE_IN_24XX },
1021 { .div = 4, .val = 4, .flags = RATE_IN_24XX },
1022 { .div = 6, .val = 6, .flags = RATE_IN_242X },
1023 { .div = 8, .val = 8, .flags = RATE_IN_242X },
1024 { .div = 12, .val = 12, .flags = RATE_IN_242X },
1025 { .div = 0 },
1026};
1027
1028static const struct clksel dsp_fck_clksel[] = {
1029 { .parent = &core_ck, .rates = dsp_fck_core_rates },
1030 { .parent = NULL }
1031};
1032
Tony Lindgren046d6b22005-11-10 14:26:52 +00001033static struct clk dsp_fck = {
1034 .name = "dsp_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001035 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001036 .parent = &core_ck,
Russell King8ad8ff62009-01-19 15:27:29 +00001037 .flags = DELAYED_APP | CONFIG_PARTICIPANT | RATE_PROPAGATES,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001038 .clkdm_name = "dsp_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001039 .enable_reg = OMAP_CM_REGADDR(OMAP24XX_DSP_MOD, CM_FCLKEN),
1040 .enable_bit = OMAP24XX_CM_FCLKEN_DSP_EN_DSP_SHIFT,
1041 .clksel_reg = OMAP_CM_REGADDR(OMAP24XX_DSP_MOD, CM_CLKSEL),
1042 .clksel_mask = OMAP24XX_CLKSEL_DSP_MASK,
1043 .clksel = dsp_fck_clksel,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001044 .recalc = &omap2_clksel_recalc,
Paul Walmsleye32744b2008-03-18 15:47:55 +02001045 .round_rate = &omap2_clksel_round_rate,
1046 .set_rate = &omap2_clksel_set_rate
Tony Lindgren046d6b22005-11-10 14:26:52 +00001047};
1048
Paul Walmsleye32744b2008-03-18 15:47:55 +02001049/* DSP interface clock */
1050static const struct clksel_rate dsp_irate_ick_rates[] = {
1051 { .div = 1, .val = 1, .flags = RATE_IN_24XX | DEFAULT_RATE },
1052 { .div = 2, .val = 2, .flags = RATE_IN_24XX },
1053 { .div = 3, .val = 3, .flags = RATE_IN_243X },
1054 { .div = 0 },
1055};
1056
1057static const struct clksel dsp_irate_ick_clksel[] = {
1058 { .parent = &dsp_fck, .rates = dsp_irate_ick_rates },
1059 { .parent = NULL }
1060};
1061
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001062/* This clock does not exist as such in the TRM. */
Paul Walmsleye32744b2008-03-18 15:47:55 +02001063static struct clk dsp_irate_ick = {
1064 .name = "dsp_irate_ick",
Russell King57137182008-11-04 16:48:35 +00001065 .ops = &clkops_null,
Paul Walmsleye32744b2008-03-18 15:47:55 +02001066 .parent = &dsp_fck,
Russell King8ad8ff62009-01-19 15:27:29 +00001067 .flags = DELAYED_APP | CONFIG_PARTICIPANT,
Paul Walmsleye32744b2008-03-18 15:47:55 +02001068 .clksel_reg = OMAP_CM_REGADDR(OMAP24XX_DSP_MOD, CM_CLKSEL),
1069 .clksel_mask = OMAP24XX_CLKSEL_DSP_IF_MASK,
1070 .clksel = dsp_irate_ick_clksel,
1071 .recalc = &omap2_clksel_recalc,
1072 .round_rate = &omap2_clksel_round_rate,
1073 .set_rate = &omap2_clksel_set_rate
1074};
1075
1076/* 2420 only */
Tony Lindgren046d6b22005-11-10 14:26:52 +00001077static struct clk dsp_ick = {
1078 .name = "dsp_ick", /* apparently ipi and isp */
Russell Kingb36ee722008-11-04 17:59:52 +00001079 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleye32744b2008-03-18 15:47:55 +02001080 .parent = &dsp_irate_ick,
Russell King8ad8ff62009-01-19 15:27:29 +00001081 .flags = DELAYED_APP | CONFIG_PARTICIPANT,
Paul Walmsleye32744b2008-03-18 15:47:55 +02001082 .enable_reg = OMAP_CM_REGADDR(OMAP24XX_DSP_MOD, CM_ICLKEN),
1083 .enable_bit = OMAP2420_EN_DSP_IPI_SHIFT, /* for ipi */
1084};
1085
1086/* 2430 only - EN_DSP controls both dsp fclk and iclk on 2430 */
1087static struct clk iva2_1_ick = {
1088 .name = "iva2_1_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00001089 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleye32744b2008-03-18 15:47:55 +02001090 .parent = &dsp_irate_ick,
Russell King8ad8ff62009-01-19 15:27:29 +00001091 .flags = DELAYED_APP | CONFIG_PARTICIPANT,
Paul Walmsleye32744b2008-03-18 15:47:55 +02001092 .enable_reg = OMAP_CM_REGADDR(OMAP24XX_DSP_MOD, CM_FCLKEN),
1093 .enable_bit = OMAP24XX_CM_FCLKEN_DSP_EN_DSP_SHIFT,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001094};
1095
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001096/*
1097 * The IVA1 is an ARM7 core on the 2420 that has nothing to do with
1098 * the C54x, but which is contained in the DSP powerdomain. Does not
1099 * exist on later OMAPs.
1100 */
Tony Lindgren046d6b22005-11-10 14:26:52 +00001101static struct clk iva1_ifck = {
1102 .name = "iva1_ifck",
Russell Kingb36ee722008-11-04 17:59:52 +00001103 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001104 .parent = &core_ck,
Russell King8ad8ff62009-01-19 15:27:29 +00001105 .flags = CONFIG_PARTICIPANT | RATE_PROPAGATES | DELAYED_APP,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001106 .clkdm_name = "iva1_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001107 .enable_reg = OMAP_CM_REGADDR(OMAP24XX_DSP_MOD, CM_FCLKEN),
1108 .enable_bit = OMAP2420_EN_IVA_COP_SHIFT,
1109 .clksel_reg = OMAP_CM_REGADDR(OMAP24XX_DSP_MOD, CM_CLKSEL),
1110 .clksel_mask = OMAP2420_CLKSEL_IVA_MASK,
1111 .clksel = dsp_fck_clksel,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001112 .recalc = &omap2_clksel_recalc,
Paul Walmsleye32744b2008-03-18 15:47:55 +02001113 .round_rate = &omap2_clksel_round_rate,
1114 .set_rate = &omap2_clksel_set_rate
Tony Lindgren046d6b22005-11-10 14:26:52 +00001115};
1116
1117/* IVA1 mpu/int/i/f clocks are /2 of parent */
1118static struct clk iva1_mpu_int_ifck = {
1119 .name = "iva1_mpu_int_ifck",
Russell Kingb36ee722008-11-04 17:59:52 +00001120 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001121 .parent = &iva1_ifck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001122 .clkdm_name = "iva1_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001123 .enable_reg = OMAP_CM_REGADDR(OMAP24XX_DSP_MOD, CM_FCLKEN),
1124 .enable_bit = OMAP2420_EN_IVA_MPU_SHIFT,
1125 .fixed_div = 2,
1126 .recalc = &omap2_fixed_divisor_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001127};
1128
1129/*
1130 * L3 clock domain
1131 * L3 clocks are used for both interface and functional clocks to
1132 * multiple entities. Some of these clocks are completely managed
1133 * by hardware, and some others allow software control. Hardware
1134 * managed ones general are based on directly CLK_REQ signals and
1135 * various auto idle settings. The functional spec sets many of these
1136 * as 'tie-high' for their enables.
1137 *
1138 * I-CLOCKS:
1139 * L3-Interconnect, SMS, GPMC, SDRC, OCM_RAM, OCM_ROM, SDMA
1140 * CAM, HS-USB.
1141 * F-CLOCK
1142 * SSI.
1143 *
1144 * GPMC memories and SDRC have timing and clock sensitive registers which
1145 * may very well need notification when the clock changes. Currently for low
1146 * operating points, these are taken care of in sleep.S.
1147 */
Paul Walmsleye32744b2008-03-18 15:47:55 +02001148static const struct clksel_rate core_l3_core_rates[] = {
1149 { .div = 1, .val = 1, .flags = RATE_IN_24XX },
1150 { .div = 2, .val = 2, .flags = RATE_IN_242X },
1151 { .div = 4, .val = 4, .flags = RATE_IN_24XX | DEFAULT_RATE },
1152 { .div = 6, .val = 6, .flags = RATE_IN_24XX },
1153 { .div = 8, .val = 8, .flags = RATE_IN_242X },
1154 { .div = 12, .val = 12, .flags = RATE_IN_242X },
1155 { .div = 16, .val = 16, .flags = RATE_IN_242X },
1156 { .div = 0 }
1157};
1158
1159static const struct clksel core_l3_clksel[] = {
1160 { .parent = &core_ck, .rates = core_l3_core_rates },
1161 { .parent = NULL }
1162};
1163
Tony Lindgren046d6b22005-11-10 14:26:52 +00001164static struct clk core_l3_ck = { /* Used for ick and fck, interconnect */
1165 .name = "core_l3_ck",
Russell King897dcde2008-11-04 16:35:03 +00001166 .ops = &clkops_null,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001167 .parent = &core_ck,
Russell King8ad8ff62009-01-19 15:27:29 +00001168 .flags = DELAYED_APP | CONFIG_PARTICIPANT | RATE_PROPAGATES,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001169 .clkdm_name = "core_l3_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001170 .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL1),
1171 .clksel_mask = OMAP24XX_CLKSEL_L3_MASK,
1172 .clksel = core_l3_clksel,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001173 .recalc = &omap2_clksel_recalc,
Paul Walmsleye32744b2008-03-18 15:47:55 +02001174 .round_rate = &omap2_clksel_round_rate,
1175 .set_rate = &omap2_clksel_set_rate
1176};
1177
1178/* usb_l4_ick */
1179static const struct clksel_rate usb_l4_ick_core_l3_rates[] = {
1180 { .div = 1, .val = 1, .flags = RATE_IN_24XX },
1181 { .div = 2, .val = 2, .flags = RATE_IN_24XX | DEFAULT_RATE },
1182 { .div = 4, .val = 4, .flags = RATE_IN_24XX },
1183 { .div = 0 }
1184};
1185
1186static const struct clksel usb_l4_ick_clksel[] = {
1187 { .parent = &core_l3_ck, .rates = usb_l4_ick_core_l3_rates },
1188 { .parent = NULL },
Tony Lindgren046d6b22005-11-10 14:26:52 +00001189};
1190
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001191/* It is unclear from TRM whether usb_l4_ick is really in L3 or L4 clkdm */
Tony Lindgren046d6b22005-11-10 14:26:52 +00001192static struct clk usb_l4_ick = { /* FS-USB interface clock */
1193 .name = "usb_l4_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00001194 .ops = &clkops_omap2_dflt_wait,
Tony Lindgrenfde0fd42006-01-17 15:31:18 -08001195 .parent = &core_l3_ck,
Russell King8ad8ff62009-01-19 15:27:29 +00001196 .flags = DELAYED_APP | CONFIG_PARTICIPANT,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001197 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001198 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
1199 .enable_bit = OMAP24XX_EN_USB_SHIFT,
1200 .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL1),
1201 .clksel_mask = OMAP24XX_CLKSEL_USB_MASK,
1202 .clksel = usb_l4_ick_clksel,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001203 .recalc = &omap2_clksel_recalc,
Paul Walmsleye32744b2008-03-18 15:47:55 +02001204 .round_rate = &omap2_clksel_round_rate,
1205 .set_rate = &omap2_clksel_set_rate
Tony Lindgren046d6b22005-11-10 14:26:52 +00001206};
1207
1208/*
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001209 * L4 clock management domain
1210 *
1211 * This domain contains lots of interface clocks from the L4 interface, some
1212 * functional clocks. Fixed APLL functional source clocks are managed in
1213 * this domain.
1214 */
1215static const struct clksel_rate l4_core_l3_rates[] = {
1216 { .div = 1, .val = 1, .flags = RATE_IN_24XX | DEFAULT_RATE },
1217 { .div = 2, .val = 2, .flags = RATE_IN_24XX },
1218 { .div = 0 }
1219};
1220
1221static const struct clksel l4_clksel[] = {
1222 { .parent = &core_l3_ck, .rates = l4_core_l3_rates },
1223 { .parent = NULL }
1224};
1225
1226static struct clk l4_ck = { /* used both as an ick and fck */
1227 .name = "l4_ck",
Russell King897dcde2008-11-04 16:35:03 +00001228 .ops = &clkops_null,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001229 .parent = &core_l3_ck,
Russell King8ad8ff62009-01-19 15:27:29 +00001230 .flags = DELAYED_APP | RATE_PROPAGATES,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001231 .clkdm_name = "core_l4_clkdm",
1232 .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL1),
1233 .clksel_mask = OMAP24XX_CLKSEL_L4_MASK,
1234 .clksel = l4_clksel,
1235 .recalc = &omap2_clksel_recalc,
1236 .round_rate = &omap2_clksel_round_rate,
1237 .set_rate = &omap2_clksel_set_rate
1238};
1239
1240/*
Tony Lindgren046d6b22005-11-10 14:26:52 +00001241 * SSI is in L3 management domain, its direct parent is core not l3,
1242 * many core power domain entities are grouped into the L3 clock
1243 * domain.
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001244 * SSI_SSR_FCLK, SSI_SST_FCLK, SSI_L4_ICLK
Tony Lindgren046d6b22005-11-10 14:26:52 +00001245 *
1246 * ssr = core/1/2/3/4/5, sst = 1/2 ssr.
1247 */
Paul Walmsleye32744b2008-03-18 15:47:55 +02001248static const struct clksel_rate ssi_ssr_sst_fck_core_rates[] = {
1249 { .div = 1, .val = 1, .flags = RATE_IN_24XX },
1250 { .div = 2, .val = 2, .flags = RATE_IN_24XX | DEFAULT_RATE },
1251 { .div = 3, .val = 3, .flags = RATE_IN_24XX },
1252 { .div = 4, .val = 4, .flags = RATE_IN_24XX },
1253 { .div = 5, .val = 5, .flags = RATE_IN_243X },
1254 { .div = 6, .val = 6, .flags = RATE_IN_242X },
1255 { .div = 8, .val = 8, .flags = RATE_IN_242X },
1256 { .div = 0 }
1257};
1258
1259static const struct clksel ssi_ssr_sst_fck_clksel[] = {
1260 { .parent = &core_ck, .rates = ssi_ssr_sst_fck_core_rates },
1261 { .parent = NULL }
1262};
1263
Tony Lindgren046d6b22005-11-10 14:26:52 +00001264static struct clk ssi_ssr_sst_fck = {
1265 .name = "ssi_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001266 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001267 .parent = &core_ck,
Russell King8ad8ff62009-01-19 15:27:29 +00001268 .flags = DELAYED_APP,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001269 .clkdm_name = "core_l3_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001270 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2),
1271 .enable_bit = OMAP24XX_EN_SSI_SHIFT,
1272 .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL1),
1273 .clksel_mask = OMAP24XX_CLKSEL_SSI_MASK,
1274 .clksel = ssi_ssr_sst_fck_clksel,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001275 .recalc = &omap2_clksel_recalc,
Paul Walmsleye32744b2008-03-18 15:47:55 +02001276 .round_rate = &omap2_clksel_round_rate,
1277 .set_rate = &omap2_clksel_set_rate
Tony Lindgren046d6b22005-11-10 14:26:52 +00001278};
1279
Paul Walmsley9299fd82009-01-27 19:12:54 -07001280/*
1281 * Presumably this is the same as SSI_ICLK.
1282 * TRM contradicts itself on what clockdomain SSI_ICLK is in
1283 */
1284static struct clk ssi_l4_ick = {
1285 .name = "ssi_l4_ick",
1286 .ops = &clkops_omap2_dflt_wait,
1287 .parent = &l4_ck,
1288 .clkdm_name = "core_l4_clkdm",
1289 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
1290 .enable_bit = OMAP24XX_EN_SSI_SHIFT,
1291 .recalc = &followparent_recalc,
1292};
1293
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001294
Tony Lindgren046d6b22005-11-10 14:26:52 +00001295/*
1296 * GFX clock domain
1297 * Clocks:
1298 * GFX_FCLK, GFX_ICLK
1299 * GFX_CG1(2d), GFX_CG2(3d)
1300 *
1301 * GFX_FCLK runs from L3, and is divided by (1,2,3,4)
1302 * The 2d and 3d clocks run at a hardware determined
1303 * divided value of fclk.
1304 *
1305 */
Paul Walmsleye32744b2008-03-18 15:47:55 +02001306/* XXX REVISIT: GFX clock is part of CONFIG_PARTICIPANT, no? doublecheck. */
1307
1308/* This clksel struct is shared between gfx_3d_fck and gfx_2d_fck */
1309static const struct clksel gfx_fck_clksel[] = {
1310 { .parent = &core_l3_ck, .rates = gfx_l3_rates },
1311 { .parent = NULL },
1312};
1313
Tony Lindgren046d6b22005-11-10 14:26:52 +00001314static struct clk gfx_3d_fck = {
1315 .name = "gfx_3d_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001316 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001317 .parent = &core_l3_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001318 .clkdm_name = "gfx_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001319 .enable_reg = OMAP_CM_REGADDR(GFX_MOD, CM_FCLKEN),
1320 .enable_bit = OMAP24XX_EN_3D_SHIFT,
1321 .clksel_reg = OMAP_CM_REGADDR(GFX_MOD, CM_CLKSEL),
1322 .clksel_mask = OMAP_CLKSEL_GFX_MASK,
1323 .clksel = gfx_fck_clksel,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001324 .recalc = &omap2_clksel_recalc,
Paul Walmsleye32744b2008-03-18 15:47:55 +02001325 .round_rate = &omap2_clksel_round_rate,
1326 .set_rate = &omap2_clksel_set_rate
Tony Lindgren046d6b22005-11-10 14:26:52 +00001327};
1328
1329static struct clk gfx_2d_fck = {
1330 .name = "gfx_2d_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001331 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001332 .parent = &core_l3_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001333 .clkdm_name = "gfx_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001334 .enable_reg = OMAP_CM_REGADDR(GFX_MOD, CM_FCLKEN),
1335 .enable_bit = OMAP24XX_EN_2D_SHIFT,
1336 .clksel_reg = OMAP_CM_REGADDR(GFX_MOD, CM_CLKSEL),
1337 .clksel_mask = OMAP_CLKSEL_GFX_MASK,
1338 .clksel = gfx_fck_clksel,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001339 .recalc = &omap2_clksel_recalc,
Paul Walmsleye32744b2008-03-18 15:47:55 +02001340 .round_rate = &omap2_clksel_round_rate,
1341 .set_rate = &omap2_clksel_set_rate
Tony Lindgren046d6b22005-11-10 14:26:52 +00001342};
1343
1344static struct clk gfx_ick = {
1345 .name = "gfx_ick", /* From l3 */
Russell Kingb36ee722008-11-04 17:59:52 +00001346 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001347 .parent = &core_l3_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001348 .clkdm_name = "gfx_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001349 .enable_reg = OMAP_CM_REGADDR(GFX_MOD, CM_ICLKEN),
1350 .enable_bit = OMAP_EN_GFX_SHIFT,
1351 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001352};
1353
1354/*
1355 * Modem clock domain (2430)
1356 * CLOCKS:
1357 * MDM_OSC_CLK
1358 * MDM_ICLK
Paul Walmsleye32744b2008-03-18 15:47:55 +02001359 * These clocks are usable in chassis mode only.
Tony Lindgren046d6b22005-11-10 14:26:52 +00001360 */
Paul Walmsleye32744b2008-03-18 15:47:55 +02001361static const struct clksel_rate mdm_ick_core_rates[] = {
1362 { .div = 1, .val = 1, .flags = RATE_IN_243X },
1363 { .div = 4, .val = 4, .flags = RATE_IN_243X | DEFAULT_RATE },
1364 { .div = 6, .val = 6, .flags = RATE_IN_243X },
1365 { .div = 9, .val = 9, .flags = RATE_IN_243X },
1366 { .div = 0 }
1367};
1368
1369static const struct clksel mdm_ick_clksel[] = {
1370 { .parent = &core_ck, .rates = mdm_ick_core_rates },
1371 { .parent = NULL }
1372};
1373
Tony Lindgren046d6b22005-11-10 14:26:52 +00001374static struct clk mdm_ick = { /* used both as a ick and fck */
1375 .name = "mdm_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00001376 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001377 .parent = &core_ck,
Russell King8ad8ff62009-01-19 15:27:29 +00001378 .flags = DELAYED_APP | CONFIG_PARTICIPANT,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001379 .clkdm_name = "mdm_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001380 .enable_reg = OMAP_CM_REGADDR(OMAP2430_MDM_MOD, CM_ICLKEN),
1381 .enable_bit = OMAP2430_CM_ICLKEN_MDM_EN_MDM_SHIFT,
1382 .clksel_reg = OMAP_CM_REGADDR(OMAP2430_MDM_MOD, CM_CLKSEL),
1383 .clksel_mask = OMAP2430_CLKSEL_MDM_MASK,
1384 .clksel = mdm_ick_clksel,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001385 .recalc = &omap2_clksel_recalc,
Paul Walmsleye32744b2008-03-18 15:47:55 +02001386 .round_rate = &omap2_clksel_round_rate,
1387 .set_rate = &omap2_clksel_set_rate
Tony Lindgren046d6b22005-11-10 14:26:52 +00001388};
1389
1390static struct clk mdm_osc_ck = {
1391 .name = "mdm_osc_ck",
Russell Kingb36ee722008-11-04 17:59:52 +00001392 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001393 .parent = &osc_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001394 .clkdm_name = "mdm_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001395 .enable_reg = OMAP_CM_REGADDR(OMAP2430_MDM_MOD, CM_FCLKEN),
1396 .enable_bit = OMAP2430_EN_OSC_SHIFT,
1397 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001398};
1399
1400/*
Tony Lindgren046d6b22005-11-10 14:26:52 +00001401 * DSS clock domain
1402 * CLOCKs:
1403 * DSS_L4_ICLK, DSS_L3_ICLK,
1404 * DSS_CLK1, DSS_CLK2, DSS_54MHz_CLK
1405 *
1406 * DSS is both initiator and target.
1407 */
Paul Walmsleye32744b2008-03-18 15:47:55 +02001408/* XXX Add RATE_NOT_VALIDATED */
1409
1410static const struct clksel_rate dss1_fck_sys_rates[] = {
1411 { .div = 1, .val = 0, .flags = RATE_IN_24XX | DEFAULT_RATE },
1412 { .div = 0 }
1413};
1414
1415static const struct clksel_rate dss1_fck_core_rates[] = {
1416 { .div = 1, .val = 1, .flags = RATE_IN_24XX },
1417 { .div = 2, .val = 2, .flags = RATE_IN_24XX },
1418 { .div = 3, .val = 3, .flags = RATE_IN_24XX },
1419 { .div = 4, .val = 4, .flags = RATE_IN_24XX },
1420 { .div = 5, .val = 5, .flags = RATE_IN_24XX },
1421 { .div = 6, .val = 6, .flags = RATE_IN_24XX },
1422 { .div = 8, .val = 8, .flags = RATE_IN_24XX },
1423 { .div = 9, .val = 9, .flags = RATE_IN_24XX },
1424 { .div = 12, .val = 12, .flags = RATE_IN_24XX },
1425 { .div = 16, .val = 16, .flags = RATE_IN_24XX | DEFAULT_RATE },
1426 { .div = 0 }
1427};
1428
1429static const struct clksel dss1_fck_clksel[] = {
1430 { .parent = &sys_ck, .rates = dss1_fck_sys_rates },
1431 { .parent = &core_ck, .rates = dss1_fck_core_rates },
1432 { .parent = NULL },
1433};
1434
Tony Lindgren046d6b22005-11-10 14:26:52 +00001435static struct clk dss_ick = { /* Enables both L3,L4 ICLK's */
1436 .name = "dss_ick",
Russell Kingbc51da42008-11-04 18:59:32 +00001437 .ops = &clkops_omap2_dflt,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001438 .parent = &l4_ck, /* really both l3 and l4 */
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001439 .clkdm_name = "dss_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001440 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1441 .enable_bit = OMAP24XX_EN_DSS1_SHIFT,
1442 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001443};
1444
1445static struct clk dss1_fck = {
1446 .name = "dss1_fck",
Russell Kingbc51da42008-11-04 18:59:32 +00001447 .ops = &clkops_omap2_dflt,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001448 .parent = &core_ck, /* Core or sys */
Russell King8ad8ff62009-01-19 15:27:29 +00001449 .flags = DELAYED_APP,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001450 .clkdm_name = "dss_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001451 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1452 .enable_bit = OMAP24XX_EN_DSS1_SHIFT,
1453 .init = &omap2_init_clksel_parent,
1454 .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL1),
1455 .clksel_mask = OMAP24XX_CLKSEL_DSS1_MASK,
1456 .clksel = dss1_fck_clksel,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001457 .recalc = &omap2_clksel_recalc,
Paul Walmsleye32744b2008-03-18 15:47:55 +02001458 .round_rate = &omap2_clksel_round_rate,
1459 .set_rate = &omap2_clksel_set_rate
1460};
1461
1462static const struct clksel_rate dss2_fck_sys_rates[] = {
1463 { .div = 1, .val = 0, .flags = RATE_IN_24XX | DEFAULT_RATE },
1464 { .div = 0 }
1465};
1466
1467static const struct clksel_rate dss2_fck_48m_rates[] = {
1468 { .div = 1, .val = 1, .flags = RATE_IN_24XX | DEFAULT_RATE },
1469 { .div = 0 }
1470};
1471
1472static const struct clksel dss2_fck_clksel[] = {
1473 { .parent = &sys_ck, .rates = dss2_fck_sys_rates },
1474 { .parent = &func_48m_ck, .rates = dss2_fck_48m_rates },
1475 { .parent = NULL }
Tony Lindgren046d6b22005-11-10 14:26:52 +00001476};
1477
1478static struct clk dss2_fck = { /* Alt clk used in power management */
1479 .name = "dss2_fck",
Russell Kingbc51da42008-11-04 18:59:32 +00001480 .ops = &clkops_omap2_dflt,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001481 .parent = &sys_ck, /* fixed at sys_ck or 48MHz */
Russell King8ad8ff62009-01-19 15:27:29 +00001482 .flags = DELAYED_APP,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001483 .clkdm_name = "dss_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001484 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1485 .enable_bit = OMAP24XX_EN_DSS2_SHIFT,
1486 .init = &omap2_init_clksel_parent,
1487 .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL1),
1488 .clksel_mask = OMAP24XX_CLKSEL_DSS2_MASK,
1489 .clksel = dss2_fck_clksel,
1490 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001491};
1492
1493static struct clk dss_54m_fck = { /* Alt clk used in power management */
1494 .name = "dss_54m_fck", /* 54m tv clk */
Russell Kingb36ee722008-11-04 17:59:52 +00001495 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001496 .parent = &func_54m_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001497 .clkdm_name = "dss_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001498 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1499 .enable_bit = OMAP24XX_EN_TV_SHIFT,
1500 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001501};
1502
1503/*
1504 * CORE power domain ICLK & FCLK defines.
1505 * Many of the these can have more than one possible parent. Entries
1506 * here will likely have an L4 interface parent, and may have multiple
1507 * functional clock parents.
1508 */
Paul Walmsleye32744b2008-03-18 15:47:55 +02001509static const struct clksel_rate gpt_alt_rates[] = {
1510 { .div = 1, .val = 2, .flags = RATE_IN_24XX | DEFAULT_RATE },
1511 { .div = 0 }
1512};
1513
1514static const struct clksel omap24xx_gpt_clksel[] = {
1515 { .parent = &func_32k_ck, .rates = gpt_32k_rates },
1516 { .parent = &sys_ck, .rates = gpt_sys_rates },
1517 { .parent = &alt_ck, .rates = gpt_alt_rates },
1518 { .parent = NULL },
1519};
1520
Tony Lindgren046d6b22005-11-10 14:26:52 +00001521static struct clk gpt1_ick = {
1522 .name = "gpt1_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00001523 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001524 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001525 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001526 .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
1527 .enable_bit = OMAP24XX_EN_GPT1_SHIFT,
1528 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001529};
1530
1531static struct clk gpt1_fck = {
1532 .name = "gpt1_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001533 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001534 .parent = &func_32k_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001535 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001536 .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_FCLKEN),
1537 .enable_bit = OMAP24XX_EN_GPT1_SHIFT,
1538 .init = &omap2_init_clksel_parent,
1539 .clksel_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_CLKSEL1),
1540 .clksel_mask = OMAP24XX_CLKSEL_GPT1_MASK,
1541 .clksel = omap24xx_gpt_clksel,
1542 .recalc = &omap2_clksel_recalc,
1543 .round_rate = &omap2_clksel_round_rate,
1544 .set_rate = &omap2_clksel_set_rate
Tony Lindgren046d6b22005-11-10 14:26:52 +00001545};
1546
1547static struct clk gpt2_ick = {
1548 .name = "gpt2_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00001549 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001550 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001551 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001552 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1553 .enable_bit = OMAP24XX_EN_GPT2_SHIFT,
1554 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001555};
1556
1557static struct clk gpt2_fck = {
1558 .name = "gpt2_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001559 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001560 .parent = &func_32k_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001561 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001562 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1563 .enable_bit = OMAP24XX_EN_GPT2_SHIFT,
1564 .init = &omap2_init_clksel_parent,
1565 .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),
1566 .clksel_mask = OMAP24XX_CLKSEL_GPT2_MASK,
1567 .clksel = omap24xx_gpt_clksel,
1568 .recalc = &omap2_clksel_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001569};
1570
1571static struct clk gpt3_ick = {
1572 .name = "gpt3_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00001573 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001574 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001575 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001576 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1577 .enable_bit = OMAP24XX_EN_GPT3_SHIFT,
1578 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001579};
1580
1581static struct clk gpt3_fck = {
1582 .name = "gpt3_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001583 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001584 .parent = &func_32k_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001585 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001586 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1587 .enable_bit = OMAP24XX_EN_GPT3_SHIFT,
1588 .init = &omap2_init_clksel_parent,
1589 .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),
1590 .clksel_mask = OMAP24XX_CLKSEL_GPT3_MASK,
1591 .clksel = omap24xx_gpt_clksel,
1592 .recalc = &omap2_clksel_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001593};
1594
1595static struct clk gpt4_ick = {
1596 .name = "gpt4_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00001597 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001598 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001599 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001600 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1601 .enable_bit = OMAP24XX_EN_GPT4_SHIFT,
1602 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001603};
1604
1605static struct clk gpt4_fck = {
1606 .name = "gpt4_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001607 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001608 .parent = &func_32k_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001609 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001610 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1611 .enable_bit = OMAP24XX_EN_GPT4_SHIFT,
1612 .init = &omap2_init_clksel_parent,
1613 .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),
1614 .clksel_mask = OMAP24XX_CLKSEL_GPT4_MASK,
1615 .clksel = omap24xx_gpt_clksel,
1616 .recalc = &omap2_clksel_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001617};
1618
1619static struct clk gpt5_ick = {
1620 .name = "gpt5_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00001621 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001622 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001623 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001624 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1625 .enable_bit = OMAP24XX_EN_GPT5_SHIFT,
1626 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001627};
1628
1629static struct clk gpt5_fck = {
1630 .name = "gpt5_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001631 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001632 .parent = &func_32k_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001633 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001634 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1635 .enable_bit = OMAP24XX_EN_GPT5_SHIFT,
1636 .init = &omap2_init_clksel_parent,
1637 .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),
1638 .clksel_mask = OMAP24XX_CLKSEL_GPT5_MASK,
1639 .clksel = omap24xx_gpt_clksel,
1640 .recalc = &omap2_clksel_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001641};
1642
1643static struct clk gpt6_ick = {
1644 .name = "gpt6_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00001645 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001646 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001647 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001648 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1649 .enable_bit = OMAP24XX_EN_GPT6_SHIFT,
1650 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001651};
1652
1653static struct clk gpt6_fck = {
1654 .name = "gpt6_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001655 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001656 .parent = &func_32k_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001657 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001658 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1659 .enable_bit = OMAP24XX_EN_GPT6_SHIFT,
1660 .init = &omap2_init_clksel_parent,
1661 .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),
1662 .clksel_mask = OMAP24XX_CLKSEL_GPT6_MASK,
1663 .clksel = omap24xx_gpt_clksel,
1664 .recalc = &omap2_clksel_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001665};
1666
1667static struct clk gpt7_ick = {
1668 .name = "gpt7_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00001669 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001670 .parent = &l4_ck,
Paul Walmsleye32744b2008-03-18 15:47:55 +02001671 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1672 .enable_bit = OMAP24XX_EN_GPT7_SHIFT,
1673 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001674};
1675
1676static struct clk gpt7_fck = {
1677 .name = "gpt7_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001678 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001679 .parent = &func_32k_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001680 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001681 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1682 .enable_bit = OMAP24XX_EN_GPT7_SHIFT,
1683 .init = &omap2_init_clksel_parent,
1684 .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),
1685 .clksel_mask = OMAP24XX_CLKSEL_GPT7_MASK,
1686 .clksel = omap24xx_gpt_clksel,
1687 .recalc = &omap2_clksel_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001688};
1689
1690static struct clk gpt8_ick = {
1691 .name = "gpt8_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00001692 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001693 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001694 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001695 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1696 .enable_bit = OMAP24XX_EN_GPT8_SHIFT,
1697 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001698};
1699
1700static struct clk gpt8_fck = {
1701 .name = "gpt8_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001702 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001703 .parent = &func_32k_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001704 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001705 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1706 .enable_bit = OMAP24XX_EN_GPT8_SHIFT,
1707 .init = &omap2_init_clksel_parent,
1708 .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),
1709 .clksel_mask = OMAP24XX_CLKSEL_GPT8_MASK,
1710 .clksel = omap24xx_gpt_clksel,
1711 .recalc = &omap2_clksel_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001712};
1713
1714static struct clk gpt9_ick = {
1715 .name = "gpt9_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00001716 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001717 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001718 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001719 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1720 .enable_bit = OMAP24XX_EN_GPT9_SHIFT,
1721 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001722};
1723
1724static struct clk gpt9_fck = {
1725 .name = "gpt9_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001726 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001727 .parent = &func_32k_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001728 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001729 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1730 .enable_bit = OMAP24XX_EN_GPT9_SHIFT,
1731 .init = &omap2_init_clksel_parent,
1732 .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),
1733 .clksel_mask = OMAP24XX_CLKSEL_GPT9_MASK,
1734 .clksel = omap24xx_gpt_clksel,
1735 .recalc = &omap2_clksel_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001736};
1737
1738static struct clk gpt10_ick = {
1739 .name = "gpt10_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00001740 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001741 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001742 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001743 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1744 .enable_bit = OMAP24XX_EN_GPT10_SHIFT,
1745 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001746};
1747
1748static struct clk gpt10_fck = {
1749 .name = "gpt10_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001750 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001751 .parent = &func_32k_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001752 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001753 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1754 .enable_bit = OMAP24XX_EN_GPT10_SHIFT,
1755 .init = &omap2_init_clksel_parent,
1756 .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),
1757 .clksel_mask = OMAP24XX_CLKSEL_GPT10_MASK,
1758 .clksel = omap24xx_gpt_clksel,
1759 .recalc = &omap2_clksel_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001760};
1761
1762static struct clk gpt11_ick = {
1763 .name = "gpt11_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00001764 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001765 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001766 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001767 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1768 .enable_bit = OMAP24XX_EN_GPT11_SHIFT,
1769 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001770};
1771
1772static struct clk gpt11_fck = {
1773 .name = "gpt11_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001774 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001775 .parent = &func_32k_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001776 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001777 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1778 .enable_bit = OMAP24XX_EN_GPT11_SHIFT,
1779 .init = &omap2_init_clksel_parent,
1780 .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),
1781 .clksel_mask = OMAP24XX_CLKSEL_GPT11_MASK,
1782 .clksel = omap24xx_gpt_clksel,
1783 .recalc = &omap2_clksel_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001784};
1785
1786static struct clk gpt12_ick = {
1787 .name = "gpt12_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00001788 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001789 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001790 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001791 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1792 .enable_bit = OMAP24XX_EN_GPT12_SHIFT,
1793 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001794};
1795
1796static struct clk gpt12_fck = {
1797 .name = "gpt12_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001798 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001799 .parent = &func_32k_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001800 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001801 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1802 .enable_bit = OMAP24XX_EN_GPT12_SHIFT,
1803 .init = &omap2_init_clksel_parent,
1804 .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),
1805 .clksel_mask = OMAP24XX_CLKSEL_GPT12_MASK,
1806 .clksel = omap24xx_gpt_clksel,
1807 .recalc = &omap2_clksel_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001808};
1809
1810static struct clk mcbsp1_ick = {
Eduardo Valentin44ec9a32008-07-03 12:24:40 +03001811 .name = "mcbsp_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00001812 .ops = &clkops_omap2_dflt_wait,
Eduardo Valentin44ec9a32008-07-03 12:24:40 +03001813 .id = 1,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001814 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001815 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001816 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1817 .enable_bit = OMAP24XX_EN_MCBSP1_SHIFT,
1818 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001819};
1820
1821static struct clk mcbsp1_fck = {
Eduardo Valentin44ec9a32008-07-03 12:24:40 +03001822 .name = "mcbsp_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001823 .ops = &clkops_omap2_dflt_wait,
Eduardo Valentin44ec9a32008-07-03 12:24:40 +03001824 .id = 1,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001825 .parent = &func_96m_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001826 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001827 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1828 .enable_bit = OMAP24XX_EN_MCBSP1_SHIFT,
1829 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001830};
1831
1832static struct clk mcbsp2_ick = {
Eduardo Valentin44ec9a32008-07-03 12:24:40 +03001833 .name = "mcbsp_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00001834 .ops = &clkops_omap2_dflt_wait,
Eduardo Valentin44ec9a32008-07-03 12:24:40 +03001835 .id = 2,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001836 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001837 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001838 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1839 .enable_bit = OMAP24XX_EN_MCBSP2_SHIFT,
1840 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001841};
1842
1843static struct clk mcbsp2_fck = {
Eduardo Valentin44ec9a32008-07-03 12:24:40 +03001844 .name = "mcbsp_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001845 .ops = &clkops_omap2_dflt_wait,
Eduardo Valentin44ec9a32008-07-03 12:24:40 +03001846 .id = 2,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001847 .parent = &func_96m_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001848 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001849 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1850 .enable_bit = OMAP24XX_EN_MCBSP2_SHIFT,
1851 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001852};
1853
1854static struct clk mcbsp3_ick = {
Eduardo Valentin44ec9a32008-07-03 12:24:40 +03001855 .name = "mcbsp_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00001856 .ops = &clkops_omap2_dflt_wait,
Eduardo Valentin44ec9a32008-07-03 12:24:40 +03001857 .id = 3,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001858 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001859 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001860 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
1861 .enable_bit = OMAP2430_EN_MCBSP3_SHIFT,
1862 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001863};
1864
1865static struct clk mcbsp3_fck = {
Eduardo Valentin44ec9a32008-07-03 12:24:40 +03001866 .name = "mcbsp_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001867 .ops = &clkops_omap2_dflt_wait,
Eduardo Valentin44ec9a32008-07-03 12:24:40 +03001868 .id = 3,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001869 .parent = &func_96m_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001870 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001871 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2),
1872 .enable_bit = OMAP2430_EN_MCBSP3_SHIFT,
1873 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001874};
1875
1876static struct clk mcbsp4_ick = {
Eduardo Valentin44ec9a32008-07-03 12:24:40 +03001877 .name = "mcbsp_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00001878 .ops = &clkops_omap2_dflt_wait,
Eduardo Valentin44ec9a32008-07-03 12:24:40 +03001879 .id = 4,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001880 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001881 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001882 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
1883 .enable_bit = OMAP2430_EN_MCBSP4_SHIFT,
1884 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001885};
1886
1887static struct clk mcbsp4_fck = {
Eduardo Valentin44ec9a32008-07-03 12:24:40 +03001888 .name = "mcbsp_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001889 .ops = &clkops_omap2_dflt_wait,
Eduardo Valentin44ec9a32008-07-03 12:24:40 +03001890 .id = 4,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001891 .parent = &func_96m_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001892 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001893 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2),
1894 .enable_bit = OMAP2430_EN_MCBSP4_SHIFT,
1895 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001896};
1897
1898static struct clk mcbsp5_ick = {
Eduardo Valentin44ec9a32008-07-03 12:24:40 +03001899 .name = "mcbsp_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00001900 .ops = &clkops_omap2_dflt_wait,
Eduardo Valentin44ec9a32008-07-03 12:24:40 +03001901 .id = 5,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001902 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001903 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001904 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
1905 .enable_bit = OMAP2430_EN_MCBSP5_SHIFT,
1906 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001907};
1908
1909static struct clk mcbsp5_fck = {
Eduardo Valentin44ec9a32008-07-03 12:24:40 +03001910 .name = "mcbsp_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001911 .ops = &clkops_omap2_dflt_wait,
Eduardo Valentin44ec9a32008-07-03 12:24:40 +03001912 .id = 5,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001913 .parent = &func_96m_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001914 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001915 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2),
1916 .enable_bit = OMAP2430_EN_MCBSP5_SHIFT,
1917 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001918};
1919
1920static struct clk mcspi1_ick = {
Tony Lindgren90afd5c2006-09-25 13:27:20 +03001921 .name = "mcspi_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00001922 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren90afd5c2006-09-25 13:27:20 +03001923 .id = 1,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001924 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001925 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001926 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1927 .enable_bit = OMAP24XX_EN_MCSPI1_SHIFT,
1928 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001929};
1930
1931static struct clk mcspi1_fck = {
Tony Lindgren90afd5c2006-09-25 13:27:20 +03001932 .name = "mcspi_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001933 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren90afd5c2006-09-25 13:27:20 +03001934 .id = 1,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001935 .parent = &func_48m_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001936 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001937 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1938 .enable_bit = OMAP24XX_EN_MCSPI1_SHIFT,
1939 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001940};
1941
1942static struct clk mcspi2_ick = {
Tony Lindgren90afd5c2006-09-25 13:27:20 +03001943 .name = "mcspi_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00001944 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren90afd5c2006-09-25 13:27:20 +03001945 .id = 2,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001946 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001947 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001948 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1949 .enable_bit = OMAP24XX_EN_MCSPI2_SHIFT,
1950 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001951};
1952
1953static struct clk mcspi2_fck = {
Tony Lindgren90afd5c2006-09-25 13:27:20 +03001954 .name = "mcspi_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001955 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren90afd5c2006-09-25 13:27:20 +03001956 .id = 2,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001957 .parent = &func_48m_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001958 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001959 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1960 .enable_bit = OMAP24XX_EN_MCSPI2_SHIFT,
1961 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001962};
1963
1964static struct clk mcspi3_ick = {
Tony Lindgren90afd5c2006-09-25 13:27:20 +03001965 .name = "mcspi_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00001966 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren90afd5c2006-09-25 13:27:20 +03001967 .id = 3,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001968 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001969 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001970 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
1971 .enable_bit = OMAP2430_EN_MCSPI3_SHIFT,
1972 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001973};
1974
1975static struct clk mcspi3_fck = {
Tony Lindgren90afd5c2006-09-25 13:27:20 +03001976 .name = "mcspi_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001977 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren90afd5c2006-09-25 13:27:20 +03001978 .id = 3,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001979 .parent = &func_48m_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001980 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001981 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2),
1982 .enable_bit = OMAP2430_EN_MCSPI3_SHIFT,
1983 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001984};
1985
1986static struct clk uart1_ick = {
1987 .name = "uart1_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00001988 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001989 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001990 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001991 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1992 .enable_bit = OMAP24XX_EN_UART1_SHIFT,
1993 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001994};
1995
1996static struct clk uart1_fck = {
1997 .name = "uart1_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001998 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001999 .parent = &func_48m_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03002000 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02002001 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
2002 .enable_bit = OMAP24XX_EN_UART1_SHIFT,
2003 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00002004};
2005
2006static struct clk uart2_ick = {
2007 .name = "uart2_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00002008 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00002009 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03002010 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02002011 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
2012 .enable_bit = OMAP24XX_EN_UART2_SHIFT,
2013 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00002014};
2015
2016static struct clk uart2_fck = {
2017 .name = "uart2_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00002018 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00002019 .parent = &func_48m_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03002020 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02002021 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
2022 .enable_bit = OMAP24XX_EN_UART2_SHIFT,
2023 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00002024};
2025
2026static struct clk uart3_ick = {
2027 .name = "uart3_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00002028 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00002029 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03002030 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02002031 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
2032 .enable_bit = OMAP24XX_EN_UART3_SHIFT,
2033 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00002034};
2035
2036static struct clk uart3_fck = {
2037 .name = "uart3_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00002038 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00002039 .parent = &func_48m_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03002040 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02002041 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2),
2042 .enable_bit = OMAP24XX_EN_UART3_SHIFT,
2043 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00002044};
2045
2046static struct clk gpios_ick = {
2047 .name = "gpios_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00002048 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00002049 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03002050 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02002051 .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
2052 .enable_bit = OMAP24XX_EN_GPIOS_SHIFT,
2053 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00002054};
2055
2056static struct clk gpios_fck = {
2057 .name = "gpios_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00002058 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00002059 .parent = &func_32k_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03002060 .clkdm_name = "wkup_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02002061 .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_FCLKEN),
2062 .enable_bit = OMAP24XX_EN_GPIOS_SHIFT,
2063 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00002064};
2065
2066static struct clk mpu_wdt_ick = {
2067 .name = "mpu_wdt_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00002068 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00002069 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03002070 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02002071 .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
2072 .enable_bit = OMAP24XX_EN_MPU_WDT_SHIFT,
2073 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00002074};
2075
2076static struct clk mpu_wdt_fck = {
2077 .name = "mpu_wdt_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00002078 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00002079 .parent = &func_32k_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03002080 .clkdm_name = "wkup_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02002081 .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_FCLKEN),
2082 .enable_bit = OMAP24XX_EN_MPU_WDT_SHIFT,
2083 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00002084};
2085
2086static struct clk sync_32k_ick = {
2087 .name = "sync_32k_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00002088 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00002089 .parent = &l4_ck,
Russell King8ad8ff62009-01-19 15:27:29 +00002090 .flags = ENABLE_ON_INIT,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03002091 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02002092 .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
2093 .enable_bit = OMAP24XX_EN_32KSYNC_SHIFT,
2094 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00002095};
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03002096
Tony Lindgren046d6b22005-11-10 14:26:52 +00002097static struct clk wdt1_ick = {
2098 .name = "wdt1_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00002099 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00002100 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03002101 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02002102 .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
2103 .enable_bit = OMAP24XX_EN_WDT1_SHIFT,
2104 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00002105};
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03002106
Tony Lindgren046d6b22005-11-10 14:26:52 +00002107static struct clk omapctrl_ick = {
2108 .name = "omapctrl_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00002109 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00002110 .parent = &l4_ck,
Russell King8ad8ff62009-01-19 15:27:29 +00002111 .flags = ENABLE_ON_INIT,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03002112 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02002113 .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
2114 .enable_bit = OMAP24XX_EN_OMAPCTRL_SHIFT,
2115 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00002116};
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03002117
Tony Lindgren046d6b22005-11-10 14:26:52 +00002118static struct clk icr_ick = {
2119 .name = "icr_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00002120 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00002121 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03002122 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02002123 .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
2124 .enable_bit = OMAP2430_EN_ICR_SHIFT,
2125 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00002126};
2127
2128static struct clk cam_ick = {
2129 .name = "cam_ick",
Russell Kingbc51da42008-11-04 18:59:32 +00002130 .ops = &clkops_omap2_dflt,
Tony Lindgren046d6b22005-11-10 14:26:52 +00002131 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03002132 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02002133 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
2134 .enable_bit = OMAP24XX_EN_CAM_SHIFT,
2135 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00002136};
2137
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03002138/*
2139 * cam_fck controls both CAM_MCLK and CAM_FCLK. It should probably be
2140 * split into two separate clocks, since the parent clocks are different
2141 * and the clockdomains are also different.
2142 */
Tony Lindgren046d6b22005-11-10 14:26:52 +00002143static struct clk cam_fck = {
2144 .name = "cam_fck",
Russell Kingbc51da42008-11-04 18:59:32 +00002145 .ops = &clkops_omap2_dflt,
Tony Lindgren046d6b22005-11-10 14:26:52 +00002146 .parent = &func_96m_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03002147 .clkdm_name = "core_l3_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02002148 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
2149 .enable_bit = OMAP24XX_EN_CAM_SHIFT,
2150 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00002151};
2152
2153static struct clk mailboxes_ick = {
2154 .name = "mailboxes_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00002155 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00002156 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03002157 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02002158 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
2159 .enable_bit = OMAP24XX_EN_MAILBOXES_SHIFT,
2160 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00002161};
2162
2163static struct clk wdt4_ick = {
2164 .name = "wdt4_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00002165 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00002166 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03002167 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02002168 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
2169 .enable_bit = OMAP24XX_EN_WDT4_SHIFT,
2170 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00002171};
2172
2173static struct clk wdt4_fck = {
2174 .name = "wdt4_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00002175 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00002176 .parent = &func_32k_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03002177 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02002178 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
2179 .enable_bit = OMAP24XX_EN_WDT4_SHIFT,
2180 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00002181};
2182
2183static struct clk wdt3_ick = {
2184 .name = "wdt3_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00002185 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00002186 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03002187 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02002188 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
2189 .enable_bit = OMAP2420_EN_WDT3_SHIFT,
2190 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00002191};
2192
2193static struct clk wdt3_fck = {
2194 .name = "wdt3_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00002195 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00002196 .parent = &func_32k_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03002197 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02002198 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
2199 .enable_bit = OMAP2420_EN_WDT3_SHIFT,
2200 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00002201};
2202
2203static struct clk mspro_ick = {
2204 .name = "mspro_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00002205 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00002206 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03002207 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02002208 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
2209 .enable_bit = OMAP24XX_EN_MSPRO_SHIFT,
2210 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00002211};
2212
2213static struct clk mspro_fck = {
2214 .name = "mspro_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00002215 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00002216 .parent = &func_96m_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03002217 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02002218 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
2219 .enable_bit = OMAP24XX_EN_MSPRO_SHIFT,
2220 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00002221};
2222
2223static struct clk mmc_ick = {
2224 .name = "mmc_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00002225 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00002226 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03002227 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02002228 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
2229 .enable_bit = OMAP2420_EN_MMC_SHIFT,
2230 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00002231};
2232
2233static struct clk mmc_fck = {
2234 .name = "mmc_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00002235 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00002236 .parent = &func_96m_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03002237 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02002238 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
2239 .enable_bit = OMAP2420_EN_MMC_SHIFT,
2240 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00002241};
2242
2243static struct clk fac_ick = {
2244 .name = "fac_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00002245 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00002246 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03002247 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02002248 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
2249 .enable_bit = OMAP24XX_EN_FAC_SHIFT,
2250 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00002251};
2252
2253static struct clk fac_fck = {
2254 .name = "fac_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00002255 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00002256 .parent = &func_12m_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03002257 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02002258 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
2259 .enable_bit = OMAP24XX_EN_FAC_SHIFT,
2260 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00002261};
2262
2263static struct clk eac_ick = {
2264 .name = "eac_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00002265 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00002266 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03002267 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02002268 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
2269 .enable_bit = OMAP2420_EN_EAC_SHIFT,
2270 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00002271};
2272
2273static struct clk eac_fck = {
2274 .name = "eac_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00002275 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00002276 .parent = &func_96m_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03002277 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02002278 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
2279 .enable_bit = OMAP2420_EN_EAC_SHIFT,
2280 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00002281};
2282
2283static struct clk hdq_ick = {
2284 .name = "hdq_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00002285 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00002286 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03002287 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02002288 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
2289 .enable_bit = OMAP24XX_EN_HDQ_SHIFT,
2290 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00002291};
2292
2293static struct clk hdq_fck = {
2294 .name = "hdq_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00002295 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00002296 .parent = &func_12m_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03002297 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02002298 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
2299 .enable_bit = OMAP24XX_EN_HDQ_SHIFT,
2300 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00002301};
2302
2303static struct clk i2c2_ick = {
Tony Lindgrenb824efa2006-04-02 17:46:20 +01002304 .name = "i2c_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00002305 .ops = &clkops_omap2_dflt_wait,
Tony Lindgrenb824efa2006-04-02 17:46:20 +01002306 .id = 2,
Tony Lindgren046d6b22005-11-10 14:26:52 +00002307 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03002308 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02002309 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
2310 .enable_bit = OMAP2420_EN_I2C2_SHIFT,
2311 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00002312};
2313
2314static struct clk i2c2_fck = {
Tony Lindgrenb824efa2006-04-02 17:46:20 +01002315 .name = "i2c_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00002316 .ops = &clkops_omap2_dflt_wait,
Tony Lindgrenb824efa2006-04-02 17:46:20 +01002317 .id = 2,
Tony Lindgren046d6b22005-11-10 14:26:52 +00002318 .parent = &func_12m_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03002319 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02002320 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
2321 .enable_bit = OMAP2420_EN_I2C2_SHIFT,
2322 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00002323};
2324
2325static struct clk i2chs2_fck = {
Syed Mohammed Khasim4574eb62008-11-21 13:39:45 -08002326 .name = "i2c_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00002327 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleye32744b2008-03-18 15:47:55 +02002328 .id = 2,
Tony Lindgren046d6b22005-11-10 14:26:52 +00002329 .parent = &func_96m_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03002330 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02002331 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2),
2332 .enable_bit = OMAP2430_EN_I2CHS2_SHIFT,
2333 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00002334};
2335
2336static struct clk i2c1_ick = {
Tony Lindgrenb824efa2006-04-02 17:46:20 +01002337 .name = "i2c_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00002338 .ops = &clkops_omap2_dflt_wait,
Tony Lindgrenb824efa2006-04-02 17:46:20 +01002339 .id = 1,
Tony Lindgren046d6b22005-11-10 14:26:52 +00002340 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03002341 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02002342 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
2343 .enable_bit = OMAP2420_EN_I2C1_SHIFT,
2344 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00002345};
2346
2347static struct clk i2c1_fck = {
Tony Lindgrenb824efa2006-04-02 17:46:20 +01002348 .name = "i2c_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00002349 .ops = &clkops_omap2_dflt_wait,
Tony Lindgrenb824efa2006-04-02 17:46:20 +01002350 .id = 1,
Tony Lindgren046d6b22005-11-10 14:26:52 +00002351 .parent = &func_12m_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03002352 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02002353 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
2354 .enable_bit = OMAP2420_EN_I2C1_SHIFT,
2355 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00002356};
2357
2358static struct clk i2chs1_fck = {
Syed Mohammed Khasim4574eb62008-11-21 13:39:45 -08002359 .name = "i2c_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00002360 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleye32744b2008-03-18 15:47:55 +02002361 .id = 1,
Tony Lindgren046d6b22005-11-10 14:26:52 +00002362 .parent = &func_96m_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03002363 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02002364 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2),
2365 .enable_bit = OMAP2430_EN_I2CHS1_SHIFT,
2366 .recalc = &followparent_recalc,
2367};
2368
2369static struct clk gpmc_fck = {
2370 .name = "gpmc_fck",
Russell King897dcde2008-11-04 16:35:03 +00002371 .ops = &clkops_null, /* RMK: missing? */
Paul Walmsleye32744b2008-03-18 15:47:55 +02002372 .parent = &core_l3_ck,
Russell King8ad8ff62009-01-19 15:27:29 +00002373 .flags = ENABLE_ON_INIT,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03002374 .clkdm_name = "core_l3_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02002375 .recalc = &followparent_recalc,
2376};
2377
2378static struct clk sdma_fck = {
2379 .name = "sdma_fck",
Russell King897dcde2008-11-04 16:35:03 +00002380 .ops = &clkops_null, /* RMK: missing? */
Paul Walmsleye32744b2008-03-18 15:47:55 +02002381 .parent = &core_l3_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03002382 .clkdm_name = "core_l3_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02002383 .recalc = &followparent_recalc,
2384};
2385
2386static struct clk sdma_ick = {
2387 .name = "sdma_ick",
Russell King897dcde2008-11-04 16:35:03 +00002388 .ops = &clkops_null, /* RMK: missing? */
Paul Walmsleye32744b2008-03-18 15:47:55 +02002389 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03002390 .clkdm_name = "core_l3_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02002391 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00002392};
2393
2394static struct clk vlynq_ick = {
2395 .name = "vlynq_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00002396 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00002397 .parent = &core_l3_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03002398 .clkdm_name = "core_l3_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02002399 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
2400 .enable_bit = OMAP2420_EN_VLYNQ_SHIFT,
2401 .recalc = &followparent_recalc,
2402};
2403
2404static const struct clksel_rate vlynq_fck_96m_rates[] = {
2405 { .div = 1, .val = 0, .flags = RATE_IN_242X | DEFAULT_RATE },
2406 { .div = 0 }
2407};
2408
2409static const struct clksel_rate vlynq_fck_core_rates[] = {
2410 { .div = 1, .val = 1, .flags = RATE_IN_242X },
2411 { .div = 2, .val = 2, .flags = RATE_IN_242X },
2412 { .div = 3, .val = 3, .flags = RATE_IN_242X },
2413 { .div = 4, .val = 4, .flags = RATE_IN_242X },
2414 { .div = 6, .val = 6, .flags = RATE_IN_242X },
2415 { .div = 8, .val = 8, .flags = RATE_IN_242X },
2416 { .div = 9, .val = 9, .flags = RATE_IN_242X },
2417 { .div = 12, .val = 12, .flags = RATE_IN_242X },
2418 { .div = 16, .val = 16, .flags = RATE_IN_242X | DEFAULT_RATE },
2419 { .div = 18, .val = 18, .flags = RATE_IN_242X },
2420 { .div = 0 }
2421};
2422
2423static const struct clksel vlynq_fck_clksel[] = {
2424 { .parent = &func_96m_ck, .rates = vlynq_fck_96m_rates },
2425 { .parent = &core_ck, .rates = vlynq_fck_core_rates },
2426 { .parent = NULL }
Tony Lindgren046d6b22005-11-10 14:26:52 +00002427};
2428
2429static struct clk vlynq_fck = {
2430 .name = "vlynq_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00002431 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00002432 .parent = &func_96m_ck,
Russell King8ad8ff62009-01-19 15:27:29 +00002433 .flags = DELAYED_APP,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03002434 .clkdm_name = "core_l3_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02002435 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
2436 .enable_bit = OMAP2420_EN_VLYNQ_SHIFT,
2437 .init = &omap2_init_clksel_parent,
2438 .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL1),
2439 .clksel_mask = OMAP2420_CLKSEL_VLYNQ_MASK,
2440 .clksel = vlynq_fck_clksel,
2441 .recalc = &omap2_clksel_recalc,
2442 .round_rate = &omap2_clksel_round_rate,
2443 .set_rate = &omap2_clksel_set_rate
Tony Lindgren046d6b22005-11-10 14:26:52 +00002444};
2445
2446static struct clk sdrc_ick = {
2447 .name = "sdrc_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00002448 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00002449 .parent = &l4_ck,
Russell King8ad8ff62009-01-19 15:27:29 +00002450 .flags = ENABLE_ON_INIT,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03002451 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02002452 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN3),
2453 .enable_bit = OMAP2430_EN_SDRC_SHIFT,
2454 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00002455};
2456
2457static struct clk des_ick = {
2458 .name = "des_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00002459 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00002460 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03002461 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02002462 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_ICLKEN4),
2463 .enable_bit = OMAP24XX_EN_DES_SHIFT,
2464 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00002465};
2466
2467static struct clk sha_ick = {
2468 .name = "sha_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00002469 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00002470 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03002471 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02002472 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_ICLKEN4),
2473 .enable_bit = OMAP24XX_EN_SHA_SHIFT,
2474 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00002475};
2476
2477static struct clk rng_ick = {
2478 .name = "rng_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00002479 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00002480 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03002481 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02002482 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_ICLKEN4),
2483 .enable_bit = OMAP24XX_EN_RNG_SHIFT,
2484 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00002485};
2486
2487static struct clk aes_ick = {
2488 .name = "aes_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00002489 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00002490 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03002491 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02002492 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_ICLKEN4),
2493 .enable_bit = OMAP24XX_EN_AES_SHIFT,
2494 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00002495};
2496
2497static struct clk pka_ick = {
2498 .name = "pka_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00002499 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00002500 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03002501 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02002502 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_ICLKEN4),
2503 .enable_bit = OMAP24XX_EN_PKA_SHIFT,
2504 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00002505};
2506
2507static struct clk usb_fck = {
2508 .name = "usb_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00002509 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00002510 .parent = &func_48m_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03002511 .clkdm_name = "core_l3_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02002512 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2),
2513 .enable_bit = OMAP24XX_EN_USB_SHIFT,
2514 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00002515};
2516
2517static struct clk usbhs_ick = {
2518 .name = "usbhs_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00002519 .ops = &clkops_omap2_dflt_wait,
Tony Lindgrenfde0fd42006-01-17 15:31:18 -08002520 .parent = &core_l3_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03002521 .clkdm_name = "core_l3_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02002522 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
2523 .enable_bit = OMAP2430_EN_USBHS_SHIFT,
2524 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00002525};
2526
2527static struct clk mmchs1_ick = {
Paul Walmsleye32744b2008-03-18 15:47:55 +02002528 .name = "mmchs_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00002529 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00002530 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03002531 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02002532 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
2533 .enable_bit = OMAP2430_EN_MMCHS1_SHIFT,
2534 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00002535};
2536
2537static struct clk mmchs1_fck = {
Paul Walmsleye32744b2008-03-18 15:47:55 +02002538 .name = "mmchs_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00002539 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00002540 .parent = &func_96m_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03002541 .clkdm_name = "core_l3_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02002542 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2),
2543 .enable_bit = OMAP2430_EN_MMCHS1_SHIFT,
2544 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00002545};
2546
2547static struct clk mmchs2_ick = {
Paul Walmsleye32744b2008-03-18 15:47:55 +02002548 .name = "mmchs_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00002549 .ops = &clkops_omap2_dflt_wait,
Tony Lindgrend8874662008-12-10 17:37:16 -08002550 .id = 1,
Tony Lindgren046d6b22005-11-10 14:26:52 +00002551 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03002552 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02002553 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
2554 .enable_bit = OMAP2430_EN_MMCHS2_SHIFT,
2555 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00002556};
2557
2558static struct clk mmchs2_fck = {
Paul Walmsleye32744b2008-03-18 15:47:55 +02002559 .name = "mmchs_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00002560 .ops = &clkops_omap2_dflt_wait,
Tony Lindgrend8874662008-12-10 17:37:16 -08002561 .id = 1,
Tony Lindgren046d6b22005-11-10 14:26:52 +00002562 .parent = &func_96m_ck,
Paul Walmsleye32744b2008-03-18 15:47:55 +02002563 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2),
2564 .enable_bit = OMAP2430_EN_MMCHS2_SHIFT,
2565 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00002566};
2567
2568static struct clk gpio5_ick = {
2569 .name = "gpio5_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00002570 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00002571 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03002572 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02002573 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
2574 .enable_bit = OMAP2430_EN_GPIO5_SHIFT,
2575 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00002576};
2577
2578static struct clk gpio5_fck = {
2579 .name = "gpio5_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00002580 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00002581 .parent = &func_32k_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03002582 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02002583 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2),
2584 .enable_bit = OMAP2430_EN_GPIO5_SHIFT,
2585 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00002586};
2587
2588static struct clk mdm_intc_ick = {
2589 .name = "mdm_intc_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00002590 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00002591 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03002592 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02002593 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
2594 .enable_bit = OMAP2430_EN_MDM_INTC_SHIFT,
2595 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00002596};
2597
2598static struct clk mmchsdb1_fck = {
Paul Walmsleye32744b2008-03-18 15:47:55 +02002599 .name = "mmchsdb_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00002600 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00002601 .parent = &func_32k_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03002602 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02002603 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2),
2604 .enable_bit = OMAP2430_EN_MMCHSDB1_SHIFT,
2605 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00002606};
2607
2608static struct clk mmchsdb2_fck = {
Paul Walmsleye32744b2008-03-18 15:47:55 +02002609 .name = "mmchsdb_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00002610 .ops = &clkops_omap2_dflt_wait,
Tony Lindgrend8874662008-12-10 17:37:16 -08002611 .id = 1,
Tony Lindgren046d6b22005-11-10 14:26:52 +00002612 .parent = &func_32k_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03002613 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02002614 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2),
2615 .enable_bit = OMAP2430_EN_MMCHSDB2_SHIFT,
2616 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00002617};
Paul Walmsleye32744b2008-03-18 15:47:55 +02002618
Tony Lindgren046d6b22005-11-10 14:26:52 +00002619/*
2620 * This clock is a composite clock which does entire set changes then
2621 * forces a rebalance. It keys on the MPU speed, but it really could
2622 * be any key speed part of a set in the rate table.
2623 *
2624 * to really change a set, you need memory table sets which get changed
2625 * in sram, pre-notifiers & post notifiers, changing the top set, without
2626 * having low level display recalc's won't work... this is why dpm notifiers
2627 * work, isr's off, walk a list of clocks already _off_ and not messing with
2628 * the bus.
2629 *
2630 * This clock should have no parent. It embodies the entire upper level
2631 * active set. A parent will mess up some of the init also.
2632 */
2633static struct clk virt_prcm_set = {
2634 .name = "virt_prcm_set",
Russell King897dcde2008-11-04 16:35:03 +00002635 .ops = &clkops_null,
Russell King8ad8ff62009-01-19 15:27:29 +00002636 .flags = DELAYED_APP,
Tony Lindgren046d6b22005-11-10 14:26:52 +00002637 .parent = &mpu_ck, /* Indexed by mpu speed, no parent */
Paul Walmsleye32744b2008-03-18 15:47:55 +02002638 .recalc = &omap2_table_mpu_recalc, /* sets are keyed on mpu rate */
Tony Lindgren046d6b22005-11-10 14:26:52 +00002639 .set_rate = &omap2_select_table_rate,
2640 .round_rate = &omap2_round_to_table_rate,
2641};
Paul Walmsleye32744b2008-03-18 15:47:55 +02002642
Tony Lindgren046d6b22005-11-10 14:26:52 +00002643#endif
Paul Walmsley6b8858a2008-03-18 10:35:15 +02002644