blob: d037e87a1fe53692543cb9e267200f4c9df5c19c [file] [log] [blame]
KyongHo Cho2a965362012-05-12 05:56:09 +09001/* linux/drivers/iommu/exynos_iommu.c
2 *
3 * Copyright (c) 2011 Samsung Electronics Co., Ltd.
4 * http://www.samsung.com
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License version 2 as
8 * published by the Free Software Foundation.
9 */
10
11#ifdef CONFIG_EXYNOS_IOMMU_DEBUG
12#define DEBUG
13#endif
14
15#include <linux/io.h>
16#include <linux/interrupt.h>
17#include <linux/platform_device.h>
18#include <linux/slab.h>
19#include <linux/pm_runtime.h>
20#include <linux/clk.h>
21#include <linux/err.h>
22#include <linux/mm.h>
23#include <linux/iommu.h>
24#include <linux/errno.h>
25#include <linux/list.h>
26#include <linux/memblock.h>
27#include <linux/export.h>
28
29#include <asm/cacheflush.h>
30#include <asm/pgtable.h>
31
Cho KyongHod09d78f2014-05-12 11:44:58 +053032typedef u32 sysmmu_iova_t;
33typedef u32 sysmmu_pte_t;
34
KyongHo Cho2a965362012-05-12 05:56:09 +090035/* We does not consider super section mapping (16MB) */
36#define SECT_ORDER 20
37#define LPAGE_ORDER 16
38#define SPAGE_ORDER 12
39
40#define SECT_SIZE (1 << SECT_ORDER)
41#define LPAGE_SIZE (1 << LPAGE_ORDER)
42#define SPAGE_SIZE (1 << SPAGE_ORDER)
43
44#define SECT_MASK (~(SECT_SIZE - 1))
45#define LPAGE_MASK (~(LPAGE_SIZE - 1))
46#define SPAGE_MASK (~(SPAGE_SIZE - 1))
47
Cho KyongHo66a7ed82014-05-12 11:45:04 +053048#define lv1ent_fault(sent) ((*(sent) == ZERO_LV2LINK) || \
49 ((*(sent) & 3) == 0) || ((*(sent) & 3) == 3))
50#define lv1ent_zero(sent) (*(sent) == ZERO_LV2LINK)
51#define lv1ent_page_zero(sent) ((*(sent) & 3) == 1)
52#define lv1ent_page(sent) ((*(sent) != ZERO_LV2LINK) && \
53 ((*(sent) & 3) == 1))
KyongHo Cho2a965362012-05-12 05:56:09 +090054#define lv1ent_section(sent) ((*(sent) & 3) == 2)
55
56#define lv2ent_fault(pent) ((*(pent) & 3) == 0)
57#define lv2ent_small(pent) ((*(pent) & 2) == 2)
58#define lv2ent_large(pent) ((*(pent) & 3) == 1)
59
Cho KyongHod09d78f2014-05-12 11:44:58 +053060static u32 sysmmu_page_offset(sysmmu_iova_t iova, u32 size)
61{
62 return iova & (size - 1);
63}
KyongHo Cho2a965362012-05-12 05:56:09 +090064
Cho KyongHod09d78f2014-05-12 11:44:58 +053065#define section_phys(sent) (*(sent) & SECT_MASK)
66#define section_offs(iova) sysmmu_page_offset((iova), SECT_SIZE)
67#define lpage_phys(pent) (*(pent) & LPAGE_MASK)
68#define lpage_offs(iova) sysmmu_page_offset((iova), LPAGE_SIZE)
69#define spage_phys(pent) (*(pent) & SPAGE_MASK)
70#define spage_offs(iova) sysmmu_page_offset((iova), SPAGE_SIZE)
KyongHo Cho2a965362012-05-12 05:56:09 +090071
72#define NUM_LV1ENTRIES 4096
Cho KyongHod09d78f2014-05-12 11:44:58 +053073#define NUM_LV2ENTRIES (SECT_SIZE / SPAGE_SIZE)
KyongHo Cho2a965362012-05-12 05:56:09 +090074
Cho KyongHod09d78f2014-05-12 11:44:58 +053075static u32 lv1ent_offset(sysmmu_iova_t iova)
76{
77 return iova >> SECT_ORDER;
78}
79
80static u32 lv2ent_offset(sysmmu_iova_t iova)
81{
82 return (iova >> SPAGE_ORDER) & (NUM_LV2ENTRIES - 1);
83}
84
85#define LV2TABLE_SIZE (NUM_LV2ENTRIES * sizeof(sysmmu_pte_t))
KyongHo Cho2a965362012-05-12 05:56:09 +090086
87#define SPAGES_PER_LPAGE (LPAGE_SIZE / SPAGE_SIZE)
88
89#define lv2table_base(sent) (*(sent) & 0xFFFFFC00)
90
91#define mk_lv1ent_sect(pa) ((pa) | 2)
92#define mk_lv1ent_page(pa) ((pa) | 1)
93#define mk_lv2ent_lpage(pa) ((pa) | 1)
94#define mk_lv2ent_spage(pa) ((pa) | 2)
95
96#define CTRL_ENABLE 0x5
97#define CTRL_BLOCK 0x7
98#define CTRL_DISABLE 0x0
99
Cho KyongHoeeb51842014-05-12 11:45:03 +0530100#define CFG_LRU 0x1
101#define CFG_QOS(n) ((n & 0xF) << 7)
102#define CFG_MASK 0x0150FFFF /* Selecting bit 0-15, 20, 22 and 24 */
103#define CFG_ACGEN (1 << 24) /* System MMU 3.3 only */
104#define CFG_SYSSEL (1 << 22) /* System MMU 3.2 only */
105#define CFG_FLPDCACHE (1 << 20) /* System MMU 3.2+ only */
106
KyongHo Cho2a965362012-05-12 05:56:09 +0900107#define REG_MMU_CTRL 0x000
108#define REG_MMU_CFG 0x004
109#define REG_MMU_STATUS 0x008
110#define REG_MMU_FLUSH 0x00C
111#define REG_MMU_FLUSH_ENTRY 0x010
112#define REG_PT_BASE_ADDR 0x014
113#define REG_INT_STATUS 0x018
114#define REG_INT_CLEAR 0x01C
115
116#define REG_PAGE_FAULT_ADDR 0x024
117#define REG_AW_FAULT_ADDR 0x028
118#define REG_AR_FAULT_ADDR 0x02C
119#define REG_DEFAULT_SLAVE_ADDR 0x030
120
121#define REG_MMU_VERSION 0x034
122
Cho KyongHoeeb51842014-05-12 11:45:03 +0530123#define MMU_MAJ_VER(val) ((val) >> 7)
124#define MMU_MIN_VER(val) ((val) & 0x7F)
125#define MMU_RAW_VER(reg) (((reg) >> 21) & ((1 << 11) - 1)) /* 11 bits */
126
127#define MAKE_MMU_VER(maj, min) ((((maj) & 0xF) << 7) | ((min) & 0x7F))
128
KyongHo Cho2a965362012-05-12 05:56:09 +0900129#define REG_PB0_SADDR 0x04C
130#define REG_PB0_EADDR 0x050
131#define REG_PB1_SADDR 0x054
132#define REG_PB1_EADDR 0x058
133
Cho KyongHo6b21a5d2014-05-12 11:45:02 +0530134#define has_sysmmu(dev) (dev->archdata.iommu != NULL)
135
Cho KyongHo734c3c72014-05-12 11:44:48 +0530136static struct kmem_cache *lv2table_kmem_cache;
Cho KyongHo66a7ed82014-05-12 11:45:04 +0530137static sysmmu_pte_t *zero_lv2_table;
138#define ZERO_LV2LINK mk_lv1ent_page(virt_to_phys(zero_lv2_table))
Cho KyongHo734c3c72014-05-12 11:44:48 +0530139
Cho KyongHod09d78f2014-05-12 11:44:58 +0530140static sysmmu_pte_t *section_entry(sysmmu_pte_t *pgtable, sysmmu_iova_t iova)
KyongHo Cho2a965362012-05-12 05:56:09 +0900141{
142 return pgtable + lv1ent_offset(iova);
143}
144
Cho KyongHod09d78f2014-05-12 11:44:58 +0530145static sysmmu_pte_t *page_entry(sysmmu_pte_t *sent, sysmmu_iova_t iova)
KyongHo Cho2a965362012-05-12 05:56:09 +0900146{
Cho KyongHod09d78f2014-05-12 11:44:58 +0530147 return (sysmmu_pte_t *)phys_to_virt(
Cho KyongHo7222e8d2014-05-12 11:44:46 +0530148 lv2table_base(sent)) + lv2ent_offset(iova);
KyongHo Cho2a965362012-05-12 05:56:09 +0900149}
150
151enum exynos_sysmmu_inttype {
152 SYSMMU_PAGEFAULT,
153 SYSMMU_AR_MULTIHIT,
154 SYSMMU_AW_MULTIHIT,
155 SYSMMU_BUSERROR,
156 SYSMMU_AR_SECURITY,
157 SYSMMU_AR_ACCESS,
158 SYSMMU_AW_SECURITY,
159 SYSMMU_AW_PROTECTION, /* 7 */
160 SYSMMU_FAULT_UNKNOWN,
161 SYSMMU_FAULTS_NUM
162};
163
KyongHo Cho2a965362012-05-12 05:56:09 +0900164static unsigned short fault_reg_offset[SYSMMU_FAULTS_NUM] = {
165 REG_PAGE_FAULT_ADDR,
166 REG_AR_FAULT_ADDR,
167 REG_AW_FAULT_ADDR,
168 REG_DEFAULT_SLAVE_ADDR,
169 REG_AR_FAULT_ADDR,
170 REG_AR_FAULT_ADDR,
171 REG_AW_FAULT_ADDR,
172 REG_AW_FAULT_ADDR
173};
174
175static char *sysmmu_fault_name[SYSMMU_FAULTS_NUM] = {
176 "PAGE FAULT",
177 "AR MULTI-HIT FAULT",
178 "AW MULTI-HIT FAULT",
179 "BUS ERROR",
180 "AR SECURITY PROTECTION FAULT",
181 "AR ACCESS PROTECTION FAULT",
182 "AW SECURITY PROTECTION FAULT",
183 "AW ACCESS PROTECTION FAULT",
184 "UNKNOWN FAULT"
185};
186
Cho KyongHo6b21a5d2014-05-12 11:45:02 +0530187/* attached to dev.archdata.iommu of the master device */
188struct exynos_iommu_owner {
189 struct list_head client; /* entry of exynos_iommu_domain.clients */
190 struct device *dev;
191 struct device *sysmmu;
192 struct iommu_domain *domain;
193 void *vmm_data; /* IO virtual memory manager's data */
194 spinlock_t lock; /* Lock to preserve consistency of System MMU */
195};
196
KyongHo Cho2a965362012-05-12 05:56:09 +0900197struct exynos_iommu_domain {
198 struct list_head clients; /* list of sysmmu_drvdata.node */
Cho KyongHod09d78f2014-05-12 11:44:58 +0530199 sysmmu_pte_t *pgtable; /* lv1 page table, 16KB */
KyongHo Cho2a965362012-05-12 05:56:09 +0900200 short *lv2entcnt; /* free lv2 entry counter for each section */
201 spinlock_t lock; /* lock for this structure */
202 spinlock_t pgtablelock; /* lock for modifying page table @ pgtable */
203};
204
205struct sysmmu_drvdata {
KyongHo Cho2a965362012-05-12 05:56:09 +0900206 struct device *sysmmu; /* System MMU's device descriptor */
Cho KyongHo6b21a5d2014-05-12 11:45:02 +0530207 struct device *master; /* Owner of system MMU */
Cho KyongHo7222e8d2014-05-12 11:44:46 +0530208 void __iomem *sfrbase;
209 struct clk *clk;
Cho KyongHo70605872014-05-12 11:44:55 +0530210 struct clk *clk_master;
KyongHo Cho2a965362012-05-12 05:56:09 +0900211 int activations;
Cho KyongHo9d4e7a22014-05-12 11:44:57 +0530212 spinlock_t lock;
KyongHo Cho2a965362012-05-12 05:56:09 +0900213 struct iommu_domain *domain;
Cho KyongHo7222e8d2014-05-12 11:44:46 +0530214 phys_addr_t pgtable;
KyongHo Cho2a965362012-05-12 05:56:09 +0900215};
216
217static bool set_sysmmu_active(struct sysmmu_drvdata *data)
218{
219 /* return true if the System MMU was not active previously
220 and it needs to be initialized */
221 return ++data->activations == 1;
222}
223
224static bool set_sysmmu_inactive(struct sysmmu_drvdata *data)
225{
226 /* return true if the System MMU is needed to be disabled */
227 BUG_ON(data->activations < 1);
228 return --data->activations == 0;
229}
230
231static bool is_sysmmu_active(struct sysmmu_drvdata *data)
232{
233 return data->activations > 0;
234}
235
236static void sysmmu_unblock(void __iomem *sfrbase)
237{
238 __raw_writel(CTRL_ENABLE, sfrbase + REG_MMU_CTRL);
239}
240
Cho KyongHoeeb51842014-05-12 11:45:03 +0530241static unsigned int __raw_sysmmu_version(struct sysmmu_drvdata *data)
242{
243 return MMU_RAW_VER(__raw_readl(data->sfrbase + REG_MMU_VERSION));
244}
245
KyongHo Cho2a965362012-05-12 05:56:09 +0900246static bool sysmmu_block(void __iomem *sfrbase)
247{
248 int i = 120;
249
250 __raw_writel(CTRL_BLOCK, sfrbase + REG_MMU_CTRL);
251 while ((i > 0) && !(__raw_readl(sfrbase + REG_MMU_STATUS) & 1))
252 --i;
253
254 if (!(__raw_readl(sfrbase + REG_MMU_STATUS) & 1)) {
255 sysmmu_unblock(sfrbase);
256 return false;
257 }
258
259 return true;
260}
261
262static void __sysmmu_tlb_invalidate(void __iomem *sfrbase)
263{
264 __raw_writel(0x1, sfrbase + REG_MMU_FLUSH);
265}
266
267static void __sysmmu_tlb_invalidate_entry(void __iomem *sfrbase,
Cho KyongHod09d78f2014-05-12 11:44:58 +0530268 sysmmu_iova_t iova, unsigned int num_inv)
KyongHo Cho2a965362012-05-12 05:56:09 +0900269{
Cho KyongHo3ad6b7f2014-05-12 11:44:49 +0530270 unsigned int i;
Sachin Kamat365409d2014-05-22 09:50:56 +0530271
Cho KyongHo3ad6b7f2014-05-12 11:44:49 +0530272 for (i = 0; i < num_inv; i++) {
273 __raw_writel((iova & SPAGE_MASK) | 1,
274 sfrbase + REG_MMU_FLUSH_ENTRY);
275 iova += SPAGE_SIZE;
276 }
KyongHo Cho2a965362012-05-12 05:56:09 +0900277}
278
279static void __sysmmu_set_ptbase(void __iomem *sfrbase,
Cho KyongHod09d78f2014-05-12 11:44:58 +0530280 phys_addr_t pgd)
KyongHo Cho2a965362012-05-12 05:56:09 +0900281{
KyongHo Cho2a965362012-05-12 05:56:09 +0900282 __raw_writel(pgd, sfrbase + REG_PT_BASE_ADDR);
283
284 __sysmmu_tlb_invalidate(sfrbase);
285}
286
Cho KyongHo1fab7fa2014-05-12 11:44:56 +0530287static void show_fault_information(const char *name,
288 enum exynos_sysmmu_inttype itype,
Cho KyongHod09d78f2014-05-12 11:44:58 +0530289 phys_addr_t pgtable_base, sysmmu_iova_t fault_addr)
KyongHo Cho2a965362012-05-12 05:56:09 +0900290{
Cho KyongHod09d78f2014-05-12 11:44:58 +0530291 sysmmu_pte_t *ent;
KyongHo Cho2a965362012-05-12 05:56:09 +0900292
293 if ((itype >= SYSMMU_FAULTS_NUM) || (itype < SYSMMU_PAGEFAULT))
294 itype = SYSMMU_FAULT_UNKNOWN;
295
Cho KyongHod09d78f2014-05-12 11:44:58 +0530296 pr_err("%s occurred at %#x by %s(Page table base: %pa)\n",
Cho KyongHo1fab7fa2014-05-12 11:44:56 +0530297 sysmmu_fault_name[itype], fault_addr, name, &pgtable_base);
KyongHo Cho2a965362012-05-12 05:56:09 +0900298
Cho KyongHo7222e8d2014-05-12 11:44:46 +0530299 ent = section_entry(phys_to_virt(pgtable_base), fault_addr);
Cho KyongHod09d78f2014-05-12 11:44:58 +0530300 pr_err("\tLv1 entry: %#x\n", *ent);
KyongHo Cho2a965362012-05-12 05:56:09 +0900301
302 if (lv1ent_page(ent)) {
303 ent = page_entry(ent, fault_addr);
Cho KyongHod09d78f2014-05-12 11:44:58 +0530304 pr_err("\t Lv2 entry: %#x\n", *ent);
KyongHo Cho2a965362012-05-12 05:56:09 +0900305 }
KyongHo Cho2a965362012-05-12 05:56:09 +0900306}
307
308static irqreturn_t exynos_sysmmu_irq(int irq, void *dev_id)
309{
310 /* SYSMMU is in blocked when interrupt occurred. */
311 struct sysmmu_drvdata *data = dev_id;
KyongHo Cho2a965362012-05-12 05:56:09 +0900312 enum exynos_sysmmu_inttype itype;
Cho KyongHod09d78f2014-05-12 11:44:58 +0530313 sysmmu_iova_t addr = -1;
Cho KyongHo7222e8d2014-05-12 11:44:46 +0530314 int ret = -ENOSYS;
KyongHo Cho2a965362012-05-12 05:56:09 +0900315
KyongHo Cho2a965362012-05-12 05:56:09 +0900316 WARN_ON(!is_sysmmu_active(data));
317
Cho KyongHo9d4e7a22014-05-12 11:44:57 +0530318 spin_lock(&data->lock);
319
Cho KyongHo70605872014-05-12 11:44:55 +0530320 if (!IS_ERR(data->clk_master))
321 clk_enable(data->clk_master);
Cho KyongHo9d4e7a22014-05-12 11:44:57 +0530322
Cho KyongHo7222e8d2014-05-12 11:44:46 +0530323 itype = (enum exynos_sysmmu_inttype)
324 __ffs(__raw_readl(data->sfrbase + REG_INT_STATUS));
325 if (WARN_ON(!((itype >= 0) && (itype < SYSMMU_FAULT_UNKNOWN))))
KyongHo Cho2a965362012-05-12 05:56:09 +0900326 itype = SYSMMU_FAULT_UNKNOWN;
Cho KyongHo7222e8d2014-05-12 11:44:46 +0530327 else
328 addr = __raw_readl(data->sfrbase + fault_reg_offset[itype]);
KyongHo Cho2a965362012-05-12 05:56:09 +0900329
Cho KyongHo1fab7fa2014-05-12 11:44:56 +0530330 if (itype == SYSMMU_FAULT_UNKNOWN) {
331 pr_err("%s: Fault is not occurred by System MMU '%s'!\n",
332 __func__, dev_name(data->sysmmu));
333 pr_err("%s: Please check if IRQ is correctly configured.\n",
334 __func__);
335 BUG();
336 } else {
Cho KyongHod09d78f2014-05-12 11:44:58 +0530337 unsigned int base =
Cho KyongHo1fab7fa2014-05-12 11:44:56 +0530338 __raw_readl(data->sfrbase + REG_PT_BASE_ADDR);
339 show_fault_information(dev_name(data->sysmmu),
340 itype, base, addr);
341 if (data->domain)
342 ret = report_iommu_fault(data->domain,
Cho KyongHo6b21a5d2014-05-12 11:45:02 +0530343 data->master, addr, itype);
KyongHo Cho2a965362012-05-12 05:56:09 +0900344 }
345
Cho KyongHo1fab7fa2014-05-12 11:44:56 +0530346 /* fault is not recovered by fault handler */
347 BUG_ON(ret != 0);
KyongHo Cho2a965362012-05-12 05:56:09 +0900348
Cho KyongHo1fab7fa2014-05-12 11:44:56 +0530349 __raw_writel(1 << itype, data->sfrbase + REG_INT_CLEAR);
350
351 sysmmu_unblock(data->sfrbase);
KyongHo Cho2a965362012-05-12 05:56:09 +0900352
Cho KyongHo70605872014-05-12 11:44:55 +0530353 if (!IS_ERR(data->clk_master))
354 clk_disable(data->clk_master);
355
Cho KyongHo9d4e7a22014-05-12 11:44:57 +0530356 spin_unlock(&data->lock);
KyongHo Cho2a965362012-05-12 05:56:09 +0900357
358 return IRQ_HANDLED;
359}
360
Cho KyongHo6b21a5d2014-05-12 11:45:02 +0530361static void __sysmmu_disable_nocount(struct sysmmu_drvdata *data)
KyongHo Cho2a965362012-05-12 05:56:09 +0900362{
Cho KyongHo70605872014-05-12 11:44:55 +0530363 if (!IS_ERR(data->clk_master))
364 clk_enable(data->clk_master);
365
Cho KyongHo7222e8d2014-05-12 11:44:46 +0530366 __raw_writel(CTRL_DISABLE, data->sfrbase + REG_MMU_CTRL);
Cho KyongHo6b21a5d2014-05-12 11:45:02 +0530367 __raw_writel(0, data->sfrbase + REG_MMU_CFG);
KyongHo Cho2a965362012-05-12 05:56:09 +0900368
Cho KyongHo46c16d12014-05-12 11:44:54 +0530369 clk_disable(data->clk);
Cho KyongHo70605872014-05-12 11:44:55 +0530370 if (!IS_ERR(data->clk_master))
371 clk_disable(data->clk_master);
Cho KyongHo6b21a5d2014-05-12 11:45:02 +0530372}
KyongHo Cho2a965362012-05-12 05:56:09 +0900373
Cho KyongHo6b21a5d2014-05-12 11:45:02 +0530374static bool __sysmmu_disable(struct sysmmu_drvdata *data)
375{
376 bool disabled;
377 unsigned long flags;
378
379 spin_lock_irqsave(&data->lock, flags);
380
381 disabled = set_sysmmu_inactive(data);
382
383 if (disabled) {
384 data->pgtable = 0;
385 data->domain = NULL;
386
387 __sysmmu_disable_nocount(data);
388
389 dev_dbg(data->sysmmu, "Disabled\n");
390 } else {
391 dev_dbg(data->sysmmu, "%d times left to disable\n",
392 data->activations);
393 }
394
Cho KyongHo9d4e7a22014-05-12 11:44:57 +0530395 spin_unlock_irqrestore(&data->lock, flags);
KyongHo Cho2a965362012-05-12 05:56:09 +0900396
KyongHo Cho2a965362012-05-12 05:56:09 +0900397 return disabled;
398}
399
Cho KyongHo6b21a5d2014-05-12 11:45:02 +0530400static void __sysmmu_init_config(struct sysmmu_drvdata *data)
401{
Cho KyongHoeeb51842014-05-12 11:45:03 +0530402 unsigned int cfg = CFG_LRU | CFG_QOS(15);
403 unsigned int ver;
404
405 ver = __raw_sysmmu_version(data);
406 if (MMU_MAJ_VER(ver) == 3) {
407 if (MMU_MIN_VER(ver) >= 2) {
408 cfg |= CFG_FLPDCACHE;
409 if (MMU_MIN_VER(ver) == 3) {
410 cfg |= CFG_ACGEN;
411 cfg &= ~CFG_LRU;
412 } else {
413 cfg |= CFG_SYSSEL;
414 }
415 }
416 }
Cho KyongHo6b21a5d2014-05-12 11:45:02 +0530417
418 __raw_writel(cfg, data->sfrbase + REG_MMU_CFG);
419}
420
421static void __sysmmu_enable_nocount(struct sysmmu_drvdata *data)
422{
423 if (!IS_ERR(data->clk_master))
424 clk_enable(data->clk_master);
425 clk_enable(data->clk);
426
427 __raw_writel(CTRL_BLOCK, data->sfrbase + REG_MMU_CTRL);
428
429 __sysmmu_init_config(data);
430
431 __sysmmu_set_ptbase(data->sfrbase, data->pgtable);
432
433 __raw_writel(CTRL_ENABLE, data->sfrbase + REG_MMU_CTRL);
434
435 if (!IS_ERR(data->clk_master))
436 clk_disable(data->clk_master);
437}
438
439static int __sysmmu_enable(struct sysmmu_drvdata *data,
440 phys_addr_t pgtable, struct iommu_domain *domain)
441{
442 int ret = 0;
443 unsigned long flags;
444
445 spin_lock_irqsave(&data->lock, flags);
446 if (set_sysmmu_active(data)) {
447 data->pgtable = pgtable;
448 data->domain = domain;
449
450 __sysmmu_enable_nocount(data);
451
452 dev_dbg(data->sysmmu, "Enabled\n");
453 } else {
454 ret = (pgtable == data->pgtable) ? 1 : -EBUSY;
455
456 dev_dbg(data->sysmmu, "already enabled\n");
457 }
458
459 if (WARN_ON(ret < 0))
460 set_sysmmu_inactive(data); /* decrement count */
461
462 spin_unlock_irqrestore(&data->lock, flags);
463
464 return ret;
465}
466
KyongHo Cho2a965362012-05-12 05:56:09 +0900467/* __exynos_sysmmu_enable: Enables System MMU
468 *
469 * returns -error if an error occurred and System MMU is not enabled,
470 * 0 if the System MMU has been just enabled and 1 if System MMU was already
471 * enabled before.
472 */
Cho KyongHo6b21a5d2014-05-12 11:45:02 +0530473static int __exynos_sysmmu_enable(struct device *dev, phys_addr_t pgtable,
474 struct iommu_domain *domain)
KyongHo Cho2a965362012-05-12 05:56:09 +0900475{
Cho KyongHo7222e8d2014-05-12 11:44:46 +0530476 int ret = 0;
KyongHo Cho2a965362012-05-12 05:56:09 +0900477 unsigned long flags;
Cho KyongHo6b21a5d2014-05-12 11:45:02 +0530478 struct exynos_iommu_owner *owner = dev->archdata.iommu;
479 struct sysmmu_drvdata *data;
KyongHo Cho2a965362012-05-12 05:56:09 +0900480
Cho KyongHo6b21a5d2014-05-12 11:45:02 +0530481 BUG_ON(!has_sysmmu(dev));
KyongHo Cho2a965362012-05-12 05:56:09 +0900482
Cho KyongHo6b21a5d2014-05-12 11:45:02 +0530483 spin_lock_irqsave(&owner->lock, flags);
KyongHo Cho2a965362012-05-12 05:56:09 +0900484
Cho KyongHo6b21a5d2014-05-12 11:45:02 +0530485 data = dev_get_drvdata(owner->sysmmu);
KyongHo Cho2a965362012-05-12 05:56:09 +0900486
Cho KyongHo6b21a5d2014-05-12 11:45:02 +0530487 ret = __sysmmu_enable(data, pgtable, domain);
488 if (ret >= 0)
489 data->master = dev;
KyongHo Cho2a965362012-05-12 05:56:09 +0900490
Cho KyongHo6b21a5d2014-05-12 11:45:02 +0530491 spin_unlock_irqrestore(&owner->lock, flags);
KyongHo Cho2a965362012-05-12 05:56:09 +0900492
493 return ret;
494}
495
Cho KyongHod09d78f2014-05-12 11:44:58 +0530496int exynos_sysmmu_enable(struct device *dev, phys_addr_t pgtable)
KyongHo Cho2a965362012-05-12 05:56:09 +0900497{
KyongHo Cho2a965362012-05-12 05:56:09 +0900498 BUG_ON(!memblock_is_memory(pgtable));
499
Cho KyongHo6b21a5d2014-05-12 11:45:02 +0530500 return __exynos_sysmmu_enable(dev, pgtable, NULL);
KyongHo Cho2a965362012-05-12 05:56:09 +0900501}
502
Sachin Kamat77e38352013-02-06 13:55:17 +0530503static bool exynos_sysmmu_disable(struct device *dev)
KyongHo Cho2a965362012-05-12 05:56:09 +0900504{
Cho KyongHo6b21a5d2014-05-12 11:45:02 +0530505 unsigned long flags;
506 bool disabled = true;
507 struct exynos_iommu_owner *owner = dev->archdata.iommu;
508 struct sysmmu_drvdata *data;
KyongHo Cho2a965362012-05-12 05:56:09 +0900509
Cho KyongHo6b21a5d2014-05-12 11:45:02 +0530510 BUG_ON(!has_sysmmu(dev));
511
512 spin_lock_irqsave(&owner->lock, flags);
513
514 data = dev_get_drvdata(owner->sysmmu);
515
516 disabled = __sysmmu_disable(data);
517 if (disabled)
518 data->master = NULL;
519
520 spin_unlock_irqrestore(&owner->lock, flags);
KyongHo Cho2a965362012-05-12 05:56:09 +0900521
522 return disabled;
523}
524
Cho KyongHo66a7ed82014-05-12 11:45:04 +0530525static void __sysmmu_tlb_invalidate_flpdcache(struct sysmmu_drvdata *data,
526 sysmmu_iova_t iova)
527{
528 if (__raw_sysmmu_version(data) == MAKE_MMU_VER(3, 3))
529 __raw_writel(iova | 0x1, data->sfrbase + REG_MMU_FLUSH_ENTRY);
530}
531
532static void sysmmu_tlb_invalidate_flpdcache(struct device *dev,
533 sysmmu_iova_t iova)
534{
535 unsigned long flags;
536 struct exynos_iommu_owner *owner = dev->archdata.iommu;
537 struct sysmmu_drvdata *data = dev_get_drvdata(owner->sysmmu);
538
539 if (!IS_ERR(data->clk_master))
540 clk_enable(data->clk_master);
541
542 spin_lock_irqsave(&data->lock, flags);
543 if (is_sysmmu_active(data))
544 __sysmmu_tlb_invalidate_flpdcache(data, iova);
545 spin_unlock_irqrestore(&data->lock, flags);
546
547 if (!IS_ERR(data->clk_master))
548 clk_disable(data->clk_master);
549}
550
Cho KyongHod09d78f2014-05-12 11:44:58 +0530551static void sysmmu_tlb_invalidate_entry(struct device *dev, sysmmu_iova_t iova,
Cho KyongHo3ad6b7f2014-05-12 11:44:49 +0530552 size_t size)
KyongHo Cho2a965362012-05-12 05:56:09 +0900553{
Cho KyongHo6b21a5d2014-05-12 11:45:02 +0530554 struct exynos_iommu_owner *owner = dev->archdata.iommu;
KyongHo Cho2a965362012-05-12 05:56:09 +0900555 unsigned long flags;
Cho KyongHo6b21a5d2014-05-12 11:45:02 +0530556 struct sysmmu_drvdata *data;
557
558 data = dev_get_drvdata(owner->sysmmu);
KyongHo Cho2a965362012-05-12 05:56:09 +0900559
Cho KyongHo9d4e7a22014-05-12 11:44:57 +0530560 spin_lock_irqsave(&data->lock, flags);
KyongHo Cho2a965362012-05-12 05:56:09 +0900561 if (is_sysmmu_active(data)) {
Cho KyongHo3ad6b7f2014-05-12 11:44:49 +0530562 unsigned int num_inv = 1;
Cho KyongHo70605872014-05-12 11:44:55 +0530563
564 if (!IS_ERR(data->clk_master))
565 clk_enable(data->clk_master);
566
Cho KyongHo3ad6b7f2014-05-12 11:44:49 +0530567 /*
568 * L2TLB invalidation required
569 * 4KB page: 1 invalidation
570 * 64KB page: 16 invalidation
571 * 1MB page: 64 invalidation
572 * because it is set-associative TLB
573 * with 8-way and 64 sets.
574 * 1MB page can be cached in one of all sets.
575 * 64KB page can be one of 16 consecutive sets.
576 */
Cho KyongHoeeb51842014-05-12 11:45:03 +0530577 if (MMU_MAJ_VER(__raw_sysmmu_version(data)) == 2)
Cho KyongHo3ad6b7f2014-05-12 11:44:49 +0530578 num_inv = min_t(unsigned int, size / PAGE_SIZE, 64);
579
Cho KyongHo7222e8d2014-05-12 11:44:46 +0530580 if (sysmmu_block(data->sfrbase)) {
581 __sysmmu_tlb_invalidate_entry(
Cho KyongHo3ad6b7f2014-05-12 11:44:49 +0530582 data->sfrbase, iova, num_inv);
Cho KyongHo7222e8d2014-05-12 11:44:46 +0530583 sysmmu_unblock(data->sfrbase);
KyongHo Cho2a965362012-05-12 05:56:09 +0900584 }
Cho KyongHo70605872014-05-12 11:44:55 +0530585 if (!IS_ERR(data->clk_master))
586 clk_disable(data->clk_master);
KyongHo Cho2a965362012-05-12 05:56:09 +0900587 } else {
Cho KyongHo6b21a5d2014-05-12 11:45:02 +0530588 dev_dbg(dev, "disabled. Skipping TLB invalidation @ %#x\n",
589 iova);
KyongHo Cho2a965362012-05-12 05:56:09 +0900590 }
Cho KyongHo9d4e7a22014-05-12 11:44:57 +0530591 spin_unlock_irqrestore(&data->lock, flags);
KyongHo Cho2a965362012-05-12 05:56:09 +0900592}
593
594void exynos_sysmmu_tlb_invalidate(struct device *dev)
595{
Cho KyongHo6b21a5d2014-05-12 11:45:02 +0530596 struct exynos_iommu_owner *owner = dev->archdata.iommu;
KyongHo Cho2a965362012-05-12 05:56:09 +0900597 unsigned long flags;
Cho KyongHo6b21a5d2014-05-12 11:45:02 +0530598 struct sysmmu_drvdata *data;
599
600 data = dev_get_drvdata(owner->sysmmu);
KyongHo Cho2a965362012-05-12 05:56:09 +0900601
Cho KyongHo9d4e7a22014-05-12 11:44:57 +0530602 spin_lock_irqsave(&data->lock, flags);
KyongHo Cho2a965362012-05-12 05:56:09 +0900603 if (is_sysmmu_active(data)) {
Cho KyongHo70605872014-05-12 11:44:55 +0530604 if (!IS_ERR(data->clk_master))
605 clk_enable(data->clk_master);
Cho KyongHo7222e8d2014-05-12 11:44:46 +0530606 if (sysmmu_block(data->sfrbase)) {
607 __sysmmu_tlb_invalidate(data->sfrbase);
608 sysmmu_unblock(data->sfrbase);
KyongHo Cho2a965362012-05-12 05:56:09 +0900609 }
Cho KyongHo70605872014-05-12 11:44:55 +0530610 if (!IS_ERR(data->clk_master))
611 clk_disable(data->clk_master);
KyongHo Cho2a965362012-05-12 05:56:09 +0900612 } else {
Cho KyongHo6b21a5d2014-05-12 11:45:02 +0530613 dev_dbg(dev, "disabled. Skipping TLB invalidation\n");
KyongHo Cho2a965362012-05-12 05:56:09 +0900614 }
Cho KyongHo9d4e7a22014-05-12 11:44:57 +0530615 spin_unlock_irqrestore(&data->lock, flags);
KyongHo Cho2a965362012-05-12 05:56:09 +0900616}
617
Cho KyongHo6b21a5d2014-05-12 11:45:02 +0530618static int __init exynos_sysmmu_probe(struct platform_device *pdev)
KyongHo Cho2a965362012-05-12 05:56:09 +0900619{
Cho KyongHo46c16d12014-05-12 11:44:54 +0530620 int irq, ret;
Cho KyongHo7222e8d2014-05-12 11:44:46 +0530621 struct device *dev = &pdev->dev;
KyongHo Cho2a965362012-05-12 05:56:09 +0900622 struct sysmmu_drvdata *data;
Cho KyongHo7222e8d2014-05-12 11:44:46 +0530623 struct resource *res;
KyongHo Cho2a965362012-05-12 05:56:09 +0900624
Cho KyongHo46c16d12014-05-12 11:44:54 +0530625 data = devm_kzalloc(dev, sizeof(*data), GFP_KERNEL);
626 if (!data)
627 return -ENOMEM;
KyongHo Cho2a965362012-05-12 05:56:09 +0900628
Cho KyongHo7222e8d2014-05-12 11:44:46 +0530629 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
Cho KyongHo46c16d12014-05-12 11:44:54 +0530630 data->sfrbase = devm_ioremap_resource(dev, res);
631 if (IS_ERR(data->sfrbase))
632 return PTR_ERR(data->sfrbase);
Cho KyongHo7222e8d2014-05-12 11:44:46 +0530633
Cho KyongHo46c16d12014-05-12 11:44:54 +0530634 irq = platform_get_irq(pdev, 0);
635 if (irq <= 0) {
Cho KyongHo0bf4e542014-05-12 11:45:00 +0530636 dev_err(dev, "Unable to find IRQ resource\n");
Cho KyongHo46c16d12014-05-12 11:44:54 +0530637 return irq;
Cho KyongHo7222e8d2014-05-12 11:44:46 +0530638 }
639
Cho KyongHo46c16d12014-05-12 11:44:54 +0530640 ret = devm_request_irq(dev, irq, exynos_sysmmu_irq, 0,
Cho KyongHo7222e8d2014-05-12 11:44:46 +0530641 dev_name(dev), data);
KyongHo Cho2a965362012-05-12 05:56:09 +0900642 if (ret) {
Cho KyongHo46c16d12014-05-12 11:44:54 +0530643 dev_err(dev, "Unabled to register handler of irq %d\n", irq);
644 return ret;
KyongHo Cho2a965362012-05-12 05:56:09 +0900645 }
646
Cho KyongHo46c16d12014-05-12 11:44:54 +0530647 data->clk = devm_clk_get(dev, "sysmmu");
648 if (IS_ERR(data->clk)) {
649 dev_err(dev, "Failed to get clock!\n");
650 return PTR_ERR(data->clk);
651 } else {
652 ret = clk_prepare(data->clk);
653 if (ret) {
654 dev_err(dev, "Failed to prepare clk\n");
655 return ret;
656 }
KyongHo Cho2a965362012-05-12 05:56:09 +0900657 }
658
Cho KyongHo70605872014-05-12 11:44:55 +0530659 data->clk_master = devm_clk_get(dev, "master");
660 if (!IS_ERR(data->clk_master)) {
661 ret = clk_prepare(data->clk_master);
662 if (ret) {
663 clk_unprepare(data->clk);
664 dev_err(dev, "Failed to prepare master's clk\n");
665 return ret;
666 }
667 }
668
KyongHo Cho2a965362012-05-12 05:56:09 +0900669 data->sysmmu = dev;
Cho KyongHo9d4e7a22014-05-12 11:44:57 +0530670 spin_lock_init(&data->lock);
KyongHo Cho2a965362012-05-12 05:56:09 +0900671
Cho KyongHo7222e8d2014-05-12 11:44:46 +0530672 platform_set_drvdata(pdev, data);
673
Cho KyongHof4723ec2014-05-12 11:44:52 +0530674 pm_runtime_enable(dev);
KyongHo Cho2a965362012-05-12 05:56:09 +0900675
KyongHo Cho2a965362012-05-12 05:56:09 +0900676 return 0;
KyongHo Cho2a965362012-05-12 05:56:09 +0900677}
678
Cho KyongHo6b21a5d2014-05-12 11:45:02 +0530679static const struct of_device_id sysmmu_of_match[] __initconst = {
680 { .compatible = "samsung,exynos-sysmmu", },
681 { },
682};
683
684static struct platform_driver exynos_sysmmu_driver __refdata = {
685 .probe = exynos_sysmmu_probe,
686 .driver = {
KyongHo Cho2a965362012-05-12 05:56:09 +0900687 .owner = THIS_MODULE,
688 .name = "exynos-sysmmu",
Cho KyongHo6b21a5d2014-05-12 11:45:02 +0530689 .of_match_table = sysmmu_of_match,
KyongHo Cho2a965362012-05-12 05:56:09 +0900690 }
691};
692
693static inline void pgtable_flush(void *vastart, void *vaend)
694{
695 dmac_flush_range(vastart, vaend);
696 outer_flush_range(virt_to_phys(vastart),
697 virt_to_phys(vaend));
698}
699
700static int exynos_iommu_domain_init(struct iommu_domain *domain)
701{
702 struct exynos_iommu_domain *priv;
Cho KyongHo66a7ed82014-05-12 11:45:04 +0530703 int i;
KyongHo Cho2a965362012-05-12 05:56:09 +0900704
705 priv = kzalloc(sizeof(*priv), GFP_KERNEL);
706 if (!priv)
707 return -ENOMEM;
708
Cho KyongHo66a7ed82014-05-12 11:45:04 +0530709 priv->pgtable = (sysmmu_pte_t *)__get_free_pages(GFP_KERNEL, 2);
KyongHo Cho2a965362012-05-12 05:56:09 +0900710 if (!priv->pgtable)
711 goto err_pgtable;
712
Cho KyongHo66a7ed82014-05-12 11:45:04 +0530713 priv->lv2entcnt = (short *)__get_free_pages(GFP_KERNEL | __GFP_ZERO, 1);
KyongHo Cho2a965362012-05-12 05:56:09 +0900714 if (!priv->lv2entcnt)
715 goto err_counter;
716
Cho KyongHo66a7ed82014-05-12 11:45:04 +0530717 /* w/a of System MMU v3.3 to prevent caching 1MiB mapping */
718 for (i = 0; i < NUM_LV1ENTRIES; i += 8) {
719 priv->pgtable[i + 0] = ZERO_LV2LINK;
720 priv->pgtable[i + 1] = ZERO_LV2LINK;
721 priv->pgtable[i + 2] = ZERO_LV2LINK;
722 priv->pgtable[i + 3] = ZERO_LV2LINK;
723 priv->pgtable[i + 4] = ZERO_LV2LINK;
724 priv->pgtable[i + 5] = ZERO_LV2LINK;
725 priv->pgtable[i + 6] = ZERO_LV2LINK;
726 priv->pgtable[i + 7] = ZERO_LV2LINK;
727 }
728
KyongHo Cho2a965362012-05-12 05:56:09 +0900729 pgtable_flush(priv->pgtable, priv->pgtable + NUM_LV1ENTRIES);
730
731 spin_lock_init(&priv->lock);
732 spin_lock_init(&priv->pgtablelock);
733 INIT_LIST_HEAD(&priv->clients);
734
Sachin Kamateb516372012-08-01 14:35:17 +0530735 domain->geometry.aperture_start = 0;
736 domain->geometry.aperture_end = ~0UL;
737 domain->geometry.force_aperture = true;
Joerg Roedel3177bb72012-07-11 12:41:10 +0200738
KyongHo Cho2a965362012-05-12 05:56:09 +0900739 domain->priv = priv;
740 return 0;
741
742err_counter:
743 free_pages((unsigned long)priv->pgtable, 2);
744err_pgtable:
745 kfree(priv);
746 return -ENOMEM;
747}
748
749static void exynos_iommu_domain_destroy(struct iommu_domain *domain)
750{
751 struct exynos_iommu_domain *priv = domain->priv;
Cho KyongHo6b21a5d2014-05-12 11:45:02 +0530752 struct exynos_iommu_owner *owner;
KyongHo Cho2a965362012-05-12 05:56:09 +0900753 unsigned long flags;
754 int i;
755
756 WARN_ON(!list_empty(&priv->clients));
757
758 spin_lock_irqsave(&priv->lock, flags);
759
Cho KyongHo6b21a5d2014-05-12 11:45:02 +0530760 list_for_each_entry(owner, &priv->clients, client) {
761 while (!exynos_sysmmu_disable(owner->dev))
KyongHo Cho2a965362012-05-12 05:56:09 +0900762 ; /* until System MMU is actually disabled */
763 }
764
Cho KyongHo6b21a5d2014-05-12 11:45:02 +0530765 while (!list_empty(&priv->clients))
766 list_del_init(priv->clients.next);
767
KyongHo Cho2a965362012-05-12 05:56:09 +0900768 spin_unlock_irqrestore(&priv->lock, flags);
769
770 for (i = 0; i < NUM_LV1ENTRIES; i++)
771 if (lv1ent_page(priv->pgtable + i))
Cho KyongHo734c3c72014-05-12 11:44:48 +0530772 kmem_cache_free(lv2table_kmem_cache,
773 phys_to_virt(lv2table_base(priv->pgtable + i)));
KyongHo Cho2a965362012-05-12 05:56:09 +0900774
775 free_pages((unsigned long)priv->pgtable, 2);
776 free_pages((unsigned long)priv->lv2entcnt, 1);
777 kfree(domain->priv);
778 domain->priv = NULL;
779}
780
781static int exynos_iommu_attach_device(struct iommu_domain *domain,
782 struct device *dev)
783{
Cho KyongHo6b21a5d2014-05-12 11:45:02 +0530784 struct exynos_iommu_owner *owner = dev->archdata.iommu;
KyongHo Cho2a965362012-05-12 05:56:09 +0900785 struct exynos_iommu_domain *priv = domain->priv;
Cho KyongHo7222e8d2014-05-12 11:44:46 +0530786 phys_addr_t pagetable = virt_to_phys(priv->pgtable);
KyongHo Cho2a965362012-05-12 05:56:09 +0900787 unsigned long flags;
788 int ret;
789
KyongHo Cho2a965362012-05-12 05:56:09 +0900790 spin_lock_irqsave(&priv->lock, flags);
791
Cho KyongHo6b21a5d2014-05-12 11:45:02 +0530792 ret = __exynos_sysmmu_enable(dev, pagetable, domain);
KyongHo Cho2a965362012-05-12 05:56:09 +0900793 if (ret == 0) {
Cho KyongHo6b21a5d2014-05-12 11:45:02 +0530794 list_add_tail(&owner->client, &priv->clients);
795 owner->domain = domain;
KyongHo Cho2a965362012-05-12 05:56:09 +0900796 }
797
798 spin_unlock_irqrestore(&priv->lock, flags);
799
800 if (ret < 0) {
Cho KyongHo7222e8d2014-05-12 11:44:46 +0530801 dev_err(dev, "%s: Failed to attach IOMMU with pgtable %pa\n",
802 __func__, &pagetable);
Cho KyongHo7222e8d2014-05-12 11:44:46 +0530803 return ret;
KyongHo Cho2a965362012-05-12 05:56:09 +0900804 }
805
Cho KyongHo7222e8d2014-05-12 11:44:46 +0530806 dev_dbg(dev, "%s: Attached IOMMU with pgtable %pa %s\n",
807 __func__, &pagetable, (ret == 0) ? "" : ", again");
808
KyongHo Cho2a965362012-05-12 05:56:09 +0900809 return ret;
810}
811
812static void exynos_iommu_detach_device(struct iommu_domain *domain,
813 struct device *dev)
814{
Cho KyongHo6b21a5d2014-05-12 11:45:02 +0530815 struct exynos_iommu_owner *owner;
KyongHo Cho2a965362012-05-12 05:56:09 +0900816 struct exynos_iommu_domain *priv = domain->priv;
Cho KyongHo7222e8d2014-05-12 11:44:46 +0530817 phys_addr_t pagetable = virt_to_phys(priv->pgtable);
KyongHo Cho2a965362012-05-12 05:56:09 +0900818 unsigned long flags;
KyongHo Cho2a965362012-05-12 05:56:09 +0900819
820 spin_lock_irqsave(&priv->lock, flags);
821
Cho KyongHo6b21a5d2014-05-12 11:45:02 +0530822 list_for_each_entry(owner, &priv->clients, client) {
823 if (owner == dev->archdata.iommu) {
824 if (exynos_sysmmu_disable(dev)) {
825 list_del_init(&owner->client);
826 owner->domain = NULL;
827 }
KyongHo Cho2a965362012-05-12 05:56:09 +0900828 break;
829 }
830 }
831
KyongHo Cho2a965362012-05-12 05:56:09 +0900832 spin_unlock_irqrestore(&priv->lock, flags);
833
Cho KyongHo6b21a5d2014-05-12 11:45:02 +0530834 if (owner == dev->archdata.iommu)
835 dev_dbg(dev, "%s: Detached IOMMU with pgtable %pa\n",
836 __func__, &pagetable);
837 else
838 dev_err(dev, "%s: No IOMMU is attached\n", __func__);
KyongHo Cho2a965362012-05-12 05:56:09 +0900839}
840
Cho KyongHo66a7ed82014-05-12 11:45:04 +0530841static sysmmu_pte_t *alloc_lv2entry(struct exynos_iommu_domain *priv,
842 sysmmu_pte_t *sent, sysmmu_iova_t iova, short *pgcounter)
KyongHo Cho2a965362012-05-12 05:56:09 +0900843{
Cho KyongHo61128f02014-05-12 11:44:47 +0530844 if (lv1ent_section(sent)) {
Cho KyongHod09d78f2014-05-12 11:44:58 +0530845 WARN(1, "Trying mapping on %#08x mapped with 1MiB page", iova);
Cho KyongHo61128f02014-05-12 11:44:47 +0530846 return ERR_PTR(-EADDRINUSE);
847 }
848
KyongHo Cho2a965362012-05-12 05:56:09 +0900849 if (lv1ent_fault(sent)) {
Cho KyongHod09d78f2014-05-12 11:44:58 +0530850 sysmmu_pte_t *pent;
Cho KyongHo66a7ed82014-05-12 11:45:04 +0530851 bool need_flush_flpd_cache = lv1ent_zero(sent);
KyongHo Cho2a965362012-05-12 05:56:09 +0900852
Cho KyongHo734c3c72014-05-12 11:44:48 +0530853 pent = kmem_cache_zalloc(lv2table_kmem_cache, GFP_ATOMIC);
Cho KyongHod09d78f2014-05-12 11:44:58 +0530854 BUG_ON((unsigned int)pent & (LV2TABLE_SIZE - 1));
KyongHo Cho2a965362012-05-12 05:56:09 +0900855 if (!pent)
Cho KyongHo61128f02014-05-12 11:44:47 +0530856 return ERR_PTR(-ENOMEM);
KyongHo Cho2a965362012-05-12 05:56:09 +0900857
Cho KyongHo7222e8d2014-05-12 11:44:46 +0530858 *sent = mk_lv1ent_page(virt_to_phys(pent));
KyongHo Cho2a965362012-05-12 05:56:09 +0900859 *pgcounter = NUM_LV2ENTRIES;
860 pgtable_flush(pent, pent + NUM_LV2ENTRIES);
861 pgtable_flush(sent, sent + 1);
Cho KyongHo66a7ed82014-05-12 11:45:04 +0530862
863 /*
864 * If pretched SLPD is a fault SLPD in zero_l2_table, FLPD cache
865 * may caches the address of zero_l2_table. This function
866 * replaces the zero_l2_table with new L2 page table to write
867 * valid mappings.
868 * Accessing the valid area may cause page fault since FLPD
869 * cache may still caches zero_l2_table for the valid area
870 * instead of new L2 page table that have the mapping
871 * information of the valid area
872 * Thus any replacement of zero_l2_table with other valid L2
873 * page table must involve FLPD cache invalidation for System
874 * MMU v3.3.
875 * FLPD cache invalidation is performed with TLB invalidation
876 * by VPN without blocking. It is safe to invalidate TLB without
877 * blocking because the target address of TLB invalidation is
878 * not currently mapped.
879 */
880 if (need_flush_flpd_cache) {
881 struct exynos_iommu_owner *owner;
Sachin Kamat365409d2014-05-22 09:50:56 +0530882
Cho KyongHo66a7ed82014-05-12 11:45:04 +0530883 spin_lock(&priv->lock);
884 list_for_each_entry(owner, &priv->clients, client)
885 sysmmu_tlb_invalidate_flpdcache(
886 owner->dev, iova);
887 spin_unlock(&priv->lock);
888 }
KyongHo Cho2a965362012-05-12 05:56:09 +0900889 }
890
891 return page_entry(sent, iova);
892}
893
Cho KyongHo66a7ed82014-05-12 11:45:04 +0530894static int lv1set_section(struct exynos_iommu_domain *priv,
895 sysmmu_pte_t *sent, sysmmu_iova_t iova,
Cho KyongHo61128f02014-05-12 11:44:47 +0530896 phys_addr_t paddr, short *pgcnt)
KyongHo Cho2a965362012-05-12 05:56:09 +0900897{
Cho KyongHo61128f02014-05-12 11:44:47 +0530898 if (lv1ent_section(sent)) {
Cho KyongHod09d78f2014-05-12 11:44:58 +0530899 WARN(1, "Trying mapping on 1MiB@%#08x that is mapped",
Cho KyongHo61128f02014-05-12 11:44:47 +0530900 iova);
KyongHo Cho2a965362012-05-12 05:56:09 +0900901 return -EADDRINUSE;
Cho KyongHo61128f02014-05-12 11:44:47 +0530902 }
KyongHo Cho2a965362012-05-12 05:56:09 +0900903
904 if (lv1ent_page(sent)) {
Cho KyongHo61128f02014-05-12 11:44:47 +0530905 if (*pgcnt != NUM_LV2ENTRIES) {
Cho KyongHod09d78f2014-05-12 11:44:58 +0530906 WARN(1, "Trying mapping on 1MiB@%#08x that is mapped",
Cho KyongHo61128f02014-05-12 11:44:47 +0530907 iova);
KyongHo Cho2a965362012-05-12 05:56:09 +0900908 return -EADDRINUSE;
Cho KyongHo61128f02014-05-12 11:44:47 +0530909 }
KyongHo Cho2a965362012-05-12 05:56:09 +0900910
Cho KyongHo734c3c72014-05-12 11:44:48 +0530911 kmem_cache_free(lv2table_kmem_cache, page_entry(sent, 0));
KyongHo Cho2a965362012-05-12 05:56:09 +0900912 *pgcnt = 0;
913 }
914
915 *sent = mk_lv1ent_sect(paddr);
916
917 pgtable_flush(sent, sent + 1);
918
Cho KyongHo66a7ed82014-05-12 11:45:04 +0530919 spin_lock(&priv->lock);
920 if (lv1ent_page_zero(sent)) {
921 struct exynos_iommu_owner *owner;
922 /*
923 * Flushing FLPD cache in System MMU v3.3 that may cache a FLPD
924 * entry by speculative prefetch of SLPD which has no mapping.
925 */
926 list_for_each_entry(owner, &priv->clients, client)
927 sysmmu_tlb_invalidate_flpdcache(owner->dev, iova);
928 }
929 spin_unlock(&priv->lock);
930
KyongHo Cho2a965362012-05-12 05:56:09 +0900931 return 0;
932}
933
Cho KyongHod09d78f2014-05-12 11:44:58 +0530934static int lv2set_page(sysmmu_pte_t *pent, phys_addr_t paddr, size_t size,
KyongHo Cho2a965362012-05-12 05:56:09 +0900935 short *pgcnt)
936{
937 if (size == SPAGE_SIZE) {
Cho KyongHo0bf4e542014-05-12 11:45:00 +0530938 if (WARN_ON(!lv2ent_fault(pent)))
KyongHo Cho2a965362012-05-12 05:56:09 +0900939 return -EADDRINUSE;
940
941 *pent = mk_lv2ent_spage(paddr);
942 pgtable_flush(pent, pent + 1);
943 *pgcnt -= 1;
944 } else { /* size == LPAGE_SIZE */
945 int i;
Sachin Kamat365409d2014-05-22 09:50:56 +0530946
KyongHo Cho2a965362012-05-12 05:56:09 +0900947 for (i = 0; i < SPAGES_PER_LPAGE; i++, pent++) {
Cho KyongHo0bf4e542014-05-12 11:45:00 +0530948 if (WARN_ON(!lv2ent_fault(pent))) {
Cho KyongHo61128f02014-05-12 11:44:47 +0530949 if (i > 0)
950 memset(pent - i, 0, sizeof(*pent) * i);
KyongHo Cho2a965362012-05-12 05:56:09 +0900951 return -EADDRINUSE;
952 }
953
954 *pent = mk_lv2ent_lpage(paddr);
955 }
956 pgtable_flush(pent - SPAGES_PER_LPAGE, pent);
957 *pgcnt -= SPAGES_PER_LPAGE;
958 }
959
960 return 0;
961}
962
Cho KyongHo66a7ed82014-05-12 11:45:04 +0530963/*
964 * *CAUTION* to the I/O virtual memory managers that support exynos-iommu:
965 *
966 * System MMU v3.x have an advanced logic to improve address translation
967 * performance with caching more page table entries by a page table walk.
968 * However, the logic has a bug that caching fault page table entries and System
969 * MMU reports page fault if the cached fault entry is hit even though the fault
970 * entry is updated to a valid entry after the entry is cached.
971 * To prevent caching fault page table entries which may be updated to valid
972 * entries later, the virtual memory manager should care about the w/a about the
973 * problem. The followings describe w/a.
974 *
975 * Any two consecutive I/O virtual address regions must have a hole of 128KiB
976 * in maximum to prevent misbehavior of System MMU 3.x. (w/a of h/w bug)
977 *
978 * Precisely, any start address of I/O virtual region must be aligned by
979 * the following sizes for System MMU v3.1 and v3.2.
980 * System MMU v3.1: 128KiB
981 * System MMU v3.2: 256KiB
982 *
983 * Because System MMU v3.3 caches page table entries more aggressively, it needs
984 * more w/a.
985 * - Any two consecutive I/O virtual regions must be have a hole of larger size
986 * than or equal size to 128KiB.
987 * - Start address of an I/O virtual region must be aligned by 128KiB.
988 */
Cho KyongHod09d78f2014-05-12 11:44:58 +0530989static int exynos_iommu_map(struct iommu_domain *domain, unsigned long l_iova,
KyongHo Cho2a965362012-05-12 05:56:09 +0900990 phys_addr_t paddr, size_t size, int prot)
991{
992 struct exynos_iommu_domain *priv = domain->priv;
Cho KyongHod09d78f2014-05-12 11:44:58 +0530993 sysmmu_pte_t *entry;
994 sysmmu_iova_t iova = (sysmmu_iova_t)l_iova;
KyongHo Cho2a965362012-05-12 05:56:09 +0900995 unsigned long flags;
996 int ret = -ENOMEM;
997
998 BUG_ON(priv->pgtable == NULL);
999
1000 spin_lock_irqsave(&priv->pgtablelock, flags);
1001
1002 entry = section_entry(priv->pgtable, iova);
1003
1004 if (size == SECT_SIZE) {
Cho KyongHo66a7ed82014-05-12 11:45:04 +05301005 ret = lv1set_section(priv, entry, iova, paddr,
KyongHo Cho2a965362012-05-12 05:56:09 +09001006 &priv->lv2entcnt[lv1ent_offset(iova)]);
1007 } else {
Cho KyongHod09d78f2014-05-12 11:44:58 +05301008 sysmmu_pte_t *pent;
KyongHo Cho2a965362012-05-12 05:56:09 +09001009
Cho KyongHo66a7ed82014-05-12 11:45:04 +05301010 pent = alloc_lv2entry(priv, entry, iova,
KyongHo Cho2a965362012-05-12 05:56:09 +09001011 &priv->lv2entcnt[lv1ent_offset(iova)]);
1012
Cho KyongHo61128f02014-05-12 11:44:47 +05301013 if (IS_ERR(pent))
1014 ret = PTR_ERR(pent);
KyongHo Cho2a965362012-05-12 05:56:09 +09001015 else
1016 ret = lv2set_page(pent, paddr, size,
1017 &priv->lv2entcnt[lv1ent_offset(iova)]);
1018 }
1019
Cho KyongHo61128f02014-05-12 11:44:47 +05301020 if (ret)
Cho KyongHo0bf4e542014-05-12 11:45:00 +05301021 pr_err("%s: Failed(%d) to map %#zx bytes @ %#x\n",
1022 __func__, ret, size, iova);
KyongHo Cho2a965362012-05-12 05:56:09 +09001023
1024 spin_unlock_irqrestore(&priv->pgtablelock, flags);
1025
1026 return ret;
1027}
1028
Cho KyongHo66a7ed82014-05-12 11:45:04 +05301029static void exynos_iommu_tlb_invalidate_entry(struct exynos_iommu_domain *priv,
1030 sysmmu_iova_t iova, size_t size)
1031{
1032 struct exynos_iommu_owner *owner;
1033 unsigned long flags;
1034
1035 spin_lock_irqsave(&priv->lock, flags);
1036
1037 list_for_each_entry(owner, &priv->clients, client)
1038 sysmmu_tlb_invalidate_entry(owner->dev, iova, size);
1039
1040 spin_unlock_irqrestore(&priv->lock, flags);
1041}
1042
KyongHo Cho2a965362012-05-12 05:56:09 +09001043static size_t exynos_iommu_unmap(struct iommu_domain *domain,
Cho KyongHod09d78f2014-05-12 11:44:58 +05301044 unsigned long l_iova, size_t size)
KyongHo Cho2a965362012-05-12 05:56:09 +09001045{
1046 struct exynos_iommu_domain *priv = domain->priv;
Cho KyongHod09d78f2014-05-12 11:44:58 +05301047 sysmmu_iova_t iova = (sysmmu_iova_t)l_iova;
1048 sysmmu_pte_t *ent;
Cho KyongHo61128f02014-05-12 11:44:47 +05301049 size_t err_pgsize;
Cho KyongHod09d78f2014-05-12 11:44:58 +05301050 unsigned long flags;
KyongHo Cho2a965362012-05-12 05:56:09 +09001051
1052 BUG_ON(priv->pgtable == NULL);
1053
1054 spin_lock_irqsave(&priv->pgtablelock, flags);
1055
1056 ent = section_entry(priv->pgtable, iova);
1057
1058 if (lv1ent_section(ent)) {
Cho KyongHo0bf4e542014-05-12 11:45:00 +05301059 if (WARN_ON(size < SECT_SIZE)) {
Cho KyongHo61128f02014-05-12 11:44:47 +05301060 err_pgsize = SECT_SIZE;
1061 goto err;
1062 }
KyongHo Cho2a965362012-05-12 05:56:09 +09001063
Cho KyongHo66a7ed82014-05-12 11:45:04 +05301064 *ent = ZERO_LV2LINK; /* w/a for h/w bug in Sysmem MMU v3.3 */
KyongHo Cho2a965362012-05-12 05:56:09 +09001065 pgtable_flush(ent, ent + 1);
1066 size = SECT_SIZE;
1067 goto done;
1068 }
1069
1070 if (unlikely(lv1ent_fault(ent))) {
1071 if (size > SECT_SIZE)
1072 size = SECT_SIZE;
1073 goto done;
1074 }
1075
1076 /* lv1ent_page(sent) == true here */
1077
1078 ent = page_entry(ent, iova);
1079
1080 if (unlikely(lv2ent_fault(ent))) {
1081 size = SPAGE_SIZE;
1082 goto done;
1083 }
1084
1085 if (lv2ent_small(ent)) {
1086 *ent = 0;
1087 size = SPAGE_SIZE;
Cho KyongHo6cb47ed2014-05-12 11:44:51 +05301088 pgtable_flush(ent, ent + 1);
KyongHo Cho2a965362012-05-12 05:56:09 +09001089 priv->lv2entcnt[lv1ent_offset(iova)] += 1;
1090 goto done;
1091 }
1092
1093 /* lv1ent_large(ent) == true here */
Cho KyongHo0bf4e542014-05-12 11:45:00 +05301094 if (WARN_ON(size < LPAGE_SIZE)) {
Cho KyongHo61128f02014-05-12 11:44:47 +05301095 err_pgsize = LPAGE_SIZE;
1096 goto err;
1097 }
KyongHo Cho2a965362012-05-12 05:56:09 +09001098
1099 memset(ent, 0, sizeof(*ent) * SPAGES_PER_LPAGE);
Cho KyongHo6cb47ed2014-05-12 11:44:51 +05301100 pgtable_flush(ent, ent + SPAGES_PER_LPAGE);
KyongHo Cho2a965362012-05-12 05:56:09 +09001101
1102 size = LPAGE_SIZE;
1103 priv->lv2entcnt[lv1ent_offset(iova)] += SPAGES_PER_LPAGE;
1104done:
1105 spin_unlock_irqrestore(&priv->pgtablelock, flags);
1106
Cho KyongHo66a7ed82014-05-12 11:45:04 +05301107 exynos_iommu_tlb_invalidate_entry(priv, iova, size);
KyongHo Cho2a965362012-05-12 05:56:09 +09001108
KyongHo Cho2a965362012-05-12 05:56:09 +09001109 return size;
Cho KyongHo61128f02014-05-12 11:44:47 +05301110err:
1111 spin_unlock_irqrestore(&priv->pgtablelock, flags);
1112
Cho KyongHo0bf4e542014-05-12 11:45:00 +05301113 pr_err("%s: Failed: size(%#zx) @ %#x is smaller than page size %#zx\n",
1114 __func__, size, iova, err_pgsize);
Cho KyongHo61128f02014-05-12 11:44:47 +05301115
1116 return 0;
KyongHo Cho2a965362012-05-12 05:56:09 +09001117}
1118
1119static phys_addr_t exynos_iommu_iova_to_phys(struct iommu_domain *domain,
Varun Sethibb5547a2013-03-29 01:23:58 +05301120 dma_addr_t iova)
KyongHo Cho2a965362012-05-12 05:56:09 +09001121{
1122 struct exynos_iommu_domain *priv = domain->priv;
Cho KyongHod09d78f2014-05-12 11:44:58 +05301123 sysmmu_pte_t *entry;
KyongHo Cho2a965362012-05-12 05:56:09 +09001124 unsigned long flags;
1125 phys_addr_t phys = 0;
1126
1127 spin_lock_irqsave(&priv->pgtablelock, flags);
1128
1129 entry = section_entry(priv->pgtable, iova);
1130
1131 if (lv1ent_section(entry)) {
1132 phys = section_phys(entry) + section_offs(iova);
1133 } else if (lv1ent_page(entry)) {
1134 entry = page_entry(entry, iova);
1135
1136 if (lv2ent_large(entry))
1137 phys = lpage_phys(entry) + lpage_offs(iova);
1138 else if (lv2ent_small(entry))
1139 phys = spage_phys(entry) + spage_offs(iova);
1140 }
1141
1142 spin_unlock_irqrestore(&priv->pgtablelock, flags);
1143
1144 return phys;
1145}
1146
Antonios Motakisbf4a1c92014-05-12 11:44:59 +05301147static int exynos_iommu_add_device(struct device *dev)
1148{
1149 struct iommu_group *group;
1150 int ret;
1151
1152 group = iommu_group_get(dev);
1153
1154 if (!group) {
1155 group = iommu_group_alloc();
1156 if (IS_ERR(group)) {
1157 dev_err(dev, "Failed to allocate IOMMU group\n");
1158 return PTR_ERR(group);
1159 }
1160 }
1161
1162 ret = iommu_group_add_device(group, dev);
1163 iommu_group_put(group);
1164
1165 return ret;
1166}
1167
1168static void exynos_iommu_remove_device(struct device *dev)
1169{
1170 iommu_group_remove_device(dev);
1171}
1172
Thierry Redingb22f6432014-06-27 09:03:12 +02001173static const struct iommu_ops exynos_iommu_ops = {
Bjorn Helgaasba5fa6f2014-05-08 14:49:14 -06001174 .domain_init = exynos_iommu_domain_init,
1175 .domain_destroy = exynos_iommu_domain_destroy,
1176 .attach_dev = exynos_iommu_attach_device,
1177 .detach_dev = exynos_iommu_detach_device,
1178 .map = exynos_iommu_map,
1179 .unmap = exynos_iommu_unmap,
1180 .iova_to_phys = exynos_iommu_iova_to_phys,
1181 .add_device = exynos_iommu_add_device,
1182 .remove_device = exynos_iommu_remove_device,
KyongHo Cho2a965362012-05-12 05:56:09 +09001183 .pgsize_bitmap = SECT_SIZE | LPAGE_SIZE | SPAGE_SIZE,
1184};
1185
1186static int __init exynos_iommu_init(void)
1187{
1188 int ret;
1189
Cho KyongHo734c3c72014-05-12 11:44:48 +05301190 lv2table_kmem_cache = kmem_cache_create("exynos-iommu-lv2table",
1191 LV2TABLE_SIZE, LV2TABLE_SIZE, 0, NULL);
1192 if (!lv2table_kmem_cache) {
1193 pr_err("%s: Failed to create kmem cache\n", __func__);
1194 return -ENOMEM;
1195 }
1196
KyongHo Cho2a965362012-05-12 05:56:09 +09001197 ret = platform_driver_register(&exynos_sysmmu_driver);
Cho KyongHo734c3c72014-05-12 11:44:48 +05301198 if (ret) {
1199 pr_err("%s: Failed to register driver\n", __func__);
1200 goto err_reg_driver;
1201 }
KyongHo Cho2a965362012-05-12 05:56:09 +09001202
Cho KyongHo66a7ed82014-05-12 11:45:04 +05301203 zero_lv2_table = kmem_cache_zalloc(lv2table_kmem_cache, GFP_KERNEL);
1204 if (zero_lv2_table == NULL) {
1205 pr_err("%s: Failed to allocate zero level2 page table\n",
1206 __func__);
1207 ret = -ENOMEM;
1208 goto err_zero_lv2;
1209 }
1210
Cho KyongHo734c3c72014-05-12 11:44:48 +05301211 ret = bus_set_iommu(&platform_bus_type, &exynos_iommu_ops);
1212 if (ret) {
1213 pr_err("%s: Failed to register exynos-iommu driver.\n",
1214 __func__);
1215 goto err_set_iommu;
1216 }
KyongHo Cho2a965362012-05-12 05:56:09 +09001217
Cho KyongHo734c3c72014-05-12 11:44:48 +05301218 return 0;
1219err_set_iommu:
Cho KyongHo66a7ed82014-05-12 11:45:04 +05301220 kmem_cache_free(lv2table_kmem_cache, zero_lv2_table);
1221err_zero_lv2:
Cho KyongHo734c3c72014-05-12 11:44:48 +05301222 platform_driver_unregister(&exynos_sysmmu_driver);
1223err_reg_driver:
1224 kmem_cache_destroy(lv2table_kmem_cache);
KyongHo Cho2a965362012-05-12 05:56:09 +09001225 return ret;
1226}
1227subsys_initcall(exynos_iommu_init);