blob: 5369bf13652b8ba3e9c075aa72155e19691f733f [file] [log] [blame]
Sumit Semwalb7ee79a2011-01-24 06:21:54 +00001/*
2 * OMAP2plus display device setup / initialization.
3 *
4 * Copyright (C) 2010 Texas Instruments Incorporated - http://www.ti.com/
5 * Senthilvadivu Guruswamy
6 * Sumit Semwal
7 *
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License version 2 as
10 * published by the Free Software Foundation.
11 *
12 * This program is distributed "as is" WITHOUT ANY WARRANTY of any
13 * kind, whether express or implied; without even the implied warranty
14 * of MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
15 * GNU General Public License for more details.
16 */
17
Paul Gortmakerd44b28c2011-07-31 10:52:44 -040018#include <linux/string.h>
Sumit Semwalb7ee79a2011-01-24 06:21:54 +000019#include <linux/kernel.h>
20#include <linux/init.h>
21#include <linux/platform_device.h>
22#include <linux/io.h>
23#include <linux/clk.h>
24#include <linux/err.h>
Tony Lindgrendeee6d52011-12-06 17:50:42 +010025#include <linux/delay.h>
Sumit Semwalb7ee79a2011-01-24 06:21:54 +000026
Tomi Valkeinena0b38cc2011-05-11 14:05:07 +030027#include <video/omapdss.h>
Senthilvadivu Guruswamycf07f532011-01-24 06:21:56 +000028#include <plat/omap_hwmod.h>
29#include <plat/omap_device.h>
Tomi Valkeinen700dee72011-05-23 15:50:47 +030030#include <plat/omap-pm.h>
Tony Lindgrendeee6d52011-12-06 17:50:42 +010031#include "common.h"
Sumit Semwalb7ee79a2011-01-24 06:21:54 +000032
Tony Lindgrenee0839c2012-02-24 10:34:35 -080033#include "iomap.h"
Mythri P Kee9dfd82012-01-02 14:02:37 +053034#include "mux.h"
Tomi Valkeinendc358352011-06-15 15:22:47 +030035#include "control.h"
Archit Tanejab923d402011-10-06 18:04:08 -060036#include "display.h"
37
38#define DISPC_CONTROL 0x0040
39#define DISPC_CONTROL2 0x0238
40#define DISPC_IRQSTATUS 0x0018
41
42#define DSS_SYSCONFIG 0x10
43#define DSS_SYSSTATUS 0x14
44#define DSS_CONTROL 0x40
45#define DSS_SDI_CONTROL 0x44
46#define DSS_PLL_CONTROL 0x48
47
48#define LCD_EN_MASK (0x1 << 0)
49#define DIGIT_EN_MASK (0x1 << 1)
50
51#define FRAMEDONE_IRQ_SHIFT 0
52#define EVSYNC_EVEN_IRQ_SHIFT 2
53#define EVSYNC_ODD_IRQ_SHIFT 3
54#define FRAMEDONE2_IRQ_SHIFT 22
55#define FRAMEDONETV_IRQ_SHIFT 24
56
57/*
58 * FRAMEDONE_IRQ_TIMEOUT: how long (in milliseconds) to wait during DISPC
59 * reset before deciding that something has gone wrong
60 */
61#define FRAMEDONE_IRQ_TIMEOUT 100
Tomi Valkeinendc358352011-06-15 15:22:47 +030062
Sumit Semwalb7ee79a2011-01-24 06:21:54 +000063static struct platform_device omap_display_device = {
64 .name = "omapdss",
65 .id = -1,
66 .dev = {
67 .platform_data = NULL,
68 },
69};
70
Archit Taneja179e0452011-04-18 09:32:13 +053071struct omap_dss_hwmod_data {
72 const char *oh_name;
73 const char *dev_name;
74 const int id;
75};
76
77static const struct omap_dss_hwmod_data omap2_dss_hwmod_data[] __initdata = {
78 { "dss_core", "omapdss_dss", -1 },
79 { "dss_dispc", "omapdss_dispc", -1 },
80 { "dss_rfbi", "omapdss_rfbi", -1 },
81 { "dss_venc", "omapdss_venc", -1 },
82};
83
84static const struct omap_dss_hwmod_data omap3_dss_hwmod_data[] __initdata = {
85 { "dss_core", "omapdss_dss", -1 },
86 { "dss_dispc", "omapdss_dispc", -1 },
87 { "dss_rfbi", "omapdss_rfbi", -1 },
88 { "dss_venc", "omapdss_venc", -1 },
Tomi Valkeinen7c68dd92011-08-03 14:00:57 +030089 { "dss_dsi1", "omapdss_dsi", 0 },
Archit Taneja179e0452011-04-18 09:32:13 +053090};
91
92static const struct omap_dss_hwmod_data omap4_dss_hwmod_data[] __initdata = {
93 { "dss_core", "omapdss_dss", -1 },
94 { "dss_dispc", "omapdss_dispc", -1 },
95 { "dss_rfbi", "omapdss_rfbi", -1 },
96 { "dss_venc", "omapdss_venc", -1 },
Tomi Valkeinen7c68dd92011-08-03 14:00:57 +030097 { "dss_dsi1", "omapdss_dsi", 0 },
98 { "dss_dsi2", "omapdss_dsi", 1 },
Archit Taneja179e0452011-04-18 09:32:13 +053099 { "dss_hdmi", "omapdss_hdmi", -1 },
100};
101
Tomi Valkeinene8a30b22012-03-19 20:03:15 -0700102static void __init omap4_hdmi_mux_pads(enum omap_hdmi_flags flags)
Mythri P Kee9dfd82012-01-02 14:02:37 +0530103{
Mythri P K9a901682012-01-02 14:02:38 +0530104 u32 reg;
105 u16 control_i2c_1;
106
Mythri P Kee9dfd82012-01-02 14:02:37 +0530107 omap_mux_init_signal("hdmi_cec",
108 OMAP_PIN_INPUT_PULLUP);
Mythri P Kee9dfd82012-01-02 14:02:37 +0530109 omap_mux_init_signal("hdmi_ddc_scl",
110 OMAP_PIN_INPUT_PULLUP);
111 omap_mux_init_signal("hdmi_ddc_sda",
112 OMAP_PIN_INPUT_PULLUP);
Mythri P K9a901682012-01-02 14:02:38 +0530113
114 /*
115 * CONTROL_I2C_1: HDMI_DDC_SDA_PULLUPRESX (bit 28) and
116 * HDMI_DDC_SCL_PULLUPRESX (bit 24) are set to disable
117 * internal pull up resistor.
118 */
119 if (flags & OMAP_HDMI_SDA_SCL_EXTERNAL_PULLUP) {
120 control_i2c_1 = OMAP4_CTRL_MODULE_PAD_CORE_CONTROL_I2C_1;
121 reg = omap4_ctrl_pad_readl(control_i2c_1);
122 reg |= (OMAP4_HDMI_DDC_SDA_PULLUPRESX_MASK |
123 OMAP4_HDMI_DDC_SCL_PULLUPRESX_MASK);
124 omap4_ctrl_pad_writel(reg, control_i2c_1);
125 }
Mythri P Kee9dfd82012-01-02 14:02:37 +0530126}
127
Tomi Valkeinene8a30b22012-03-19 20:03:15 -0700128static int omap4_dsi_mux_pads(int dsi_id, unsigned lanes)
Tomi Valkeinendc358352011-06-15 15:22:47 +0300129{
130 u32 enable_mask, enable_shift;
131 u32 pipd_mask, pipd_shift;
132 u32 reg;
133
134 if (dsi_id == 0) {
135 enable_mask = OMAP4_DSI1_LANEENABLE_MASK;
136 enable_shift = OMAP4_DSI1_LANEENABLE_SHIFT;
137 pipd_mask = OMAP4_DSI1_PIPD_MASK;
138 pipd_shift = OMAP4_DSI1_PIPD_SHIFT;
139 } else if (dsi_id == 1) {
140 enable_mask = OMAP4_DSI2_LANEENABLE_MASK;
141 enable_shift = OMAP4_DSI2_LANEENABLE_SHIFT;
142 pipd_mask = OMAP4_DSI2_PIPD_MASK;
143 pipd_shift = OMAP4_DSI2_PIPD_SHIFT;
144 } else {
145 return -ENODEV;
146 }
147
148 reg = omap4_ctrl_pad_readl(OMAP4_CTRL_MODULE_PAD_CORE_CONTROL_DSIPHY);
149
150 reg &= ~enable_mask;
151 reg &= ~pipd_mask;
152
153 reg |= (lanes << enable_shift) & enable_mask;
154 reg |= (lanes << pipd_shift) & pipd_mask;
155
156 omap4_ctrl_pad_writel(reg, OMAP4_CTRL_MODULE_PAD_CORE_CONTROL_DSIPHY);
157
158 return 0;
159}
160
Tony Lindgrend1589f02012-02-20 09:43:30 -0800161int __init omap_hdmi_init(enum omap_hdmi_flags flags)
Mythri P Kee9dfd82012-01-02 14:02:37 +0530162{
163 if (cpu_is_omap44xx())
Mythri P K9a901682012-01-02 14:02:38 +0530164 omap4_hdmi_mux_pads(flags);
Mythri P Kee9dfd82012-01-02 14:02:37 +0530165
166 return 0;
167}
168
Tomi Valkeinene8a30b22012-03-19 20:03:15 -0700169static int omap_dsi_enable_pads(int dsi_id, unsigned lane_mask)
Tomi Valkeinen5bc416c2011-06-15 15:21:12 +0300170{
Tomi Valkeinendc358352011-06-15 15:22:47 +0300171 if (cpu_is_omap44xx())
172 return omap4_dsi_mux_pads(dsi_id, lane_mask);
173
Tomi Valkeinen5bc416c2011-06-15 15:21:12 +0300174 return 0;
175}
176
Tomi Valkeinene8a30b22012-03-19 20:03:15 -0700177static void omap_dsi_disable_pads(int dsi_id, unsigned lane_mask)
Tomi Valkeinen5bc416c2011-06-15 15:21:12 +0300178{
Tomi Valkeinendc358352011-06-15 15:22:47 +0300179 if (cpu_is_omap44xx())
180 omap4_dsi_mux_pads(dsi_id, 0);
Tomi Valkeinen5bc416c2011-06-15 15:21:12 +0300181}
182
Tomi Valkeinen62c1dcf2012-03-08 12:37:58 +0200183static int omap_dss_set_min_bus_tput(struct device *dev, unsigned long tput)
184{
185 return omap_pm_set_min_bus_tput(dev, OCP_INITIATOR_AGENT, tput);
186}
187
Tomi Valkeinen966eaed2012-02-17 17:15:58 +0200188static struct platform_device *create_dss_pdev(const char *pdev_name,
189 int pdev_id, const char *oh_name, void *pdata, int pdata_len,
190 struct platform_device *parent)
191{
192 struct platform_device *pdev;
193 struct omap_device *od;
194 struct omap_hwmod *ohs[1];
195 struct omap_hwmod *oh;
196 int r;
197
198 oh = omap_hwmod_lookup(oh_name);
199 if (!oh) {
200 pr_err("Could not look up %s\n", oh_name);
201 r = -ENODEV;
202 goto err;
203 }
204
205 pdev = platform_device_alloc(pdev_name, pdev_id);
206 if (!pdev) {
207 pr_err("Could not create pdev for %s\n", pdev_name);
208 r = -ENOMEM;
209 goto err;
210 }
211
212 if (parent != NULL)
213 pdev->dev.parent = &parent->dev;
214
215 if (pdev->id != -1)
216 dev_set_name(&pdev->dev, "%s.%d", pdev->name, pdev->id);
217 else
218 dev_set_name(&pdev->dev, "%s", pdev->name);
219
220 ohs[0] = oh;
221 od = omap_device_alloc(pdev, ohs, 1, NULL, 0);
222 if (!od) {
223 pr_err("Could not alloc omap_device for %s\n", pdev_name);
224 r = -ENOMEM;
225 goto err;
226 }
227
228 r = platform_device_add_data(pdev, pdata, pdata_len);
229 if (r) {
230 pr_err("Could not set pdata for %s\n", pdev_name);
231 goto err;
232 }
233
234 r = omap_device_register(pdev);
235 if (r) {
236 pr_err("Could not register omap_device for %s\n", pdev_name);
237 goto err;
238 }
239
240 return pdev;
241
242err:
243 return ERR_PTR(r);
244}
245
Sumit Semwalb7ee79a2011-01-24 06:21:54 +0000246int __init omap_display_init(struct omap_dss_board_info *board_data)
247{
248 int r = 0;
Kevin Hilman3528c582011-07-21 13:48:45 -0700249 struct platform_device *pdev;
Archit Taneja179e0452011-04-18 09:32:13 +0530250 int i, oh_count;
Archit Taneja179e0452011-04-18 09:32:13 +0530251 const struct omap_dss_hwmod_data *curr_dss_hwmod;
Tomi Valkeinen966eaed2012-02-17 17:15:58 +0200252 struct platform_device *dss_pdev;
Senthilvadivu Guruswamycf07f532011-01-24 06:21:56 +0000253
Tomi Valkeinen00928ea2012-02-20 11:50:06 +0200254 /* create omapdss device */
255
256 board_data->dsi_enable_pads = omap_dsi_enable_pads;
257 board_data->dsi_disable_pads = omap_dsi_disable_pads;
258 board_data->get_context_loss_count = omap_pm_get_dev_context_loss_count;
259 board_data->set_min_bus_tput = omap_dss_set_min_bus_tput;
260
261 omap_display_device.dev.platform_data = board_data;
262
263 r = platform_device_register(&omap_display_device);
264 if (r < 0) {
265 pr_err("Unable to register omapdss device\n");
266 return r;
267 }
268
269 /* create devices for dss hwmods */
Senthilvadivu Guruswamycf07f532011-01-24 06:21:56 +0000270
Archit Taneja179e0452011-04-18 09:32:13 +0530271 if (cpu_is_omap24xx()) {
272 curr_dss_hwmod = omap2_dss_hwmod_data;
273 oh_count = ARRAY_SIZE(omap2_dss_hwmod_data);
274 } else if (cpu_is_omap34xx()) {
275 curr_dss_hwmod = omap3_dss_hwmod_data;
276 oh_count = ARRAY_SIZE(omap3_dss_hwmod_data);
277 } else {
278 curr_dss_hwmod = omap4_dss_hwmod_data;
279 oh_count = ARRAY_SIZE(omap4_dss_hwmod_data);
280 }
Mayuresh Janorkar545376e2011-01-27 11:17:04 +0000281
Tomi Valkeinen966eaed2012-02-17 17:15:58 +0200282 /*
283 * First create the pdev for dss_core, which is used as a parent device
284 * by the other dss pdevs. Note: dss_core has to be the first item in
285 * the hwmod list.
286 */
287 dss_pdev = create_dss_pdev(curr_dss_hwmod[0].dev_name,
288 curr_dss_hwmod[0].id,
289 curr_dss_hwmod[0].oh_name,
290 NULL, 0,
291 NULL);
Semwal, Sumitfd4b34f2011-03-01 02:42:13 -0600292
Tomi Valkeinen966eaed2012-02-17 17:15:58 +0200293 if (IS_ERR(dss_pdev)) {
294 pr_err("Could not build omap_device for %s\n",
295 curr_dss_hwmod[0].oh_name);
296
297 return PTR_ERR(dss_pdev);
298 }
299
300 for (i = 1; i < oh_count; i++) {
301 pdev = create_dss_pdev(curr_dss_hwmod[i].dev_name,
302 curr_dss_hwmod[i].id,
303 curr_dss_hwmod[i].oh_name,
Tomi Valkeinen00928ea2012-02-20 11:50:06 +0200304 NULL, 0,
Tomi Valkeinen966eaed2012-02-17 17:15:58 +0200305 dss_pdev);
Senthilvadivu Guruswamycf07f532011-01-24 06:21:56 +0000306
Tomi Valkeinen966eaed2012-02-17 17:15:58 +0200307 if (IS_ERR(pdev)) {
308 pr_err("Could not build omap_device for %s\n",
309 curr_dss_hwmod[i].oh_name);
310
311 return PTR_ERR(pdev);
312 }
Senthilvadivu Guruswamycf07f532011-01-24 06:21:56 +0000313 }
Sumit Semwalb7ee79a2011-01-24 06:21:54 +0000314
Tomi Valkeinen00928ea2012-02-20 11:50:06 +0200315 return 0;
Sumit Semwalb7ee79a2011-01-24 06:21:54 +0000316}
Tomi Valkeinen13662dc2011-11-08 03:16:13 -0700317
Archit Tanejab923d402011-10-06 18:04:08 -0600318static void dispc_disable_outputs(void)
319{
320 u32 v, irq_mask = 0;
321 bool lcd_en, digit_en, lcd2_en = false;
322 int i;
323 struct omap_dss_dispc_dev_attr *da;
324 struct omap_hwmod *oh;
325
326 oh = omap_hwmod_lookup("dss_dispc");
327 if (!oh) {
328 WARN(1, "display: could not disable outputs during reset - could not find dss_dispc hwmod\n");
329 return;
330 }
331
332 if (!oh->dev_attr) {
333 pr_err("display: could not disable outputs during reset due to missing dev_attr\n");
334 return;
335 }
336
337 da = (struct omap_dss_dispc_dev_attr *)oh->dev_attr;
338
339 /* store value of LCDENABLE and DIGITENABLE bits */
340 v = omap_hwmod_read(oh, DISPC_CONTROL);
341 lcd_en = v & LCD_EN_MASK;
342 digit_en = v & DIGIT_EN_MASK;
343
344 /* store value of LCDENABLE for LCD2 */
345 if (da->manager_count > 2) {
346 v = omap_hwmod_read(oh, DISPC_CONTROL2);
347 lcd2_en = v & LCD_EN_MASK;
348 }
349
350 if (!(lcd_en | digit_en | lcd2_en))
351 return; /* no managers currently enabled */
352
353 /*
354 * If any manager was enabled, we need to disable it before
355 * DSS clocks are disabled or DISPC module is reset
356 */
357 if (lcd_en)
358 irq_mask |= 1 << FRAMEDONE_IRQ_SHIFT;
359
360 if (digit_en) {
361 if (da->has_framedonetv_irq) {
362 irq_mask |= 1 << FRAMEDONETV_IRQ_SHIFT;
363 } else {
364 irq_mask |= 1 << EVSYNC_EVEN_IRQ_SHIFT |
365 1 << EVSYNC_ODD_IRQ_SHIFT;
366 }
367 }
368
369 if (lcd2_en)
370 irq_mask |= 1 << FRAMEDONE2_IRQ_SHIFT;
371
372 /*
373 * clear any previous FRAMEDONE, FRAMEDONETV,
374 * EVSYNC_EVEN/ODD or FRAMEDONE2 interrupts
375 */
376 omap_hwmod_write(irq_mask, oh, DISPC_IRQSTATUS);
377
378 /* disable LCD and TV managers */
379 v = omap_hwmod_read(oh, DISPC_CONTROL);
380 v &= ~(LCD_EN_MASK | DIGIT_EN_MASK);
381 omap_hwmod_write(v, oh, DISPC_CONTROL);
382
383 /* disable LCD2 manager */
384 if (da->manager_count > 2) {
385 v = omap_hwmod_read(oh, DISPC_CONTROL2);
386 v &= ~LCD_EN_MASK;
387 omap_hwmod_write(v, oh, DISPC_CONTROL2);
388 }
389
390 i = 0;
391 while ((omap_hwmod_read(oh, DISPC_IRQSTATUS) & irq_mask) !=
392 irq_mask) {
393 i++;
394 if (i > FRAMEDONE_IRQ_TIMEOUT) {
395 pr_err("didn't get FRAMEDONE1/2 or TV interrupt\n");
396 break;
397 }
398 mdelay(1);
399 }
400}
401
Tomi Valkeinen13662dc2011-11-08 03:16:13 -0700402#define MAX_MODULE_SOFTRESET_WAIT 10000
403int omap_dss_reset(struct omap_hwmod *oh)
404{
405 struct omap_hwmod_opt_clk *oc;
406 int c = 0;
407 int i, r;
408
409 if (!(oh->class->sysc->sysc_flags & SYSS_HAS_RESET_STATUS)) {
410 pr_err("dss_core: hwmod data doesn't contain reset data\n");
411 return -EINVAL;
412 }
413
414 for (i = oh->opt_clks_cnt, oc = oh->opt_clks; i > 0; i--, oc++)
415 if (oc->_clk)
416 clk_enable(oc->_clk);
417
Archit Tanejab923d402011-10-06 18:04:08 -0600418 dispc_disable_outputs();
419
420 /* clear SDI registers */
421 if (cpu_is_omap3430()) {
422 omap_hwmod_write(0x0, oh, DSS_SDI_CONTROL);
423 omap_hwmod_write(0x0, oh, DSS_PLL_CONTROL);
424 }
425
426 /*
427 * clear DSS_CONTROL register to switch DSS clock sources to
428 * PRCM clock, if any
429 */
430 omap_hwmod_write(0x0, oh, DSS_CONTROL);
431
Tomi Valkeinen13662dc2011-11-08 03:16:13 -0700432 omap_test_timeout((omap_hwmod_read(oh, oh->class->sysc->syss_offs)
433 & SYSS_RESETDONE_MASK),
434 MAX_MODULE_SOFTRESET_WAIT, c);
435
436 if (c == MAX_MODULE_SOFTRESET_WAIT)
437 pr_warning("dss_core: waiting for reset to finish failed\n");
438 else
439 pr_debug("dss_core: softreset done\n");
440
441 for (i = oh->opt_clks_cnt, oc = oh->opt_clks; i > 0; i--, oc++)
442 if (oc->_clk)
443 clk_disable(oc->_clk);
444
445 r = (c == MAX_MODULE_SOFTRESET_WAIT) ? -ETIMEDOUT : 0;
446
447 return r;
448}