blob: 1c6fc245514f1aa064a6e72b1f11cfc6a2ec86d4 [file] [log] [blame]
Rob Clarke7792ce2013-01-08 19:21:02 -06001/*
2 * Copyright (C) 2012 Texas Instruments
3 * Author: Rob Clark <robdclark@gmail.com>
4 *
5 * This program is free software; you can redistribute it and/or modify it
6 * under the terms of the GNU General Public License version 2 as published by
7 * the Free Software Foundation.
8 *
9 * This program is distributed in the hope that it will be useful, but WITHOUT
10 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
11 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
12 * more details.
13 *
14 * You should have received a copy of the GNU General Public License along with
15 * this program. If not, see <http://www.gnu.org/licenses/>.
16 */
17
Russell Kingc707c362014-02-07 19:49:44 +000018#include <linux/component.h>
Russell King893c3e52013-08-27 01:27:42 +010019#include <linux/hdmi.h>
Rob Clarke7792ce2013-01-08 19:21:02 -060020#include <linux/module.h>
Jean-Francois Moine12473b72014-01-25 18:14:38 +010021#include <linux/irq.h>
Jean-Francois Moinef0b33b22014-01-25 18:14:39 +010022#include <sound/asoundef.h>
Rob Clarke7792ce2013-01-08 19:21:02 -060023
24#include <drm/drmP.h>
25#include <drm/drm_crtc_helper.h>
26#include <drm/drm_encoder_slave.h>
27#include <drm/drm_edid.h>
Russell King5dbcf312014-06-15 11:11:10 +010028#include <drm/drm_of.h>
Russell Kingc4c11dd2013-08-14 21:43:30 +020029#include <drm/i2c/tda998x.h>
Rob Clarke7792ce2013-01-08 19:21:02 -060030
31#define DBG(fmt, ...) DRM_DEBUG(fmt"\n", ##__VA_ARGS__)
32
33struct tda998x_priv {
34 struct i2c_client *cec;
Jean-Francois Moine2f7f7302014-01-25 18:14:47 +010035 struct i2c_client *hdmi;
Jean-Francois Moineed9a8422014-11-29 08:30:51 +010036 struct mutex mutex;
Russell Kinge66e03a2015-06-06 21:41:10 +010037 u16 rev;
38 u8 current_page;
Rob Clarke7792ce2013-01-08 19:21:02 -060039 int dpms;
Russell Kingc4c11dd2013-08-14 21:43:30 +020040 bool is_hdmi_sink;
Russell King5e74c222013-08-14 21:43:29 +020041 u8 vip_cntrl_0;
42 u8 vip_cntrl_1;
43 u8 vip_cntrl_2;
Russell Kingc4c11dd2013-08-14 21:43:30 +020044 struct tda998x_encoder_params params;
Jean-Francois Moine12473b72014-01-25 18:14:38 +010045
46 wait_queue_head_t wq_edid;
47 volatile int wq_edid_wait;
48 struct drm_encoder *encoder;
Russell King0fc6f442015-06-06 21:41:09 +010049
50 struct work_struct detect_work;
51 struct timer_list edid_delay_timer;
52 wait_queue_head_t edid_delay_waitq;
53 bool edid_delay_active;
Rob Clarke7792ce2013-01-08 19:21:02 -060054};
55
56#define to_tda998x_priv(x) ((struct tda998x_priv *)to_encoder_slave(x)->slave_priv)
57
58/* The TDA9988 series of devices use a paged register scheme.. to simplify
59 * things we encode the page # in upper bits of the register #. To read/
60 * write a given register, we need to make sure CURPAGE register is set
61 * appropriately. Which implies reads/writes are not atomic. Fun!
62 */
63
64#define REG(page, addr) (((page) << 8) | (addr))
65#define REG2ADDR(reg) ((reg) & 0xff)
66#define REG2PAGE(reg) (((reg) >> 8) & 0xff)
67
68#define REG_CURPAGE 0xff /* write */
69
70
71/* Page 00h: General Control */
72#define REG_VERSION_LSB REG(0x00, 0x00) /* read */
73#define REG_MAIN_CNTRL0 REG(0x00, 0x01) /* read/write */
74# define MAIN_CNTRL0_SR (1 << 0)
75# define MAIN_CNTRL0_DECS (1 << 1)
76# define MAIN_CNTRL0_DEHS (1 << 2)
77# define MAIN_CNTRL0_CECS (1 << 3)
78# define MAIN_CNTRL0_CEHS (1 << 4)
79# define MAIN_CNTRL0_SCALER (1 << 7)
80#define REG_VERSION_MSB REG(0x00, 0x02) /* read */
81#define REG_SOFTRESET REG(0x00, 0x0a) /* write */
82# define SOFTRESET_AUDIO (1 << 0)
83# define SOFTRESET_I2C_MASTER (1 << 1)
84#define REG_DDC_DISABLE REG(0x00, 0x0b) /* read/write */
85#define REG_CCLK_ON REG(0x00, 0x0c) /* read/write */
86#define REG_I2C_MASTER REG(0x00, 0x0d) /* read/write */
87# define I2C_MASTER_DIS_MM (1 << 0)
88# define I2C_MASTER_DIS_FILT (1 << 1)
89# define I2C_MASTER_APP_STRT_LAT (1 << 2)
Russell Kingc4c11dd2013-08-14 21:43:30 +020090#define REG_FEAT_POWERDOWN REG(0x00, 0x0e) /* read/write */
91# define FEAT_POWERDOWN_SPDIF (1 << 3)
Rob Clarke7792ce2013-01-08 19:21:02 -060092#define REG_INT_FLAGS_0 REG(0x00, 0x0f) /* read/write */
93#define REG_INT_FLAGS_1 REG(0x00, 0x10) /* read/write */
94#define REG_INT_FLAGS_2 REG(0x00, 0x11) /* read/write */
95# define INT_FLAGS_2_EDID_BLK_RD (1 << 1)
Russell Kingc4c11dd2013-08-14 21:43:30 +020096#define REG_ENA_ACLK REG(0x00, 0x16) /* read/write */
Rob Clarke7792ce2013-01-08 19:21:02 -060097#define REG_ENA_VP_0 REG(0x00, 0x18) /* read/write */
98#define REG_ENA_VP_1 REG(0x00, 0x19) /* read/write */
99#define REG_ENA_VP_2 REG(0x00, 0x1a) /* read/write */
100#define REG_ENA_AP REG(0x00, 0x1e) /* read/write */
101#define REG_VIP_CNTRL_0 REG(0x00, 0x20) /* write */
102# define VIP_CNTRL_0_MIRR_A (1 << 7)
103# define VIP_CNTRL_0_SWAP_A(x) (((x) & 7) << 4)
104# define VIP_CNTRL_0_MIRR_B (1 << 3)
105# define VIP_CNTRL_0_SWAP_B(x) (((x) & 7) << 0)
106#define REG_VIP_CNTRL_1 REG(0x00, 0x21) /* write */
107# define VIP_CNTRL_1_MIRR_C (1 << 7)
108# define VIP_CNTRL_1_SWAP_C(x) (((x) & 7) << 4)
109# define VIP_CNTRL_1_MIRR_D (1 << 3)
110# define VIP_CNTRL_1_SWAP_D(x) (((x) & 7) << 0)
111#define REG_VIP_CNTRL_2 REG(0x00, 0x22) /* write */
112# define VIP_CNTRL_2_MIRR_E (1 << 7)
113# define VIP_CNTRL_2_SWAP_E(x) (((x) & 7) << 4)
114# define VIP_CNTRL_2_MIRR_F (1 << 3)
115# define VIP_CNTRL_2_SWAP_F(x) (((x) & 7) << 0)
116#define REG_VIP_CNTRL_3 REG(0x00, 0x23) /* write */
117# define VIP_CNTRL_3_X_TGL (1 << 0)
118# define VIP_CNTRL_3_H_TGL (1 << 1)
119# define VIP_CNTRL_3_V_TGL (1 << 2)
120# define VIP_CNTRL_3_EMB (1 << 3)
121# define VIP_CNTRL_3_SYNC_DE (1 << 4)
122# define VIP_CNTRL_3_SYNC_HS (1 << 5)
123# define VIP_CNTRL_3_DE_INT (1 << 6)
124# define VIP_CNTRL_3_EDGE (1 << 7)
125#define REG_VIP_CNTRL_4 REG(0x00, 0x24) /* write */
126# define VIP_CNTRL_4_BLC(x) (((x) & 3) << 0)
127# define VIP_CNTRL_4_BLANKIT(x) (((x) & 3) << 2)
128# define VIP_CNTRL_4_CCIR656 (1 << 4)
129# define VIP_CNTRL_4_656_ALT (1 << 5)
130# define VIP_CNTRL_4_TST_656 (1 << 6)
131# define VIP_CNTRL_4_TST_PAT (1 << 7)
132#define REG_VIP_CNTRL_5 REG(0x00, 0x25) /* write */
133# define VIP_CNTRL_5_CKCASE (1 << 0)
134# define VIP_CNTRL_5_SP_CNT(x) (((x) & 3) << 1)
Russell Kingc4c11dd2013-08-14 21:43:30 +0200135#define REG_MUX_AP REG(0x00, 0x26) /* read/write */
Jean-Francois Moine10df1a92014-01-25 18:14:40 +0100136# define MUX_AP_SELECT_I2S 0x64
137# define MUX_AP_SELECT_SPDIF 0x40
Russell Kingbcb24812013-08-14 21:43:27 +0200138#define REG_MUX_VP_VIP_OUT REG(0x00, 0x27) /* read/write */
Rob Clarke7792ce2013-01-08 19:21:02 -0600139#define REG_MAT_CONTRL REG(0x00, 0x80) /* write */
140# define MAT_CONTRL_MAT_SC(x) (((x) & 3) << 0)
141# define MAT_CONTRL_MAT_BP (1 << 2)
142#define REG_VIDFORMAT REG(0x00, 0xa0) /* write */
143#define REG_REFPIX_MSB REG(0x00, 0xa1) /* write */
144#define REG_REFPIX_LSB REG(0x00, 0xa2) /* write */
145#define REG_REFLINE_MSB REG(0x00, 0xa3) /* write */
146#define REG_REFLINE_LSB REG(0x00, 0xa4) /* write */
147#define REG_NPIX_MSB REG(0x00, 0xa5) /* write */
148#define REG_NPIX_LSB REG(0x00, 0xa6) /* write */
149#define REG_NLINE_MSB REG(0x00, 0xa7) /* write */
150#define REG_NLINE_LSB REG(0x00, 0xa8) /* write */
151#define REG_VS_LINE_STRT_1_MSB REG(0x00, 0xa9) /* write */
152#define REG_VS_LINE_STRT_1_LSB REG(0x00, 0xaa) /* write */
153#define REG_VS_PIX_STRT_1_MSB REG(0x00, 0xab) /* write */
154#define REG_VS_PIX_STRT_1_LSB REG(0x00, 0xac) /* write */
155#define REG_VS_LINE_END_1_MSB REG(0x00, 0xad) /* write */
156#define REG_VS_LINE_END_1_LSB REG(0x00, 0xae) /* write */
157#define REG_VS_PIX_END_1_MSB REG(0x00, 0xaf) /* write */
158#define REG_VS_PIX_END_1_LSB REG(0x00, 0xb0) /* write */
Sebastian Hesselbarth088d61d2013-08-14 21:43:31 +0200159#define REG_VS_LINE_STRT_2_MSB REG(0x00, 0xb1) /* write */
160#define REG_VS_LINE_STRT_2_LSB REG(0x00, 0xb2) /* write */
Rob Clarke7792ce2013-01-08 19:21:02 -0600161#define REG_VS_PIX_STRT_2_MSB REG(0x00, 0xb3) /* write */
162#define REG_VS_PIX_STRT_2_LSB REG(0x00, 0xb4) /* write */
Sebastian Hesselbarth088d61d2013-08-14 21:43:31 +0200163#define REG_VS_LINE_END_2_MSB REG(0x00, 0xb5) /* write */
164#define REG_VS_LINE_END_2_LSB REG(0x00, 0xb6) /* write */
Rob Clarke7792ce2013-01-08 19:21:02 -0600165#define REG_VS_PIX_END_2_MSB REG(0x00, 0xb7) /* write */
166#define REG_VS_PIX_END_2_LSB REG(0x00, 0xb8) /* write */
167#define REG_HS_PIX_START_MSB REG(0x00, 0xb9) /* write */
168#define REG_HS_PIX_START_LSB REG(0x00, 0xba) /* write */
169#define REG_HS_PIX_STOP_MSB REG(0x00, 0xbb) /* write */
170#define REG_HS_PIX_STOP_LSB REG(0x00, 0xbc) /* write */
171#define REG_VWIN_START_1_MSB REG(0x00, 0xbd) /* write */
172#define REG_VWIN_START_1_LSB REG(0x00, 0xbe) /* write */
173#define REG_VWIN_END_1_MSB REG(0x00, 0xbf) /* write */
174#define REG_VWIN_END_1_LSB REG(0x00, 0xc0) /* write */
Sebastian Hesselbarth088d61d2013-08-14 21:43:31 +0200175#define REG_VWIN_START_2_MSB REG(0x00, 0xc1) /* write */
176#define REG_VWIN_START_2_LSB REG(0x00, 0xc2) /* write */
177#define REG_VWIN_END_2_MSB REG(0x00, 0xc3) /* write */
178#define REG_VWIN_END_2_LSB REG(0x00, 0xc4) /* write */
Rob Clarke7792ce2013-01-08 19:21:02 -0600179#define REG_DE_START_MSB REG(0x00, 0xc5) /* write */
180#define REG_DE_START_LSB REG(0x00, 0xc6) /* write */
181#define REG_DE_STOP_MSB REG(0x00, 0xc7) /* write */
182#define REG_DE_STOP_LSB REG(0x00, 0xc8) /* write */
183#define REG_TBG_CNTRL_0 REG(0x00, 0xca) /* write */
Sebastian Hesselbarth088d61d2013-08-14 21:43:31 +0200184# define TBG_CNTRL_0_TOP_TGL (1 << 0)
185# define TBG_CNTRL_0_TOP_SEL (1 << 1)
186# define TBG_CNTRL_0_DE_EXT (1 << 2)
187# define TBG_CNTRL_0_TOP_EXT (1 << 3)
Rob Clarke7792ce2013-01-08 19:21:02 -0600188# define TBG_CNTRL_0_FRAME_DIS (1 << 5)
189# define TBG_CNTRL_0_SYNC_MTHD (1 << 6)
190# define TBG_CNTRL_0_SYNC_ONCE (1 << 7)
191#define REG_TBG_CNTRL_1 REG(0x00, 0xcb) /* write */
Sebastian Hesselbarth088d61d2013-08-14 21:43:31 +0200192# define TBG_CNTRL_1_H_TGL (1 << 0)
193# define TBG_CNTRL_1_V_TGL (1 << 1)
194# define TBG_CNTRL_1_TGL_EN (1 << 2)
195# define TBG_CNTRL_1_X_EXT (1 << 3)
196# define TBG_CNTRL_1_H_EXT (1 << 4)
197# define TBG_CNTRL_1_V_EXT (1 << 5)
Rob Clarke7792ce2013-01-08 19:21:02 -0600198# define TBG_CNTRL_1_DWIN_DIS (1 << 6)
199#define REG_ENABLE_SPACE REG(0x00, 0xd6) /* write */
200#define REG_HVF_CNTRL_0 REG(0x00, 0xe4) /* write */
201# define HVF_CNTRL_0_SM (1 << 7)
202# define HVF_CNTRL_0_RWB (1 << 6)
203# define HVF_CNTRL_0_PREFIL(x) (((x) & 3) << 2)
204# define HVF_CNTRL_0_INTPOL(x) (((x) & 3) << 0)
205#define REG_HVF_CNTRL_1 REG(0x00, 0xe5) /* write */
206# define HVF_CNTRL_1_FOR (1 << 0)
207# define HVF_CNTRL_1_YUVBLK (1 << 1)
208# define HVF_CNTRL_1_VQR(x) (((x) & 3) << 2)
209# define HVF_CNTRL_1_PAD(x) (((x) & 3) << 4)
210# define HVF_CNTRL_1_SEMI_PLANAR (1 << 6)
211#define REG_RPT_CNTRL REG(0x00, 0xf0) /* write */
Russell Kingc4c11dd2013-08-14 21:43:30 +0200212#define REG_I2S_FORMAT REG(0x00, 0xfc) /* read/write */
213# define I2S_FORMAT(x) (((x) & 3) << 0)
214#define REG_AIP_CLKSEL REG(0x00, 0xfd) /* write */
Jean-Francois Moine10df1a92014-01-25 18:14:40 +0100215# define AIP_CLKSEL_AIP_SPDIF (0 << 3)
216# define AIP_CLKSEL_AIP_I2S (1 << 3)
217# define AIP_CLKSEL_FS_ACLK (0 << 0)
218# define AIP_CLKSEL_FS_MCLK (1 << 0)
219# define AIP_CLKSEL_FS_FS64SPDIF (2 << 0)
Rob Clarke7792ce2013-01-08 19:21:02 -0600220
221/* Page 02h: PLL settings */
222#define REG_PLL_SERIAL_1 REG(0x02, 0x00) /* read/write */
223# define PLL_SERIAL_1_SRL_FDN (1 << 0)
224# define PLL_SERIAL_1_SRL_IZ(x) (((x) & 3) << 1)
225# define PLL_SERIAL_1_SRL_MAN_IZ (1 << 6)
226#define REG_PLL_SERIAL_2 REG(0x02, 0x01) /* read/write */
Jean-Francois Moine3ae471f2014-01-25 18:14:36 +0100227# define PLL_SERIAL_2_SRL_NOSC(x) ((x) << 0)
Rob Clarke7792ce2013-01-08 19:21:02 -0600228# define PLL_SERIAL_2_SRL_PR(x) (((x) & 0xf) << 4)
229#define REG_PLL_SERIAL_3 REG(0x02, 0x02) /* read/write */
230# define PLL_SERIAL_3_SRL_CCIR (1 << 0)
231# define PLL_SERIAL_3_SRL_DE (1 << 2)
232# define PLL_SERIAL_3_SRL_PXIN_SEL (1 << 4)
233#define REG_SERIALIZER REG(0x02, 0x03) /* read/write */
234#define REG_BUFFER_OUT REG(0x02, 0x04) /* read/write */
235#define REG_PLL_SCG1 REG(0x02, 0x05) /* read/write */
236#define REG_PLL_SCG2 REG(0x02, 0x06) /* read/write */
237#define REG_PLL_SCGN1 REG(0x02, 0x07) /* read/write */
238#define REG_PLL_SCGN2 REG(0x02, 0x08) /* read/write */
239#define REG_PLL_SCGR1 REG(0x02, 0x09) /* read/write */
240#define REG_PLL_SCGR2 REG(0x02, 0x0a) /* read/write */
241#define REG_AUDIO_DIV REG(0x02, 0x0e) /* read/write */
Russell Kingc4c11dd2013-08-14 21:43:30 +0200242# define AUDIO_DIV_SERCLK_1 0
243# define AUDIO_DIV_SERCLK_2 1
244# define AUDIO_DIV_SERCLK_4 2
245# define AUDIO_DIV_SERCLK_8 3
246# define AUDIO_DIV_SERCLK_16 4
247# define AUDIO_DIV_SERCLK_32 5
Rob Clarke7792ce2013-01-08 19:21:02 -0600248#define REG_SEL_CLK REG(0x02, 0x11) /* read/write */
249# define SEL_CLK_SEL_CLK1 (1 << 0)
250# define SEL_CLK_SEL_VRF_CLK(x) (((x) & 3) << 1)
251# define SEL_CLK_ENA_SC_CLK (1 << 3)
252#define REG_ANA_GENERAL REG(0x02, 0x12) /* read/write */
253
254
255/* Page 09h: EDID Control */
256#define REG_EDID_DATA_0 REG(0x09, 0x00) /* read */
257/* next 127 successive registers are the EDID block */
258#define REG_EDID_CTRL REG(0x09, 0xfa) /* read/write */
259#define REG_DDC_ADDR REG(0x09, 0xfb) /* read/write */
260#define REG_DDC_OFFS REG(0x09, 0xfc) /* read/write */
261#define REG_DDC_SEGM_ADDR REG(0x09, 0xfd) /* read/write */
262#define REG_DDC_SEGM REG(0x09, 0xfe) /* read/write */
263
264
265/* Page 10h: information frames and packets */
Russell Kingc4c11dd2013-08-14 21:43:30 +0200266#define REG_IF1_HB0 REG(0x10, 0x20) /* read/write */
267#define REG_IF2_HB0 REG(0x10, 0x40) /* read/write */
268#define REG_IF3_HB0 REG(0x10, 0x60) /* read/write */
269#define REG_IF4_HB0 REG(0x10, 0x80) /* read/write */
270#define REG_IF5_HB0 REG(0x10, 0xa0) /* read/write */
Rob Clarke7792ce2013-01-08 19:21:02 -0600271
272
273/* Page 11h: audio settings and content info packets */
274#define REG_AIP_CNTRL_0 REG(0x11, 0x00) /* read/write */
275# define AIP_CNTRL_0_RST_FIFO (1 << 0)
276# define AIP_CNTRL_0_SWAP (1 << 1)
277# define AIP_CNTRL_0_LAYOUT (1 << 2)
278# define AIP_CNTRL_0_ACR_MAN (1 << 5)
279# define AIP_CNTRL_0_RST_CTS (1 << 6)
Russell Kingc4c11dd2013-08-14 21:43:30 +0200280#define REG_CA_I2S REG(0x11, 0x01) /* read/write */
281# define CA_I2S_CA_I2S(x) (((x) & 31) << 0)
282# define CA_I2S_HBR_CHSTAT (1 << 6)
283#define REG_LATENCY_RD REG(0x11, 0x04) /* read/write */
284#define REG_ACR_CTS_0 REG(0x11, 0x05) /* read/write */
285#define REG_ACR_CTS_1 REG(0x11, 0x06) /* read/write */
286#define REG_ACR_CTS_2 REG(0x11, 0x07) /* read/write */
287#define REG_ACR_N_0 REG(0x11, 0x08) /* read/write */
288#define REG_ACR_N_1 REG(0x11, 0x09) /* read/write */
289#define REG_ACR_N_2 REG(0x11, 0x0a) /* read/write */
290#define REG_CTS_N REG(0x11, 0x0c) /* read/write */
291# define CTS_N_K(x) (((x) & 7) << 0)
292# define CTS_N_M(x) (((x) & 3) << 4)
Rob Clarke7792ce2013-01-08 19:21:02 -0600293#define REG_ENC_CNTRL REG(0x11, 0x0d) /* read/write */
294# define ENC_CNTRL_RST_ENC (1 << 0)
295# define ENC_CNTRL_RST_SEL (1 << 1)
296# define ENC_CNTRL_CTL_CODE(x) (((x) & 3) << 2)
Russell Kingc4c11dd2013-08-14 21:43:30 +0200297#define REG_DIP_FLAGS REG(0x11, 0x0e) /* read/write */
298# define DIP_FLAGS_ACR (1 << 0)
299# define DIP_FLAGS_GC (1 << 1)
300#define REG_DIP_IF_FLAGS REG(0x11, 0x0f) /* read/write */
301# define DIP_IF_FLAGS_IF1 (1 << 1)
302# define DIP_IF_FLAGS_IF2 (1 << 2)
303# define DIP_IF_FLAGS_IF3 (1 << 3)
304# define DIP_IF_FLAGS_IF4 (1 << 4)
305# define DIP_IF_FLAGS_IF5 (1 << 5)
306#define REG_CH_STAT_B(x) REG(0x11, 0x14 + (x)) /* read/write */
Rob Clarke7792ce2013-01-08 19:21:02 -0600307
308
309/* Page 12h: HDCP and OTP */
310#define REG_TX3 REG(0x12, 0x9a) /* read/write */
Russell King063b4722013-08-14 21:43:26 +0200311#define REG_TX4 REG(0x12, 0x9b) /* read/write */
312# define TX4_PD_RAM (1 << 1)
Rob Clarke7792ce2013-01-08 19:21:02 -0600313#define REG_TX33 REG(0x12, 0xb8) /* read/write */
314# define TX33_HDMI (1 << 1)
315
316
317/* Page 13h: Gamut related metadata packets */
318
319
320
321/* CEC registers: (not paged)
322 */
Jean-Francois Moine12473b72014-01-25 18:14:38 +0100323#define REG_CEC_INTSTATUS 0xee /* read */
324# define CEC_INTSTATUS_CEC (1 << 0)
325# define CEC_INTSTATUS_HDMI (1 << 1)
Rob Clarke7792ce2013-01-08 19:21:02 -0600326#define REG_CEC_FRO_IM_CLK_CTRL 0xfb /* read/write */
327# define CEC_FRO_IM_CLK_CTRL_GHOST_DIS (1 << 7)
328# define CEC_FRO_IM_CLK_CTRL_ENA_OTP (1 << 6)
329# define CEC_FRO_IM_CLK_CTRL_IMCLK_SEL (1 << 1)
330# define CEC_FRO_IM_CLK_CTRL_FRO_DIV (1 << 0)
Jean-Francois Moine12473b72014-01-25 18:14:38 +0100331#define REG_CEC_RXSHPDINTENA 0xfc /* read/write */
332#define REG_CEC_RXSHPDINT 0xfd /* read */
Russell Kingec5d3e82015-06-06 21:41:10 +0100333# define CEC_RXSHPDINT_RXSENS BIT(0)
334# define CEC_RXSHPDINT_HPD BIT(1)
Rob Clarke7792ce2013-01-08 19:21:02 -0600335#define REG_CEC_RXSHPDLEV 0xfe /* read */
336# define CEC_RXSHPDLEV_RXSENS (1 << 0)
337# define CEC_RXSHPDLEV_HPD (1 << 1)
338
339#define REG_CEC_ENAMODS 0xff /* read/write */
340# define CEC_ENAMODS_DIS_FRO (1 << 6)
341# define CEC_ENAMODS_DIS_CCLK (1 << 5)
342# define CEC_ENAMODS_EN_RXSENS (1 << 2)
343# define CEC_ENAMODS_EN_HDMI (1 << 1)
344# define CEC_ENAMODS_EN_CEC (1 << 0)
345
346
347/* Device versions: */
348#define TDA9989N2 0x0101
349#define TDA19989 0x0201
350#define TDA19989N2 0x0202
351#define TDA19988 0x0301
352
353static void
Russell Kinge66e03a2015-06-06 21:41:10 +0100354cec_write(struct tda998x_priv *priv, u16 addr, u8 val)
Rob Clarke7792ce2013-01-08 19:21:02 -0600355{
Jean-Francois Moine2f7f7302014-01-25 18:14:47 +0100356 struct i2c_client *client = priv->cec;
Russell Kinge66e03a2015-06-06 21:41:10 +0100357 u8 buf[] = {addr, val};
Rob Clarke7792ce2013-01-08 19:21:02 -0600358 int ret;
359
Jean-Francois Moine704d63f2014-01-25 18:14:46 +0100360 ret = i2c_master_send(client, buf, sizeof(buf));
Rob Clarke7792ce2013-01-08 19:21:02 -0600361 if (ret < 0)
362 dev_err(&client->dev, "Error %d writing to cec:0x%x\n", ret, addr);
363}
364
Russell Kinge66e03a2015-06-06 21:41:10 +0100365static u8
366cec_read(struct tda998x_priv *priv, u8 addr)
Rob Clarke7792ce2013-01-08 19:21:02 -0600367{
Jean-Francois Moine2f7f7302014-01-25 18:14:47 +0100368 struct i2c_client *client = priv->cec;
Russell Kinge66e03a2015-06-06 21:41:10 +0100369 u8 val;
Rob Clarke7792ce2013-01-08 19:21:02 -0600370 int ret;
371
372 ret = i2c_master_send(client, &addr, sizeof(addr));
373 if (ret < 0)
374 goto fail;
375
376 ret = i2c_master_recv(client, &val, sizeof(val));
377 if (ret < 0)
378 goto fail;
379
380 return val;
381
382fail:
383 dev_err(&client->dev, "Error %d reading from cec:0x%x\n", ret, addr);
384 return 0;
385}
386
Jean-Francois Moine7d2eadc2014-01-25 18:14:45 +0100387static int
Russell Kinge66e03a2015-06-06 21:41:10 +0100388set_page(struct tda998x_priv *priv, u16 reg)
Rob Clarke7792ce2013-01-08 19:21:02 -0600389{
Rob Clarke7792ce2013-01-08 19:21:02 -0600390 if (REG2PAGE(reg) != priv->current_page) {
Jean-Francois Moine2f7f7302014-01-25 18:14:47 +0100391 struct i2c_client *client = priv->hdmi;
Russell Kinge66e03a2015-06-06 21:41:10 +0100392 u8 buf[] = {
Rob Clarke7792ce2013-01-08 19:21:02 -0600393 REG_CURPAGE, REG2PAGE(reg)
394 };
395 int ret = i2c_master_send(client, buf, sizeof(buf));
Jean-Francois Moine7d2eadc2014-01-25 18:14:45 +0100396 if (ret < 0) {
Julia Lawall288ffc72014-12-07 20:20:59 +0100397 dev_err(&client->dev, "%s %04x err %d\n", __func__,
Jean-Francois Moine704d63f2014-01-25 18:14:46 +0100398 reg, ret);
Jean-Francois Moine7d2eadc2014-01-25 18:14:45 +0100399 return ret;
400 }
Rob Clarke7792ce2013-01-08 19:21:02 -0600401
402 priv->current_page = REG2PAGE(reg);
403 }
Jean-Francois Moine7d2eadc2014-01-25 18:14:45 +0100404 return 0;
Rob Clarke7792ce2013-01-08 19:21:02 -0600405}
406
407static int
Russell Kinge66e03a2015-06-06 21:41:10 +0100408reg_read_range(struct tda998x_priv *priv, u16 reg, char *buf, int cnt)
Rob Clarke7792ce2013-01-08 19:21:02 -0600409{
Jean-Francois Moine2f7f7302014-01-25 18:14:47 +0100410 struct i2c_client *client = priv->hdmi;
Russell Kinge66e03a2015-06-06 21:41:10 +0100411 u8 addr = REG2ADDR(reg);
Rob Clarke7792ce2013-01-08 19:21:02 -0600412 int ret;
413
Jean-Francois Moineed9a8422014-11-29 08:30:51 +0100414 mutex_lock(&priv->mutex);
Jean-Francois Moine7d2eadc2014-01-25 18:14:45 +0100415 ret = set_page(priv, reg);
416 if (ret < 0)
Jean-Francois Moineed9a8422014-11-29 08:30:51 +0100417 goto out;
Rob Clarke7792ce2013-01-08 19:21:02 -0600418
419 ret = i2c_master_send(client, &addr, sizeof(addr));
420 if (ret < 0)
421 goto fail;
422
423 ret = i2c_master_recv(client, buf, cnt);
424 if (ret < 0)
425 goto fail;
426
Jean-Francois Moineed9a8422014-11-29 08:30:51 +0100427 goto out;
Rob Clarke7792ce2013-01-08 19:21:02 -0600428
429fail:
430 dev_err(&client->dev, "Error %d reading from 0x%x\n", ret, reg);
Jean-Francois Moineed9a8422014-11-29 08:30:51 +0100431out:
432 mutex_unlock(&priv->mutex);
Rob Clarke7792ce2013-01-08 19:21:02 -0600433 return ret;
434}
435
Russell Kingc4c11dd2013-08-14 21:43:30 +0200436static void
Russell Kinge66e03a2015-06-06 21:41:10 +0100437reg_write_range(struct tda998x_priv *priv, u16 reg, u8 *p, int cnt)
Russell Kingc4c11dd2013-08-14 21:43:30 +0200438{
Jean-Francois Moine2f7f7302014-01-25 18:14:47 +0100439 struct i2c_client *client = priv->hdmi;
Russell Kinge66e03a2015-06-06 21:41:10 +0100440 u8 buf[cnt+1];
Russell Kingc4c11dd2013-08-14 21:43:30 +0200441 int ret;
442
443 buf[0] = REG2ADDR(reg);
444 memcpy(&buf[1], p, cnt);
445
Jean-Francois Moineed9a8422014-11-29 08:30:51 +0100446 mutex_lock(&priv->mutex);
Jean-Francois Moine7d2eadc2014-01-25 18:14:45 +0100447 ret = set_page(priv, reg);
448 if (ret < 0)
Jean-Francois Moineed9a8422014-11-29 08:30:51 +0100449 goto out;
Russell Kingc4c11dd2013-08-14 21:43:30 +0200450
451 ret = i2c_master_send(client, buf, cnt + 1);
452 if (ret < 0)
453 dev_err(&client->dev, "Error %d writing to 0x%x\n", ret, reg);
Jean-Francois Moineed9a8422014-11-29 08:30:51 +0100454out:
455 mutex_unlock(&priv->mutex);
Russell Kingc4c11dd2013-08-14 21:43:30 +0200456}
457
Jean-Francois Moine7d2eadc2014-01-25 18:14:45 +0100458static int
Russell Kinge66e03a2015-06-06 21:41:10 +0100459reg_read(struct tda998x_priv *priv, u16 reg)
Rob Clarke7792ce2013-01-08 19:21:02 -0600460{
Russell Kinge66e03a2015-06-06 21:41:10 +0100461 u8 val = 0;
Jean-Francois Moine7d2eadc2014-01-25 18:14:45 +0100462 int ret;
463
464 ret = reg_read_range(priv, reg, &val, sizeof(val));
465 if (ret < 0)
466 return ret;
Rob Clarke7792ce2013-01-08 19:21:02 -0600467 return val;
468}
469
470static void
Russell Kinge66e03a2015-06-06 21:41:10 +0100471reg_write(struct tda998x_priv *priv, u16 reg, u8 val)
Rob Clarke7792ce2013-01-08 19:21:02 -0600472{
Jean-Francois Moine2f7f7302014-01-25 18:14:47 +0100473 struct i2c_client *client = priv->hdmi;
Russell Kinge66e03a2015-06-06 21:41:10 +0100474 u8 buf[] = {REG2ADDR(reg), val};
Rob Clarke7792ce2013-01-08 19:21:02 -0600475 int ret;
476
Jean-Francois Moineed9a8422014-11-29 08:30:51 +0100477 mutex_lock(&priv->mutex);
Jean-Francois Moine7d2eadc2014-01-25 18:14:45 +0100478 ret = set_page(priv, reg);
479 if (ret < 0)
Jean-Francois Moineed9a8422014-11-29 08:30:51 +0100480 goto out;
Rob Clarke7792ce2013-01-08 19:21:02 -0600481
Jean-Francois Moine704d63f2014-01-25 18:14:46 +0100482 ret = i2c_master_send(client, buf, sizeof(buf));
Rob Clarke7792ce2013-01-08 19:21:02 -0600483 if (ret < 0)
484 dev_err(&client->dev, "Error %d writing to 0x%x\n", ret, reg);
Jean-Francois Moineed9a8422014-11-29 08:30:51 +0100485out:
486 mutex_unlock(&priv->mutex);
Rob Clarke7792ce2013-01-08 19:21:02 -0600487}
488
489static void
Russell Kinge66e03a2015-06-06 21:41:10 +0100490reg_write16(struct tda998x_priv *priv, u16 reg, u16 val)
Rob Clarke7792ce2013-01-08 19:21:02 -0600491{
Jean-Francois Moine2f7f7302014-01-25 18:14:47 +0100492 struct i2c_client *client = priv->hdmi;
Russell Kinge66e03a2015-06-06 21:41:10 +0100493 u8 buf[] = {REG2ADDR(reg), val >> 8, val};
Rob Clarke7792ce2013-01-08 19:21:02 -0600494 int ret;
495
Jean-Francois Moineed9a8422014-11-29 08:30:51 +0100496 mutex_lock(&priv->mutex);
Jean-Francois Moine7d2eadc2014-01-25 18:14:45 +0100497 ret = set_page(priv, reg);
498 if (ret < 0)
Jean-Francois Moineed9a8422014-11-29 08:30:51 +0100499 goto out;
Rob Clarke7792ce2013-01-08 19:21:02 -0600500
Jean-Francois Moine704d63f2014-01-25 18:14:46 +0100501 ret = i2c_master_send(client, buf, sizeof(buf));
Rob Clarke7792ce2013-01-08 19:21:02 -0600502 if (ret < 0)
503 dev_err(&client->dev, "Error %d writing to 0x%x\n", ret, reg);
Jean-Francois Moineed9a8422014-11-29 08:30:51 +0100504out:
505 mutex_unlock(&priv->mutex);
Rob Clarke7792ce2013-01-08 19:21:02 -0600506}
507
508static void
Russell Kinge66e03a2015-06-06 21:41:10 +0100509reg_set(struct tda998x_priv *priv, u16 reg, u8 val)
Rob Clarke7792ce2013-01-08 19:21:02 -0600510{
Jean-Francois Moine7d2eadc2014-01-25 18:14:45 +0100511 int old_val;
512
513 old_val = reg_read(priv, reg);
514 if (old_val >= 0)
515 reg_write(priv, reg, old_val | val);
Rob Clarke7792ce2013-01-08 19:21:02 -0600516}
517
518static void
Russell Kinge66e03a2015-06-06 21:41:10 +0100519reg_clear(struct tda998x_priv *priv, u16 reg, u8 val)
Rob Clarke7792ce2013-01-08 19:21:02 -0600520{
Jean-Francois Moine7d2eadc2014-01-25 18:14:45 +0100521 int old_val;
522
523 old_val = reg_read(priv, reg);
524 if (old_val >= 0)
525 reg_write(priv, reg, old_val & ~val);
Rob Clarke7792ce2013-01-08 19:21:02 -0600526}
527
528static void
Jean-Francois Moine2f7f7302014-01-25 18:14:47 +0100529tda998x_reset(struct tda998x_priv *priv)
Rob Clarke7792ce2013-01-08 19:21:02 -0600530{
531 /* reset audio and i2c master: */
Jean-Francois Moine81b53a12014-01-25 18:14:42 +0100532 reg_write(priv, REG_SOFTRESET, SOFTRESET_AUDIO | SOFTRESET_I2C_MASTER);
Rob Clarke7792ce2013-01-08 19:21:02 -0600533 msleep(50);
Jean-Francois Moine81b53a12014-01-25 18:14:42 +0100534 reg_write(priv, REG_SOFTRESET, 0);
Rob Clarke7792ce2013-01-08 19:21:02 -0600535 msleep(50);
536
537 /* reset transmitter: */
Jean-Francois Moine2f7f7302014-01-25 18:14:47 +0100538 reg_set(priv, REG_MAIN_CNTRL0, MAIN_CNTRL0_SR);
539 reg_clear(priv, REG_MAIN_CNTRL0, MAIN_CNTRL0_SR);
Rob Clarke7792ce2013-01-08 19:21:02 -0600540
541 /* PLL registers common configuration */
Jean-Francois Moine2f7f7302014-01-25 18:14:47 +0100542 reg_write(priv, REG_PLL_SERIAL_1, 0x00);
543 reg_write(priv, REG_PLL_SERIAL_2, PLL_SERIAL_2_SRL_NOSC(1));
544 reg_write(priv, REG_PLL_SERIAL_3, 0x00);
545 reg_write(priv, REG_SERIALIZER, 0x00);
546 reg_write(priv, REG_BUFFER_OUT, 0x00);
547 reg_write(priv, REG_PLL_SCG1, 0x00);
548 reg_write(priv, REG_AUDIO_DIV, AUDIO_DIV_SERCLK_8);
549 reg_write(priv, REG_SEL_CLK, SEL_CLK_SEL_CLK1 | SEL_CLK_ENA_SC_CLK);
550 reg_write(priv, REG_PLL_SCGN1, 0xfa);
551 reg_write(priv, REG_PLL_SCGN2, 0x00);
552 reg_write(priv, REG_PLL_SCGR1, 0x5b);
553 reg_write(priv, REG_PLL_SCGR2, 0x00);
554 reg_write(priv, REG_PLL_SCG2, 0x10);
Russell Kingbcb24812013-08-14 21:43:27 +0200555
556 /* Write the default value MUX register */
Jean-Francois Moine2f7f7302014-01-25 18:14:47 +0100557 reg_write(priv, REG_MUX_VP_VIP_OUT, 0x24);
Rob Clarke7792ce2013-01-08 19:21:02 -0600558}
559
Russell King0fc6f442015-06-06 21:41:09 +0100560/*
561 * The TDA998x has a problem when trying to read the EDID close to a
562 * HPD assertion: it needs a delay of 100ms to avoid timing out while
563 * trying to read EDID data.
564 *
565 * However, tda998x_encoder_get_modes() may be called at any moment
566 * after tda998x_encoder_detect() indicates that we are connected, so
567 * we need to delay probing modes in tda998x_encoder_get_modes() after
568 * we have seen a HPD inactive->active transition. This code implements
569 * that delay.
570 */
571static void tda998x_edid_delay_done(unsigned long data)
Jean-Francois Moine6833d262014-11-29 08:57:15 +0100572{
Russell King0fc6f442015-06-06 21:41:09 +0100573 struct tda998x_priv *priv = (struct tda998x_priv *)data;
Jean-Francois Moine6833d262014-11-29 08:57:15 +0100574
Russell King0fc6f442015-06-06 21:41:09 +0100575 priv->edid_delay_active = false;
576 wake_up(&priv->edid_delay_waitq);
577 schedule_work(&priv->detect_work);
578}
579
580static void tda998x_edid_delay_start(struct tda998x_priv *priv)
581{
582 priv->edid_delay_active = true;
583 mod_timer(&priv->edid_delay_timer, jiffies + HZ/10);
584}
585
586static int tda998x_edid_delay_wait(struct tda998x_priv *priv)
587{
588 return wait_event_killable(priv->edid_delay_waitq, !priv->edid_delay_active);
589}
590
591/*
592 * We need to run the KMS hotplug event helper outside of our threaded
593 * interrupt routine as this can call back into our get_modes method,
594 * which will want to make use of interrupts.
595 */
596static void tda998x_detect_work(struct work_struct *work)
597{
598 struct tda998x_priv *priv =
599 container_of(work, struct tda998x_priv, detect_work);
600 struct drm_device *dev = priv->encoder->dev;
601
602 if (dev)
603 drm_kms_helper_hotplug_event(dev);
Jean-Francois Moine6833d262014-11-29 08:57:15 +0100604}
605
Jean-Francois Moine12473b72014-01-25 18:14:38 +0100606/*
607 * only 2 interrupts may occur: screen plug/unplug and EDID read
608 */
609static irqreturn_t tda998x_irq_thread(int irq, void *data)
610{
611 struct tda998x_priv *priv = data;
612 u8 sta, cec, lvl, flag0, flag1, flag2;
Russell Kingf84a97d2015-06-06 21:41:09 +0100613 bool handled = false;
Jean-Francois Moine12473b72014-01-25 18:14:38 +0100614
Jean-Francois Moine12473b72014-01-25 18:14:38 +0100615 sta = cec_read(priv, REG_CEC_INTSTATUS);
616 cec = cec_read(priv, REG_CEC_RXSHPDINT);
617 lvl = cec_read(priv, REG_CEC_RXSHPDLEV);
618 flag0 = reg_read(priv, REG_INT_FLAGS_0);
619 flag1 = reg_read(priv, REG_INT_FLAGS_1);
620 flag2 = reg_read(priv, REG_INT_FLAGS_2);
621 DRM_DEBUG_DRIVER(
622 "tda irq sta %02x cec %02x lvl %02x f0 %02x f1 %02x f2 %02x\n",
623 sta, cec, lvl, flag0, flag1, flag2);
Russell Kingec5d3e82015-06-06 21:41:10 +0100624
625 if (cec & CEC_RXSHPDINT_HPD) {
Russell King0fc6f442015-06-06 21:41:09 +0100626 if (lvl & CEC_RXSHPDLEV_HPD)
627 tda998x_edid_delay_start(priv);
628 else
629 schedule_work(&priv->detect_work);
630
Russell Kingf84a97d2015-06-06 21:41:09 +0100631 handled = true;
Jean-Francois Moine12473b72014-01-25 18:14:38 +0100632 }
Russell Kingec5d3e82015-06-06 21:41:10 +0100633
634 if ((flag2 & INT_FLAGS_2_EDID_BLK_RD) && priv->wq_edid_wait) {
635 priv->wq_edid_wait = 0;
636 wake_up(&priv->wq_edid);
637 handled = true;
638 }
639
Russell Kingf84a97d2015-06-06 21:41:09 +0100640 return IRQ_RETVAL(handled);
Jean-Francois Moine12473b72014-01-25 18:14:38 +0100641}
642
Russell Kingc4c11dd2013-08-14 21:43:30 +0200643static void
Russell Kinge66e03a2015-06-06 21:41:10 +0100644tda998x_write_if(struct tda998x_priv *priv, u8 bit, u16 addr,
Russell King96795df2015-08-06 10:52:05 +0100645 union hdmi_infoframe *frame)
Russell Kingc4c11dd2013-08-14 21:43:30 +0200646{
Russell King96795df2015-08-06 10:52:05 +0100647 u8 buf[32];
648 ssize_t len;
649
650 len = hdmi_infoframe_pack(frame, buf, sizeof(buf));
651 if (len < 0) {
652 dev_err(&priv->hdmi->dev,
653 "hdmi_infoframe_pack() type=0x%02x failed: %zd\n",
654 frame->any.type, len);
655 return;
656 }
657
Jean-Francois Moine2f7f7302014-01-25 18:14:47 +0100658 reg_clear(priv, REG_DIP_IF_FLAGS, bit);
Russell King96795df2015-08-06 10:52:05 +0100659 reg_write_range(priv, addr, buf, len);
Jean-Francois Moine2f7f7302014-01-25 18:14:47 +0100660 reg_set(priv, REG_DIP_IF_FLAGS, bit);
Russell Kingc4c11dd2013-08-14 21:43:30 +0200661}
662
663static void
Jean-Francois Moine2f7f7302014-01-25 18:14:47 +0100664tda998x_write_aif(struct tda998x_priv *priv, struct tda998x_encoder_params *p)
Russell Kingc4c11dd2013-08-14 21:43:30 +0200665{
Russell King96795df2015-08-06 10:52:05 +0100666 union hdmi_infoframe frame;
Russell Kingc4c11dd2013-08-14 21:43:30 +0200667
Russell King96795df2015-08-06 10:52:05 +0100668 hdmi_audio_infoframe_init(&frame.audio);
Russell Kingc4c11dd2013-08-14 21:43:30 +0200669
Russell King96795df2015-08-06 10:52:05 +0100670 frame.audio.channels = p->audio_frame[1] & 0x07;
671 frame.audio.channel_allocation = p->audio_frame[4];
672 frame.audio.level_shift_value = (p->audio_frame[5] & 0x78) >> 3;
673 frame.audio.downmix_inhibit = (p->audio_frame[5] & 0x80) >> 7;
Jean-Francois Moine4a6ca1a2015-07-17 13:07:35 +0200674
Russell King96795df2015-08-06 10:52:05 +0100675 /*
676 * L-PCM and IEC61937 compressed audio shall always set sample
677 * frequency to "refer to stream". For others, see the HDMI
678 * specification.
679 */
680 frame.audio.sample_frequency = (p->audio_frame[2] & 0x1c) >> 2;
681
682 tda998x_write_if(priv, DIP_IF_FLAGS_IF4, REG_IF4_HB0, &frame);
Russell Kingc4c11dd2013-08-14 21:43:30 +0200683}
684
685static void
Jean-Francois Moine2f7f7302014-01-25 18:14:47 +0100686tda998x_write_avi(struct tda998x_priv *priv, struct drm_display_mode *mode)
Russell Kingc4c11dd2013-08-14 21:43:30 +0200687{
Russell King96795df2015-08-06 10:52:05 +0100688 union hdmi_infoframe frame;
Russell Kingc4c11dd2013-08-14 21:43:30 +0200689
Russell King96795df2015-08-06 10:52:05 +0100690 drm_hdmi_avi_infoframe_from_display_mode(&frame.avi, mode);
691 frame.avi.quantization_range = HDMI_QUANTIZATION_RANGE_FULL;
Russell Kingc4c11dd2013-08-14 21:43:30 +0200692
Russell King96795df2015-08-06 10:52:05 +0100693 tda998x_write_if(priv, DIP_IF_FLAGS_IF2, REG_IF2_HB0, &frame);
Russell Kingc4c11dd2013-08-14 21:43:30 +0200694}
695
Jean-Francois Moine2f7f7302014-01-25 18:14:47 +0100696static void tda998x_audio_mute(struct tda998x_priv *priv, bool on)
Russell Kingc4c11dd2013-08-14 21:43:30 +0200697{
698 if (on) {
Jean-Francois Moine2f7f7302014-01-25 18:14:47 +0100699 reg_set(priv, REG_SOFTRESET, SOFTRESET_AUDIO);
700 reg_clear(priv, REG_SOFTRESET, SOFTRESET_AUDIO);
701 reg_set(priv, REG_AIP_CNTRL_0, AIP_CNTRL_0_RST_FIFO);
Russell Kingc4c11dd2013-08-14 21:43:30 +0200702 } else {
Jean-Francois Moine2f7f7302014-01-25 18:14:47 +0100703 reg_clear(priv, REG_AIP_CNTRL_0, AIP_CNTRL_0_RST_FIFO);
Russell Kingc4c11dd2013-08-14 21:43:30 +0200704 }
705}
706
707static void
Jean-Francois Moine2f7f7302014-01-25 18:14:47 +0100708tda998x_configure_audio(struct tda998x_priv *priv,
Russell Kingc4c11dd2013-08-14 21:43:30 +0200709 struct drm_display_mode *mode, struct tda998x_encoder_params *p)
710{
Russell Kinge66e03a2015-06-06 21:41:10 +0100711 u8 buf[6], clksel_aip, clksel_fs, cts_n, adiv;
712 u32 n;
Russell Kingc4c11dd2013-08-14 21:43:30 +0200713
714 /* Enable audio ports */
Jean-Francois Moine2f7f7302014-01-25 18:14:47 +0100715 reg_write(priv, REG_ENA_AP, p->audio_cfg);
716 reg_write(priv, REG_ENA_ACLK, p->audio_clk_cfg);
Russell Kingc4c11dd2013-08-14 21:43:30 +0200717
718 /* Set audio input source */
719 switch (p->audio_format) {
720 case AFMT_SPDIF:
Jean-Francois Moine10df1a92014-01-25 18:14:40 +0100721 reg_write(priv, REG_MUX_AP, MUX_AP_SELECT_SPDIF);
722 clksel_aip = AIP_CLKSEL_AIP_SPDIF;
723 clksel_fs = AIP_CLKSEL_FS_FS64SPDIF;
Russell Kingc4c11dd2013-08-14 21:43:30 +0200724 cts_n = CTS_N_M(3) | CTS_N_K(3);
Russell Kingc4c11dd2013-08-14 21:43:30 +0200725 break;
726
727 case AFMT_I2S:
Jean-Francois Moine10df1a92014-01-25 18:14:40 +0100728 reg_write(priv, REG_MUX_AP, MUX_AP_SELECT_I2S);
729 clksel_aip = AIP_CLKSEL_AIP_I2S;
730 clksel_fs = AIP_CLKSEL_FS_ACLK;
Russell Kingc4c11dd2013-08-14 21:43:30 +0200731 cts_n = CTS_N_M(3) | CTS_N_K(3);
Russell Kingc4c11dd2013-08-14 21:43:30 +0200732 break;
David Herrmann3b288022013-09-01 15:23:04 +0200733
734 default:
735 BUG();
736 return;
Russell Kingc4c11dd2013-08-14 21:43:30 +0200737 }
738
Jean-Francois Moine2f7f7302014-01-25 18:14:47 +0100739 reg_write(priv, REG_AIP_CLKSEL, clksel_aip);
Jean-Francois Moinea8b517e2014-01-25 18:14:39 +0100740 reg_clear(priv, REG_AIP_CNTRL_0, AIP_CNTRL_0_LAYOUT |
741 AIP_CNTRL_0_ACR_MAN); /* auto CTS */
Jean-Francois Moine2f7f7302014-01-25 18:14:47 +0100742 reg_write(priv, REG_CTS_N, cts_n);
Russell Kingc4c11dd2013-08-14 21:43:30 +0200743
744 /*
745 * Audio input somehow depends on HDMI line rate which is
746 * related to pixclk. Testing showed that modes with pixclk
747 * >100MHz need a larger divider while <40MHz need the default.
748 * There is no detailed info in the datasheet, so we just
749 * assume 100MHz requires larger divider.
750 */
Jean-Francois Moine2470fec2014-01-25 18:14:36 +0100751 adiv = AUDIO_DIV_SERCLK_8;
Russell Kingc4c11dd2013-08-14 21:43:30 +0200752 if (mode->clock > 100000)
Jean-Francois Moine2470fec2014-01-25 18:14:36 +0100753 adiv++; /* AUDIO_DIV_SERCLK_16 */
754
755 /* S/PDIF asks for a larger divider */
756 if (p->audio_format == AFMT_SPDIF)
757 adiv++; /* AUDIO_DIV_SERCLK_16 or _32 */
758
Jean-Francois Moine2f7f7302014-01-25 18:14:47 +0100759 reg_write(priv, REG_AUDIO_DIV, adiv);
Russell Kingc4c11dd2013-08-14 21:43:30 +0200760
761 /*
762 * This is the approximate value of N, which happens to be
763 * the recommended values for non-coherent clocks.
764 */
765 n = 128 * p->audio_sample_rate / 1000;
766
767 /* Write the CTS and N values */
768 buf[0] = 0x44;
769 buf[1] = 0x42;
770 buf[2] = 0x01;
771 buf[3] = n;
772 buf[4] = n >> 8;
773 buf[5] = n >> 16;
Jean-Francois Moine2f7f7302014-01-25 18:14:47 +0100774 reg_write_range(priv, REG_ACR_CTS_0, buf, 6);
Russell Kingc4c11dd2013-08-14 21:43:30 +0200775
776 /* Set CTS clock reference */
Jean-Francois Moine2f7f7302014-01-25 18:14:47 +0100777 reg_write(priv, REG_AIP_CLKSEL, clksel_aip | clksel_fs);
Russell Kingc4c11dd2013-08-14 21:43:30 +0200778
779 /* Reset CTS generator */
Jean-Francois Moine2f7f7302014-01-25 18:14:47 +0100780 reg_set(priv, REG_AIP_CNTRL_0, AIP_CNTRL_0_RST_CTS);
781 reg_clear(priv, REG_AIP_CNTRL_0, AIP_CNTRL_0_RST_CTS);
Russell Kingc4c11dd2013-08-14 21:43:30 +0200782
783 /* Write the channel status */
Jean-Francois Moinef0b33b22014-01-25 18:14:39 +0100784 buf[0] = IEC958_AES0_CON_NOT_COPYRIGHT;
Russell Kingc4c11dd2013-08-14 21:43:30 +0200785 buf[1] = 0x00;
Jean-Francois Moinef0b33b22014-01-25 18:14:39 +0100786 buf[2] = IEC958_AES3_CON_FS_NOTID;
787 buf[3] = IEC958_AES4_CON_ORIGFS_NOTID |
788 IEC958_AES4_CON_MAX_WORDLEN_24;
Jean-Francois Moine2f7f7302014-01-25 18:14:47 +0100789 reg_write_range(priv, REG_CH_STAT_B(0), buf, 4);
Russell Kingc4c11dd2013-08-14 21:43:30 +0200790
Jean-Francois Moine2f7f7302014-01-25 18:14:47 +0100791 tda998x_audio_mute(priv, true);
Jean-Francois Moine73d5e252014-01-25 18:14:44 +0100792 msleep(20);
Jean-Francois Moine2f7f7302014-01-25 18:14:47 +0100793 tda998x_audio_mute(priv, false);
Russell Kingc4c11dd2013-08-14 21:43:30 +0200794
795 /* Write the audio information packet */
Jean-Francois Moine2f7f7302014-01-25 18:14:47 +0100796 tda998x_write_aif(priv, p);
Russell Kingc4c11dd2013-08-14 21:43:30 +0200797}
798
Rob Clarke7792ce2013-01-08 19:21:02 -0600799/* DRM encoder functions */
800
Russell Kinga8f4d4d62014-02-07 19:17:21 +0000801static void tda998x_encoder_set_config(struct tda998x_priv *priv,
802 const struct tda998x_encoder_params *p)
Rob Clarke7792ce2013-01-08 19:21:02 -0600803{
Russell Kingc4c11dd2013-08-14 21:43:30 +0200804 priv->vip_cntrl_0 = VIP_CNTRL_0_SWAP_A(p->swap_a) |
805 (p->mirr_a ? VIP_CNTRL_0_MIRR_A : 0) |
806 VIP_CNTRL_0_SWAP_B(p->swap_b) |
807 (p->mirr_b ? VIP_CNTRL_0_MIRR_B : 0);
808 priv->vip_cntrl_1 = VIP_CNTRL_1_SWAP_C(p->swap_c) |
809 (p->mirr_c ? VIP_CNTRL_1_MIRR_C : 0) |
810 VIP_CNTRL_1_SWAP_D(p->swap_d) |
811 (p->mirr_d ? VIP_CNTRL_1_MIRR_D : 0);
812 priv->vip_cntrl_2 = VIP_CNTRL_2_SWAP_E(p->swap_e) |
813 (p->mirr_e ? VIP_CNTRL_2_MIRR_E : 0) |
814 VIP_CNTRL_2_SWAP_F(p->swap_f) |
815 (p->mirr_f ? VIP_CNTRL_2_MIRR_F : 0);
816
817 priv->params = *p;
Rob Clarke7792ce2013-01-08 19:21:02 -0600818}
819
Russell Kinga8f4d4d62014-02-07 19:17:21 +0000820static void tda998x_encoder_dpms(struct tda998x_priv *priv, int mode)
Rob Clarke7792ce2013-01-08 19:21:02 -0600821{
Rob Clarke7792ce2013-01-08 19:21:02 -0600822 /* we only care about on or off: */
823 if (mode != DRM_MODE_DPMS_ON)
824 mode = DRM_MODE_DPMS_OFF;
825
826 if (mode == priv->dpms)
827 return;
828
829 switch (mode) {
830 case DRM_MODE_DPMS_ON:
Russell Kingc4c11dd2013-08-14 21:43:30 +0200831 /* enable video ports, audio will be enabled later */
Jean-Francois Moine2f7f7302014-01-25 18:14:47 +0100832 reg_write(priv, REG_ENA_VP_0, 0xff);
833 reg_write(priv, REG_ENA_VP_1, 0xff);
834 reg_write(priv, REG_ENA_VP_2, 0xff);
Rob Clarke7792ce2013-01-08 19:21:02 -0600835 /* set muxing after enabling ports: */
Jean-Francois Moine2f7f7302014-01-25 18:14:47 +0100836 reg_write(priv, REG_VIP_CNTRL_0, priv->vip_cntrl_0);
837 reg_write(priv, REG_VIP_CNTRL_1, priv->vip_cntrl_1);
838 reg_write(priv, REG_VIP_CNTRL_2, priv->vip_cntrl_2);
Rob Clarke7792ce2013-01-08 19:21:02 -0600839 break;
840 case DRM_MODE_DPMS_OFF:
Russell Kingdb6aaf42013-09-24 10:37:13 +0100841 /* disable video ports */
Jean-Francois Moine2f7f7302014-01-25 18:14:47 +0100842 reg_write(priv, REG_ENA_VP_0, 0x00);
843 reg_write(priv, REG_ENA_VP_1, 0x00);
844 reg_write(priv, REG_ENA_VP_2, 0x00);
Rob Clarke7792ce2013-01-08 19:21:02 -0600845 break;
846 }
847
848 priv->dpms = mode;
849}
850
851static void
852tda998x_encoder_save(struct drm_encoder *encoder)
853{
854 DBG("");
855}
856
857static void
858tda998x_encoder_restore(struct drm_encoder *encoder)
859{
860 DBG("");
861}
862
863static bool
864tda998x_encoder_mode_fixup(struct drm_encoder *encoder,
865 const struct drm_display_mode *mode,
866 struct drm_display_mode *adjusted_mode)
867{
868 return true;
869}
870
Russell Kinga8f4d4d62014-02-07 19:17:21 +0000871static int tda998x_encoder_mode_valid(struct tda998x_priv *priv,
872 struct drm_display_mode *mode)
Rob Clarke7792ce2013-01-08 19:21:02 -0600873{
Russell King92fbdfc2014-02-07 19:52:33 +0000874 if (mode->clock > 150000)
875 return MODE_CLOCK_HIGH;
876 if (mode->htotal >= BIT(13))
877 return MODE_BAD_HVALUE;
878 if (mode->vtotal >= BIT(11))
879 return MODE_BAD_VVALUE;
Rob Clarke7792ce2013-01-08 19:21:02 -0600880 return MODE_OK;
881}
882
883static void
Russell Kinga8f4d4d62014-02-07 19:17:21 +0000884tda998x_encoder_mode_set(struct tda998x_priv *priv,
885 struct drm_display_mode *mode,
886 struct drm_display_mode *adjusted_mode)
Rob Clarke7792ce2013-01-08 19:21:02 -0600887{
Russell Kinge66e03a2015-06-06 21:41:10 +0100888 u16 ref_pix, ref_line, n_pix, n_line;
889 u16 hs_pix_s, hs_pix_e;
890 u16 vs1_pix_s, vs1_pix_e, vs1_line_s, vs1_line_e;
891 u16 vs2_pix_s, vs2_pix_e, vs2_line_s, vs2_line_e;
892 u16 vwin1_line_s, vwin1_line_e;
893 u16 vwin2_line_s, vwin2_line_e;
894 u16 de_pix_s, de_pix_e;
895 u8 reg, div, rep;
Rob Clarke7792ce2013-01-08 19:21:02 -0600896
Sebastian Hesselbarth088d61d2013-08-14 21:43:31 +0200897 /*
898 * Internally TDA998x is using ITU-R BT.656 style sync but
899 * we get VESA style sync. TDA998x is using a reference pixel
900 * relative to ITU to sync to the input frame and for output
901 * sync generation. Currently, we are using reference detection
902 * from HS/VS, i.e. REFPIX/REFLINE denote frame start sync point
903 * which is position of rising VS with coincident rising HS.
904 *
905 * Now there is some issues to take care of:
906 * - HDMI data islands require sync-before-active
907 * - TDA998x register values must be > 0 to be enabled
908 * - REFLINE needs an additional offset of +1
909 * - REFPIX needs an addtional offset of +1 for UYUV and +3 for RGB
910 *
911 * So we add +1 to all horizontal and vertical register values,
912 * plus an additional +3 for REFPIX as we are using RGB input only.
Rob Clarke7792ce2013-01-08 19:21:02 -0600913 */
Sebastian Hesselbarth088d61d2013-08-14 21:43:31 +0200914 n_pix = mode->htotal;
915 n_line = mode->vtotal;
Rob Clarke7792ce2013-01-08 19:21:02 -0600916
Sebastian Hesselbarth088d61d2013-08-14 21:43:31 +0200917 hs_pix_e = mode->hsync_end - mode->hdisplay;
918 hs_pix_s = mode->hsync_start - mode->hdisplay;
919 de_pix_e = mode->htotal;
920 de_pix_s = mode->htotal - mode->hdisplay;
921 ref_pix = 3 + hs_pix_s;
922
Sebastian Hesselbarth179f1aa2013-08-14 21:43:32 +0200923 /*
924 * Attached LCD controllers may generate broken sync. Allow
925 * those to adjust the position of the rising VS edge by adding
926 * HSKEW to ref_pix.
927 */
928 if (adjusted_mode->flags & DRM_MODE_FLAG_HSKEW)
929 ref_pix += adjusted_mode->hskew;
930
Sebastian Hesselbarth088d61d2013-08-14 21:43:31 +0200931 if ((mode->flags & DRM_MODE_FLAG_INTERLACE) == 0) {
932 ref_line = 1 + mode->vsync_start - mode->vdisplay;
933 vwin1_line_s = mode->vtotal - mode->vdisplay - 1;
934 vwin1_line_e = vwin1_line_s + mode->vdisplay;
935 vs1_pix_s = vs1_pix_e = hs_pix_s;
936 vs1_line_s = mode->vsync_start - mode->vdisplay;
937 vs1_line_e = vs1_line_s +
938 mode->vsync_end - mode->vsync_start;
939 vwin2_line_s = vwin2_line_e = 0;
940 vs2_pix_s = vs2_pix_e = 0;
941 vs2_line_s = vs2_line_e = 0;
942 } else {
943 ref_line = 1 + (mode->vsync_start - mode->vdisplay)/2;
944 vwin1_line_s = (mode->vtotal - mode->vdisplay)/2;
945 vwin1_line_e = vwin1_line_s + mode->vdisplay/2;
946 vs1_pix_s = vs1_pix_e = hs_pix_s;
947 vs1_line_s = (mode->vsync_start - mode->vdisplay)/2;
948 vs1_line_e = vs1_line_s +
949 (mode->vsync_end - mode->vsync_start)/2;
950 vwin2_line_s = vwin1_line_s + mode->vtotal/2;
951 vwin2_line_e = vwin2_line_s + mode->vdisplay/2;
952 vs2_pix_s = vs2_pix_e = hs_pix_s + mode->htotal/2;
953 vs2_line_s = vs1_line_s + mode->vtotal/2 ;
954 vs2_line_e = vs2_line_s +
955 (mode->vsync_end - mode->vsync_start)/2;
956 }
Rob Clarke7792ce2013-01-08 19:21:02 -0600957
958 div = 148500 / mode->clock;
Jean-Francois Moine3ae471f2014-01-25 18:14:36 +0100959 if (div != 0) {
960 div--;
961 if (div > 3)
962 div = 3;
963 }
Rob Clarke7792ce2013-01-08 19:21:02 -0600964
Rob Clarke7792ce2013-01-08 19:21:02 -0600965 /* mute the audio FIFO: */
Jean-Francois Moine2f7f7302014-01-25 18:14:47 +0100966 reg_set(priv, REG_AIP_CNTRL_0, AIP_CNTRL_0_RST_FIFO);
Rob Clarke7792ce2013-01-08 19:21:02 -0600967
968 /* set HDMI HDCP mode off: */
Jean-Francois Moine81b53a12014-01-25 18:14:42 +0100969 reg_write(priv, REG_TBG_CNTRL_1, TBG_CNTRL_1_DWIN_DIS);
Jean-Francois Moine2f7f7302014-01-25 18:14:47 +0100970 reg_clear(priv, REG_TX33, TX33_HDMI);
971 reg_write(priv, REG_ENC_CNTRL, ENC_CNTRL_CTL_CODE(0));
Rob Clarke7792ce2013-01-08 19:21:02 -0600972
Rob Clarke7792ce2013-01-08 19:21:02 -0600973 /* no pre-filter or interpolator: */
Jean-Francois Moine2f7f7302014-01-25 18:14:47 +0100974 reg_write(priv, REG_HVF_CNTRL_0, HVF_CNTRL_0_PREFIL(0) |
Rob Clarke7792ce2013-01-08 19:21:02 -0600975 HVF_CNTRL_0_INTPOL(0));
Jean-Francois Moine2f7f7302014-01-25 18:14:47 +0100976 reg_write(priv, REG_VIP_CNTRL_5, VIP_CNTRL_5_SP_CNT(0));
977 reg_write(priv, REG_VIP_CNTRL_4, VIP_CNTRL_4_BLANKIT(0) |
Rob Clarke7792ce2013-01-08 19:21:02 -0600978 VIP_CNTRL_4_BLC(0));
Rob Clarke7792ce2013-01-08 19:21:02 -0600979
Jean-Francois Moine2f7f7302014-01-25 18:14:47 +0100980 reg_clear(priv, REG_PLL_SERIAL_1, PLL_SERIAL_1_SRL_MAN_IZ);
Jean-Francois Moinea8b517e2014-01-25 18:14:39 +0100981 reg_clear(priv, REG_PLL_SERIAL_3, PLL_SERIAL_3_SRL_CCIR |
982 PLL_SERIAL_3_SRL_DE);
Jean-Francois Moine2f7f7302014-01-25 18:14:47 +0100983 reg_write(priv, REG_SERIALIZER, 0);
984 reg_write(priv, REG_HVF_CNTRL_1, HVF_CNTRL_1_VQR(0));
Rob Clarke7792ce2013-01-08 19:21:02 -0600985
986 /* TODO enable pixel repeat for pixel rates less than 25Msamp/s */
987 rep = 0;
Jean-Francois Moine2f7f7302014-01-25 18:14:47 +0100988 reg_write(priv, REG_RPT_CNTRL, 0);
989 reg_write(priv, REG_SEL_CLK, SEL_CLK_SEL_VRF_CLK(0) |
Rob Clarke7792ce2013-01-08 19:21:02 -0600990 SEL_CLK_SEL_CLK1 | SEL_CLK_ENA_SC_CLK);
991
Jean-Francois Moine2f7f7302014-01-25 18:14:47 +0100992 reg_write(priv, REG_PLL_SERIAL_2, PLL_SERIAL_2_SRL_NOSC(div) |
Rob Clarke7792ce2013-01-08 19:21:02 -0600993 PLL_SERIAL_2_SRL_PR(rep));
994
Rob Clarke7792ce2013-01-08 19:21:02 -0600995 /* set color matrix bypass flag: */
Jean-Francois Moine81b53a12014-01-25 18:14:42 +0100996 reg_write(priv, REG_MAT_CONTRL, MAT_CONTRL_MAT_BP |
997 MAT_CONTRL_MAT_SC(1));
Rob Clarke7792ce2013-01-08 19:21:02 -0600998
999 /* set BIAS tmds value: */
Jean-Francois Moine2f7f7302014-01-25 18:14:47 +01001000 reg_write(priv, REG_ANA_GENERAL, 0x09);
Rob Clarke7792ce2013-01-08 19:21:02 -06001001
Sebastian Hesselbarth088d61d2013-08-14 21:43:31 +02001002 /*
1003 * Sync on rising HSYNC/VSYNC
1004 */
Jean-Francois Moine81b53a12014-01-25 18:14:42 +01001005 reg = VIP_CNTRL_3_SYNC_HS;
Sebastian Hesselbarth088d61d2013-08-14 21:43:31 +02001006
1007 /*
1008 * TDA19988 requires high-active sync at input stage,
1009 * so invert low-active sync provided by master encoder here
1010 */
1011 if (mode->flags & DRM_MODE_FLAG_NHSYNC)
Jean-Francois Moine81b53a12014-01-25 18:14:42 +01001012 reg |= VIP_CNTRL_3_H_TGL;
Rob Clarke7792ce2013-01-08 19:21:02 -06001013 if (mode->flags & DRM_MODE_FLAG_NVSYNC)
Jean-Francois Moine81b53a12014-01-25 18:14:42 +01001014 reg |= VIP_CNTRL_3_V_TGL;
1015 reg_write(priv, REG_VIP_CNTRL_3, reg);
Rob Clarke7792ce2013-01-08 19:21:02 -06001016
Jean-Francois Moine2f7f7302014-01-25 18:14:47 +01001017 reg_write(priv, REG_VIDFORMAT, 0x00);
1018 reg_write16(priv, REG_REFPIX_MSB, ref_pix);
1019 reg_write16(priv, REG_REFLINE_MSB, ref_line);
1020 reg_write16(priv, REG_NPIX_MSB, n_pix);
1021 reg_write16(priv, REG_NLINE_MSB, n_line);
1022 reg_write16(priv, REG_VS_LINE_STRT_1_MSB, vs1_line_s);
1023 reg_write16(priv, REG_VS_PIX_STRT_1_MSB, vs1_pix_s);
1024 reg_write16(priv, REG_VS_LINE_END_1_MSB, vs1_line_e);
1025 reg_write16(priv, REG_VS_PIX_END_1_MSB, vs1_pix_e);
1026 reg_write16(priv, REG_VS_LINE_STRT_2_MSB, vs2_line_s);
1027 reg_write16(priv, REG_VS_PIX_STRT_2_MSB, vs2_pix_s);
1028 reg_write16(priv, REG_VS_LINE_END_2_MSB, vs2_line_e);
1029 reg_write16(priv, REG_VS_PIX_END_2_MSB, vs2_pix_e);
1030 reg_write16(priv, REG_HS_PIX_START_MSB, hs_pix_s);
1031 reg_write16(priv, REG_HS_PIX_STOP_MSB, hs_pix_e);
1032 reg_write16(priv, REG_VWIN_START_1_MSB, vwin1_line_s);
1033 reg_write16(priv, REG_VWIN_END_1_MSB, vwin1_line_e);
1034 reg_write16(priv, REG_VWIN_START_2_MSB, vwin2_line_s);
1035 reg_write16(priv, REG_VWIN_END_2_MSB, vwin2_line_e);
1036 reg_write16(priv, REG_DE_START_MSB, de_pix_s);
1037 reg_write16(priv, REG_DE_STOP_MSB, de_pix_e);
Rob Clarke7792ce2013-01-08 19:21:02 -06001038
1039 if (priv->rev == TDA19988) {
1040 /* let incoming pixels fill the active space (if any) */
Jean-Francois Moine2f7f7302014-01-25 18:14:47 +01001041 reg_write(priv, REG_ENABLE_SPACE, 0x00);
Rob Clarke7792ce2013-01-08 19:21:02 -06001042 }
1043
Jean-Francois Moine81b53a12014-01-25 18:14:42 +01001044 /*
1045 * Always generate sync polarity relative to input sync and
1046 * revert input stage toggled sync at output stage
1047 */
1048 reg = TBG_CNTRL_1_DWIN_DIS | TBG_CNTRL_1_TGL_EN;
1049 if (mode->flags & DRM_MODE_FLAG_NHSYNC)
1050 reg |= TBG_CNTRL_1_H_TGL;
1051 if (mode->flags & DRM_MODE_FLAG_NVSYNC)
1052 reg |= TBG_CNTRL_1_V_TGL;
1053 reg_write(priv, REG_TBG_CNTRL_1, reg);
1054
Rob Clarke7792ce2013-01-08 19:21:02 -06001055 /* must be last register set: */
Jean-Francois Moine81b53a12014-01-25 18:14:42 +01001056 reg_write(priv, REG_TBG_CNTRL_0, 0);
Russell Kingc4c11dd2013-08-14 21:43:30 +02001057
1058 /* Only setup the info frames if the sink is HDMI */
1059 if (priv->is_hdmi_sink) {
1060 /* We need to turn HDMI HDCP stuff on to get audio through */
Jean-Francois Moine81b53a12014-01-25 18:14:42 +01001061 reg &= ~TBG_CNTRL_1_DWIN_DIS;
1062 reg_write(priv, REG_TBG_CNTRL_1, reg);
Jean-Francois Moine2f7f7302014-01-25 18:14:47 +01001063 reg_write(priv, REG_ENC_CNTRL, ENC_CNTRL_CTL_CODE(1));
1064 reg_set(priv, REG_TX33, TX33_HDMI);
Russell Kingc4c11dd2013-08-14 21:43:30 +02001065
Jean-Francois Moine2f7f7302014-01-25 18:14:47 +01001066 tda998x_write_avi(priv, adjusted_mode);
Russell Kingc4c11dd2013-08-14 21:43:30 +02001067
1068 if (priv->params.audio_cfg)
Jean-Francois Moine2f7f7302014-01-25 18:14:47 +01001069 tda998x_configure_audio(priv, adjusted_mode,
Russell Kingc4c11dd2013-08-14 21:43:30 +02001070 &priv->params);
1071 }
Rob Clarke7792ce2013-01-08 19:21:02 -06001072}
1073
1074static enum drm_connector_status
Russell Kinga8f4d4d62014-02-07 19:17:21 +00001075tda998x_encoder_detect(struct tda998x_priv *priv)
Rob Clarke7792ce2013-01-08 19:21:02 -06001076{
Russell Kinge66e03a2015-06-06 21:41:10 +01001077 u8 val = cec_read(priv, REG_CEC_RXSHPDLEV);
Jean-Francois Moine2f7f7302014-01-25 18:14:47 +01001078
Rob Clarke7792ce2013-01-08 19:21:02 -06001079 return (val & CEC_RXSHPDLEV_HPD) ? connector_status_connected :
1080 connector_status_disconnected;
1081}
1082
Laurent Pinchart07259f82015-01-16 18:37:43 +02001083static int read_edid_block(void *data, u8 *buf, unsigned int blk, size_t length)
Rob Clarke7792ce2013-01-08 19:21:02 -06001084{
Laurent Pinchart07259f82015-01-16 18:37:43 +02001085 struct tda998x_priv *priv = data;
Russell Kinge66e03a2015-06-06 21:41:10 +01001086 u8 offset, segptr;
Rob Clarke7792ce2013-01-08 19:21:02 -06001087 int ret, i;
1088
Rob Clarke7792ce2013-01-08 19:21:02 -06001089 offset = (blk & 1) ? 128 : 0;
1090 segptr = blk / 2;
1091
Jean-Francois Moine2f7f7302014-01-25 18:14:47 +01001092 reg_write(priv, REG_DDC_ADDR, 0xa0);
1093 reg_write(priv, REG_DDC_OFFS, offset);
1094 reg_write(priv, REG_DDC_SEGM_ADDR, 0x60);
1095 reg_write(priv, REG_DDC_SEGM, segptr);
Rob Clarke7792ce2013-01-08 19:21:02 -06001096
1097 /* enable reading EDID: */
Jean-Francois Moine12473b72014-01-25 18:14:38 +01001098 priv->wq_edid_wait = 1;
Jean-Francois Moine2f7f7302014-01-25 18:14:47 +01001099 reg_write(priv, REG_EDID_CTRL, 0x1);
Rob Clarke7792ce2013-01-08 19:21:02 -06001100
1101 /* flag must be cleared by sw: */
Jean-Francois Moine2f7f7302014-01-25 18:14:47 +01001102 reg_write(priv, REG_EDID_CTRL, 0x0);
Rob Clarke7792ce2013-01-08 19:21:02 -06001103
1104 /* wait for block read to complete: */
Jean-Francois Moine12473b72014-01-25 18:14:38 +01001105 if (priv->hdmi->irq) {
1106 i = wait_event_timeout(priv->wq_edid,
1107 !priv->wq_edid_wait,
1108 msecs_to_jiffies(100));
1109 if (i < 0) {
Russell King5e7fe2f2014-02-07 19:13:23 +00001110 dev_err(&priv->hdmi->dev, "read edid wait err %d\n", i);
Jean-Francois Moine12473b72014-01-25 18:14:38 +01001111 return i;
1112 }
1113 } else {
Russell King713456d2014-03-03 14:09:36 +00001114 for (i = 100; i > 0; i--) {
1115 msleep(1);
Jean-Francois Moine12473b72014-01-25 18:14:38 +01001116 ret = reg_read(priv, REG_INT_FLAGS_2);
1117 if (ret < 0)
1118 return ret;
1119 if (ret & INT_FLAGS_2_EDID_BLK_RD)
1120 break;
1121 }
Rob Clarke7792ce2013-01-08 19:21:02 -06001122 }
1123
Jean-Francois Moine12473b72014-01-25 18:14:38 +01001124 if (i == 0) {
Russell King5e7fe2f2014-02-07 19:13:23 +00001125 dev_err(&priv->hdmi->dev, "read edid timeout\n");
Rob Clarke7792ce2013-01-08 19:21:02 -06001126 return -ETIMEDOUT;
Jean-Francois Moine12473b72014-01-25 18:14:38 +01001127 }
Rob Clarke7792ce2013-01-08 19:21:02 -06001128
Laurent Pinchart07259f82015-01-16 18:37:43 +02001129 ret = reg_read_range(priv, REG_EDID_DATA_0, buf, length);
1130 if (ret != length) {
Russell King5e7fe2f2014-02-07 19:13:23 +00001131 dev_err(&priv->hdmi->dev, "failed to read edid block %d: %d\n",
1132 blk, ret);
Rob Clarke7792ce2013-01-08 19:21:02 -06001133 return ret;
1134 }
1135
Rob Clarke7792ce2013-01-08 19:21:02 -06001136 return 0;
1137}
1138
Rob Clarke7792ce2013-01-08 19:21:02 -06001139static int
Russell Kinga8f4d4d62014-02-07 19:17:21 +00001140tda998x_encoder_get_modes(struct tda998x_priv *priv,
1141 struct drm_connector *connector)
Rob Clarke7792ce2013-01-08 19:21:02 -06001142{
Laurent Pinchart07259f82015-01-16 18:37:43 +02001143 struct edid *edid;
1144 int n;
Rob Clarke7792ce2013-01-08 19:21:02 -06001145
Russell King0fc6f442015-06-06 21:41:09 +01001146 /*
1147 * If we get killed while waiting for the HPD timeout, return
1148 * no modes found: we are not in a restartable path, so we
1149 * can't handle signals gracefully.
1150 */
1151 if (tda998x_edid_delay_wait(priv))
1152 return 0;
1153
Laurent Pinchart07259f82015-01-16 18:37:43 +02001154 if (priv->rev == TDA19988)
1155 reg_clear(priv, REG_TX4, TX4_PD_RAM);
1156
1157 edid = drm_do_get_edid(connector, read_edid_block, priv);
1158
1159 if (priv->rev == TDA19988)
1160 reg_set(priv, REG_TX4, TX4_PD_RAM);
1161
1162 if (!edid) {
1163 dev_warn(&priv->hdmi->dev, "failed to read EDID\n");
1164 return 0;
Rob Clarke7792ce2013-01-08 19:21:02 -06001165 }
1166
Laurent Pinchart07259f82015-01-16 18:37:43 +02001167 drm_mode_connector_update_edid_property(connector, edid);
1168 n = drm_add_edid_modes(connector, edid);
1169 priv->is_hdmi_sink = drm_detect_hdmi_monitor(edid);
1170 kfree(edid);
1171
Rob Clarke7792ce2013-01-08 19:21:02 -06001172 return n;
1173}
1174
Russell Kinga8f4d4d62014-02-07 19:17:21 +00001175static void tda998x_encoder_set_polling(struct tda998x_priv *priv,
1176 struct drm_connector *connector)
Rob Clarke7792ce2013-01-08 19:21:02 -06001177{
Jean-Francois Moine12473b72014-01-25 18:14:38 +01001178 if (priv->hdmi->irq)
1179 connector->polled = DRM_CONNECTOR_POLL_HPD;
1180 else
1181 connector->polled = DRM_CONNECTOR_POLL_CONNECT |
1182 DRM_CONNECTOR_POLL_DISCONNECT;
Rob Clarke7792ce2013-01-08 19:21:02 -06001183}
1184
1185static int
1186tda998x_encoder_set_property(struct drm_encoder *encoder,
1187 struct drm_connector *connector,
1188 struct drm_property *property,
1189 uint64_t val)
1190{
1191 DBG("");
1192 return 0;
1193}
1194
Russell Kinga8f4d4d62014-02-07 19:17:21 +00001195static void tda998x_destroy(struct tda998x_priv *priv)
Rob Clarke7792ce2013-01-08 19:21:02 -06001196{
Jean-Francois Moine12473b72014-01-25 18:14:38 +01001197 /* disable all IRQs and free the IRQ handler */
1198 cec_write(priv, REG_CEC_RXSHPDINTENA, 0);
1199 reg_clear(priv, REG_INT_FLAGS_2, INT_FLAGS_2_EDID_BLK_RD);
Russell King0fc6f442015-06-06 21:41:09 +01001200
1201 if (priv->hdmi->irq)
Jean-Francois Moine12473b72014-01-25 18:14:38 +01001202 free_irq(priv->hdmi->irq, priv);
Russell King0fc6f442015-06-06 21:41:09 +01001203
1204 del_timer_sync(&priv->edid_delay_timer);
1205 cancel_work_sync(&priv->detect_work);
Jean-Francois Moine12473b72014-01-25 18:14:38 +01001206
Jean-Francois Moine89fc8682014-07-07 17:59:51 +02001207 i2c_unregister_device(priv->cec);
Russell Kinga8f4d4d62014-02-07 19:17:21 +00001208}
1209
1210/* Slave encoder support */
1211
1212static void
1213tda998x_encoder_slave_set_config(struct drm_encoder *encoder, void *params)
1214{
1215 tda998x_encoder_set_config(to_tda998x_priv(encoder), params);
1216}
1217
1218static void tda998x_encoder_slave_destroy(struct drm_encoder *encoder)
1219{
1220 struct tda998x_priv *priv = to_tda998x_priv(encoder);
1221
1222 tda998x_destroy(priv);
Guido Martínez2e48cec2014-06-17 11:17:03 -03001223 drm_i2c_encoder_destroy(encoder);
Rob Clarke7792ce2013-01-08 19:21:02 -06001224 kfree(priv);
1225}
1226
Russell Kinga8f4d4d62014-02-07 19:17:21 +00001227static void tda998x_encoder_slave_dpms(struct drm_encoder *encoder, int mode)
1228{
1229 tda998x_encoder_dpms(to_tda998x_priv(encoder), mode);
1230}
1231
1232static int tda998x_encoder_slave_mode_valid(struct drm_encoder *encoder,
1233 struct drm_display_mode *mode)
1234{
1235 return tda998x_encoder_mode_valid(to_tda998x_priv(encoder), mode);
1236}
1237
1238static void
1239tda998x_encoder_slave_mode_set(struct drm_encoder *encoder,
1240 struct drm_display_mode *mode,
1241 struct drm_display_mode *adjusted_mode)
1242{
1243 tda998x_encoder_mode_set(to_tda998x_priv(encoder), mode, adjusted_mode);
1244}
1245
1246static enum drm_connector_status
1247tda998x_encoder_slave_detect(struct drm_encoder *encoder,
1248 struct drm_connector *connector)
1249{
1250 return tda998x_encoder_detect(to_tda998x_priv(encoder));
1251}
1252
1253static int tda998x_encoder_slave_get_modes(struct drm_encoder *encoder,
1254 struct drm_connector *connector)
1255{
1256 return tda998x_encoder_get_modes(to_tda998x_priv(encoder), connector);
1257}
1258
1259static int
1260tda998x_encoder_slave_create_resources(struct drm_encoder *encoder,
1261 struct drm_connector *connector)
1262{
1263 tda998x_encoder_set_polling(to_tda998x_priv(encoder), connector);
1264 return 0;
1265}
1266
1267static struct drm_encoder_slave_funcs tda998x_encoder_slave_funcs = {
1268 .set_config = tda998x_encoder_slave_set_config,
1269 .destroy = tda998x_encoder_slave_destroy,
1270 .dpms = tda998x_encoder_slave_dpms,
Rob Clarke7792ce2013-01-08 19:21:02 -06001271 .save = tda998x_encoder_save,
1272 .restore = tda998x_encoder_restore,
1273 .mode_fixup = tda998x_encoder_mode_fixup,
Russell Kinga8f4d4d62014-02-07 19:17:21 +00001274 .mode_valid = tda998x_encoder_slave_mode_valid,
1275 .mode_set = tda998x_encoder_slave_mode_set,
1276 .detect = tda998x_encoder_slave_detect,
1277 .get_modes = tda998x_encoder_slave_get_modes,
1278 .create_resources = tda998x_encoder_slave_create_resources,
Rob Clarke7792ce2013-01-08 19:21:02 -06001279 .set_property = tda998x_encoder_set_property,
1280};
1281
1282/* I2C driver functions */
1283
Russell Kinga8f4d4d62014-02-07 19:17:21 +00001284static int tda998x_create(struct i2c_client *client, struct tda998x_priv *priv)
Rob Clarke7792ce2013-01-08 19:21:02 -06001285{
Jean-Francois Moine0d44ea12014-01-25 18:14:41 +01001286 struct device_node *np = client->dev.of_node;
1287 u32 video;
Russell Kingfb7544d2014-02-02 16:18:24 +00001288 int rev_lo, rev_hi, ret;
Andrew Jacksoncfe38752014-11-07 08:31:25 +00001289 unsigned short cec_addr;
Rob Clarke7792ce2013-01-08 19:21:02 -06001290
Russell King5e74c222013-08-14 21:43:29 +02001291 priv->vip_cntrl_0 = VIP_CNTRL_0_SWAP_A(2) | VIP_CNTRL_0_SWAP_B(3);
1292 priv->vip_cntrl_1 = VIP_CNTRL_1_SWAP_C(0) | VIP_CNTRL_1_SWAP_D(1);
1293 priv->vip_cntrl_2 = VIP_CNTRL_2_SWAP_E(4) | VIP_CNTRL_2_SWAP_F(5);
1294
Jean-Francois Moine2eb4c7b2014-01-25 18:14:45 +01001295 priv->current_page = 0xff;
Jean-Francois Moine2f7f7302014-01-25 18:14:47 +01001296 priv->hdmi = client;
Andrew Jacksoncfe38752014-11-07 08:31:25 +00001297 /* CEC I2C address bound to TDA998x I2C addr by configuration pins */
1298 cec_addr = 0x34 + (client->addr & 0x03);
1299 priv->cec = i2c_new_dummy(client->adapter, cec_addr);
Russell Kinga8f4d4d62014-02-07 19:17:21 +00001300 if (!priv->cec)
Jean-Francois Moine6ae668c2014-01-25 18:14:43 +01001301 return -ENODEV;
Jean-Francois Moine12473b72014-01-25 18:14:38 +01001302
Rob Clarke7792ce2013-01-08 19:21:02 -06001303 priv->dpms = DRM_MODE_DPMS_OFF;
1304
Jean-Francois Moineed9a8422014-11-29 08:30:51 +01001305 mutex_init(&priv->mutex); /* protect the page access */
Russell King0fc6f442015-06-06 21:41:09 +01001306 init_waitqueue_head(&priv->edid_delay_waitq);
1307 setup_timer(&priv->edid_delay_timer, tda998x_edid_delay_done,
1308 (unsigned long)priv);
1309 INIT_WORK(&priv->detect_work, tda998x_detect_work);
Jean-Francois Moineed9a8422014-11-29 08:30:51 +01001310
Rob Clarke7792ce2013-01-08 19:21:02 -06001311 /* wake up the device: */
Jean-Francois Moine2f7f7302014-01-25 18:14:47 +01001312 cec_write(priv, REG_CEC_ENAMODS,
Rob Clarke7792ce2013-01-08 19:21:02 -06001313 CEC_ENAMODS_EN_RXSENS | CEC_ENAMODS_EN_HDMI);
1314
Jean-Francois Moine2f7f7302014-01-25 18:14:47 +01001315 tda998x_reset(priv);
Rob Clarke7792ce2013-01-08 19:21:02 -06001316
1317 /* read version: */
Russell Kingfb7544d2014-02-02 16:18:24 +00001318 rev_lo = reg_read(priv, REG_VERSION_LSB);
1319 rev_hi = reg_read(priv, REG_VERSION_MSB);
1320 if (rev_lo < 0 || rev_hi < 0) {
1321 ret = rev_lo < 0 ? rev_lo : rev_hi;
Jean-Francois Moine7d2eadc2014-01-25 18:14:45 +01001322 goto fail;
Russell Kingfb7544d2014-02-02 16:18:24 +00001323 }
1324
1325 priv->rev = rev_lo | rev_hi << 8;
Rob Clarke7792ce2013-01-08 19:21:02 -06001326
1327 /* mask off feature bits: */
1328 priv->rev &= ~0x30; /* not-hdcp and not-scalar bit */
1329
1330 switch (priv->rev) {
Jean-Francois Moineb728fab2014-01-25 18:14:46 +01001331 case TDA9989N2:
1332 dev_info(&client->dev, "found TDA9989 n2");
1333 break;
1334 case TDA19989:
1335 dev_info(&client->dev, "found TDA19989");
1336 break;
1337 case TDA19989N2:
1338 dev_info(&client->dev, "found TDA19989 n2");
1339 break;
1340 case TDA19988:
1341 dev_info(&client->dev, "found TDA19988");
1342 break;
Rob Clarke7792ce2013-01-08 19:21:02 -06001343 default:
Jean-Francois Moineb728fab2014-01-25 18:14:46 +01001344 dev_err(&client->dev, "found unsupported device: %04x\n",
1345 priv->rev);
Rob Clarke7792ce2013-01-08 19:21:02 -06001346 goto fail;
1347 }
1348
1349 /* after reset, enable DDC: */
Jean-Francois Moine2f7f7302014-01-25 18:14:47 +01001350 reg_write(priv, REG_DDC_DISABLE, 0x00);
Rob Clarke7792ce2013-01-08 19:21:02 -06001351
1352 /* set clock on DDC channel: */
Jean-Francois Moine2f7f7302014-01-25 18:14:47 +01001353 reg_write(priv, REG_TX3, 39);
Rob Clarke7792ce2013-01-08 19:21:02 -06001354
1355 /* if necessary, disable multi-master: */
1356 if (priv->rev == TDA19989)
Jean-Francois Moine2f7f7302014-01-25 18:14:47 +01001357 reg_set(priv, REG_I2C_MASTER, I2C_MASTER_DIS_MM);
Rob Clarke7792ce2013-01-08 19:21:02 -06001358
Jean-Francois Moine2f7f7302014-01-25 18:14:47 +01001359 cec_write(priv, REG_CEC_FRO_IM_CLK_CTRL,
Rob Clarke7792ce2013-01-08 19:21:02 -06001360 CEC_FRO_IM_CLK_CTRL_GHOST_DIS | CEC_FRO_IM_CLK_CTRL_IMCLK_SEL);
1361
Jean-Francois Moine12473b72014-01-25 18:14:38 +01001362 /* initialize the optional IRQ */
1363 if (client->irq) {
1364 int irqf_trigger;
1365
Jean-Francois Moine6833d262014-11-29 08:57:15 +01001366 /* init read EDID waitqueue and HDP work */
Jean-Francois Moine12473b72014-01-25 18:14:38 +01001367 init_waitqueue_head(&priv->wq_edid);
1368
1369 /* clear pending interrupts */
1370 reg_read(priv, REG_INT_FLAGS_0);
1371 reg_read(priv, REG_INT_FLAGS_1);
1372 reg_read(priv, REG_INT_FLAGS_2);
1373
1374 irqf_trigger =
1375 irqd_get_trigger_type(irq_get_irq_data(client->irq));
1376 ret = request_threaded_irq(client->irq, NULL,
1377 tda998x_irq_thread,
1378 irqf_trigger | IRQF_ONESHOT,
1379 "tda998x", priv);
1380 if (ret) {
1381 dev_err(&client->dev,
1382 "failed to request IRQ#%u: %d\n",
1383 client->irq, ret);
1384 goto fail;
1385 }
1386
1387 /* enable HPD irq */
1388 cec_write(priv, REG_CEC_RXSHPDINTENA, CEC_RXSHPDLEV_HPD);
1389 }
1390
Jean-Francois Moinee4782622014-01-25 18:14:38 +01001391 /* enable EDID read irq: */
1392 reg_set(priv, REG_INT_FLAGS_2, INT_FLAGS_2_EDID_BLK_RD);
1393
Jean-Francois Moine0d44ea12014-01-25 18:14:41 +01001394 if (!np)
1395 return 0; /* non-DT */
1396
1397 /* get the optional video properties */
1398 ret = of_property_read_u32(np, "video-ports", &video);
1399 if (ret == 0) {
1400 priv->vip_cntrl_0 = video >> 16;
1401 priv->vip_cntrl_1 = video >> 8;
1402 priv->vip_cntrl_2 = video;
1403 }
1404
Rob Clarke7792ce2013-01-08 19:21:02 -06001405 return 0;
1406
1407fail:
1408 /* if encoder_init fails, the encoder slave is never registered,
1409 * so cleanup here:
1410 */
1411 if (priv->cec)
1412 i2c_unregister_device(priv->cec);
Rob Clarke7792ce2013-01-08 19:21:02 -06001413 return -ENXIO;
1414}
1415
Russell Kinga8f4d4d62014-02-07 19:17:21 +00001416static int tda998x_encoder_init(struct i2c_client *client,
1417 struct drm_device *dev,
1418 struct drm_encoder_slave *encoder_slave)
1419{
1420 struct tda998x_priv *priv;
1421 int ret;
1422
1423 priv = kzalloc(sizeof(*priv), GFP_KERNEL);
1424 if (!priv)
1425 return -ENOMEM;
1426
1427 priv->encoder = &encoder_slave->base;
1428
1429 ret = tda998x_create(client, priv);
1430 if (ret) {
1431 kfree(priv);
1432 return ret;
1433 }
1434
1435 encoder_slave->slave_priv = priv;
1436 encoder_slave->slave_funcs = &tda998x_encoder_slave_funcs;
1437
1438 return 0;
1439}
1440
Russell Kingc707c362014-02-07 19:49:44 +00001441struct tda998x_priv2 {
1442 struct tda998x_priv base;
1443 struct drm_encoder encoder;
1444 struct drm_connector connector;
1445};
1446
1447#define conn_to_tda998x_priv2(x) \
1448 container_of(x, struct tda998x_priv2, connector);
1449
1450#define enc_to_tda998x_priv2(x) \
1451 container_of(x, struct tda998x_priv2, encoder);
1452
1453static void tda998x_encoder2_dpms(struct drm_encoder *encoder, int mode)
1454{
1455 struct tda998x_priv2 *priv = enc_to_tda998x_priv2(encoder);
1456
1457 tda998x_encoder_dpms(&priv->base, mode);
1458}
1459
1460static void tda998x_encoder_prepare(struct drm_encoder *encoder)
1461{
1462 tda998x_encoder2_dpms(encoder, DRM_MODE_DPMS_OFF);
1463}
1464
1465static void tda998x_encoder_commit(struct drm_encoder *encoder)
1466{
1467 tda998x_encoder2_dpms(encoder, DRM_MODE_DPMS_ON);
1468}
1469
1470static void tda998x_encoder2_mode_set(struct drm_encoder *encoder,
1471 struct drm_display_mode *mode,
1472 struct drm_display_mode *adjusted_mode)
1473{
1474 struct tda998x_priv2 *priv = enc_to_tda998x_priv2(encoder);
1475
1476 tda998x_encoder_mode_set(&priv->base, mode, adjusted_mode);
1477}
1478
1479static const struct drm_encoder_helper_funcs tda998x_encoder_helper_funcs = {
1480 .dpms = tda998x_encoder2_dpms,
1481 .save = tda998x_encoder_save,
1482 .restore = tda998x_encoder_restore,
1483 .mode_fixup = tda998x_encoder_mode_fixup,
1484 .prepare = tda998x_encoder_prepare,
1485 .commit = tda998x_encoder_commit,
1486 .mode_set = tda998x_encoder2_mode_set,
1487};
1488
1489static void tda998x_encoder_destroy(struct drm_encoder *encoder)
1490{
1491 struct tda998x_priv2 *priv = enc_to_tda998x_priv2(encoder);
1492
1493 tda998x_destroy(&priv->base);
1494 drm_encoder_cleanup(encoder);
1495}
1496
1497static const struct drm_encoder_funcs tda998x_encoder_funcs = {
1498 .destroy = tda998x_encoder_destroy,
1499};
1500
1501static int tda998x_connector_get_modes(struct drm_connector *connector)
1502{
1503 struct tda998x_priv2 *priv = conn_to_tda998x_priv2(connector);
1504
1505 return tda998x_encoder_get_modes(&priv->base, connector);
1506}
1507
1508static int tda998x_connector_mode_valid(struct drm_connector *connector,
1509 struct drm_display_mode *mode)
1510{
1511 struct tda998x_priv2 *priv = conn_to_tda998x_priv2(connector);
1512
1513 return tda998x_encoder_mode_valid(&priv->base, mode);
1514}
1515
1516static struct drm_encoder *
1517tda998x_connector_best_encoder(struct drm_connector *connector)
1518{
1519 struct tda998x_priv2 *priv = conn_to_tda998x_priv2(connector);
1520
1521 return &priv->encoder;
1522}
1523
1524static
1525const struct drm_connector_helper_funcs tda998x_connector_helper_funcs = {
1526 .get_modes = tda998x_connector_get_modes,
1527 .mode_valid = tda998x_connector_mode_valid,
1528 .best_encoder = tda998x_connector_best_encoder,
1529};
1530
1531static enum drm_connector_status
1532tda998x_connector_detect(struct drm_connector *connector, bool force)
1533{
1534 struct tda998x_priv2 *priv = conn_to_tda998x_priv2(connector);
1535
1536 return tda998x_encoder_detect(&priv->base);
1537}
1538
1539static void tda998x_connector_destroy(struct drm_connector *connector)
1540{
Dave Airlie74cd62e2014-08-05 10:34:33 +10001541 drm_connector_unregister(connector);
Russell Kingc707c362014-02-07 19:49:44 +00001542 drm_connector_cleanup(connector);
1543}
1544
1545static const struct drm_connector_funcs tda998x_connector_funcs = {
1546 .dpms = drm_helper_connector_dpms,
1547 .fill_modes = drm_helper_probe_single_connector_modes,
1548 .detect = tda998x_connector_detect,
1549 .destroy = tda998x_connector_destroy,
1550};
1551
1552static int tda998x_bind(struct device *dev, struct device *master, void *data)
1553{
1554 struct tda998x_encoder_params *params = dev->platform_data;
1555 struct i2c_client *client = to_i2c_client(dev);
1556 struct drm_device *drm = data;
1557 struct tda998x_priv2 *priv;
Russell Kinge66e03a2015-06-06 21:41:10 +01001558 u32 crtcs = 0;
Russell Kingc707c362014-02-07 19:49:44 +00001559 int ret;
1560
1561 priv = devm_kzalloc(dev, sizeof(*priv), GFP_KERNEL);
1562 if (!priv)
1563 return -ENOMEM;
1564
1565 dev_set_drvdata(dev, priv);
1566
Russell King5dbcf312014-06-15 11:11:10 +01001567 if (dev->of_node)
1568 crtcs = drm_of_find_possible_crtcs(drm, dev->of_node);
1569
1570 /* If no CRTCs were found, fall back to our old behaviour */
1571 if (crtcs == 0) {
1572 dev_warn(dev, "Falling back to first CRTC\n");
1573 crtcs = 1 << 0;
1574 }
1575
Russell Kingc707c362014-02-07 19:49:44 +00001576 priv->base.encoder = &priv->encoder;
1577 priv->connector.interlace_allowed = 1;
Russell King5dbcf312014-06-15 11:11:10 +01001578 priv->encoder.possible_crtcs = crtcs;
Russell Kingc707c362014-02-07 19:49:44 +00001579
1580 ret = tda998x_create(client, &priv->base);
1581 if (ret)
1582 return ret;
1583
1584 if (!dev->of_node && params)
1585 tda998x_encoder_set_config(&priv->base, params);
1586
1587 tda998x_encoder_set_polling(&priv->base, &priv->connector);
1588
1589 drm_encoder_helper_add(&priv->encoder, &tda998x_encoder_helper_funcs);
1590 ret = drm_encoder_init(drm, &priv->encoder, &tda998x_encoder_funcs,
1591 DRM_MODE_ENCODER_TMDS);
1592 if (ret)
1593 goto err_encoder;
1594
1595 drm_connector_helper_add(&priv->connector,
1596 &tda998x_connector_helper_funcs);
1597 ret = drm_connector_init(drm, &priv->connector,
1598 &tda998x_connector_funcs,
1599 DRM_MODE_CONNECTOR_HDMIA);
1600 if (ret)
1601 goto err_connector;
1602
Dave Airlie74cd62e2014-08-05 10:34:33 +10001603 ret = drm_connector_register(&priv->connector);
Russell Kingc707c362014-02-07 19:49:44 +00001604 if (ret)
1605 goto err_sysfs;
1606
1607 priv->connector.encoder = &priv->encoder;
1608 drm_mode_connector_attach_encoder(&priv->connector, &priv->encoder);
1609
1610 return 0;
1611
1612err_sysfs:
1613 drm_connector_cleanup(&priv->connector);
1614err_connector:
1615 drm_encoder_cleanup(&priv->encoder);
1616err_encoder:
1617 tda998x_destroy(&priv->base);
1618 return ret;
1619}
1620
1621static void tda998x_unbind(struct device *dev, struct device *master,
1622 void *data)
1623{
1624 struct tda998x_priv2 *priv = dev_get_drvdata(dev);
1625
1626 drm_connector_cleanup(&priv->connector);
1627 drm_encoder_cleanup(&priv->encoder);
1628 tda998x_destroy(&priv->base);
1629}
1630
1631static const struct component_ops tda998x_ops = {
1632 .bind = tda998x_bind,
1633 .unbind = tda998x_unbind,
1634};
1635
1636static int
1637tda998x_probe(struct i2c_client *client, const struct i2c_device_id *id)
1638{
1639 return component_add(&client->dev, &tda998x_ops);
1640}
1641
1642static int tda998x_remove(struct i2c_client *client)
1643{
1644 component_del(&client->dev, &tda998x_ops);
1645 return 0;
1646}
1647
Jean-Francois Moine0d44ea12014-01-25 18:14:41 +01001648#ifdef CONFIG_OF
1649static const struct of_device_id tda998x_dt_ids[] = {
1650 { .compatible = "nxp,tda998x", },
1651 { }
1652};
1653MODULE_DEVICE_TABLE(of, tda998x_dt_ids);
1654#endif
1655
Rob Clarke7792ce2013-01-08 19:21:02 -06001656static struct i2c_device_id tda998x_ids[] = {
1657 { "tda998x", 0 },
1658 { }
1659};
1660MODULE_DEVICE_TABLE(i2c, tda998x_ids);
1661
1662static struct drm_i2c_encoder_driver tda998x_driver = {
1663 .i2c_driver = {
1664 .probe = tda998x_probe,
1665 .remove = tda998x_remove,
1666 .driver = {
1667 .name = "tda998x",
Jean-Francois Moine0d44ea12014-01-25 18:14:41 +01001668 .of_match_table = of_match_ptr(tda998x_dt_ids),
Rob Clarke7792ce2013-01-08 19:21:02 -06001669 },
1670 .id_table = tda998x_ids,
1671 },
1672 .encoder_init = tda998x_encoder_init,
1673};
1674
1675/* Module initialization */
1676
1677static int __init
1678tda998x_init(void)
1679{
1680 DBG("");
1681 return drm_i2c_encoder_register(THIS_MODULE, &tda998x_driver);
1682}
1683
1684static void __exit
1685tda998x_exit(void)
1686{
1687 DBG("");
1688 drm_i2c_encoder_unregister(&tda998x_driver);
1689}
1690
1691MODULE_AUTHOR("Rob Clark <robdclark@gmail.com");
1692MODULE_DESCRIPTION("NXP Semiconductors TDA998X HDMI Encoder");
1693MODULE_LICENSE("GPL");
1694
1695module_init(tda998x_init);
1696module_exit(tda998x_exit);