blob: 29d51755e18b286fe75e1284e61bded23014e959 [file] [log] [blame]
John Linnb85a3ef2011-06-20 11:47:27 -06001/*
Michal Simek9e09dc52013-03-27 12:05:28 +01002 * This file contains driver for the Cadence Triple Timer Counter Rev 06
John Linnb85a3ef2011-06-20 11:47:27 -06003 *
Michal Simeke9329002013-03-20 10:15:28 +01004 * Copyright (C) 2011-2013 Xilinx
John Linnb85a3ef2011-06-20 11:47:27 -06005 *
6 * based on arch/mips/kernel/time.c timer driver
7 *
8 * This software is licensed under the terms of the GNU General Public
9 * License version 2, as published by the Free Software Foundation, and
10 * may be copied, distributed, and modified under those terms.
11 *
12 * This program is distributed in the hope that it will be useful,
13 * but WITHOUT ANY WARRANTY; without even the implied warranty of
14 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
15 * GNU General Public License for more details.
16 */
17
Michal Simeke9329002013-03-20 10:15:28 +010018#include <linux/clk.h>
John Linnb85a3ef2011-06-20 11:47:27 -060019#include <linux/interrupt.h>
John Linnb85a3ef2011-06-20 11:47:27 -060020#include <linux/clockchips.h>
Stephen Rothwell459fa242017-06-11 15:22:10 +100021#include <linux/clocksource.h>
Josh Cartwright91dc9852012-10-31 13:56:14 -060022#include <linux/of_address.h>
23#include <linux/of_irq.h>
24#include <linux/slab.h>
Soren Brinkmann3d77b302013-07-08 09:51:38 -070025#include <linux/sched_clock.h>
John Linnb85a3ef2011-06-20 11:47:27 -060026
John Linnb85a3ef2011-06-20 11:47:27 -060027/*
Michal Simek4e2bec02014-09-29 01:50:05 +020028 * This driver configures the 2 16/32-bit count-up timers as follows:
Michal Simeke9329002013-03-20 10:15:28 +010029 *
30 * T1: Timer 1, clocksource for generic timekeeping
31 * T2: Timer 2, clockevent source for hrtimers
32 * T3: Timer 3, <unused>
33 *
34 * The input frequency to the timer module for emulation is 2.5MHz which is
35 * common to all the timer channels (T1, T2, and T3). With a pre-scaler of 32,
36 * the timers are clocked at 78.125KHz (12.8 us resolution).
37
38 * The input frequency to the timer module in silicon is configurable and
39 * obtained from device tree. The pre-scaler of 32 is used.
40 */
41
42/*
John Linnb85a3ef2011-06-20 11:47:27 -060043 * Timer Register Offset Definitions of Timer 1, Increment base address by 4
44 * and use same offsets for Timer 2
45 */
Michal Simek9e09dc52013-03-27 12:05:28 +010046#define TTC_CLK_CNTRL_OFFSET 0x00 /* Clock Control Reg, RW */
47#define TTC_CNT_CNTRL_OFFSET 0x0C /* Counter Control Reg, RW */
48#define TTC_COUNT_VAL_OFFSET 0x18 /* Counter Value Reg, RO */
49#define TTC_INTR_VAL_OFFSET 0x24 /* Interval Count Reg, RW */
50#define TTC_ISR_OFFSET 0x54 /* Interrupt Status Reg, RO */
51#define TTC_IER_OFFSET 0x60 /* Interrupt Enable Reg, RW */
John Linnb85a3ef2011-06-20 11:47:27 -060052
Michal Simek9e09dc52013-03-27 12:05:28 +010053#define TTC_CNT_CNTRL_DISABLE_MASK 0x1
John Linnb85a3ef2011-06-20 11:47:27 -060054
Soren Brinkmann30e1e282013-05-13 10:46:38 -070055#define TTC_CLK_CNTRL_CSRC_MASK (1 << 5) /* clock source */
Soren Brinkmannb3e90722014-02-19 15:14:42 -080056#define TTC_CLK_CNTRL_PSV_MASK 0x1e
57#define TTC_CLK_CNTRL_PSV_SHIFT 1
Soren Brinkmann30e1e282013-05-13 10:46:38 -070058
Soren Brinkmann03377e52012-12-19 10:18:41 -080059/*
60 * Setup the timers to use pre-scaling, using a fixed value for now that will
Josh Cartwright91dc9852012-10-31 13:56:14 -060061 * work across most input frequency, but it may need to be more dynamic
62 */
63#define PRESCALE_EXPONENT 11 /* 2 ^ PRESCALE_EXPONENT = PRESCALE */
64#define PRESCALE 2048 /* The exponent must match this */
65#define CLK_CNTRL_PRESCALE ((PRESCALE_EXPONENT - 1) << 1)
66#define CLK_CNTRL_PRESCALE_EN 1
Michal Simeke9329002013-03-20 10:15:28 +010067#define CNT_CNTRL_RESET (1 << 4)
John Linnb85a3ef2011-06-20 11:47:27 -060068
Soren Brinkmannb3e90722014-02-19 15:14:42 -080069#define MAX_F_ERR 50
70
John Linnb85a3ef2011-06-20 11:47:27 -060071/**
Michal Simek9e09dc52013-03-27 12:05:28 +010072 * struct ttc_timer - This definition defines local timer structure
John Linnb85a3ef2011-06-20 11:47:27 -060073 *
74 * @base_addr: Base address of timer
Soren Brinkmannc1dcc922013-11-26 17:04:50 -080075 * @freq: Timer input clock frequency
Michal Simeke9329002013-03-20 10:15:28 +010076 * @clk: Associated clock source
77 * @clk_rate_change_nb Notifier block for clock rate changes
78 */
Michal Simek9e09dc52013-03-27 12:05:28 +010079struct ttc_timer {
Michal Simeke9329002013-03-20 10:15:28 +010080 void __iomem *base_addr;
Soren Brinkmannc1dcc922013-11-26 17:04:50 -080081 unsigned long freq;
Michal Simeke9329002013-03-20 10:15:28 +010082 struct clk *clk;
83 struct notifier_block clk_rate_change_nb;
John Linnb85a3ef2011-06-20 11:47:27 -060084};
85
Michal Simek9e09dc52013-03-27 12:05:28 +010086#define to_ttc_timer(x) \
87 container_of(x, struct ttc_timer, clk_rate_change_nb)
Michal Simeke9329002013-03-20 10:15:28 +010088
Michal Simek9e09dc52013-03-27 12:05:28 +010089struct ttc_timer_clocksource {
Soren Brinkmannb3e90722014-02-19 15:14:42 -080090 u32 scale_clk_ctrl_reg_old;
91 u32 scale_clk_ctrl_reg_new;
Michal Simek9e09dc52013-03-27 12:05:28 +010092 struct ttc_timer ttc;
Josh Cartwright91dc9852012-10-31 13:56:14 -060093 struct clocksource cs;
94};
95
Michal Simek9e09dc52013-03-27 12:05:28 +010096#define to_ttc_timer_clksrc(x) \
97 container_of(x, struct ttc_timer_clocksource, cs)
Josh Cartwright91dc9852012-10-31 13:56:14 -060098
Michal Simek9e09dc52013-03-27 12:05:28 +010099struct ttc_timer_clockevent {
100 struct ttc_timer ttc;
Josh Cartwright91dc9852012-10-31 13:56:14 -0600101 struct clock_event_device ce;
Josh Cartwright91dc9852012-10-31 13:56:14 -0600102};
103
Michal Simek9e09dc52013-03-27 12:05:28 +0100104#define to_ttc_timer_clkevent(x) \
105 container_of(x, struct ttc_timer_clockevent, ce)
John Linnb85a3ef2011-06-20 11:47:27 -0600106
Soren Brinkmann3d77b302013-07-08 09:51:38 -0700107static void __iomem *ttc_sched_clock_val_reg;
108
John Linnb85a3ef2011-06-20 11:47:27 -0600109/**
Michal Simek9e09dc52013-03-27 12:05:28 +0100110 * ttc_set_interval - Set the timer interval value
John Linnb85a3ef2011-06-20 11:47:27 -0600111 *
112 * @timer: Pointer to the timer instance
113 * @cycles: Timer interval ticks
114 **/
Michal Simek9e09dc52013-03-27 12:05:28 +0100115static void ttc_set_interval(struct ttc_timer *timer,
John Linnb85a3ef2011-06-20 11:47:27 -0600116 unsigned long cycles)
117{
118 u32 ctrl_reg;
119
120 /* Disable the counter, set the counter value and re-enable counter */
Michal Simek87ab4362014-04-11 15:39:29 +0200121 ctrl_reg = readl_relaxed(timer->base_addr + TTC_CNT_CNTRL_OFFSET);
Michal Simek9e09dc52013-03-27 12:05:28 +0100122 ctrl_reg |= TTC_CNT_CNTRL_DISABLE_MASK;
Michal Simek87ab4362014-04-11 15:39:29 +0200123 writel_relaxed(ctrl_reg, timer->base_addr + TTC_CNT_CNTRL_OFFSET);
John Linnb85a3ef2011-06-20 11:47:27 -0600124
Michal Simek87ab4362014-04-11 15:39:29 +0200125 writel_relaxed(cycles, timer->base_addr + TTC_INTR_VAL_OFFSET);
John Linnb85a3ef2011-06-20 11:47:27 -0600126
Soren Brinkmann03377e52012-12-19 10:18:41 -0800127 /*
128 * Reset the counter (0x10) so that it starts from 0, one-shot
129 * mode makes this needed for timing to be right.
130 */
Josh Cartwright91dc9852012-10-31 13:56:14 -0600131 ctrl_reg |= CNT_CNTRL_RESET;
Michal Simek9e09dc52013-03-27 12:05:28 +0100132 ctrl_reg &= ~TTC_CNT_CNTRL_DISABLE_MASK;
Michal Simek87ab4362014-04-11 15:39:29 +0200133 writel_relaxed(ctrl_reg, timer->base_addr + TTC_CNT_CNTRL_OFFSET);
John Linnb85a3ef2011-06-20 11:47:27 -0600134}
135
136/**
Michal Simek9e09dc52013-03-27 12:05:28 +0100137 * ttc_clock_event_interrupt - Clock event timer interrupt handler
John Linnb85a3ef2011-06-20 11:47:27 -0600138 *
139 * @irq: IRQ number of the Timer
Michal Simek9e09dc52013-03-27 12:05:28 +0100140 * @dev_id: void pointer to the ttc_timer instance
John Linnb85a3ef2011-06-20 11:47:27 -0600141 *
142 * returns: Always IRQ_HANDLED - success
143 **/
Michal Simek9e09dc52013-03-27 12:05:28 +0100144static irqreturn_t ttc_clock_event_interrupt(int irq, void *dev_id)
John Linnb85a3ef2011-06-20 11:47:27 -0600145{
Michal Simek9e09dc52013-03-27 12:05:28 +0100146 struct ttc_timer_clockevent *ttce = dev_id;
147 struct ttc_timer *timer = &ttce->ttc;
John Linnb85a3ef2011-06-20 11:47:27 -0600148
149 /* Acknowledge the interrupt and call event handler */
Michal Simek87ab4362014-04-11 15:39:29 +0200150 readl_relaxed(timer->base_addr + TTC_ISR_OFFSET);
John Linnb85a3ef2011-06-20 11:47:27 -0600151
Michal Simek9e09dc52013-03-27 12:05:28 +0100152 ttce->ce.event_handler(&ttce->ce);
John Linnb85a3ef2011-06-20 11:47:27 -0600153
154 return IRQ_HANDLED;
155}
156
John Linnb85a3ef2011-06-20 11:47:27 -0600157/**
Michal Simek9e09dc52013-03-27 12:05:28 +0100158 * __ttc_clocksource_read - Reads the timer counter register
John Linnb85a3ef2011-06-20 11:47:27 -0600159 *
160 * returns: Current timer counter register value
161 **/
Thomas Gleixnera5a1d1c2016-12-21 20:32:01 +0100162static u64 __ttc_clocksource_read(struct clocksource *cs)
John Linnb85a3ef2011-06-20 11:47:27 -0600163{
Michal Simek9e09dc52013-03-27 12:05:28 +0100164 struct ttc_timer *timer = &to_ttc_timer_clksrc(cs)->ttc;
John Linnb85a3ef2011-06-20 11:47:27 -0600165
Thomas Gleixnera5a1d1c2016-12-21 20:32:01 +0100166 return (u64)readl_relaxed(timer->base_addr +
Michal Simek9e09dc52013-03-27 12:05:28 +0100167 TTC_COUNT_VAL_OFFSET);
John Linnb85a3ef2011-06-20 11:47:27 -0600168}
169
Stephen Boyddfded002013-11-20 00:47:32 +0100170static u64 notrace ttc_sched_clock_read(void)
Soren Brinkmann3d77b302013-07-08 09:51:38 -0700171{
Michal Simek87ab4362014-04-11 15:39:29 +0200172 return readl_relaxed(ttc_sched_clock_val_reg);
Soren Brinkmann3d77b302013-07-08 09:51:38 -0700173}
174
John Linnb85a3ef2011-06-20 11:47:27 -0600175/**
Michal Simek9e09dc52013-03-27 12:05:28 +0100176 * ttc_set_next_event - Sets the time interval for next event
John Linnb85a3ef2011-06-20 11:47:27 -0600177 *
178 * @cycles: Timer interval ticks
179 * @evt: Address of clock event instance
180 *
181 * returns: Always 0 - success
182 **/
Michal Simek9e09dc52013-03-27 12:05:28 +0100183static int ttc_set_next_event(unsigned long cycles,
John Linnb85a3ef2011-06-20 11:47:27 -0600184 struct clock_event_device *evt)
185{
Michal Simek9e09dc52013-03-27 12:05:28 +0100186 struct ttc_timer_clockevent *ttce = to_ttc_timer_clkevent(evt);
187 struct ttc_timer *timer = &ttce->ttc;
John Linnb85a3ef2011-06-20 11:47:27 -0600188
Michal Simek9e09dc52013-03-27 12:05:28 +0100189 ttc_set_interval(timer, cycles);
John Linnb85a3ef2011-06-20 11:47:27 -0600190 return 0;
191}
192
193/**
Viresh Kumar5c0a4bb2015-06-18 16:24:16 +0530194 * ttc_set_{shutdown|oneshot|periodic} - Sets the state of timer
John Linnb85a3ef2011-06-20 11:47:27 -0600195 *
John Linnb85a3ef2011-06-20 11:47:27 -0600196 * @evt: Address of clock event instance
197 **/
Viresh Kumar5c0a4bb2015-06-18 16:24:16 +0530198static int ttc_shutdown(struct clock_event_device *evt)
John Linnb85a3ef2011-06-20 11:47:27 -0600199{
Michal Simek9e09dc52013-03-27 12:05:28 +0100200 struct ttc_timer_clockevent *ttce = to_ttc_timer_clkevent(evt);
201 struct ttc_timer *timer = &ttce->ttc;
John Linnb85a3ef2011-06-20 11:47:27 -0600202 u32 ctrl_reg;
203
Viresh Kumar5c0a4bb2015-06-18 16:24:16 +0530204 ctrl_reg = readl_relaxed(timer->base_addr + TTC_CNT_CNTRL_OFFSET);
205 ctrl_reg |= TTC_CNT_CNTRL_DISABLE_MASK;
206 writel_relaxed(ctrl_reg, timer->base_addr + TTC_CNT_CNTRL_OFFSET);
207 return 0;
208}
209
210static int ttc_set_periodic(struct clock_event_device *evt)
211{
212 struct ttc_timer_clockevent *ttce = to_ttc_timer_clkevent(evt);
213 struct ttc_timer *timer = &ttce->ttc;
214
215 ttc_set_interval(timer,
216 DIV_ROUND_CLOSEST(ttce->ttc.freq, PRESCALE * HZ));
217 return 0;
218}
219
220static int ttc_resume(struct clock_event_device *evt)
221{
222 struct ttc_timer_clockevent *ttce = to_ttc_timer_clkevent(evt);
223 struct ttc_timer *timer = &ttce->ttc;
224 u32 ctrl_reg;
225
226 ctrl_reg = readl_relaxed(timer->base_addr + TTC_CNT_CNTRL_OFFSET);
227 ctrl_reg &= ~TTC_CNT_CNTRL_DISABLE_MASK;
228 writel_relaxed(ctrl_reg, timer->base_addr + TTC_CNT_CNTRL_OFFSET);
229 return 0;
John Linnb85a3ef2011-06-20 11:47:27 -0600230}
231
Michal Simek9e09dc52013-03-27 12:05:28 +0100232static int ttc_rate_change_clocksource_cb(struct notifier_block *nb,
Michal Simeke9329002013-03-20 10:15:28 +0100233 unsigned long event, void *data)
234{
235 struct clk_notifier_data *ndata = data;
Michal Simek9e09dc52013-03-27 12:05:28 +0100236 struct ttc_timer *ttc = to_ttc_timer(nb);
237 struct ttc_timer_clocksource *ttccs = container_of(ttc,
238 struct ttc_timer_clocksource, ttc);
Michal Simeke9329002013-03-20 10:15:28 +0100239
240 switch (event) {
Michal Simeke9329002013-03-20 10:15:28 +0100241 case PRE_RATE_CHANGE:
Soren Brinkmannb3e90722014-02-19 15:14:42 -0800242 {
243 u32 psv;
244 unsigned long factor, rate_low, rate_high;
245
246 if (ndata->new_rate > ndata->old_rate) {
247 factor = DIV_ROUND_CLOSEST(ndata->new_rate,
248 ndata->old_rate);
249 rate_low = ndata->old_rate;
250 rate_high = ndata->new_rate;
251 } else {
252 factor = DIV_ROUND_CLOSEST(ndata->old_rate,
253 ndata->new_rate);
254 rate_low = ndata->new_rate;
255 rate_high = ndata->old_rate;
256 }
257
258 if (!is_power_of_2(factor))
259 return NOTIFY_BAD;
260
261 if (abs(rate_high - (factor * rate_low)) > MAX_F_ERR)
262 return NOTIFY_BAD;
263
264 factor = __ilog2_u32(factor);
265
266 /*
267 * store timer clock ctrl register so we can restore it in case
268 * of an abort.
269 */
270 ttccs->scale_clk_ctrl_reg_old =
Michal Simek87ab4362014-04-11 15:39:29 +0200271 readl_relaxed(ttccs->ttc.base_addr +
272 TTC_CLK_CNTRL_OFFSET);
Soren Brinkmannb3e90722014-02-19 15:14:42 -0800273
274 psv = (ttccs->scale_clk_ctrl_reg_old &
275 TTC_CLK_CNTRL_PSV_MASK) >>
276 TTC_CLK_CNTRL_PSV_SHIFT;
277 if (ndata->new_rate < ndata->old_rate)
278 psv -= factor;
279 else
280 psv += factor;
281
282 /* prescaler within legal range? */
283 if (psv & ~(TTC_CLK_CNTRL_PSV_MASK >> TTC_CLK_CNTRL_PSV_SHIFT))
284 return NOTIFY_BAD;
285
286 ttccs->scale_clk_ctrl_reg_new = ttccs->scale_clk_ctrl_reg_old &
287 ~TTC_CLK_CNTRL_PSV_MASK;
288 ttccs->scale_clk_ctrl_reg_new |= psv << TTC_CLK_CNTRL_PSV_SHIFT;
289
290
291 /* scale down: adjust divider in post-change notification */
292 if (ndata->new_rate < ndata->old_rate)
293 return NOTIFY_DONE;
294
295 /* scale up: adjust divider now - before frequency change */
Michal Simek87ab4362014-04-11 15:39:29 +0200296 writel_relaxed(ttccs->scale_clk_ctrl_reg_new,
297 ttccs->ttc.base_addr + TTC_CLK_CNTRL_OFFSET);
Soren Brinkmannb3e90722014-02-19 15:14:42 -0800298 break;
299 }
300 case POST_RATE_CHANGE:
301 /* scale up: pre-change notification did the adjustment */
302 if (ndata->new_rate > ndata->old_rate)
303 return NOTIFY_OK;
304
305 /* scale down: adjust divider now - after frequency change */
Michal Simek87ab4362014-04-11 15:39:29 +0200306 writel_relaxed(ttccs->scale_clk_ctrl_reg_new,
307 ttccs->ttc.base_addr + TTC_CLK_CNTRL_OFFSET);
Soren Brinkmannb3e90722014-02-19 15:14:42 -0800308 break;
309
Michal Simeke9329002013-03-20 10:15:28 +0100310 case ABORT_RATE_CHANGE:
Soren Brinkmannb3e90722014-02-19 15:14:42 -0800311 /* we have to undo the adjustment in case we scale up */
312 if (ndata->new_rate < ndata->old_rate)
313 return NOTIFY_OK;
314
315 /* restore original register value */
Michal Simek87ab4362014-04-11 15:39:29 +0200316 writel_relaxed(ttccs->scale_clk_ctrl_reg_old,
317 ttccs->ttc.base_addr + TTC_CLK_CNTRL_OFFSET);
Soren Brinkmannb3e90722014-02-19 15:14:42 -0800318 /* fall through */
Michal Simeke9329002013-03-20 10:15:28 +0100319 default:
320 return NOTIFY_DONE;
321 }
Soren Brinkmannb3e90722014-02-19 15:14:42 -0800322
323 return NOTIFY_DONE;
Michal Simeke9329002013-03-20 10:15:28 +0100324}
325
Daniel Lezcano70504f32016-05-31 19:52:09 +0200326static int __init ttc_setup_clocksource(struct clk *clk, void __iomem *base,
Michal Simek4e2bec02014-09-29 01:50:05 +0200327 u32 timer_width)
Josh Cartwright91dc9852012-10-31 13:56:14 -0600328{
Michal Simek9e09dc52013-03-27 12:05:28 +0100329 struct ttc_timer_clocksource *ttccs;
Josh Cartwright91dc9852012-10-31 13:56:14 -0600330 int err;
Josh Cartwright91dc9852012-10-31 13:56:14 -0600331
332 ttccs = kzalloc(sizeof(*ttccs), GFP_KERNEL);
Daniel Lezcano70504f32016-05-31 19:52:09 +0200333 if (!ttccs)
334 return -ENOMEM;
Josh Cartwright91dc9852012-10-31 13:56:14 -0600335
Michal Simek9e09dc52013-03-27 12:05:28 +0100336 ttccs->ttc.clk = clk;
Michal Simeke9329002013-03-20 10:15:28 +0100337
Michal Simek9e09dc52013-03-27 12:05:28 +0100338 err = clk_prepare_enable(ttccs->ttc.clk);
Daniel Lezcano70504f32016-05-31 19:52:09 +0200339 if (err) {
Michal Simekc5263bb2013-03-20 10:24:59 +0100340 kfree(ttccs);
Daniel Lezcano70504f32016-05-31 19:52:09 +0200341 return err;
Michal Simekc5263bb2013-03-20 10:24:59 +0100342 }
Josh Cartwright91dc9852012-10-31 13:56:14 -0600343
Soren Brinkmannc1dcc922013-11-26 17:04:50 -0800344 ttccs->ttc.freq = clk_get_rate(ttccs->ttc.clk);
345
Michal Simek9e09dc52013-03-27 12:05:28 +0100346 ttccs->ttc.clk_rate_change_nb.notifier_call =
347 ttc_rate_change_clocksource_cb;
348 ttccs->ttc.clk_rate_change_nb.next = NULL;
Daniel Lezcano70504f32016-05-31 19:52:09 +0200349
350 err = clk_notifier_register(ttccs->ttc.clk,
351 &ttccs->ttc.clk_rate_change_nb);
352 if (err)
Michal Simeke9329002013-03-20 10:15:28 +0100353 pr_warn("Unable to register clock notifier.\n");
Josh Cartwright91dc9852012-10-31 13:56:14 -0600354
Michal Simek9e09dc52013-03-27 12:05:28 +0100355 ttccs->ttc.base_addr = base;
356 ttccs->cs.name = "ttc_clocksource";
Josh Cartwright91dc9852012-10-31 13:56:14 -0600357 ttccs->cs.rating = 200;
Michal Simek9e09dc52013-03-27 12:05:28 +0100358 ttccs->cs.read = __ttc_clocksource_read;
Michal Simek4e2bec02014-09-29 01:50:05 +0200359 ttccs->cs.mask = CLOCKSOURCE_MASK(timer_width);
Josh Cartwright91dc9852012-10-31 13:56:14 -0600360 ttccs->cs.flags = CLOCK_SOURCE_IS_CONTINUOUS;
361
Michal Simeke9329002013-03-20 10:15:28 +0100362 /*
363 * Setup the clock source counter to be an incrementing counter
364 * with no interrupt and it rolls over at 0xFFFF. Pre-scale
365 * it by 32 also. Let it start running now.
366 */
Michal Simek87ab4362014-04-11 15:39:29 +0200367 writel_relaxed(0x0, ttccs->ttc.base_addr + TTC_IER_OFFSET);
368 writel_relaxed(CLK_CNTRL_PRESCALE | CLK_CNTRL_PRESCALE_EN,
Michal Simek9e09dc52013-03-27 12:05:28 +0100369 ttccs->ttc.base_addr + TTC_CLK_CNTRL_OFFSET);
Michal Simek87ab4362014-04-11 15:39:29 +0200370 writel_relaxed(CNT_CNTRL_RESET,
Michal Simek9e09dc52013-03-27 12:05:28 +0100371 ttccs->ttc.base_addr + TTC_CNT_CNTRL_OFFSET);
Josh Cartwright91dc9852012-10-31 13:56:14 -0600372
Soren Brinkmannc1dcc922013-11-26 17:04:50 -0800373 err = clocksource_register_hz(&ttccs->cs, ttccs->ttc.freq / PRESCALE);
Daniel Lezcano70504f32016-05-31 19:52:09 +0200374 if (err) {
Michal Simekc5263bb2013-03-20 10:24:59 +0100375 kfree(ttccs);
Daniel Lezcano70504f32016-05-31 19:52:09 +0200376 return err;
Michal Simekc5263bb2013-03-20 10:24:59 +0100377 }
Soren Brinkmann3d77b302013-07-08 09:51:38 -0700378
379 ttc_sched_clock_val_reg = base + TTC_COUNT_VAL_OFFSET;
Michal Simek4e2bec02014-09-29 01:50:05 +0200380 sched_clock_register(ttc_sched_clock_read, timer_width,
381 ttccs->ttc.freq / PRESCALE);
Daniel Lezcano70504f32016-05-31 19:52:09 +0200382
383 return 0;
Josh Cartwright91dc9852012-10-31 13:56:14 -0600384}
385
Michal Simek9e09dc52013-03-27 12:05:28 +0100386static int ttc_rate_change_clockevent_cb(struct notifier_block *nb,
Michal Simeke9329002013-03-20 10:15:28 +0100387 unsigned long event, void *data)
388{
389 struct clk_notifier_data *ndata = data;
Michal Simek9e09dc52013-03-27 12:05:28 +0100390 struct ttc_timer *ttc = to_ttc_timer(nb);
391 struct ttc_timer_clockevent *ttcce = container_of(ttc,
392 struct ttc_timer_clockevent, ttc);
Michal Simeke9329002013-03-20 10:15:28 +0100393
394 switch (event) {
395 case POST_RATE_CHANGE:
Soren Brinkmannc1dcc922013-11-26 17:04:50 -0800396 /* update cached frequency */
397 ttc->freq = ndata->new_rate;
398
Soren Brinkmann5f0ba3b2014-02-19 15:14:41 -0800399 clockevents_update_freq(&ttcce->ce, ndata->new_rate / PRESCALE);
400
Michal Simeke9329002013-03-20 10:15:28 +0100401 /* fall through */
Michal Simeke9329002013-03-20 10:15:28 +0100402 case PRE_RATE_CHANGE:
403 case ABORT_RATE_CHANGE:
404 default:
405 return NOTIFY_DONE;
406 }
407}
408
Daniel Lezcano70504f32016-05-31 19:52:09 +0200409static int __init ttc_setup_clockevent(struct clk *clk,
410 void __iomem *base, u32 irq)
Josh Cartwright91dc9852012-10-31 13:56:14 -0600411{
Michal Simek9e09dc52013-03-27 12:05:28 +0100412 struct ttc_timer_clockevent *ttcce;
Michal Simeke9329002013-03-20 10:15:28 +0100413 int err;
Josh Cartwright91dc9852012-10-31 13:56:14 -0600414
415 ttcce = kzalloc(sizeof(*ttcce), GFP_KERNEL);
Daniel Lezcano70504f32016-05-31 19:52:09 +0200416 if (!ttcce)
417 return -ENOMEM;
Josh Cartwright91dc9852012-10-31 13:56:14 -0600418
Michal Simek9e09dc52013-03-27 12:05:28 +0100419 ttcce->ttc.clk = clk;
Michal Simeke9329002013-03-20 10:15:28 +0100420
Michal Simek9e09dc52013-03-27 12:05:28 +0100421 err = clk_prepare_enable(ttcce->ttc.clk);
Daniel Lezcano70504f32016-05-31 19:52:09 +0200422 if (err) {
Michal Simekc5263bb2013-03-20 10:24:59 +0100423 kfree(ttcce);
Daniel Lezcano70504f32016-05-31 19:52:09 +0200424 return err;
Michal Simekc5263bb2013-03-20 10:24:59 +0100425 }
Josh Cartwright91dc9852012-10-31 13:56:14 -0600426
Michal Simek9e09dc52013-03-27 12:05:28 +0100427 ttcce->ttc.clk_rate_change_nb.notifier_call =
428 ttc_rate_change_clockevent_cb;
429 ttcce->ttc.clk_rate_change_nb.next = NULL;
Daniel Lezcano70504f32016-05-31 19:52:09 +0200430
431 err = clk_notifier_register(ttcce->ttc.clk,
432 &ttcce->ttc.clk_rate_change_nb);
433 if (err) {
Michal Simeke9329002013-03-20 10:15:28 +0100434 pr_warn("Unable to register clock notifier.\n");
Daniel Lezcano70504f32016-05-31 19:52:09 +0200435 return err;
436 }
437
Soren Brinkmannc1dcc922013-11-26 17:04:50 -0800438 ttcce->ttc.freq = clk_get_rate(ttcce->ttc.clk);
Josh Cartwright91dc9852012-10-31 13:56:14 -0600439
Michal Simek9e09dc52013-03-27 12:05:28 +0100440 ttcce->ttc.base_addr = base;
441 ttcce->ce.name = "ttc_clockevent";
Josh Cartwright91dc9852012-10-31 13:56:14 -0600442 ttcce->ce.features = CLOCK_EVT_FEAT_PERIODIC | CLOCK_EVT_FEAT_ONESHOT;
Michal Simek9e09dc52013-03-27 12:05:28 +0100443 ttcce->ce.set_next_event = ttc_set_next_event;
Viresh Kumar5c0a4bb2015-06-18 16:24:16 +0530444 ttcce->ce.set_state_shutdown = ttc_shutdown;
445 ttcce->ce.set_state_periodic = ttc_set_periodic;
446 ttcce->ce.set_state_oneshot = ttc_shutdown;
447 ttcce->ce.tick_resume = ttc_resume;
Josh Cartwright91dc9852012-10-31 13:56:14 -0600448 ttcce->ce.rating = 200;
449 ttcce->ce.irq = irq;
Soren Brinkmann87e4ee72012-12-19 10:18:42 -0800450 ttcce->ce.cpumask = cpu_possible_mask;
Josh Cartwright91dc9852012-10-31 13:56:14 -0600451
Michal Simeke9329002013-03-20 10:15:28 +0100452 /*
453 * Setup the clock event timer to be an interval timer which
454 * is prescaled by 32 using the interval interrupt. Leave it
455 * disabled for now.
456 */
Michal Simek87ab4362014-04-11 15:39:29 +0200457 writel_relaxed(0x23, ttcce->ttc.base_addr + TTC_CNT_CNTRL_OFFSET);
458 writel_relaxed(CLK_CNTRL_PRESCALE | CLK_CNTRL_PRESCALE_EN,
Michal Simek9e09dc52013-03-27 12:05:28 +0100459 ttcce->ttc.base_addr + TTC_CLK_CNTRL_OFFSET);
Michal Simek87ab4362014-04-11 15:39:29 +0200460 writel_relaxed(0x1, ttcce->ttc.base_addr + TTC_IER_OFFSET);
Josh Cartwright91dc9852012-10-31 13:56:14 -0600461
Michal Simek9e09dc52013-03-27 12:05:28 +0100462 err = request_irq(irq, ttc_clock_event_interrupt,
Michael Opdenacker38c30a82013-12-09 10:12:10 +0100463 IRQF_TIMER, ttcce->ce.name, ttcce);
Daniel Lezcano70504f32016-05-31 19:52:09 +0200464 if (err) {
Michal Simekc5263bb2013-03-20 10:24:59 +0100465 kfree(ttcce);
Daniel Lezcano70504f32016-05-31 19:52:09 +0200466 return err;
Michal Simekc5263bb2013-03-20 10:24:59 +0100467 }
Josh Cartwright91dc9852012-10-31 13:56:14 -0600468
469 clockevents_config_and_register(&ttcce->ce,
Soren Brinkmannc1dcc922013-11-26 17:04:50 -0800470 ttcce->ttc.freq / PRESCALE, 1, 0xfffe);
Daniel Lezcano70504f32016-05-31 19:52:09 +0200471
472 return 0;
Josh Cartwright91dc9852012-10-31 13:56:14 -0600473}
474
John Linnb85a3ef2011-06-20 11:47:27 -0600475/**
Michal Simek9e09dc52013-03-27 12:05:28 +0100476 * ttc_timer_init - Initialize the timer
John Linnb85a3ef2011-06-20 11:47:27 -0600477 *
478 * Initializes the timer hardware and register the clock source and clock event
479 * timers with Linux kernal timer framework
Michal Simeke9329002013-03-20 10:15:28 +0100480 */
Daniel Lezcano70504f32016-05-31 19:52:09 +0200481static int __init ttc_timer_init(struct device_node *timer)
Michal Simeke9329002013-03-20 10:15:28 +0100482{
483 unsigned int irq;
484 void __iomem *timer_baseaddr;
Soren Brinkmann30e1e282013-05-13 10:46:38 -0700485 struct clk *clk_cs, *clk_ce;
Michal Simekc5263bb2013-03-20 10:24:59 +0100486 static int initialized;
Daniel Lezcano70504f32016-05-31 19:52:09 +0200487 int clksel, ret;
Michal Simek4e2bec02014-09-29 01:50:05 +0200488 u32 timer_width = 16;
Michal Simekc5263bb2013-03-20 10:24:59 +0100489
490 if (initialized)
Daniel Lezcano70504f32016-05-31 19:52:09 +0200491 return 0;
Michal Simekc5263bb2013-03-20 10:24:59 +0100492
493 initialized = 1;
Michal Simeke9329002013-03-20 10:15:28 +0100494
495 /*
496 * Get the 1st Triple Timer Counter (TTC) block from the device tree
497 * and use it. Note that the event timer uses the interrupt and it's the
498 * 2nd TTC hence the irq_of_parse_and_map(,1)
499 */
500 timer_baseaddr = of_iomap(timer, 0);
501 if (!timer_baseaddr) {
502 pr_err("ERROR: invalid timer base address\n");
Daniel Lezcano70504f32016-05-31 19:52:09 +0200503 return -ENXIO;
Michal Simeke9329002013-03-20 10:15:28 +0100504 }
505
506 irq = irq_of_parse_and_map(timer, 1);
507 if (irq <= 0) {
508 pr_err("ERROR: invalid interrupt number\n");
Daniel Lezcano70504f32016-05-31 19:52:09 +0200509 return -EINVAL;
Michal Simeke9329002013-03-20 10:15:28 +0100510 }
511
Michal Simek4e2bec02014-09-29 01:50:05 +0200512 of_property_read_u32(timer, "timer-width", &timer_width);
513
Michal Simek87ab4362014-04-11 15:39:29 +0200514 clksel = readl_relaxed(timer_baseaddr + TTC_CLK_CNTRL_OFFSET);
Soren Brinkmann30e1e282013-05-13 10:46:38 -0700515 clksel = !!(clksel & TTC_CLK_CNTRL_CSRC_MASK);
516 clk_cs = of_clk_get(timer, clksel);
517 if (IS_ERR(clk_cs)) {
Michal Simeke9329002013-03-20 10:15:28 +0100518 pr_err("ERROR: timer input clock not found\n");
Daniel Lezcano70504f32016-05-31 19:52:09 +0200519 return PTR_ERR(clk_cs);
Michal Simeke9329002013-03-20 10:15:28 +0100520 }
521
Michal Simek87ab4362014-04-11 15:39:29 +0200522 clksel = readl_relaxed(timer_baseaddr + 4 + TTC_CLK_CNTRL_OFFSET);
Soren Brinkmann30e1e282013-05-13 10:46:38 -0700523 clksel = !!(clksel & TTC_CLK_CNTRL_CSRC_MASK);
524 clk_ce = of_clk_get(timer, clksel);
525 if (IS_ERR(clk_ce)) {
526 pr_err("ERROR: timer input clock not found\n");
Christophe Jaillet34c720a2016-07-06 07:35:23 +0200527 return PTR_ERR(clk_ce);
Soren Brinkmann30e1e282013-05-13 10:46:38 -0700528 }
529
Daniel Lezcano70504f32016-05-31 19:52:09 +0200530 ret = ttc_setup_clocksource(clk_cs, timer_baseaddr, timer_width);
531 if (ret)
532 return ret;
533
534 ret = ttc_setup_clockevent(clk_ce, timer_baseaddr + 4, irq);
535 if (ret)
536 return ret;
Michal Simeke9329002013-03-20 10:15:28 +0100537
538 pr_info("%s #0 at %p, irq=%d\n", timer->name, timer_baseaddr, irq);
Daniel Lezcano70504f32016-05-31 19:52:09 +0200539
540 return 0;
Michal Simeke9329002013-03-20 10:15:28 +0100541}
542
Daniel Lezcano17273392017-05-26 16:56:11 +0200543TIMER_OF_DECLARE(ttc, "cdns,ttc", ttc_timer_init);