blob: c2cc392a27d4075ffc40dc123a78775d0e034a8f [file] [log] [blame]
Graeme Gregorye5ce4202012-05-18 16:53:57 +01001/*
2 * Driver for Regulator part of Palmas PMIC Chips
3 *
Graeme Gregory7be859f2013-03-07 13:17:48 +00004 * Copyright 2011-2013 Texas Instruments Inc.
Graeme Gregorye5ce4202012-05-18 16:53:57 +01005 *
6 * Author: Graeme Gregory <gg@slimlogic.co.uk>
Graeme Gregorya7dddf22013-02-23 16:35:40 +00007 * Author: Ian Lartey <ian@slimlogic.co.uk>
Graeme Gregorye5ce4202012-05-18 16:53:57 +01008 *
9 * This program is free software; you can redistribute it and/or modify it
10 * under the terms of the GNU General Public License as published by the
11 * Free Software Foundation; either version 2 of the License, or (at your
12 * option) any later version.
13 *
14 */
15
16#include <linux/kernel.h>
17#include <linux/module.h>
18#include <linux/init.h>
19#include <linux/err.h>
20#include <linux/platform_device.h>
21#include <linux/regulator/driver.h>
22#include <linux/regulator/machine.h>
23#include <linux/slab.h>
24#include <linux/regmap.h>
25#include <linux/mfd/palmas.h>
Graeme Gregorya361cd92012-08-28 13:47:40 +020026#include <linux/of.h>
27#include <linux/of_platform.h>
28#include <linux/regulator/of_regulator.h>
Graeme Gregorye5ce4202012-05-18 16:53:57 +010029
Keerthydbabd622014-05-22 14:48:29 +053030static const struct regulator_linear_range smps_low_ranges[] = {
Nishanth Menon6b7f2d82014-06-04 14:34:31 -050031 REGULATOR_LINEAR_RANGE(0, 0x0, 0x0, 0),
Keerthydbabd622014-05-22 14:48:29 +053032 REGULATOR_LINEAR_RANGE(500000, 0x1, 0x6, 0),
33 REGULATOR_LINEAR_RANGE(510000, 0x7, 0x79, 10000),
34 REGULATOR_LINEAR_RANGE(1650000, 0x7A, 0x7f, 0),
35};
36
37static const struct regulator_linear_range smps_high_ranges[] = {
Nishanth Menon6b7f2d82014-06-04 14:34:31 -050038 REGULATOR_LINEAR_RANGE(0, 0x0, 0x0, 0),
Keerthydbabd622014-05-22 14:48:29 +053039 REGULATOR_LINEAR_RANGE(1000000, 0x1, 0x6, 0),
40 REGULATOR_LINEAR_RANGE(1020000, 0x7, 0x79, 20000),
41 REGULATOR_LINEAR_RANGE(3300000, 0x7A, 0x7f, 0),
42};
43
Nishanth Menon6839cd62014-06-30 10:57:37 -050044static struct palmas_regs_info palmas_generic_regs_info[] = {
Graeme Gregorye5ce4202012-05-18 16:53:57 +010045 {
46 .name = "SMPS12",
Laxman Dewangan504382c2013-03-20 19:26:37 +053047 .sname = "smps1-in",
Graeme Gregorye5ce4202012-05-18 16:53:57 +010048 .vsel_addr = PALMAS_SMPS12_VOLTAGE,
49 .ctrl_addr = PALMAS_SMPS12_CTRL,
50 .tstep_addr = PALMAS_SMPS12_TSTEP,
Laxman Dewangan32b6d3f2013-08-21 16:18:16 +053051 .sleep_id = PALMAS_EXTERNAL_REQSTR_ID_SMPS12,
Graeme Gregorye5ce4202012-05-18 16:53:57 +010052 },
53 {
54 .name = "SMPS123",
Laxman Dewangan504382c2013-03-20 19:26:37 +053055 .sname = "smps1-in",
Graeme Gregorye5ce4202012-05-18 16:53:57 +010056 .vsel_addr = PALMAS_SMPS12_VOLTAGE,
57 .ctrl_addr = PALMAS_SMPS12_CTRL,
58 .tstep_addr = PALMAS_SMPS12_TSTEP,
Laxman Dewangan32b6d3f2013-08-21 16:18:16 +053059 .sleep_id = PALMAS_EXTERNAL_REQSTR_ID_SMPS12,
Graeme Gregorye5ce4202012-05-18 16:53:57 +010060 },
61 {
62 .name = "SMPS3",
Laxman Dewangan504382c2013-03-20 19:26:37 +053063 .sname = "smps3-in",
Graeme Gregorye5ce4202012-05-18 16:53:57 +010064 .vsel_addr = PALMAS_SMPS3_VOLTAGE,
65 .ctrl_addr = PALMAS_SMPS3_CTRL,
Laxman Dewangan32b6d3f2013-08-21 16:18:16 +053066 .sleep_id = PALMAS_EXTERNAL_REQSTR_ID_SMPS3,
Graeme Gregorye5ce4202012-05-18 16:53:57 +010067 },
68 {
69 .name = "SMPS45",
Laxman Dewangan504382c2013-03-20 19:26:37 +053070 .sname = "smps4-in",
Graeme Gregorye5ce4202012-05-18 16:53:57 +010071 .vsel_addr = PALMAS_SMPS45_VOLTAGE,
72 .ctrl_addr = PALMAS_SMPS45_CTRL,
73 .tstep_addr = PALMAS_SMPS45_TSTEP,
Laxman Dewangan32b6d3f2013-08-21 16:18:16 +053074 .sleep_id = PALMAS_EXTERNAL_REQSTR_ID_SMPS45,
Graeme Gregorye5ce4202012-05-18 16:53:57 +010075 },
76 {
77 .name = "SMPS457",
Laxman Dewangan504382c2013-03-20 19:26:37 +053078 .sname = "smps4-in",
Graeme Gregorye5ce4202012-05-18 16:53:57 +010079 .vsel_addr = PALMAS_SMPS45_VOLTAGE,
80 .ctrl_addr = PALMAS_SMPS45_CTRL,
81 .tstep_addr = PALMAS_SMPS45_TSTEP,
Laxman Dewangan32b6d3f2013-08-21 16:18:16 +053082 .sleep_id = PALMAS_EXTERNAL_REQSTR_ID_SMPS45,
Graeme Gregorye5ce4202012-05-18 16:53:57 +010083 },
84 {
85 .name = "SMPS6",
Laxman Dewangan504382c2013-03-20 19:26:37 +053086 .sname = "smps6-in",
Graeme Gregorye5ce4202012-05-18 16:53:57 +010087 .vsel_addr = PALMAS_SMPS6_VOLTAGE,
88 .ctrl_addr = PALMAS_SMPS6_CTRL,
89 .tstep_addr = PALMAS_SMPS6_TSTEP,
Laxman Dewangan32b6d3f2013-08-21 16:18:16 +053090 .sleep_id = PALMAS_EXTERNAL_REQSTR_ID_SMPS6,
Graeme Gregorye5ce4202012-05-18 16:53:57 +010091 },
92 {
93 .name = "SMPS7",
Laxman Dewangan504382c2013-03-20 19:26:37 +053094 .sname = "smps7-in",
Graeme Gregorye5ce4202012-05-18 16:53:57 +010095 .vsel_addr = PALMAS_SMPS7_VOLTAGE,
96 .ctrl_addr = PALMAS_SMPS7_CTRL,
Laxman Dewangan32b6d3f2013-08-21 16:18:16 +053097 .sleep_id = PALMAS_EXTERNAL_REQSTR_ID_SMPS7,
Graeme Gregorye5ce4202012-05-18 16:53:57 +010098 },
99 {
100 .name = "SMPS8",
Laxman Dewangan504382c2013-03-20 19:26:37 +0530101 .sname = "smps8-in",
Graeme Gregorye5ce4202012-05-18 16:53:57 +0100102 .vsel_addr = PALMAS_SMPS8_VOLTAGE,
103 .ctrl_addr = PALMAS_SMPS8_CTRL,
104 .tstep_addr = PALMAS_SMPS8_TSTEP,
Laxman Dewangan32b6d3f2013-08-21 16:18:16 +0530105 .sleep_id = PALMAS_EXTERNAL_REQSTR_ID_SMPS8,
Graeme Gregorye5ce4202012-05-18 16:53:57 +0100106 },
107 {
108 .name = "SMPS9",
Laxman Dewangan504382c2013-03-20 19:26:37 +0530109 .sname = "smps9-in",
Graeme Gregorye5ce4202012-05-18 16:53:57 +0100110 .vsel_addr = PALMAS_SMPS9_VOLTAGE,
111 .ctrl_addr = PALMAS_SMPS9_CTRL,
Laxman Dewangan32b6d3f2013-08-21 16:18:16 +0530112 .sleep_id = PALMAS_EXTERNAL_REQSTR_ID_SMPS9,
Graeme Gregorye5ce4202012-05-18 16:53:57 +0100113 },
114 {
Kishon Vijay Abraham I77409d92013-08-12 14:21:14 +0530115 .name = "SMPS10_OUT2",
Laxman Dewangan504382c2013-03-20 19:26:37 +0530116 .sname = "smps10-in",
Axel Line31089c2013-04-19 20:33:45 +0800117 .ctrl_addr = PALMAS_SMPS10_CTRL,
Laxman Dewangan32b6d3f2013-08-21 16:18:16 +0530118 .sleep_id = PALMAS_EXTERNAL_REQSTR_ID_SMPS10,
Graeme Gregorye5ce4202012-05-18 16:53:57 +0100119 },
120 {
Kishon Vijay Abraham I77409d92013-08-12 14:21:14 +0530121 .name = "SMPS10_OUT1",
122 .sname = "smps10-out2",
123 .ctrl_addr = PALMAS_SMPS10_CTRL,
Laxman Dewangan32b6d3f2013-08-21 16:18:16 +0530124 .sleep_id = PALMAS_EXTERNAL_REQSTR_ID_SMPS10,
Kishon Vijay Abraham I77409d92013-08-12 14:21:14 +0530125 },
126 {
Graeme Gregorye5ce4202012-05-18 16:53:57 +0100127 .name = "LDO1",
Laxman Dewangan504382c2013-03-20 19:26:37 +0530128 .sname = "ldo1-in",
Graeme Gregorye5ce4202012-05-18 16:53:57 +0100129 .vsel_addr = PALMAS_LDO1_VOLTAGE,
130 .ctrl_addr = PALMAS_LDO1_CTRL,
Laxman Dewangan32b6d3f2013-08-21 16:18:16 +0530131 .sleep_id = PALMAS_EXTERNAL_REQSTR_ID_LDO1,
Graeme Gregorye5ce4202012-05-18 16:53:57 +0100132 },
133 {
134 .name = "LDO2",
Laxman Dewangan504382c2013-03-20 19:26:37 +0530135 .sname = "ldo2-in",
Graeme Gregorye5ce4202012-05-18 16:53:57 +0100136 .vsel_addr = PALMAS_LDO2_VOLTAGE,
137 .ctrl_addr = PALMAS_LDO2_CTRL,
Laxman Dewangan32b6d3f2013-08-21 16:18:16 +0530138 .sleep_id = PALMAS_EXTERNAL_REQSTR_ID_LDO2,
Graeme Gregorye5ce4202012-05-18 16:53:57 +0100139 },
140 {
141 .name = "LDO3",
Laxman Dewangan504382c2013-03-20 19:26:37 +0530142 .sname = "ldo3-in",
Graeme Gregorye5ce4202012-05-18 16:53:57 +0100143 .vsel_addr = PALMAS_LDO3_VOLTAGE,
144 .ctrl_addr = PALMAS_LDO3_CTRL,
Laxman Dewangan32b6d3f2013-08-21 16:18:16 +0530145 .sleep_id = PALMAS_EXTERNAL_REQSTR_ID_LDO3,
Graeme Gregorye5ce4202012-05-18 16:53:57 +0100146 },
147 {
148 .name = "LDO4",
Laxman Dewangan504382c2013-03-20 19:26:37 +0530149 .sname = "ldo4-in",
Graeme Gregorye5ce4202012-05-18 16:53:57 +0100150 .vsel_addr = PALMAS_LDO4_VOLTAGE,
151 .ctrl_addr = PALMAS_LDO4_CTRL,
Laxman Dewangan32b6d3f2013-08-21 16:18:16 +0530152 .sleep_id = PALMAS_EXTERNAL_REQSTR_ID_LDO4,
Graeme Gregorye5ce4202012-05-18 16:53:57 +0100153 },
154 {
155 .name = "LDO5",
Laxman Dewangan504382c2013-03-20 19:26:37 +0530156 .sname = "ldo5-in",
Graeme Gregorye5ce4202012-05-18 16:53:57 +0100157 .vsel_addr = PALMAS_LDO5_VOLTAGE,
158 .ctrl_addr = PALMAS_LDO5_CTRL,
Laxman Dewangan32b6d3f2013-08-21 16:18:16 +0530159 .sleep_id = PALMAS_EXTERNAL_REQSTR_ID_LDO5,
Graeme Gregorye5ce4202012-05-18 16:53:57 +0100160 },
161 {
162 .name = "LDO6",
Laxman Dewangan504382c2013-03-20 19:26:37 +0530163 .sname = "ldo6-in",
Graeme Gregorye5ce4202012-05-18 16:53:57 +0100164 .vsel_addr = PALMAS_LDO6_VOLTAGE,
165 .ctrl_addr = PALMAS_LDO6_CTRL,
Laxman Dewangan32b6d3f2013-08-21 16:18:16 +0530166 .sleep_id = PALMAS_EXTERNAL_REQSTR_ID_LDO6,
Graeme Gregorye5ce4202012-05-18 16:53:57 +0100167 },
168 {
169 .name = "LDO7",
Laxman Dewangan504382c2013-03-20 19:26:37 +0530170 .sname = "ldo7-in",
Graeme Gregorye5ce4202012-05-18 16:53:57 +0100171 .vsel_addr = PALMAS_LDO7_VOLTAGE,
172 .ctrl_addr = PALMAS_LDO7_CTRL,
Laxman Dewangan32b6d3f2013-08-21 16:18:16 +0530173 .sleep_id = PALMAS_EXTERNAL_REQSTR_ID_LDO7,
Graeme Gregorye5ce4202012-05-18 16:53:57 +0100174 },
175 {
176 .name = "LDO8",
Laxman Dewangan504382c2013-03-20 19:26:37 +0530177 .sname = "ldo8-in",
Graeme Gregorye5ce4202012-05-18 16:53:57 +0100178 .vsel_addr = PALMAS_LDO8_VOLTAGE,
179 .ctrl_addr = PALMAS_LDO8_CTRL,
Laxman Dewangan32b6d3f2013-08-21 16:18:16 +0530180 .sleep_id = PALMAS_EXTERNAL_REQSTR_ID_LDO8,
Graeme Gregorye5ce4202012-05-18 16:53:57 +0100181 },
182 {
183 .name = "LDO9",
Laxman Dewangan504382c2013-03-20 19:26:37 +0530184 .sname = "ldo9-in",
Graeme Gregorye5ce4202012-05-18 16:53:57 +0100185 .vsel_addr = PALMAS_LDO9_VOLTAGE,
186 .ctrl_addr = PALMAS_LDO9_CTRL,
Laxman Dewangan32b6d3f2013-08-21 16:18:16 +0530187 .sleep_id = PALMAS_EXTERNAL_REQSTR_ID_LDO9,
Graeme Gregorye5ce4202012-05-18 16:53:57 +0100188 },
189 {
190 .name = "LDOLN",
Laxman Dewangan504382c2013-03-20 19:26:37 +0530191 .sname = "ldoln-in",
Graeme Gregorye5ce4202012-05-18 16:53:57 +0100192 .vsel_addr = PALMAS_LDOLN_VOLTAGE,
193 .ctrl_addr = PALMAS_LDOLN_CTRL,
Laxman Dewangan32b6d3f2013-08-21 16:18:16 +0530194 .sleep_id = PALMAS_EXTERNAL_REQSTR_ID_LDOLN,
Graeme Gregorye5ce4202012-05-18 16:53:57 +0100195 },
196 {
197 .name = "LDOUSB",
Laxman Dewangan504382c2013-03-20 19:26:37 +0530198 .sname = "ldousb-in",
Graeme Gregorye5ce4202012-05-18 16:53:57 +0100199 .vsel_addr = PALMAS_LDOUSB_VOLTAGE,
200 .ctrl_addr = PALMAS_LDOUSB_CTRL,
Laxman Dewangan32b6d3f2013-08-21 16:18:16 +0530201 .sleep_id = PALMAS_EXTERNAL_REQSTR_ID_LDOUSB,
Graeme Gregorye5ce4202012-05-18 16:53:57 +0100202 },
Laxman Dewanganaa07f022013-04-17 15:13:12 +0530203 {
204 .name = "REGEN1",
205 .ctrl_addr = PALMAS_REGEN1_CTRL,
Laxman Dewangan32b6d3f2013-08-21 16:18:16 +0530206 .sleep_id = PALMAS_EXTERNAL_REQSTR_ID_REGEN1,
Laxman Dewanganaa07f022013-04-17 15:13:12 +0530207 },
208 {
209 .name = "REGEN2",
210 .ctrl_addr = PALMAS_REGEN2_CTRL,
Laxman Dewangan32b6d3f2013-08-21 16:18:16 +0530211 .sleep_id = PALMAS_EXTERNAL_REQSTR_ID_REGEN2,
Laxman Dewanganaa07f022013-04-17 15:13:12 +0530212 },
213 {
214 .name = "REGEN3",
215 .ctrl_addr = PALMAS_REGEN3_CTRL,
Laxman Dewangan32b6d3f2013-08-21 16:18:16 +0530216 .sleep_id = PALMAS_EXTERNAL_REQSTR_ID_REGEN3,
Laxman Dewanganaa07f022013-04-17 15:13:12 +0530217 },
218 {
219 .name = "SYSEN1",
220 .ctrl_addr = PALMAS_SYSEN1_CTRL,
Laxman Dewangan32b6d3f2013-08-21 16:18:16 +0530221 .sleep_id = PALMAS_EXTERNAL_REQSTR_ID_SYSEN1,
Laxman Dewanganaa07f022013-04-17 15:13:12 +0530222 },
223 {
224 .name = "SYSEN2",
225 .ctrl_addr = PALMAS_SYSEN2_CTRL,
Laxman Dewangan32b6d3f2013-08-21 16:18:16 +0530226 .sleep_id = PALMAS_EXTERNAL_REQSTR_ID_SYSEN2,
Laxman Dewanganaa07f022013-04-17 15:13:12 +0530227 },
Graeme Gregorye5ce4202012-05-18 16:53:57 +0100228};
229
Nishanth Menone7cf34e2014-06-30 10:57:35 -0500230static struct palmas_regs_info tps65917_regs_info[] = {
Keerthyd6f83372014-06-18 15:29:00 +0530231 {
232 .name = "SMPS1",
233 .sname = "smps1-in",
234 .vsel_addr = TPS65917_SMPS1_VOLTAGE,
235 .ctrl_addr = TPS65917_SMPS1_CTRL,
236 .sleep_id = TPS65917_EXTERNAL_REQSTR_ID_SMPS1,
237 },
238 {
239 .name = "SMPS2",
240 .sname = "smps2-in",
241 .vsel_addr = TPS65917_SMPS2_VOLTAGE,
242 .ctrl_addr = TPS65917_SMPS2_CTRL,
243 .sleep_id = TPS65917_EXTERNAL_REQSTR_ID_SMPS2,
244 },
245 {
246 .name = "SMPS3",
247 .sname = "smps3-in",
248 .vsel_addr = TPS65917_SMPS3_VOLTAGE,
249 .ctrl_addr = TPS65917_SMPS3_CTRL,
250 .sleep_id = TPS65917_EXTERNAL_REQSTR_ID_SMPS3,
251 },
252 {
253 .name = "SMPS4",
254 .sname = "smps4-in",
255 .vsel_addr = TPS65917_SMPS4_VOLTAGE,
256 .ctrl_addr = TPS65917_SMPS4_CTRL,
257 .sleep_id = TPS65917_EXTERNAL_REQSTR_ID_SMPS4,
258 },
259 {
260 .name = "SMPS5",
261 .sname = "smps5-in",
262 .vsel_addr = TPS65917_SMPS5_VOLTAGE,
263 .ctrl_addr = TPS65917_SMPS5_CTRL,
264 .sleep_id = TPS65917_EXTERNAL_REQSTR_ID_SMPS5,
265 },
266 {
Keerthybe035302017-05-23 17:46:56 +0530267 .name = "SMPS12",
268 .sname = "smps1-in",
269 .vsel_addr = TPS65917_SMPS1_VOLTAGE,
270 .ctrl_addr = TPS65917_SMPS1_CTRL,
271 .sleep_id = TPS65917_EXTERNAL_REQSTR_ID_SMPS12,
272 },
273 {
Keerthyd6f83372014-06-18 15:29:00 +0530274 .name = "LDO1",
275 .sname = "ldo1-in",
276 .vsel_addr = TPS65917_LDO1_VOLTAGE,
277 .ctrl_addr = TPS65917_LDO1_CTRL,
278 .sleep_id = TPS65917_EXTERNAL_REQSTR_ID_LDO1,
279 },
280 {
281 .name = "LDO2",
282 .sname = "ldo2-in",
283 .vsel_addr = TPS65917_LDO2_VOLTAGE,
284 .ctrl_addr = TPS65917_LDO2_CTRL,
285 .sleep_id = TPS65917_EXTERNAL_REQSTR_ID_LDO2,
286 },
287 {
288 .name = "LDO3",
289 .sname = "ldo3-in",
290 .vsel_addr = TPS65917_LDO3_VOLTAGE,
291 .ctrl_addr = TPS65917_LDO3_CTRL,
292 .sleep_id = TPS65917_EXTERNAL_REQSTR_ID_LDO3,
293 },
294 {
295 .name = "LDO4",
296 .sname = "ldo4-in",
297 .vsel_addr = TPS65917_LDO4_VOLTAGE,
298 .ctrl_addr = TPS65917_LDO4_CTRL,
299 .sleep_id = TPS65917_EXTERNAL_REQSTR_ID_LDO4,
300 },
301 {
302 .name = "LDO5",
303 .sname = "ldo5-in",
304 .vsel_addr = TPS65917_LDO5_VOLTAGE,
305 .ctrl_addr = TPS65917_LDO5_CTRL,
306 .sleep_id = TPS65917_EXTERNAL_REQSTR_ID_LDO5,
307 },
308 {
309 .name = "REGEN1",
310 .ctrl_addr = TPS65917_REGEN1_CTRL,
311 .sleep_id = TPS65917_EXTERNAL_REQSTR_ID_REGEN1,
312 },
313 {
314 .name = "REGEN2",
315 .ctrl_addr = TPS65917_REGEN2_CTRL,
316 .sleep_id = TPS65917_EXTERNAL_REQSTR_ID_REGEN2,
317 },
318 {
319 .name = "REGEN3",
320 .ctrl_addr = TPS65917_REGEN3_CTRL,
321 .sleep_id = TPS65917_EXTERNAL_REQSTR_ID_REGEN3,
322 },
323};
324
Keerthycac9e912014-06-18 15:28:59 +0530325#define EXTERNAL_REQUESTOR(_id, _offset, _pos) \
326 [PALMAS_EXTERNAL_REQSTR_ID_##_id] = { \
327 .id = PALMAS_EXTERNAL_REQSTR_ID_##_id, \
328 .reg_offset = _offset, \
329 .bit_pos = _pos, \
330 }
331
Nishanth Menon4b09e172014-06-30 10:57:34 -0500332static struct palmas_sleep_requestor_info palma_sleep_req_info[] = {
Keerthycac9e912014-06-18 15:28:59 +0530333 EXTERNAL_REQUESTOR(REGEN1, 0, 0),
334 EXTERNAL_REQUESTOR(REGEN2, 0, 1),
335 EXTERNAL_REQUESTOR(SYSEN1, 0, 2),
336 EXTERNAL_REQUESTOR(SYSEN2, 0, 3),
337 EXTERNAL_REQUESTOR(CLK32KG, 0, 4),
338 EXTERNAL_REQUESTOR(CLK32KGAUDIO, 0, 5),
339 EXTERNAL_REQUESTOR(REGEN3, 0, 6),
340 EXTERNAL_REQUESTOR(SMPS12, 1, 0),
341 EXTERNAL_REQUESTOR(SMPS3, 1, 1),
342 EXTERNAL_REQUESTOR(SMPS45, 1, 2),
343 EXTERNAL_REQUESTOR(SMPS6, 1, 3),
344 EXTERNAL_REQUESTOR(SMPS7, 1, 4),
345 EXTERNAL_REQUESTOR(SMPS8, 1, 5),
346 EXTERNAL_REQUESTOR(SMPS9, 1, 6),
347 EXTERNAL_REQUESTOR(SMPS10, 1, 7),
348 EXTERNAL_REQUESTOR(LDO1, 2, 0),
349 EXTERNAL_REQUESTOR(LDO2, 2, 1),
350 EXTERNAL_REQUESTOR(LDO3, 2, 2),
351 EXTERNAL_REQUESTOR(LDO4, 2, 3),
352 EXTERNAL_REQUESTOR(LDO5, 2, 4),
353 EXTERNAL_REQUESTOR(LDO6, 2, 5),
354 EXTERNAL_REQUESTOR(LDO7, 2, 6),
355 EXTERNAL_REQUESTOR(LDO8, 2, 7),
356 EXTERNAL_REQUESTOR(LDO9, 3, 0),
357 EXTERNAL_REQUESTOR(LDOLN, 3, 1),
358 EXTERNAL_REQUESTOR(LDOUSB, 3, 2),
359};
360
Keerthyd6f83372014-06-18 15:29:00 +0530361#define EXTERNAL_REQUESTOR_TPS65917(_id, _offset, _pos) \
362 [TPS65917_EXTERNAL_REQSTR_ID_##_id] = { \
363 .id = TPS65917_EXTERNAL_REQSTR_ID_##_id, \
364 .reg_offset = _offset, \
365 .bit_pos = _pos, \
366 }
367
368static struct palmas_sleep_requestor_info tps65917_sleep_req_info[] = {
369 EXTERNAL_REQUESTOR_TPS65917(REGEN1, 0, 0),
370 EXTERNAL_REQUESTOR_TPS65917(REGEN2, 0, 1),
371 EXTERNAL_REQUESTOR_TPS65917(REGEN3, 0, 6),
372 EXTERNAL_REQUESTOR_TPS65917(SMPS1, 1, 0),
373 EXTERNAL_REQUESTOR_TPS65917(SMPS2, 1, 1),
374 EXTERNAL_REQUESTOR_TPS65917(SMPS3, 1, 2),
375 EXTERNAL_REQUESTOR_TPS65917(SMPS4, 1, 3),
376 EXTERNAL_REQUESTOR_TPS65917(SMPS5, 1, 4),
Keerthybe035302017-05-23 17:46:56 +0530377 EXTERNAL_REQUESTOR_TPS65917(SMPS12, 1, 5),
Keerthyd6f83372014-06-18 15:29:00 +0530378 EXTERNAL_REQUESTOR_TPS65917(LDO1, 2, 0),
379 EXTERNAL_REQUESTOR_TPS65917(LDO2, 2, 1),
380 EXTERNAL_REQUESTOR_TPS65917(LDO3, 2, 2),
381 EXTERNAL_REQUESTOR_TPS65917(LDO4, 2, 3),
382 EXTERNAL_REQUESTOR_TPS65917(LDO5, 2, 4),
383};
384
Laxman Dewangan28d1e8c2013-04-18 18:32:47 +0530385static unsigned int palmas_smps_ramp_delay[4] = {0, 10000, 5000, 2500};
386
Graeme Gregorye5ce4202012-05-18 16:53:57 +0100387#define SMPS_CTRL_MODE_OFF 0x00
388#define SMPS_CTRL_MODE_ON 0x01
389#define SMPS_CTRL_MODE_ECO 0x02
390#define SMPS_CTRL_MODE_PWM 0x03
391
Laxman Dewangan0f45aa82013-09-04 15:20:06 +0530392#define PALMAS_SMPS_NUM_VOLTAGES 122
Graeme Gregorye5ce4202012-05-18 16:53:57 +0100393#define PALMAS_SMPS10_NUM_VOLTAGES 2
394#define PALMAS_LDO_NUM_VOLTAGES 50
395
396#define SMPS10_VSEL (1<<3)
397#define SMPS10_BOOST_EN (1<<2)
398#define SMPS10_BYPASS_EN (1<<1)
399#define SMPS10_SWITCH_EN (1<<0)
400
401#define REGULATOR_SLAVE 0
402
403static int palmas_smps_read(struct palmas *palmas, unsigned int reg,
404 unsigned int *dest)
405{
406 unsigned int addr;
407
408 addr = PALMAS_BASE_TO_REG(PALMAS_SMPS_BASE, reg);
409
410 return regmap_read(palmas->regmap[REGULATOR_SLAVE], addr, dest);
411}
412
413static int palmas_smps_write(struct palmas *palmas, unsigned int reg,
414 unsigned int value)
415{
416 unsigned int addr;
417
418 addr = PALMAS_BASE_TO_REG(PALMAS_SMPS_BASE, reg);
419
420 return regmap_write(palmas->regmap[REGULATOR_SLAVE], addr, value);
421}
422
423static int palmas_ldo_read(struct palmas *palmas, unsigned int reg,
424 unsigned int *dest)
425{
426 unsigned int addr;
427
428 addr = PALMAS_BASE_TO_REG(PALMAS_LDO_BASE, reg);
429
430 return regmap_read(palmas->regmap[REGULATOR_SLAVE], addr, dest);
431}
432
433static int palmas_ldo_write(struct palmas *palmas, unsigned int reg,
434 unsigned int value)
435{
436 unsigned int addr;
437
438 addr = PALMAS_BASE_TO_REG(PALMAS_LDO_BASE, reg);
439
440 return regmap_write(palmas->regmap[REGULATOR_SLAVE], addr, value);
441}
442
Graeme Gregorye5ce4202012-05-18 16:53:57 +0100443static int palmas_set_mode_smps(struct regulator_dev *dev, unsigned int mode)
444{
Nishanth Menoncf910b62014-06-30 10:57:36 -0500445 int id = rdev_get_id(dev);
Kangjie Lu6e5176f2018-12-18 23:04:13 -0600446 int ret;
Graeme Gregorye5ce4202012-05-18 16:53:57 +0100447 struct palmas_pmic *pmic = rdev_get_drvdata(dev);
Keerthycac9e912014-06-18 15:28:59 +0530448 struct palmas_pmic_driver_data *ddata = pmic->palmas->pmic_ddata;
Nishanth Menoncf910b62014-06-30 10:57:36 -0500449 struct palmas_regs_info *rinfo = &ddata->palmas_regs_info[id];
Graeme Gregorye5ce4202012-05-18 16:53:57 +0100450 unsigned int reg;
Laxman Dewangan51d3a0c2013-04-18 18:32:48 +0530451 bool rail_enable = true;
Graeme Gregorye5ce4202012-05-18 16:53:57 +0100452
Kangjie Lu6e5176f2018-12-18 23:04:13 -0600453 ret = palmas_smps_read(pmic->palmas, rinfo->ctrl_addr, &reg);
454 if (ret)
455 return ret;
Keerthycac9e912014-06-18 15:28:59 +0530456
Axel Lin999f0c72012-06-07 17:08:21 +0800457 reg &= ~PALMAS_SMPS12_CTRL_MODE_ACTIVE_MASK;
Graeme Gregorye5ce4202012-05-18 16:53:57 +0100458
Laxman Dewangan51d3a0c2013-04-18 18:32:48 +0530459 if (reg == SMPS_CTRL_MODE_OFF)
460 rail_enable = false;
461
Graeme Gregorye5ce4202012-05-18 16:53:57 +0100462 switch (mode) {
463 case REGULATOR_MODE_NORMAL:
464 reg |= SMPS_CTRL_MODE_ON;
465 break;
466 case REGULATOR_MODE_IDLE:
467 reg |= SMPS_CTRL_MODE_ECO;
468 break;
469 case REGULATOR_MODE_FAST:
470 reg |= SMPS_CTRL_MODE_PWM;
471 break;
472 default:
473 return -EINVAL;
474 }
Graeme Gregorye5ce4202012-05-18 16:53:57 +0100475
Laxman Dewangan51d3a0c2013-04-18 18:32:48 +0530476 pmic->current_reg_mode[id] = reg & PALMAS_SMPS12_CTRL_MODE_ACTIVE_MASK;
477 if (rail_enable)
Nishanth Menoncf910b62014-06-30 10:57:36 -0500478 palmas_smps_write(pmic->palmas, rinfo->ctrl_addr, reg);
Nishanth Menon318dbb02014-06-20 12:26:23 -0500479
480 /* Switch the enable value to ensure this is used for enable */
481 pmic->desc[id].enable_val = pmic->current_reg_mode[id];
482
Graeme Gregorye5ce4202012-05-18 16:53:57 +0100483 return 0;
484}
485
486static unsigned int palmas_get_mode_smps(struct regulator_dev *dev)
487{
488 struct palmas_pmic *pmic = rdev_get_drvdata(dev);
489 int id = rdev_get_id(dev);
490 unsigned int reg;
491
Laxman Dewangan51d3a0c2013-04-18 18:32:48 +0530492 reg = pmic->current_reg_mode[id] & PALMAS_SMPS12_CTRL_MODE_ACTIVE_MASK;
Graeme Gregorye5ce4202012-05-18 16:53:57 +0100493
494 switch (reg) {
495 case SMPS_CTRL_MODE_ON:
496 return REGULATOR_MODE_NORMAL;
497 case SMPS_CTRL_MODE_ECO:
498 return REGULATOR_MODE_IDLE;
499 case SMPS_CTRL_MODE_PWM:
500 return REGULATOR_MODE_FAST;
501 }
502
503 return 0;
504}
505
Laxman Dewangan28d1e8c2013-04-18 18:32:47 +0530506static int palmas_smps_set_ramp_delay(struct regulator_dev *rdev,
507 int ramp_delay)
508{
Nishanth Menoncf910b62014-06-30 10:57:36 -0500509 int id = rdev_get_id(rdev);
Laxman Dewangan28d1e8c2013-04-18 18:32:47 +0530510 struct palmas_pmic *pmic = rdev_get_drvdata(rdev);
Keerthycac9e912014-06-18 15:28:59 +0530511 struct palmas_pmic_driver_data *ddata = pmic->palmas->pmic_ddata;
Nishanth Menoncf910b62014-06-30 10:57:36 -0500512 struct palmas_regs_info *rinfo = &ddata->palmas_regs_info[id];
Laxman Dewangan28d1e8c2013-04-18 18:32:47 +0530513 unsigned int reg = 0;
Laxman Dewangan28d1e8c2013-04-18 18:32:47 +0530514 int ret;
515
Axel Linf22c2ba2013-04-19 14:18:48 +0800516 /* SMPS3 and SMPS7 do not have tstep_addr setting */
517 switch (id) {
518 case PALMAS_REG_SMPS3:
519 case PALMAS_REG_SMPS7:
520 return 0;
521 }
522
Laxman Dewangan28d1e8c2013-04-18 18:32:47 +0530523 if (ramp_delay <= 0)
524 reg = 0;
Axel Lin0ea34b52013-04-22 18:22:49 +0800525 else if (ramp_delay <= 2500)
Laxman Dewangan28d1e8c2013-04-18 18:32:47 +0530526 reg = 3;
Axel Lin0ea34b52013-04-22 18:22:49 +0800527 else if (ramp_delay <= 5000)
Laxman Dewangan28d1e8c2013-04-18 18:32:47 +0530528 reg = 2;
529 else
530 reg = 1;
531
Nishanth Menoncf910b62014-06-30 10:57:36 -0500532 ret = palmas_smps_write(pmic->palmas, rinfo->tstep_addr, reg);
Laxman Dewangan28d1e8c2013-04-18 18:32:47 +0530533 if (ret < 0) {
534 dev_err(pmic->palmas->dev, "TSTEP write failed: %d\n", ret);
535 return ret;
536 }
537
538 pmic->ramp_delay[id] = palmas_smps_ramp_delay[reg];
539 return ret;
540}
541
Bhumika Goyal0e5a7682017-01-28 20:23:55 +0530542static const struct regulator_ops palmas_ops_smps = {
Keerthydbabd622014-05-22 14:48:29 +0530543 .is_enabled = regulator_is_enabled_regmap,
544 .enable = regulator_enable_regmap,
545 .disable = regulator_disable_regmap,
Graeme Gregorye5ce4202012-05-18 16:53:57 +0100546 .set_mode = palmas_set_mode_smps,
547 .get_mode = palmas_get_mode_smps,
Axel Linbdc4baa2012-11-29 10:01:44 +0800548 .get_voltage_sel = regulator_get_voltage_sel_regmap,
549 .set_voltage_sel = regulator_set_voltage_sel_regmap,
Keerthydbabd622014-05-22 14:48:29 +0530550 .list_voltage = regulator_list_voltage_linear_range,
551 .map_voltage = regulator_map_voltage_linear_range,
552 .set_voltage_time_sel = regulator_set_voltage_time_sel,
Laxman Dewangan28d1e8c2013-04-18 18:32:47 +0530553 .set_ramp_delay = palmas_smps_set_ramp_delay,
Graeme Gregorye5ce4202012-05-18 16:53:57 +0100554};
555
Bhumika Goyal0e5a7682017-01-28 20:23:55 +0530556static const struct regulator_ops palmas_ops_ext_control_smps = {
Laxman Dewangan32b6d3f2013-08-21 16:18:16 +0530557 .set_mode = palmas_set_mode_smps,
558 .get_mode = palmas_get_mode_smps,
559 .get_voltage_sel = regulator_get_voltage_sel_regmap,
560 .set_voltage_sel = regulator_set_voltage_sel_regmap,
Keerthydbabd622014-05-22 14:48:29 +0530561 .list_voltage = regulator_list_voltage_linear_range,
562 .map_voltage = regulator_map_voltage_linear_range,
563 .set_voltage_time_sel = regulator_set_voltage_time_sel,
Laxman Dewangan32b6d3f2013-08-21 16:18:16 +0530564 .set_ramp_delay = palmas_smps_set_ramp_delay,
565};
566
Bhumika Goyal0e5a7682017-01-28 20:23:55 +0530567static const struct regulator_ops palmas_ops_smps10 = {
Graeme Gregorye5ce4202012-05-18 16:53:57 +0100568 .is_enabled = regulator_is_enabled_regmap,
569 .enable = regulator_enable_regmap,
570 .disable = regulator_disable_regmap,
571 .get_voltage_sel = regulator_get_voltage_sel_regmap,
572 .set_voltage_sel = regulator_set_voltage_sel_regmap,
Axel Lin8029a002012-05-22 12:26:42 +0800573 .list_voltage = regulator_list_voltage_linear,
574 .map_voltage = regulator_map_voltage_linear,
Kishon Vijay Abraham I77409d92013-08-12 14:21:14 +0530575 .set_bypass = regulator_set_bypass_regmap,
576 .get_bypass = regulator_get_bypass_regmap,
Graeme Gregorye5ce4202012-05-18 16:53:57 +0100577};
578
Bhumika Goyal0e5a7682017-01-28 20:23:55 +0530579static const struct regulator_ops tps65917_ops_smps = {
Keerthyd6f83372014-06-18 15:29:00 +0530580 .is_enabled = regulator_is_enabled_regmap,
581 .enable = regulator_enable_regmap,
582 .disable = regulator_disable_regmap,
583 .set_mode = palmas_set_mode_smps,
584 .get_mode = palmas_get_mode_smps,
585 .get_voltage_sel = regulator_get_voltage_sel_regmap,
586 .set_voltage_sel = regulator_set_voltage_sel_regmap,
587 .list_voltage = regulator_list_voltage_linear_range,
588 .map_voltage = regulator_map_voltage_linear_range,
589 .set_voltage_time_sel = regulator_set_voltage_time_sel,
590};
591
Bhumika Goyal0e5a7682017-01-28 20:23:55 +0530592static const struct regulator_ops tps65917_ops_ext_control_smps = {
Keerthyd6f83372014-06-18 15:29:00 +0530593 .set_mode = palmas_set_mode_smps,
594 .get_mode = palmas_get_mode_smps,
595 .get_voltage_sel = regulator_get_voltage_sel_regmap,
596 .set_voltage_sel = regulator_set_voltage_sel_regmap,
597 .list_voltage = regulator_list_voltage_linear_range,
598 .map_voltage = regulator_map_voltage_linear_range,
599};
600
Graeme Gregorye5ce4202012-05-18 16:53:57 +0100601static int palmas_is_enabled_ldo(struct regulator_dev *dev)
602{
Nishanth Menoncf910b62014-06-30 10:57:36 -0500603 int id = rdev_get_id(dev);
Graeme Gregorye5ce4202012-05-18 16:53:57 +0100604 struct palmas_pmic *pmic = rdev_get_drvdata(dev);
Keerthycac9e912014-06-18 15:28:59 +0530605 struct palmas_pmic_driver_data *ddata = pmic->palmas->pmic_ddata;
Nishanth Menoncf910b62014-06-30 10:57:36 -0500606 struct palmas_regs_info *rinfo = &ddata->palmas_regs_info[id];
Graeme Gregorye5ce4202012-05-18 16:53:57 +0100607 unsigned int reg;
608
Nishanth Menoncf910b62014-06-30 10:57:36 -0500609 palmas_ldo_read(pmic->palmas, rinfo->ctrl_addr, &reg);
Graeme Gregorye5ce4202012-05-18 16:53:57 +0100610
611 reg &= PALMAS_LDO1_CTRL_STATUS;
612
613 return !!(reg);
614}
615
Bhumika Goyal0e5a7682017-01-28 20:23:55 +0530616static const struct regulator_ops palmas_ops_ldo = {
Graeme Gregorye5ce4202012-05-18 16:53:57 +0100617 .is_enabled = palmas_is_enabled_ldo,
618 .enable = regulator_enable_regmap,
619 .disable = regulator_disable_regmap,
Axel Lin4a247a92012-07-18 12:34:08 +0800620 .get_voltage_sel = regulator_get_voltage_sel_regmap,
621 .set_voltage_sel = regulator_set_voltage_sel_regmap,
Axel Lin9119ff62012-11-27 10:27:34 +0800622 .list_voltage = regulator_list_voltage_linear,
623 .map_voltage = regulator_map_voltage_linear,
Graeme Gregorye5ce4202012-05-18 16:53:57 +0100624};
625
Bhumika Goyal0e5a7682017-01-28 20:23:55 +0530626static const struct regulator_ops palmas_ops_ldo9 = {
Keerthyb554e142015-12-14 12:06:55 +0530627 .is_enabled = palmas_is_enabled_ldo,
628 .enable = regulator_enable_regmap,
629 .disable = regulator_disable_regmap,
630 .get_voltage_sel = regulator_get_voltage_sel_regmap,
631 .set_voltage_sel = regulator_set_voltage_sel_regmap,
632 .list_voltage = regulator_list_voltage_linear,
633 .map_voltage = regulator_map_voltage_linear,
634 .set_bypass = regulator_set_bypass_regmap,
635 .get_bypass = regulator_get_bypass_regmap,
636};
637
Bhumika Goyal0e5a7682017-01-28 20:23:55 +0530638static const struct regulator_ops palmas_ops_ext_control_ldo = {
Laxman Dewangan32b6d3f2013-08-21 16:18:16 +0530639 .get_voltage_sel = regulator_get_voltage_sel_regmap,
640 .set_voltage_sel = regulator_set_voltage_sel_regmap,
641 .list_voltage = regulator_list_voltage_linear,
642 .map_voltage = regulator_map_voltage_linear,
643};
644
Bhumika Goyal0e5a7682017-01-28 20:23:55 +0530645static const struct regulator_ops palmas_ops_extreg = {
Laxman Dewanganaa07f022013-04-17 15:13:12 +0530646 .is_enabled = regulator_is_enabled_regmap,
647 .enable = regulator_enable_regmap,
648 .disable = regulator_disable_regmap,
649};
650
Bhumika Goyal0e5a7682017-01-28 20:23:55 +0530651static const struct regulator_ops palmas_ops_ext_control_extreg = {
Laxman Dewangan32b6d3f2013-08-21 16:18:16 +0530652};
653
Bhumika Goyal0e5a7682017-01-28 20:23:55 +0530654static const struct regulator_ops tps65917_ops_ldo = {
Keerthyd6f83372014-06-18 15:29:00 +0530655 .is_enabled = palmas_is_enabled_ldo,
656 .enable = regulator_enable_regmap,
657 .disable = regulator_disable_regmap,
658 .get_voltage_sel = regulator_get_voltage_sel_regmap,
659 .set_voltage_sel = regulator_set_voltage_sel_regmap,
660 .list_voltage = regulator_list_voltage_linear,
661 .map_voltage = regulator_map_voltage_linear,
662 .set_voltage_time_sel = regulator_set_voltage_time_sel,
663};
664
Bhumika Goyal0e5a7682017-01-28 20:23:55 +0530665static const struct regulator_ops tps65917_ops_ldo_1_2 = {
Keerthyb554e142015-12-14 12:06:55 +0530666 .is_enabled = palmas_is_enabled_ldo,
667 .enable = regulator_enable_regmap,
668 .disable = regulator_disable_regmap,
669 .get_voltage_sel = regulator_get_voltage_sel_regmap,
670 .set_voltage_sel = regulator_set_voltage_sel_regmap,
671 .list_voltage = regulator_list_voltage_linear,
672 .map_voltage = regulator_map_voltage_linear,
673 .set_voltage_time_sel = regulator_set_voltage_time_sel,
674 .set_bypass = regulator_set_bypass_regmap,
675 .get_bypass = regulator_get_bypass_regmap,
676};
677
Laxman Dewangan32b6d3f2013-08-21 16:18:16 +0530678static int palmas_regulator_config_external(struct palmas *palmas, int id,
679 struct palmas_reg_init *reg_init)
680{
Nishanth Menoncf910b62014-06-30 10:57:36 -0500681 struct palmas_pmic_driver_data *ddata = palmas->pmic_ddata;
682 struct palmas_regs_info *rinfo = &ddata->palmas_regs_info[id];
Laxman Dewangan32b6d3f2013-08-21 16:18:16 +0530683 int ret;
684
Nishanth Menoncf910b62014-06-30 10:57:36 -0500685 ret = palmas_ext_control_req_config(palmas, rinfo->sleep_id,
686 reg_init->roof_floor, true);
Laxman Dewangan32b6d3f2013-08-21 16:18:16 +0530687 if (ret < 0)
688 dev_err(palmas->dev,
689 "Ext control config for regulator %d failed %d\n",
690 id, ret);
691 return ret;
692}
693
Graeme Gregorye5ce4202012-05-18 16:53:57 +0100694/*
695 * setup the hardware based sleep configuration of the SMPS/LDO regulators
696 * from the platform data. This is different to the software based control
697 * supported by the regulator framework as it is controlled by toggling
698 * pins on the PMIC such as PREQ, SYSEN, ...
699 */
700static int palmas_smps_init(struct palmas *palmas, int id,
701 struct palmas_reg_init *reg_init)
702{
703 unsigned int reg;
Graeme Gregorye5ce4202012-05-18 16:53:57 +0100704 int ret;
Keerthycac9e912014-06-18 15:28:59 +0530705 struct palmas_pmic_driver_data *ddata = palmas->pmic_ddata;
Nishanth Menoncf910b62014-06-30 10:57:36 -0500706 struct palmas_regs_info *rinfo = &ddata->palmas_regs_info[id];
707 unsigned int addr = rinfo->ctrl_addr;
Graeme Gregorye5ce4202012-05-18 16:53:57 +0100708
709 ret = palmas_smps_read(palmas, addr, &reg);
710 if (ret)
711 return ret;
712
Axel Linfedd89b2012-06-06 20:01:38 +0800713 switch (id) {
Kishon Vijay Abraham I77409d92013-08-12 14:21:14 +0530714 case PALMAS_REG_SMPS10_OUT1:
715 case PALMAS_REG_SMPS10_OUT2:
Laxman Dewangan30590d02013-04-17 15:13:11 +0530716 reg &= ~PALMAS_SMPS10_CTRL_MODE_SLEEP_MASK;
717 if (reg_init->mode_sleep)
Axel Linfedd89b2012-06-06 20:01:38 +0800718 reg |= reg_init->mode_sleep <<
719 PALMAS_SMPS10_CTRL_MODE_SLEEP_SHIFT;
Axel Linfedd89b2012-06-06 20:01:38 +0800720 break;
721 default:
Graeme Gregorye5ce4202012-05-18 16:53:57 +0100722 if (reg_init->warm_reset)
723 reg |= PALMAS_SMPS12_CTRL_WR_S;
Laxman Dewangan30590d02013-04-17 15:13:11 +0530724 else
725 reg &= ~PALMAS_SMPS12_CTRL_WR_S;
Graeme Gregorye5ce4202012-05-18 16:53:57 +0100726
727 if (reg_init->roof_floor)
728 reg |= PALMAS_SMPS12_CTRL_ROOF_FLOOR_EN;
Laxman Dewangan30590d02013-04-17 15:13:11 +0530729 else
730 reg &= ~PALMAS_SMPS12_CTRL_ROOF_FLOOR_EN;
Graeme Gregorye5ce4202012-05-18 16:53:57 +0100731
Laxman Dewangan30590d02013-04-17 15:13:11 +0530732 reg &= ~PALMAS_SMPS12_CTRL_MODE_SLEEP_MASK;
733 if (reg_init->mode_sleep)
Graeme Gregorye5ce4202012-05-18 16:53:57 +0100734 reg |= reg_init->mode_sleep <<
735 PALMAS_SMPS12_CTRL_MODE_SLEEP_SHIFT;
Graeme Gregorye5ce4202012-05-18 16:53:57 +0100736 }
Axel Linfedd89b2012-06-06 20:01:38 +0800737
Graeme Gregorye5ce4202012-05-18 16:53:57 +0100738 ret = palmas_smps_write(palmas, addr, reg);
739 if (ret)
740 return ret;
741
Nishanth Menoncf910b62014-06-30 10:57:36 -0500742 if (rinfo->vsel_addr && reg_init->vsel) {
Graeme Gregorye5ce4202012-05-18 16:53:57 +0100743
744 reg = reg_init->vsel;
745
Nishanth Menoncf910b62014-06-30 10:57:36 -0500746 ret = palmas_smps_write(palmas, rinfo->vsel_addr, reg);
Graeme Gregorye5ce4202012-05-18 16:53:57 +0100747 if (ret)
748 return ret;
749 }
750
Laxman Dewangan32b6d3f2013-08-21 16:18:16 +0530751 if (reg_init->roof_floor && (id != PALMAS_REG_SMPS10_OUT1) &&
752 (id != PALMAS_REG_SMPS10_OUT2)) {
753 /* Enable externally controlled regulator */
Laxman Dewangan32b6d3f2013-08-21 16:18:16 +0530754 ret = palmas_smps_read(palmas, addr, &reg);
755 if (ret < 0)
756 return ret;
Graeme Gregorye5ce4202012-05-18 16:53:57 +0100757
Laxman Dewangan32b6d3f2013-08-21 16:18:16 +0530758 if (!(reg & PALMAS_SMPS12_CTRL_MODE_ACTIVE_MASK)) {
759 reg |= SMPS_CTRL_MODE_ON;
760 ret = palmas_smps_write(palmas, addr, reg);
761 if (ret < 0)
762 return ret;
763 }
764 return palmas_regulator_config_external(palmas, id, reg_init);
765 }
Graeme Gregorye5ce4202012-05-18 16:53:57 +0100766 return 0;
767}
768
769static int palmas_ldo_init(struct palmas *palmas, int id,
770 struct palmas_reg_init *reg_init)
771{
772 unsigned int reg;
773 unsigned int addr;
774 int ret;
Keerthycac9e912014-06-18 15:28:59 +0530775 struct palmas_pmic_driver_data *ddata = palmas->pmic_ddata;
Nishanth Menoncf910b62014-06-30 10:57:36 -0500776 struct palmas_regs_info *rinfo = &ddata->palmas_regs_info[id];
Keerthycac9e912014-06-18 15:28:59 +0530777
Nishanth Menoncf910b62014-06-30 10:57:36 -0500778 addr = rinfo->ctrl_addr;
Graeme Gregorye5ce4202012-05-18 16:53:57 +0100779
Axel Lin2735dae2012-07-18 12:31:59 +0800780 ret = palmas_ldo_read(palmas, addr, &reg);
Graeme Gregorye5ce4202012-05-18 16:53:57 +0100781 if (ret)
782 return ret;
783
784 if (reg_init->warm_reset)
785 reg |= PALMAS_LDO1_CTRL_WR_S;
Laxman Dewangan30590d02013-04-17 15:13:11 +0530786 else
787 reg &= ~PALMAS_LDO1_CTRL_WR_S;
Graeme Gregorye5ce4202012-05-18 16:53:57 +0100788
789 if (reg_init->mode_sleep)
790 reg |= PALMAS_LDO1_CTRL_MODE_SLEEP;
Laxman Dewangan30590d02013-04-17 15:13:11 +0530791 else
792 reg &= ~PALMAS_LDO1_CTRL_MODE_SLEEP;
Graeme Gregorye5ce4202012-05-18 16:53:57 +0100793
Axel Lin2735dae2012-07-18 12:31:59 +0800794 ret = palmas_ldo_write(palmas, addr, reg);
Graeme Gregorye5ce4202012-05-18 16:53:57 +0100795 if (ret)
796 return ret;
797
Laxman Dewangan32b6d3f2013-08-21 16:18:16 +0530798 if (reg_init->roof_floor) {
799 /* Enable externally controlled regulator */
Laxman Dewangan32b6d3f2013-08-21 16:18:16 +0530800 ret = palmas_update_bits(palmas, PALMAS_LDO_BASE,
801 addr, PALMAS_LDO1_CTRL_MODE_ACTIVE,
802 PALMAS_LDO1_CTRL_MODE_ACTIVE);
803 if (ret < 0) {
804 dev_err(palmas->dev,
805 "LDO Register 0x%02x update failed %d\n",
806 addr, ret);
807 return ret;
808 }
809 return palmas_regulator_config_external(palmas, id, reg_init);
810 }
Graeme Gregorye5ce4202012-05-18 16:53:57 +0100811 return 0;
812}
813
Laxman Dewanganaa07f022013-04-17 15:13:12 +0530814static int palmas_extreg_init(struct palmas *palmas, int id,
815 struct palmas_reg_init *reg_init)
816{
817 unsigned int addr;
818 int ret;
819 unsigned int val = 0;
Keerthycac9e912014-06-18 15:28:59 +0530820 struct palmas_pmic_driver_data *ddata = palmas->pmic_ddata;
Nishanth Menoncf910b62014-06-30 10:57:36 -0500821 struct palmas_regs_info *rinfo = &ddata->palmas_regs_info[id];
Keerthycac9e912014-06-18 15:28:59 +0530822
Nishanth Menoncf910b62014-06-30 10:57:36 -0500823 addr = rinfo->ctrl_addr;
Laxman Dewanganaa07f022013-04-17 15:13:12 +0530824
825 if (reg_init->mode_sleep)
826 val = PALMAS_REGEN1_CTRL_MODE_SLEEP;
827
828 ret = palmas_update_bits(palmas, PALMAS_RESOURCE_BASE,
829 addr, PALMAS_REGEN1_CTRL_MODE_SLEEP, val);
830 if (ret < 0) {
831 dev_err(palmas->dev, "Resource reg 0x%02x update failed %d\n",
832 addr, ret);
833 return ret;
834 }
Laxman Dewangan32b6d3f2013-08-21 16:18:16 +0530835
836 if (reg_init->roof_floor) {
837 /* Enable externally controlled regulator */
Laxman Dewangan32b6d3f2013-08-21 16:18:16 +0530838 ret = palmas_update_bits(palmas, PALMAS_RESOURCE_BASE,
839 addr, PALMAS_REGEN1_CTRL_MODE_ACTIVE,
840 PALMAS_REGEN1_CTRL_MODE_ACTIVE);
841 if (ret < 0) {
842 dev_err(palmas->dev,
843 "Resource Register 0x%02x update failed %d\n",
844 addr, ret);
845 return ret;
846 }
847 return palmas_regulator_config_external(palmas, id, reg_init);
848 }
Laxman Dewanganaa07f022013-04-17 15:13:12 +0530849 return 0;
850}
851
Laxman Dewangan17c11a72013-04-17 15:13:13 +0530852static void palmas_enable_ldo8_track(struct palmas *palmas)
853{
854 unsigned int reg;
855 unsigned int addr;
856 int ret;
Keerthycac9e912014-06-18 15:28:59 +0530857 struct palmas_pmic_driver_data *ddata = palmas->pmic_ddata;
Nishanth Menoncf910b62014-06-30 10:57:36 -0500858 struct palmas_regs_info *rinfo;
Keerthycac9e912014-06-18 15:28:59 +0530859
Nishanth Menoncf910b62014-06-30 10:57:36 -0500860 rinfo = &ddata->palmas_regs_info[PALMAS_REG_LDO8];
861 addr = rinfo->ctrl_addr;
Laxman Dewangan17c11a72013-04-17 15:13:13 +0530862
863 ret = palmas_ldo_read(palmas, addr, &reg);
864 if (ret) {
865 dev_err(palmas->dev, "Error in reading ldo8 control reg\n");
866 return;
867 }
868
869 reg |= PALMAS_LDO8_CTRL_LDO_TRACKING_EN;
870 ret = palmas_ldo_write(palmas, addr, reg);
871 if (ret < 0) {
872 dev_err(palmas->dev, "Error in enabling tracking mode\n");
873 return;
874 }
875 /*
876 * When SMPS45 is set to off and LDO8 tracking is enabled, the LDO8
877 * output is defined by the LDO8_VOLTAGE.VSEL register divided by two,
878 * and can be set from 0.45 to 1.65 V.
879 */
Nishanth Menoncf910b62014-06-30 10:57:36 -0500880 addr = rinfo->vsel_addr;
Laxman Dewangan17c11a72013-04-17 15:13:13 +0530881 ret = palmas_ldo_read(palmas, addr, &reg);
882 if (ret) {
883 dev_err(palmas->dev, "Error in reading ldo8 voltage reg\n");
884 return;
885 }
886
887 reg = (reg << 1) & PALMAS_LDO8_VOLTAGE_VSEL_MASK;
888 ret = palmas_ldo_write(palmas, addr, reg);
889 if (ret < 0)
890 dev_err(palmas->dev, "Error in setting ldo8 voltage reg\n");
891
892 return;
893}
894
Keerthycac9e912014-06-18 15:28:59 +0530895static int palmas_ldo_registration(struct palmas_pmic *pmic,
896 struct palmas_pmic_driver_data *ddata,
897 struct palmas_pmic_platform_data *pdata,
898 const char *pdev_name,
899 struct regulator_config config)
Graeme Gregorya361cd92012-08-28 13:47:40 +0200900{
Keerthycac9e912014-06-18 15:28:59 +0530901 int id, ret;
902 struct regulator_dev *rdev;
903 struct palmas_reg_init *reg_init;
Nishanth Menoncf910b62014-06-30 10:57:36 -0500904 struct palmas_regs_info *rinfo;
Nishanth Menon429222d2014-06-30 10:57:38 -0500905 struct regulator_desc *desc;
Graeme Gregorya361cd92012-08-28 13:47:40 +0200906
Keerthycac9e912014-06-18 15:28:59 +0530907 for (id = ddata->ldo_begin; id < ddata->max_reg; id++) {
908 if (pdata && pdata->reg_init[id])
909 reg_init = pdata->reg_init[id];
910 else
911 reg_init = NULL;
Graeme Gregorya361cd92012-08-28 13:47:40 +0200912
Nishanth Menoncf910b62014-06-30 10:57:36 -0500913 rinfo = &ddata->palmas_regs_info[id];
Keerthycac9e912014-06-18 15:28:59 +0530914 /* Miss out regulators which are not available due
915 * to alternate functions.
916 */
Graeme Gregorya361cd92012-08-28 13:47:40 +0200917
Keerthycac9e912014-06-18 15:28:59 +0530918 /* Register the regulators */
Nishanth Menon429222d2014-06-30 10:57:38 -0500919 desc = &pmic->desc[id];
920 desc->name = rinfo->name;
921 desc->id = id;
922 desc->type = REGULATOR_VOLTAGE;
923 desc->owner = THIS_MODULE;
Graeme Gregorya361cd92012-08-28 13:47:40 +0200924
Keerthycac9e912014-06-18 15:28:59 +0530925 if (id < PALMAS_REG_REGEN1) {
Nishanth Menon429222d2014-06-30 10:57:38 -0500926 desc->n_voltages = PALMAS_LDO_NUM_VOLTAGES;
Keerthycac9e912014-06-18 15:28:59 +0530927 if (reg_init && reg_init->roof_floor)
Nishanth Menon429222d2014-06-30 10:57:38 -0500928 desc->ops = &palmas_ops_ext_control_ldo;
Keerthycac9e912014-06-18 15:28:59 +0530929 else
Nishanth Menon429222d2014-06-30 10:57:38 -0500930 desc->ops = &palmas_ops_ldo;
931 desc->min_uV = 900000;
932 desc->uV_step = 50000;
933 desc->linear_min_sel = 1;
934 desc->enable_time = 500;
935 desc->vsel_reg = PALMAS_BASE_TO_REG(PALMAS_LDO_BASE,
936 rinfo->vsel_addr);
937 desc->vsel_mask = PALMAS_LDO1_VOLTAGE_VSEL_MASK;
938 desc->enable_reg = PALMAS_BASE_TO_REG(PALMAS_LDO_BASE,
939 rinfo->ctrl_addr);
940 desc->enable_mask = PALMAS_LDO1_CTRL_MODE_ACTIVE;
Graeme Gregorya361cd92012-08-28 13:47:40 +0200941
Keerthycac9e912014-06-18 15:28:59 +0530942 /* Check if LDO8 is in tracking mode or not */
943 if (pdata && (id == PALMAS_REG_LDO8) &&
944 pdata->enable_ldo8_tracking) {
945 palmas_enable_ldo8_track(pmic->palmas);
Nishanth Menon429222d2014-06-30 10:57:38 -0500946 desc->min_uV = 450000;
947 desc->uV_step = 25000;
Laxman Dewangan32b6d3f2013-08-21 16:18:16 +0530948 }
Keerthycac9e912014-06-18 15:28:59 +0530949
950 /* LOD6 in vibrator mode will have enable time 2000us */
951 if (pdata && pdata->ldo6_vibrator &&
952 (id == PALMAS_REG_LDO6))
Nishanth Menon429222d2014-06-30 10:57:38 -0500953 desc->enable_time = 2000;
Keerthyb554e142015-12-14 12:06:55 +0530954
955 if (id == PALMAS_REG_LDO9) {
956 desc->ops = &palmas_ops_ldo9;
957 desc->bypass_reg = desc->enable_reg;
Nishanth Menone0341f12016-04-26 11:36:42 -0500958 desc->bypass_val_on =
959 PALMAS_LDO9_CTRL_LDO_BYPASS_EN;
Keerthyb554e142015-12-14 12:06:55 +0530960 desc->bypass_mask =
961 PALMAS_LDO9_CTRL_LDO_BYPASS_EN;
962 }
Keerthycac9e912014-06-18 15:28:59 +0530963 } else {
Keerthye999c722015-03-17 15:56:05 +0530964 if (!ddata->has_regen3 && id == PALMAS_REG_REGEN3)
965 continue;
966
Nishanth Menon429222d2014-06-30 10:57:38 -0500967 desc->n_voltages = 1;
Keerthycac9e912014-06-18 15:28:59 +0530968 if (reg_init && reg_init->roof_floor)
Nishanth Menon429222d2014-06-30 10:57:38 -0500969 desc->ops = &palmas_ops_ext_control_extreg;
Keerthycac9e912014-06-18 15:28:59 +0530970 else
Nishanth Menon429222d2014-06-30 10:57:38 -0500971 desc->ops = &palmas_ops_extreg;
972 desc->enable_reg =
Keerthycac9e912014-06-18 15:28:59 +0530973 PALMAS_BASE_TO_REG(PALMAS_RESOURCE_BASE,
Nishanth Menoncf910b62014-06-30 10:57:36 -0500974 rinfo->ctrl_addr);
Nishanth Menon429222d2014-06-30 10:57:38 -0500975 desc->enable_mask = PALMAS_REGEN1_CTRL_MODE_ACTIVE;
Laxman Dewangan32b6d3f2013-08-21 16:18:16 +0530976 }
Graeme Gregorya361cd92012-08-28 13:47:40 +0200977
Keerthycac9e912014-06-18 15:28:59 +0530978 if (pdata)
979 config.init_data = pdata->reg_data[id];
980 else
981 config.init_data = NULL;
Graeme Gregorya361cd92012-08-28 13:47:40 +0200982
Nishanth Menon429222d2014-06-30 10:57:38 -0500983 desc->supply_name = rinfo->sname;
Keerthycac9e912014-06-18 15:28:59 +0530984 config.of_node = ddata->palmas_matches[id].of_node;
Graeme Gregorya361cd92012-08-28 13:47:40 +0200985
Nishanth Menon429222d2014-06-30 10:57:38 -0500986 rdev = devm_regulator_register(pmic->dev, desc, &config);
Keerthycac9e912014-06-18 15:28:59 +0530987 if (IS_ERR(rdev)) {
988 dev_err(pmic->dev,
989 "failed to register %s regulator\n",
990 pdev_name);
991 return PTR_ERR(rdev);
992 }
993
994 /* Save regulator for cleanup */
995 pmic->rdev[id] = rdev;
996
997 /* Initialise sleep/init values from platform data */
998 if (pdata) {
999 reg_init = pdata->reg_init[id];
1000 if (reg_init) {
1001 if (id <= ddata->ldo_end)
1002 ret = palmas_ldo_init(pmic->palmas, id,
1003 reg_init);
1004 else
1005 ret = palmas_extreg_init(pmic->palmas,
1006 id, reg_init);
1007 if (ret)
1008 return ret;
1009 }
1010 }
Graeme Gregorya361cd92012-08-28 13:47:40 +02001011 }
1012
Keerthycac9e912014-06-18 15:28:59 +05301013 return 0;
Graeme Gregorya361cd92012-08-28 13:47:40 +02001014}
1015
Keerthyd6f83372014-06-18 15:29:00 +05301016static int tps65917_ldo_registration(struct palmas_pmic *pmic,
1017 struct palmas_pmic_driver_data *ddata,
1018 struct palmas_pmic_platform_data *pdata,
1019 const char *pdev_name,
1020 struct regulator_config config)
1021{
1022 int id, ret;
1023 struct regulator_dev *rdev;
1024 struct palmas_reg_init *reg_init;
Nishanth Menoncf910b62014-06-30 10:57:36 -05001025 struct palmas_regs_info *rinfo;
Nishanth Menon429222d2014-06-30 10:57:38 -05001026 struct regulator_desc *desc;
Keerthyd6f83372014-06-18 15:29:00 +05301027
1028 for (id = ddata->ldo_begin; id < ddata->max_reg; id++) {
1029 if (pdata && pdata->reg_init[id])
1030 reg_init = pdata->reg_init[id];
1031 else
1032 reg_init = NULL;
1033
1034 /* Miss out regulators which are not available due
1035 * to alternate functions.
1036 */
Nishanth Menoncf910b62014-06-30 10:57:36 -05001037 rinfo = &ddata->palmas_regs_info[id];
Keerthyd6f83372014-06-18 15:29:00 +05301038
1039 /* Register the regulators */
Nishanth Menon429222d2014-06-30 10:57:38 -05001040 desc = &pmic->desc[id];
1041 desc->name = rinfo->name;
1042 desc->id = id;
1043 desc->type = REGULATOR_VOLTAGE;
1044 desc->owner = THIS_MODULE;
Keerthyd6f83372014-06-18 15:29:00 +05301045
1046 if (id < TPS65917_REG_REGEN1) {
Nishanth Menon429222d2014-06-30 10:57:38 -05001047 desc->n_voltages = PALMAS_LDO_NUM_VOLTAGES;
Keerthyd6f83372014-06-18 15:29:00 +05301048 if (reg_init && reg_init->roof_floor)
Nishanth Menon429222d2014-06-30 10:57:38 -05001049 desc->ops = &palmas_ops_ext_control_ldo;
Keerthyd6f83372014-06-18 15:29:00 +05301050 else
Nishanth Menon429222d2014-06-30 10:57:38 -05001051 desc->ops = &tps65917_ops_ldo;
1052 desc->min_uV = 900000;
1053 desc->uV_step = 50000;
1054 desc->linear_min_sel = 1;
1055 desc->enable_time = 500;
1056 desc->vsel_reg = PALMAS_BASE_TO_REG(PALMAS_LDO_BASE,
1057 rinfo->vsel_addr);
1058 desc->vsel_mask = PALMAS_LDO1_VOLTAGE_VSEL_MASK;
1059 desc->enable_reg = PALMAS_BASE_TO_REG(PALMAS_LDO_BASE,
1060 rinfo->ctrl_addr);
1061 desc->enable_mask = PALMAS_LDO1_CTRL_MODE_ACTIVE;
Keerthyd6f83372014-06-18 15:29:00 +05301062 /*
1063 * To be confirmed. Discussion on going with PMIC Team.
1064 * It is of the order of ~60mV/uS.
1065 */
Nishanth Menon429222d2014-06-30 10:57:38 -05001066 desc->ramp_delay = 2500;
Keerthyb554e142015-12-14 12:06:55 +05301067 if (id == TPS65917_REG_LDO1 ||
1068 id == TPS65917_REG_LDO2) {
1069 desc->ops = &tps65917_ops_ldo_1_2;
1070 desc->bypass_reg = desc->enable_reg;
Nishanth Menone0341f12016-04-26 11:36:42 -05001071 desc->bypass_val_on =
1072 TPS65917_LDO1_CTRL_BYPASS_EN;
Keerthyb554e142015-12-14 12:06:55 +05301073 desc->bypass_mask =
1074 TPS65917_LDO1_CTRL_BYPASS_EN;
1075 }
Keerthyd6f83372014-06-18 15:29:00 +05301076 } else {
Nishanth Menon429222d2014-06-30 10:57:38 -05001077 desc->n_voltages = 1;
Keerthyd6f83372014-06-18 15:29:00 +05301078 if (reg_init && reg_init->roof_floor)
Nishanth Menon429222d2014-06-30 10:57:38 -05001079 desc->ops = &palmas_ops_ext_control_extreg;
Keerthyd6f83372014-06-18 15:29:00 +05301080 else
Nishanth Menon429222d2014-06-30 10:57:38 -05001081 desc->ops = &palmas_ops_extreg;
1082 desc->enable_reg =
Keerthyd6f83372014-06-18 15:29:00 +05301083 PALMAS_BASE_TO_REG(PALMAS_RESOURCE_BASE,
Nishanth Menoncf910b62014-06-30 10:57:36 -05001084 rinfo->ctrl_addr);
Nishanth Menon429222d2014-06-30 10:57:38 -05001085 desc->enable_mask = PALMAS_REGEN1_CTRL_MODE_ACTIVE;
Keerthyd6f83372014-06-18 15:29:00 +05301086 }
1087
1088 if (pdata)
1089 config.init_data = pdata->reg_data[id];
1090 else
1091 config.init_data = NULL;
1092
Nishanth Menon429222d2014-06-30 10:57:38 -05001093 desc->supply_name = rinfo->sname;
Keerthyd6f83372014-06-18 15:29:00 +05301094 config.of_node = ddata->palmas_matches[id].of_node;
1095
Nishanth Menon429222d2014-06-30 10:57:38 -05001096 rdev = devm_regulator_register(pmic->dev, desc, &config);
Keerthyd6f83372014-06-18 15:29:00 +05301097 if (IS_ERR(rdev)) {
1098 dev_err(pmic->dev,
1099 "failed to register %s regulator\n",
1100 pdev_name);
1101 return PTR_ERR(rdev);
1102 }
1103
1104 /* Save regulator for cleanup */
1105 pmic->rdev[id] = rdev;
1106
1107 /* Initialise sleep/init values from platform data */
1108 if (pdata) {
1109 reg_init = pdata->reg_init[id];
1110 if (reg_init) {
1111 if (id < TPS65917_REG_REGEN1)
1112 ret = palmas_ldo_init(pmic->palmas,
1113 id, reg_init);
1114 else
1115 ret = palmas_extreg_init(pmic->palmas,
1116 id, reg_init);
1117 if (ret)
1118 return ret;
1119 }
1120 }
1121 }
1122
1123 return 0;
1124}
1125
Keerthycac9e912014-06-18 15:28:59 +05301126static int palmas_smps_registration(struct palmas_pmic *pmic,
1127 struct palmas_pmic_driver_data *ddata,
1128 struct palmas_pmic_platform_data *pdata,
1129 const char *pdev_name,
1130 struct regulator_config config)
Graeme Gregorye5ce4202012-05-18 16:53:57 +01001131{
Keerthycac9e912014-06-18 15:28:59 +05301132 int id, ret;
Graeme Gregorye5ce4202012-05-18 16:53:57 +01001133 unsigned int addr, reg;
Keerthycac9e912014-06-18 15:28:59 +05301134 struct regulator_dev *rdev;
1135 struct palmas_reg_init *reg_init;
Nishanth Menoncf910b62014-06-30 10:57:36 -05001136 struct palmas_regs_info *rinfo;
Nishanth Menon429222d2014-06-30 10:57:38 -05001137 struct regulator_desc *desc;
Graeme Gregorye5ce4202012-05-18 16:53:57 +01001138
Keerthycac9e912014-06-18 15:28:59 +05301139 for (id = ddata->smps_start; id <= ddata->smps_end; id++) {
Laxman Dewangan28d1e8c2013-04-18 18:32:47 +05301140 bool ramp_delay_support = false;
Graeme Gregorye5ce4202012-05-18 16:53:57 +01001141
1142 /*
1143 * Miss out regulators which are not available due
1144 * to slaving configurations.
1145 */
1146 switch (id) {
1147 case PALMAS_REG_SMPS12:
1148 case PALMAS_REG_SMPS3:
1149 if (pmic->smps123)
1150 continue;
Laxman Dewangan28d1e8c2013-04-18 18:32:47 +05301151 if (id == PALMAS_REG_SMPS12)
1152 ramp_delay_support = true;
Graeme Gregorye5ce4202012-05-18 16:53:57 +01001153 break;
1154 case PALMAS_REG_SMPS123:
1155 if (!pmic->smps123)
1156 continue;
Laxman Dewangan28d1e8c2013-04-18 18:32:47 +05301157 ramp_delay_support = true;
Graeme Gregorye5ce4202012-05-18 16:53:57 +01001158 break;
1159 case PALMAS_REG_SMPS45:
1160 case PALMAS_REG_SMPS7:
1161 if (pmic->smps457)
1162 continue;
Laxman Dewangan28d1e8c2013-04-18 18:32:47 +05301163 if (id == PALMAS_REG_SMPS45)
1164 ramp_delay_support = true;
Graeme Gregorye5ce4202012-05-18 16:53:57 +01001165 break;
1166 case PALMAS_REG_SMPS457:
1167 if (!pmic->smps457)
1168 continue;
Laxman Dewangan28d1e8c2013-04-18 18:32:47 +05301169 ramp_delay_support = true;
1170 break;
Kishon Vijay Abraham I77409d92013-08-12 14:21:14 +05301171 case PALMAS_REG_SMPS10_OUT1:
1172 case PALMAS_REG_SMPS10_OUT2:
Keerthycac9e912014-06-18 15:28:59 +05301173 if (!PALMAS_PMIC_HAS(pmic->palmas, SMPS10_BOOST))
J Keerthy1ffb0be2013-06-19 11:27:48 +05301174 continue;
Laxman Dewangan28d1e8c2013-04-18 18:32:47 +05301175 }
Nishanth Menoncf910b62014-06-30 10:57:36 -05001176 rinfo = &ddata->palmas_regs_info[id];
Nishanth Menon429222d2014-06-30 10:57:38 -05001177 desc = &pmic->desc[id];
Laxman Dewangan28d1e8c2013-04-18 18:32:47 +05301178
Sachin Kamat3f4d6362013-05-08 16:09:06 +05301179 if ((id == PALMAS_REG_SMPS6) || (id == PALMAS_REG_SMPS8))
Laxman Dewangan28d1e8c2013-04-18 18:32:47 +05301180 ramp_delay_support = true;
1181
1182 if (ramp_delay_support) {
Nishanth Menoncf910b62014-06-30 10:57:36 -05001183 addr = rinfo->tstep_addr;
Laxman Dewangan28d1e8c2013-04-18 18:32:47 +05301184 ret = palmas_smps_read(pmic->palmas, addr, &reg);
1185 if (ret < 0) {
Keerthycac9e912014-06-18 15:28:59 +05301186 dev_err(pmic->dev,
Laxman Dewangan28d1e8c2013-04-18 18:32:47 +05301187 "reading TSTEP reg failed: %d\n", ret);
Sachin Kamat51c86b32013-09-04 12:01:01 +05301188 return ret;
Laxman Dewangan28d1e8c2013-04-18 18:32:47 +05301189 }
Nishanth Menon429222d2014-06-30 10:57:38 -05001190 desc->ramp_delay = palmas_smps_ramp_delay[reg & 0x3];
1191 pmic->ramp_delay[id] = desc->ramp_delay;
Graeme Gregorye5ce4202012-05-18 16:53:57 +01001192 }
1193
Axel Linbdc4baa2012-11-29 10:01:44 +08001194 /* Initialise sleep/init values from platform data */
1195 if (pdata && pdata->reg_init[id]) {
1196 reg_init = pdata->reg_init[id];
Keerthycac9e912014-06-18 15:28:59 +05301197 ret = palmas_smps_init(pmic->palmas, id, reg_init);
Axel Linbdc4baa2012-11-29 10:01:44 +08001198 if (ret)
Sachin Kamat51c86b32013-09-04 12:01:01 +05301199 return ret;
Laxman Dewangan32b6d3f2013-08-21 16:18:16 +05301200 } else {
1201 reg_init = NULL;
Axel Linbdc4baa2012-11-29 10:01:44 +08001202 }
1203
Graeme Gregorye5ce4202012-05-18 16:53:57 +01001204 /* Register the regulators */
Nishanth Menon429222d2014-06-30 10:57:38 -05001205 desc->name = rinfo->name;
1206 desc->id = id;
Graeme Gregorye5ce4202012-05-18 16:53:57 +01001207
Axel Linfedd89b2012-06-06 20:01:38 +08001208 switch (id) {
Kishon Vijay Abraham I77409d92013-08-12 14:21:14 +05301209 case PALMAS_REG_SMPS10_OUT1:
1210 case PALMAS_REG_SMPS10_OUT2:
Nishanth Menon429222d2014-06-30 10:57:38 -05001211 desc->n_voltages = PALMAS_SMPS10_NUM_VOLTAGES;
1212 desc->ops = &palmas_ops_smps10;
1213 desc->vsel_reg = PALMAS_BASE_TO_REG(PALMAS_SMPS_BASE,
1214 PALMAS_SMPS10_CTRL);
1215 desc->vsel_mask = SMPS10_VSEL;
1216 desc->enable_reg = PALMAS_BASE_TO_REG(PALMAS_SMPS_BASE,
1217 PALMAS_SMPS10_CTRL);
Kishon Vijay Abraham I77409d92013-08-12 14:21:14 +05301218 if (id == PALMAS_REG_SMPS10_OUT1)
Nishanth Menon429222d2014-06-30 10:57:38 -05001219 desc->enable_mask = SMPS10_SWITCH_EN;
Kishon Vijay Abraham I77409d92013-08-12 14:21:14 +05301220 else
Nishanth Menon429222d2014-06-30 10:57:38 -05001221 desc->enable_mask = SMPS10_BOOST_EN;
1222 desc->bypass_reg = PALMAS_BASE_TO_REG(PALMAS_SMPS_BASE,
1223 PALMAS_SMPS10_CTRL);
Nishanth Menone0341f12016-04-26 11:36:42 -05001224 desc->bypass_val_on = SMPS10_BYPASS_EN;
Nishanth Menon429222d2014-06-30 10:57:38 -05001225 desc->bypass_mask = SMPS10_BYPASS_EN;
1226 desc->min_uV = 3750000;
1227 desc->uV_step = 1250000;
Axel Linfedd89b2012-06-06 20:01:38 +08001228 break;
1229 default:
Axel Linbdc4baa2012-11-29 10:01:44 +08001230 /*
1231 * Read and store the RANGE bit for later use
1232 * This must be done before regulator is probed,
Laxman Dewangan51d3a0c2013-04-18 18:32:48 +05301233 * otherwise we error in probe with unsupportable
1234 * ranges. Read the current smps mode for later use.
Axel Linbdc4baa2012-11-29 10:01:44 +08001235 */
Nishanth Menoncf910b62014-06-30 10:57:36 -05001236 addr = rinfo->vsel_addr;
Nishanth Menon429222d2014-06-30 10:57:38 -05001237 desc->n_linear_ranges = 3;
Graeme Gregorye5ce4202012-05-18 16:53:57 +01001238
1239 ret = palmas_smps_read(pmic->palmas, addr, &reg);
1240 if (ret)
Sachin Kamat51c86b32013-09-04 12:01:01 +05301241 return ret;
Graeme Gregorye5ce4202012-05-18 16:53:57 +01001242 if (reg & PALMAS_SMPS12_VOLTAGE_RANGE)
1243 pmic->range[id] = 1;
Keerthydbabd622014-05-22 14:48:29 +05301244 if (pmic->range[id])
Nishanth Menon429222d2014-06-30 10:57:38 -05001245 desc->linear_ranges = smps_high_ranges;
Keerthydbabd622014-05-22 14:48:29 +05301246 else
Nishanth Menon429222d2014-06-30 10:57:38 -05001247 desc->linear_ranges = smps_low_ranges;
Axel Linbdc4baa2012-11-29 10:01:44 +08001248
Laxman Dewangan32b6d3f2013-08-21 16:18:16 +05301249 if (reg_init && reg_init->roof_floor)
Nishanth Menon429222d2014-06-30 10:57:38 -05001250 desc->ops = &palmas_ops_ext_control_smps;
Laxman Dewangan32b6d3f2013-08-21 16:18:16 +05301251 else
Nishanth Menon429222d2014-06-30 10:57:38 -05001252 desc->ops = &palmas_ops_smps;
1253 desc->n_voltages = PALMAS_SMPS_NUM_VOLTAGES;
1254 desc->vsel_reg = PALMAS_BASE_TO_REG(PALMAS_SMPS_BASE,
1255 rinfo->vsel_addr);
1256 desc->vsel_mask = PALMAS_SMPS12_VOLTAGE_VSEL_MASK;
Laxman Dewangan51d3a0c2013-04-18 18:32:48 +05301257
1258 /* Read the smps mode for later use. */
Nishanth Menoncf910b62014-06-30 10:57:36 -05001259 addr = rinfo->ctrl_addr;
Laxman Dewangan51d3a0c2013-04-18 18:32:48 +05301260 ret = palmas_smps_read(pmic->palmas, addr, &reg);
1261 if (ret)
Sachin Kamat51c86b32013-09-04 12:01:01 +05301262 return ret;
Laxman Dewangan51d3a0c2013-04-18 18:32:48 +05301263 pmic->current_reg_mode[id] = reg &
1264 PALMAS_SMPS12_CTRL_MODE_ACTIVE_MASK;
Nishanth Menon318dbb02014-06-20 12:26:23 -05001265
Nishanth Menon429222d2014-06-30 10:57:38 -05001266 desc->enable_reg = PALMAS_BASE_TO_REG(PALMAS_SMPS_BASE,
1267 rinfo->ctrl_addr);
1268 desc->enable_mask = PALMAS_SMPS12_CTRL_MODE_ACTIVE_MASK;
Nishanth Menon318dbb02014-06-20 12:26:23 -05001269 /* set_mode overrides this value */
Nishanth Menon429222d2014-06-30 10:57:38 -05001270 desc->enable_val = SMPS_CTRL_MODE_ON;
Graeme Gregorye5ce4202012-05-18 16:53:57 +01001271 }
1272
Nishanth Menon429222d2014-06-30 10:57:38 -05001273 desc->type = REGULATOR_VOLTAGE;
1274 desc->owner = THIS_MODULE;
Axel Linbdc4baa2012-11-29 10:01:44 +08001275
Graeme Gregorya361cd92012-08-28 13:47:40 +02001276 if (pdata)
Graeme Gregorye5ce4202012-05-18 16:53:57 +01001277 config.init_data = pdata->reg_data[id];
1278 else
1279 config.init_data = NULL;
1280
Nishanth Menon429222d2014-06-30 10:57:38 -05001281 desc->supply_name = rinfo->sname;
Keerthycac9e912014-06-18 15:28:59 +05301282 config.of_node = ddata->palmas_matches[id].of_node;
Graeme Gregorya361cd92012-08-28 13:47:40 +02001283
Nishanth Menon429222d2014-06-30 10:57:38 -05001284 rdev = devm_regulator_register(pmic->dev, desc, &config);
Graeme Gregorye5ce4202012-05-18 16:53:57 +01001285 if (IS_ERR(rdev)) {
Keerthycac9e912014-06-18 15:28:59 +05301286 dev_err(pmic->dev,
Graeme Gregorye5ce4202012-05-18 16:53:57 +01001287 "failed to register %s regulator\n",
Keerthycac9e912014-06-18 15:28:59 +05301288 pdev_name);
Sachin Kamat51c86b32013-09-04 12:01:01 +05301289 return PTR_ERR(rdev);
Graeme Gregorye5ce4202012-05-18 16:53:57 +01001290 }
1291
1292 /* Save regulator for cleanup */
1293 pmic->rdev[id] = rdev;
1294 }
1295
Graeme Gregorye5ce4202012-05-18 16:53:57 +01001296 return 0;
Graeme Gregorye5ce4202012-05-18 16:53:57 +01001297}
1298
Keerthyd6f83372014-06-18 15:29:00 +05301299static int tps65917_smps_registration(struct palmas_pmic *pmic,
1300 struct palmas_pmic_driver_data *ddata,
1301 struct palmas_pmic_platform_data *pdata,
1302 const char *pdev_name,
1303 struct regulator_config config)
1304{
1305 int id, ret;
1306 unsigned int addr, reg;
1307 struct regulator_dev *rdev;
1308 struct palmas_reg_init *reg_init;
Nishanth Menoncf910b62014-06-30 10:57:36 -05001309 struct palmas_regs_info *rinfo;
Nishanth Menon429222d2014-06-30 10:57:38 -05001310 struct regulator_desc *desc;
Keerthyd6f83372014-06-18 15:29:00 +05301311
1312 for (id = ddata->smps_start; id <= ddata->smps_end; id++) {
1313 /*
1314 * Miss out regulators which are not available due
1315 * to slaving configurations.
1316 */
Nishanth Menon429222d2014-06-30 10:57:38 -05001317 desc = &pmic->desc[id];
1318 desc->n_linear_ranges = 3;
Keerthybe035302017-05-23 17:46:56 +05301319 if ((id == TPS65917_REG_SMPS2 || id == TPS65917_REG_SMPS1) &&
1320 pmic->smps12)
Keerthyd6f83372014-06-18 15:29:00 +05301321 continue;
1322
1323 /* Initialise sleep/init values from platform data */
1324 if (pdata && pdata->reg_init[id]) {
1325 reg_init = pdata->reg_init[id];
1326 ret = palmas_smps_init(pmic->palmas, id, reg_init);
1327 if (ret)
1328 return ret;
1329 } else {
1330 reg_init = NULL;
1331 }
Nishanth Menoncf910b62014-06-30 10:57:36 -05001332 rinfo = &ddata->palmas_regs_info[id];
Keerthyd6f83372014-06-18 15:29:00 +05301333
1334 /* Register the regulators */
Nishanth Menon429222d2014-06-30 10:57:38 -05001335 desc->name = rinfo->name;
1336 desc->id = id;
Keerthyd6f83372014-06-18 15:29:00 +05301337
1338 /*
1339 * Read and store the RANGE bit for later use
1340 * This must be done before regulator is probed,
1341 * otherwise we error in probe with unsupportable
1342 * ranges. Read the current smps mode for later use.
1343 */
Nishanth Menoncf910b62014-06-30 10:57:36 -05001344 addr = rinfo->vsel_addr;
Keerthyd6f83372014-06-18 15:29:00 +05301345
1346 ret = palmas_smps_read(pmic->palmas, addr, &reg);
1347 if (ret)
1348 return ret;
1349 if (reg & TPS65917_SMPS1_VOLTAGE_RANGE)
1350 pmic->range[id] = 1;
1351
1352 if (pmic->range[id])
Nishanth Menon429222d2014-06-30 10:57:38 -05001353 desc->linear_ranges = smps_high_ranges;
1354 else
1355 desc->linear_ranges = smps_low_ranges;
Keerthyd6f83372014-06-18 15:29:00 +05301356
1357 if (reg_init && reg_init->roof_floor)
Nishanth Menon429222d2014-06-30 10:57:38 -05001358 desc->ops = &tps65917_ops_ext_control_smps;
Keerthyd6f83372014-06-18 15:29:00 +05301359 else
Nishanth Menon429222d2014-06-30 10:57:38 -05001360 desc->ops = &tps65917_ops_smps;
1361 desc->n_voltages = PALMAS_SMPS_NUM_VOLTAGES;
1362 desc->vsel_reg = PALMAS_BASE_TO_REG(PALMAS_SMPS_BASE,
1363 rinfo->vsel_addr);
1364 desc->vsel_mask = PALMAS_SMPS12_VOLTAGE_VSEL_MASK;
1365 desc->ramp_delay = 2500;
Keerthyd6f83372014-06-18 15:29:00 +05301366
1367 /* Read the smps mode for later use. */
Nishanth Menoncf910b62014-06-30 10:57:36 -05001368 addr = rinfo->ctrl_addr;
Keerthyd6f83372014-06-18 15:29:00 +05301369 ret = palmas_smps_read(pmic->palmas, addr, &reg);
1370 if (ret)
1371 return ret;
1372 pmic->current_reg_mode[id] = reg &
1373 PALMAS_SMPS12_CTRL_MODE_ACTIVE_MASK;
Nishanth Menonb6328152014-06-30 10:57:39 -05001374 desc->enable_reg = PALMAS_BASE_TO_REG(PALMAS_SMPS_BASE,
1375 rinfo->ctrl_addr);
1376 desc->enable_mask = PALMAS_SMPS12_CTRL_MODE_ACTIVE_MASK;
1377 /* set_mode overrides this value */
1378 desc->enable_val = SMPS_CTRL_MODE_ON;
Keerthyd6f83372014-06-18 15:29:00 +05301379
Nishanth Menon429222d2014-06-30 10:57:38 -05001380 desc->type = REGULATOR_VOLTAGE;
1381 desc->owner = THIS_MODULE;
Keerthyd6f83372014-06-18 15:29:00 +05301382
1383 if (pdata)
1384 config.init_data = pdata->reg_data[id];
1385 else
1386 config.init_data = NULL;
1387
Nishanth Menon429222d2014-06-30 10:57:38 -05001388 desc->supply_name = rinfo->sname;
Keerthyd6f83372014-06-18 15:29:00 +05301389 config.of_node = ddata->palmas_matches[id].of_node;
1390
Nishanth Menon429222d2014-06-30 10:57:38 -05001391 rdev = devm_regulator_register(pmic->dev, desc, &config);
Keerthyd6f83372014-06-18 15:29:00 +05301392 if (IS_ERR(rdev)) {
1393 dev_err(pmic->dev,
1394 "failed to register %s regulator\n",
1395 pdev_name);
1396 return PTR_ERR(rdev);
1397 }
1398
1399 /* Save regulator for cleanup */
1400 pmic->rdev[id] = rdev;
1401 }
1402
1403 return 0;
1404}
1405
Keerthycac9e912014-06-18 15:28:59 +05301406static struct of_regulator_match palmas_matches[] = {
1407 { .name = "smps12", },
1408 { .name = "smps123", },
1409 { .name = "smps3", },
1410 { .name = "smps45", },
1411 { .name = "smps457", },
1412 { .name = "smps6", },
1413 { .name = "smps7", },
1414 { .name = "smps8", },
1415 { .name = "smps9", },
1416 { .name = "smps10_out2", },
1417 { .name = "smps10_out1", },
1418 { .name = "ldo1", },
1419 { .name = "ldo2", },
1420 { .name = "ldo3", },
1421 { .name = "ldo4", },
1422 { .name = "ldo5", },
1423 { .name = "ldo6", },
1424 { .name = "ldo7", },
1425 { .name = "ldo8", },
1426 { .name = "ldo9", },
1427 { .name = "ldoln", },
1428 { .name = "ldousb", },
1429 { .name = "regen1", },
1430 { .name = "regen2", },
1431 { .name = "regen3", },
1432 { .name = "sysen1", },
1433 { .name = "sysen2", },
1434};
1435
Keerthyd6f83372014-06-18 15:29:00 +05301436static struct of_regulator_match tps65917_matches[] = {
1437 { .name = "smps1", },
1438 { .name = "smps2", },
1439 { .name = "smps3", },
1440 { .name = "smps4", },
1441 { .name = "smps5", },
Keerthybe035302017-05-23 17:46:56 +05301442 { .name = "smps12",},
Keerthyd6f83372014-06-18 15:29:00 +05301443 { .name = "ldo1", },
1444 { .name = "ldo2", },
1445 { .name = "ldo3", },
1446 { .name = "ldo4", },
1447 { .name = "ldo5", },
1448 { .name = "regen1", },
1449 { .name = "regen2", },
1450 { .name = "regen3", },
1451 { .name = "sysen1", },
1452 { .name = "sysen2", },
1453};
1454
Nishanth Menon4b09e172014-06-30 10:57:34 -05001455static struct palmas_pmic_driver_data palmas_ddata = {
Keerthycac9e912014-06-18 15:28:59 +05301456 .smps_start = PALMAS_REG_SMPS12,
1457 .smps_end = PALMAS_REG_SMPS10_OUT1,
1458 .ldo_begin = PALMAS_REG_LDO1,
1459 .ldo_end = PALMAS_REG_LDOUSB,
1460 .max_reg = PALMAS_NUM_REGS,
Keerthye999c722015-03-17 15:56:05 +05301461 .has_regen3 = true,
Nishanth Menon6839cd62014-06-30 10:57:37 -05001462 .palmas_regs_info = palmas_generic_regs_info,
Keerthycac9e912014-06-18 15:28:59 +05301463 .palmas_matches = palmas_matches,
1464 .sleep_req_info = palma_sleep_req_info,
1465 .smps_register = palmas_smps_registration,
1466 .ldo_register = palmas_ldo_registration,
1467};
1468
Nishanth Menon4b09e172014-06-30 10:57:34 -05001469static struct palmas_pmic_driver_data tps65917_ddata = {
Keerthyd6f83372014-06-18 15:29:00 +05301470 .smps_start = TPS65917_REG_SMPS1,
Keerthybe035302017-05-23 17:46:56 +05301471 .smps_end = TPS65917_REG_SMPS12,
Keerthyd6f83372014-06-18 15:29:00 +05301472 .ldo_begin = TPS65917_REG_LDO1,
1473 .ldo_end = TPS65917_REG_LDO5,
1474 .max_reg = TPS65917_NUM_REGS,
Keerthye999c722015-03-17 15:56:05 +05301475 .has_regen3 = true,
Keerthyd6f83372014-06-18 15:29:00 +05301476 .palmas_regs_info = tps65917_regs_info,
1477 .palmas_matches = tps65917_matches,
1478 .sleep_req_info = tps65917_sleep_req_info,
1479 .smps_register = tps65917_smps_registration,
1480 .ldo_register = tps65917_ldo_registration,
1481};
1482
Nishanth Menon7f091e52016-05-05 19:29:51 -05001483static int palmas_dt_to_pdata(struct device *dev,
1484 struct device_node *node,
1485 struct palmas_pmic_platform_data *pdata,
1486 struct palmas_pmic_driver_data *ddata)
Keerthycac9e912014-06-18 15:28:59 +05301487{
1488 struct device_node *regulators;
1489 u32 prop;
1490 int idx, ret;
1491
Keerthycac9e912014-06-18 15:28:59 +05301492 regulators = of_get_child_by_name(node, "regulators");
1493 if (!regulators) {
1494 dev_info(dev, "regulator node not found\n");
Nishanth Menon7f091e52016-05-05 19:29:51 -05001495 return 0;
Keerthycac9e912014-06-18 15:28:59 +05301496 }
1497
1498 ret = of_regulator_match(dev, regulators, ddata->palmas_matches,
1499 ddata->max_reg);
1500 of_node_put(regulators);
1501 if (ret < 0) {
1502 dev_err(dev, "Error parsing regulator init data: %d\n", ret);
Nishanth Menon7f091e52016-05-05 19:29:51 -05001503 return 0;
Keerthycac9e912014-06-18 15:28:59 +05301504 }
1505
1506 for (idx = 0; idx < ddata->max_reg; idx++) {
Julia Lawall96e4f522017-05-04 22:10:51 +02001507 struct of_regulator_match *match;
Nishanth Menon1b424432016-05-05 19:29:50 -05001508 struct palmas_reg_init *rinit;
Nishanth Menon6c7d6142016-05-05 19:29:52 -05001509 struct device_node *np;
Nishanth Menon036d1932016-05-05 19:29:49 -05001510
1511 match = &ddata->palmas_matches[idx];
Nishanth Menon6c7d6142016-05-05 19:29:52 -05001512 np = match->of_node;
Nishanth Menon036d1932016-05-05 19:29:49 -05001513
Nishanth Menon6c7d6142016-05-05 19:29:52 -05001514 if (!match->init_data || !np)
Keerthycac9e912014-06-18 15:28:59 +05301515 continue;
1516
Nishanth Menon1b424432016-05-05 19:29:50 -05001517 rinit = devm_kzalloc(dev, sizeof(*rinit), GFP_KERNEL);
Nishanth Menon7f091e52016-05-05 19:29:51 -05001518 if (!rinit)
1519 return -ENOMEM;
1520
Nishanth Menon036d1932016-05-05 19:29:49 -05001521 pdata->reg_data[idx] = match->init_data;
Nishanth Menon1b424432016-05-05 19:29:50 -05001522 pdata->reg_init[idx] = rinit;
Keerthycac9e912014-06-18 15:28:59 +05301523
Nishanth Menon6c7d6142016-05-05 19:29:52 -05001524 rinit->warm_reset = of_property_read_bool(np, "ti,warm-reset");
1525 ret = of_property_read_u32(np, "ti,roof-floor", &prop);
Keerthycac9e912014-06-18 15:28:59 +05301526 /* EINVAL: Property not found */
1527 if (ret != -EINVAL) {
1528 int econtrol;
1529
1530 /* use default value, when no value is specified */
1531 econtrol = PALMAS_EXT_CONTROL_NSLEEP;
1532 if (!ret) {
1533 switch (prop) {
1534 case 1:
1535 econtrol = PALMAS_EXT_CONTROL_ENABLE1;
1536 break;
1537 case 2:
1538 econtrol = PALMAS_EXT_CONTROL_ENABLE2;
1539 break;
1540 case 3:
1541 econtrol = PALMAS_EXT_CONTROL_NSLEEP;
1542 break;
1543 default:
1544 WARN_ON(1);
1545 dev_warn(dev,
1546 "%s: Invalid roof-floor option: %u\n",
Nishanth Menon036d1932016-05-05 19:29:49 -05001547 match->name, prop);
Keerthycac9e912014-06-18 15:28:59 +05301548 break;
1549 }
1550 }
Nishanth Menon1b424432016-05-05 19:29:50 -05001551 rinit->roof_floor = econtrol;
Keerthycac9e912014-06-18 15:28:59 +05301552 }
1553
Nishanth Menon6c7d6142016-05-05 19:29:52 -05001554 ret = of_property_read_u32(np, "ti,mode-sleep", &prop);
Keerthycac9e912014-06-18 15:28:59 +05301555 if (!ret)
Nishanth Menon1b424432016-05-05 19:29:50 -05001556 rinit->mode_sleep = prop;
Keerthycac9e912014-06-18 15:28:59 +05301557
Nishanth Menon6c7d6142016-05-05 19:29:52 -05001558 ret = of_property_read_bool(np, "ti,smps-range");
Keerthycac9e912014-06-18 15:28:59 +05301559 if (ret)
Nishanth Menon1b424432016-05-05 19:29:50 -05001560 rinit->vsel = PALMAS_SMPS12_VOLTAGE_RANGE;
Keerthycac9e912014-06-18 15:28:59 +05301561
1562 if (idx == PALMAS_REG_LDO8)
1563 pdata->enable_ldo8_tracking = of_property_read_bool(
Nishanth Menon6c7d6142016-05-05 19:29:52 -05001564 np, "ti,enable-ldo8-tracking");
Keerthycac9e912014-06-18 15:28:59 +05301565 }
1566
1567 pdata->ldo6_vibrator = of_property_read_bool(node, "ti,ldo6-vibrator");
Nishanth Menon7f091e52016-05-05 19:29:51 -05001568
1569 return 0;
Keerthycac9e912014-06-18 15:28:59 +05301570}
1571
Fabian Frederickcdbf6f02015-03-16 20:17:08 +01001572static const struct of_device_id of_palmas_match_tbl[] = {
Keerthycac9e912014-06-18 15:28:59 +05301573 {
1574 .compatible = "ti,palmas-pmic",
1575 .data = &palmas_ddata,
1576 },
1577 {
1578 .compatible = "ti,twl6035-pmic",
1579 .data = &palmas_ddata,
1580 },
1581 {
1582 .compatible = "ti,twl6036-pmic",
1583 .data = &palmas_ddata,
1584 },
1585 {
1586 .compatible = "ti,twl6037-pmic",
1587 .data = &palmas_ddata,
1588 },
1589 {
1590 .compatible = "ti,tps65913-pmic",
1591 .data = &palmas_ddata,
1592 },
1593 {
1594 .compatible = "ti,tps65914-pmic",
1595 .data = &palmas_ddata,
1596 },
1597 {
1598 .compatible = "ti,tps80036-pmic",
1599 .data = &palmas_ddata,
1600 },
1601 {
1602 .compatible = "ti,tps659038-pmic",
1603 .data = &palmas_ddata,
1604 },
Keerthyd6f83372014-06-18 15:29:00 +05301605 {
1606 .compatible = "ti,tps65917-pmic",
1607 .data = &tps65917_ddata,
1608 },
Graeme Gregorya361cd92012-08-28 13:47:40 +02001609 { /* end */ }
1610};
1611
Keerthycac9e912014-06-18 15:28:59 +05301612static int palmas_regulators_probe(struct platform_device *pdev)
1613{
1614 struct palmas *palmas = dev_get_drvdata(pdev->dev.parent);
1615 struct palmas_pmic_platform_data *pdata = dev_get_platdata(&pdev->dev);
1616 struct device_node *node = pdev->dev.of_node;
1617 struct palmas_pmic_driver_data *driver_data;
1618 struct regulator_config config = { };
1619 struct palmas_pmic *pmic;
1620 const char *pdev_name;
1621 const struct of_device_id *match;
1622 int ret = 0;
1623 unsigned int reg;
1624
1625 match = of_match_device(of_match_ptr(of_palmas_match_tbl), &pdev->dev);
1626
1627 if (!match)
1628 return -ENODATA;
1629
1630 driver_data = (struct palmas_pmic_driver_data *)match->data;
1631 pdata = devm_kzalloc(&pdev->dev, sizeof(*pdata), GFP_KERNEL);
1632 if (!pdata)
1633 return -ENOMEM;
1634
1635 pmic = devm_kzalloc(&pdev->dev, sizeof(*pmic), GFP_KERNEL);
1636 if (!pmic)
1637 return -ENOMEM;
1638
Keerthye999c722015-03-17 15:56:05 +05301639 if (of_device_is_compatible(node, "ti,tps659038-pmic")) {
Keerthye03826d2015-03-17 15:56:04 +05301640 palmas_generic_regs_info[PALMAS_REG_REGEN2].ctrl_addr =
1641 TPS659038_REGEN2_CTRL;
Keerthye999c722015-03-17 15:56:05 +05301642 palmas_ddata.has_regen3 = false;
1643 }
Keerthye03826d2015-03-17 15:56:04 +05301644
Keerthycac9e912014-06-18 15:28:59 +05301645 pmic->dev = &pdev->dev;
1646 pmic->palmas = palmas;
1647 palmas->pmic = pmic;
1648 platform_set_drvdata(pdev, pmic);
1649 pmic->palmas->pmic_ddata = driver_data;
1650
Nishanth Menon7f091e52016-05-05 19:29:51 -05001651 ret = palmas_dt_to_pdata(&pdev->dev, node, pdata, driver_data);
1652 if (ret)
1653 return ret;
Keerthycac9e912014-06-18 15:28:59 +05301654
1655 ret = palmas_smps_read(palmas, PALMAS_SMPS_CTRL, &reg);
1656 if (ret)
1657 return ret;
1658
Keerthybe035302017-05-23 17:46:56 +05301659 if (reg & PALMAS_SMPS_CTRL_SMPS12_SMPS123_EN) {
Keerthycac9e912014-06-18 15:28:59 +05301660 pmic->smps123 = 1;
Keerthybe035302017-05-23 17:46:56 +05301661 pmic->smps12 = 1;
1662 }
Keerthycac9e912014-06-18 15:28:59 +05301663
1664 if (reg & PALMAS_SMPS_CTRL_SMPS45_SMPS457_EN)
1665 pmic->smps457 = 1;
1666
1667 config.regmap = palmas->regmap[REGULATOR_SLAVE];
1668 config.dev = &pdev->dev;
1669 config.driver_data = pmic;
1670 pdev_name = pdev->name;
1671
1672 ret = driver_data->smps_register(pmic, driver_data, pdata, pdev_name,
1673 config);
1674 if (ret)
1675 return ret;
1676
1677 ret = driver_data->ldo_register(pmic, driver_data, pdata, pdev_name,
1678 config);
1679
1680 return ret;
1681}
1682
Graeme Gregorye5ce4202012-05-18 16:53:57 +01001683static struct platform_driver palmas_driver = {
1684 .driver = {
1685 .name = "palmas-pmic",
Graeme Gregorya361cd92012-08-28 13:47:40 +02001686 .of_match_table = of_palmas_match_tbl,
Graeme Gregorye5ce4202012-05-18 16:53:57 +01001687 },
Laxman Dewanganbbcf50b2013-03-18 14:59:49 +05301688 .probe = palmas_regulators_probe,
Graeme Gregorye5ce4202012-05-18 16:53:57 +01001689};
1690
1691static int __init palmas_init(void)
1692{
1693 return platform_driver_register(&palmas_driver);
1694}
1695subsys_initcall(palmas_init);
1696
1697static void __exit palmas_exit(void)
1698{
1699 platform_driver_unregister(&palmas_driver);
1700}
1701module_exit(palmas_exit);
1702
1703MODULE_AUTHOR("Graeme Gregory <gg@slimlogic.co.uk>");
1704MODULE_DESCRIPTION("Palmas voltage regulator driver");
1705MODULE_LICENSE("GPL");
1706MODULE_ALIAS("platform:palmas-pmic");
Graeme Gregorya361cd92012-08-28 13:47:40 +02001707MODULE_DEVICE_TABLE(of, of_palmas_match_tbl);