blob: 6484fa6dbb84a35df7d90df5b595ac5db74ea099 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07002 Copyright (c) 1998 - 2002 Frodo Looijaard <frodol@dds.nl>,
3 Philip Edelbrock <phil@netroedge.com>, and Mark D. Studebaker
4 <mdsxyz123@yahoo.com>
Jean Delvareb3b8df92014-11-12 10:20:40 +01005 Copyright (C) 2007 - 2014 Jean Delvare <jdelvare@suse.de>
David Woodhouse0cd96eb2010-10-31 21:06:59 +01006 Copyright (C) 2010 Intel Corporation,
7 David Woodhouse <dwmw2@infradead.org>
Linus Torvalds1da177e2005-04-16 15:20:36 -07008
9 This program is free software; you can redistribute it and/or modify
10 it under the terms of the GNU General Public License as published by
11 the Free Software Foundation; either version 2 of the License, or
12 (at your option) any later version.
13
14 This program is distributed in the hope that it will be useful,
15 but WITHOUT ANY WARRANTY; without even the implied warranty of
16 MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
17 GNU General Public License for more details.
Linus Torvalds1da177e2005-04-16 15:20:36 -070018*/
19
20/*
Jean Delvarece316112014-07-17 15:03:24 +020021 * Supports the following Intel I/O Controller Hubs (ICH):
22 *
23 * I/O Block I2C
24 * region SMBus Block proc. block
25 * Chip name PCI ID size PEC buffer call read
26 * ---------------------------------------------------------------------------
27 * 82801AA (ICH) 0x2413 16 no no no no
28 * 82801AB (ICH0) 0x2423 16 no no no no
29 * 82801BA (ICH2) 0x2443 16 no no no no
30 * 82801CA (ICH3) 0x2483 32 soft no no no
31 * 82801DB (ICH4) 0x24c3 32 hard yes no no
32 * 82801E (ICH5) 0x24d3 32 hard yes yes yes
33 * 6300ESB 0x25a4 32 hard yes yes yes
34 * 82801F (ICH6) 0x266a 32 hard yes yes yes
35 * 6310ESB/6320ESB 0x269b 32 hard yes yes yes
36 * 82801G (ICH7) 0x27da 32 hard yes yes yes
37 * 82801H (ICH8) 0x283e 32 hard yes yes yes
38 * 82801I (ICH9) 0x2930 32 hard yes yes yes
39 * EP80579 (Tolapai) 0x5032 32 hard yes yes yes
40 * ICH10 0x3a30 32 hard yes yes yes
41 * ICH10 0x3a60 32 hard yes yes yes
42 * 5/3400 Series (PCH) 0x3b30 32 hard yes yes yes
43 * 6 Series (PCH) 0x1c22 32 hard yes yes yes
44 * Patsburg (PCH) 0x1d22 32 hard yes yes yes
45 * Patsburg (PCH) IDF 0x1d70 32 hard yes yes yes
46 * Patsburg (PCH) IDF 0x1d71 32 hard yes yes yes
47 * Patsburg (PCH) IDF 0x1d72 32 hard yes yes yes
48 * DH89xxCC (PCH) 0x2330 32 hard yes yes yes
49 * Panther Point (PCH) 0x1e22 32 hard yes yes yes
50 * Lynx Point (PCH) 0x8c22 32 hard yes yes yes
51 * Lynx Point-LP (PCH) 0x9c22 32 hard yes yes yes
52 * Avoton (SOC) 0x1f3c 32 hard yes yes yes
53 * Wellsburg (PCH) 0x8d22 32 hard yes yes yes
54 * Wellsburg (PCH) MS 0x8d7d 32 hard yes yes yes
55 * Wellsburg (PCH) MS 0x8d7e 32 hard yes yes yes
56 * Wellsburg (PCH) MS 0x8d7f 32 hard yes yes yes
57 * Coleto Creek (PCH) 0x23b0 32 hard yes yes yes
Jean Delvareb299de82014-07-17 15:04:41 +020058 * Wildcat Point (PCH) 0x8ca2 32 hard yes yes yes
Jean Delvarece316112014-07-17 15:03:24 +020059 * Wildcat Point-LP (PCH) 0x9ca2 32 hard yes yes yes
60 * BayTrail (SOC) 0x0f12 32 hard yes yes yes
james.d.ralston@intel.com3e27a842014-10-13 15:20:24 -070061 * Sunrise Point-H (PCH) 0xa123 32 hard yes yes yes
Devin Ryles3eee17992014-11-05 16:30:03 -050062 * Sunrise Point-LP (PCH) 0x9d23 32 hard yes yes yes
Mika Westerberg84d7f2e2015-10-13 15:41:39 +030063 * DNV (SOC) 0x19df 32 hard yes yes yes
Jarkko Nikuladd77f422015-10-22 17:16:58 +030064 * Broxton (SOC) 0x5ad4 32 hard yes yes yes
Alexandra Yatescdc5a312015-11-05 11:40:25 -080065 * Lewisburg (PCH) 0xa1a3 32 hard yes yes yes
66 * Lewisburg Supersku (PCH) 0xa223 32 hard yes yes yes
Andy Shevchenko31158762016-09-23 11:56:01 +030067 * Kaby Lake PCH-H (PCH) 0xa2a3 32 hard yes yes yes
Mika Westerberg9827f9e2017-02-01 19:20:59 +030068 * Gemini Lake (SOC) 0x31d4 32 hard yes yes yes
Jean Delvarece316112014-07-17 15:03:24 +020069 *
70 * Features supported by this driver:
71 * Software PEC no
72 * Hardware PEC yes
73 * Block buffer yes
74 * Block process call transaction no
75 * I2C block read transaction yes (doesn't use the block buffer)
76 * Slave mode no
Benjamin Tissoires7b0ed332016-06-24 16:39:49 +020077 * SMBus Host Notify yes
Jean Delvarece316112014-07-17 15:03:24 +020078 * Interrupt processing yes
79 *
80 * See the file Documentation/i2c/busses/i2c-i801 for details.
81 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070082
Daniel Kurtz636752b2012-07-24 14:13:58 +020083#include <linux/interrupt.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070084#include <linux/module.h>
85#include <linux/pci.h>
86#include <linux/kernel.h>
87#include <linux/stddef.h>
88#include <linux/delay.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070089#include <linux/ioport.h>
90#include <linux/init.h>
91#include <linux/i2c.h>
Benjamin Tissoires7b0ed332016-06-24 16:39:49 +020092#include <linux/i2c-smbus.h>
Jean Delvare54fb4a052008-07-14 22:38:33 +020093#include <linux/acpi.h>
Jean Delvare1561bfe2009-01-07 14:29:17 +010094#include <linux/io.h>
Hans de Goedefa5bfab2009-03-30 21:46:44 +020095#include <linux/dmi.h>
Ben Hutchings665a96b2011-01-10 22:11:22 +010096#include <linux/slab.h>
Daniel Kurtz636752b2012-07-24 14:13:58 +020097#include <linux/wait.h>
Jean Delvare3ad7ea12012-10-05 22:23:53 +020098#include <linux/err.h>
Mika Westerberg94246932015-08-06 13:46:25 +010099#include <linux/platform_device.h>
100#include <linux/platform_data/itco_wdt.h>
Jarkko Nikulaa7401ca2016-03-10 14:12:22 +0200101#include <linux/pm_runtime.h>
Jean Delvare3ad7ea12012-10-05 22:23:53 +0200102
Javier Martinez Canillas175c7082016-07-21 12:11:01 -0400103#if IS_ENABLED(CONFIG_I2C_MUX_GPIO) && defined CONFIG_DMI
Jean Delvare3ad7ea12012-10-05 22:23:53 +0200104#include <linux/gpio.h>
105#include <linux/i2c-mux-gpio.h>
Jean Delvare3ad7ea12012-10-05 22:23:53 +0200106#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700107
Linus Torvalds1da177e2005-04-16 15:20:36 -0700108/* I801 SMBus address offsets */
David Woodhouse0cd96eb2010-10-31 21:06:59 +0100109#define SMBHSTSTS(p) (0 + (p)->smba)
110#define SMBHSTCNT(p) (2 + (p)->smba)
111#define SMBHSTCMD(p) (3 + (p)->smba)
112#define SMBHSTADD(p) (4 + (p)->smba)
113#define SMBHSTDAT0(p) (5 + (p)->smba)
114#define SMBHSTDAT1(p) (6 + (p)->smba)
115#define SMBBLKDAT(p) (7 + (p)->smba)
116#define SMBPEC(p) (8 + (p)->smba) /* ICH3 and later */
117#define SMBAUXSTS(p) (12 + (p)->smba) /* ICH4 and later */
118#define SMBAUXCTL(p) (13 + (p)->smba) /* ICH4 and later */
Benjamin Tissoires7b0ed332016-06-24 16:39:49 +0200119#define SMBSLVSTS(p) (16 + (p)->smba) /* ICH3 and later */
120#define SMBSLVCMD(p) (17 + (p)->smba) /* ICH3 and later */
121#define SMBNTFDADD(p) (20 + (p)->smba) /* ICH3 and later */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700122
123/* PCI Address Constants */
Jean Delvare6dcc19d2006-06-12 21:53:02 +0200124#define SMBBAR 4
Jean Delvareaeb8a3d2014-11-12 10:25:37 +0100125#define SMBPCICTL 0x004
Daniel Kurtz636752b2012-07-24 14:13:58 +0200126#define SMBPCISTS 0x006
Linus Torvalds1da177e2005-04-16 15:20:36 -0700127#define SMBHSTCFG 0x040
Mika Westerberg94246932015-08-06 13:46:25 +0100128#define TCOBASE 0x050
129#define TCOCTL 0x054
130
131#define ACPIBASE 0x040
132#define ACPIBASE_SMI_OFF 0x030
133#define ACPICTRL 0x044
134#define ACPICTRL_EN 0x080
135
136#define SBREG_BAR 0x10
137#define SBREG_SMBCTRL 0xc6000c
Linus Torvalds1da177e2005-04-16 15:20:36 -0700138
Daniel Kurtz636752b2012-07-24 14:13:58 +0200139/* Host status bits for SMBPCISTS */
Benjamin Tissoiresfe9ba3e2016-10-13 14:10:37 +0200140#define SMBPCISTS_INTS BIT(3)
Daniel Kurtz636752b2012-07-24 14:13:58 +0200141
Jean Delvareaeb8a3d2014-11-12 10:25:37 +0100142/* Control bits for SMBPCICTL */
Benjamin Tissoiresfe9ba3e2016-10-13 14:10:37 +0200143#define SMBPCICTL_INTDIS BIT(10)
Jean Delvareaeb8a3d2014-11-12 10:25:37 +0100144
Linus Torvalds1da177e2005-04-16 15:20:36 -0700145/* Host configuration bits for SMBHSTCFG */
Benjamin Tissoiresfe9ba3e2016-10-13 14:10:37 +0200146#define SMBHSTCFG_HST_EN BIT(0)
147#define SMBHSTCFG_SMB_SMI_EN BIT(1)
148#define SMBHSTCFG_I2C_EN BIT(2)
149#define SMBHSTCFG_SPD_WD BIT(4)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700150
Mika Westerberg94246932015-08-06 13:46:25 +0100151/* TCO configuration bits for TCOCTL */
Benjamin Tissoiresfe9ba3e2016-10-13 14:10:37 +0200152#define TCOCTL_EN BIT(8)
Mika Westerberg94246932015-08-06 13:46:25 +0100153
Ellen Wang97d34ec2016-07-01 22:42:15 +0200154/* Auxiliary status register bits, ICH4+ only */
Benjamin Tissoiresfe9ba3e2016-10-13 14:10:37 +0200155#define SMBAUXSTS_CRCE BIT(0)
156#define SMBAUXSTS_STCO BIT(1)
Ellen Wang97d34ec2016-07-01 22:42:15 +0200157
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300158/* Auxiliary control register bits, ICH4+ only */
Benjamin Tissoiresfe9ba3e2016-10-13 14:10:37 +0200159#define SMBAUXCTL_CRC BIT(0)
160#define SMBAUXCTL_E32B BIT(1)
Oleg Ryjkovca8b9e32007-07-12 14:12:31 +0200161
Linus Torvalds1da177e2005-04-16 15:20:36 -0700162/* Other settings */
Jean Delvare84c1af42012-03-26 21:47:19 +0200163#define MAX_RETRIES 400
Linus Torvalds1da177e2005-04-16 15:20:36 -0700164
165/* I801 command constants */
166#define I801_QUICK 0x00
167#define I801_BYTE 0x04
168#define I801_BYTE_DATA 0x08
169#define I801_WORD_DATA 0x0C
Jean Delvareae7b0492008-01-27 18:14:49 +0100170#define I801_PROC_CALL 0x10 /* unimplemented */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700171#define I801_BLOCK_DATA 0x14
Jean Delvare63420642008-01-27 18:14:50 +0100172#define I801_I2C_BLOCK_DATA 0x18 /* ICH5 and later */
Daniel Kurtzedbeea62012-07-24 14:13:58 +0200173
174/* I801 Host Control register bits */
Benjamin Tissoiresfe9ba3e2016-10-13 14:10:37 +0200175#define SMBHSTCNT_INTREN BIT(0)
176#define SMBHSTCNT_KILL BIT(1)
177#define SMBHSTCNT_LAST_BYTE BIT(5)
178#define SMBHSTCNT_START BIT(6)
179#define SMBHSTCNT_PEC_EN BIT(7) /* ICH3 and later */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700180
Oleg Ryjkovca8b9e32007-07-12 14:12:31 +0200181/* I801 Hosts Status register bits */
Benjamin Tissoiresfe9ba3e2016-10-13 14:10:37 +0200182#define SMBHSTSTS_BYTE_DONE BIT(7)
183#define SMBHSTSTS_INUSE_STS BIT(6)
184#define SMBHSTSTS_SMBALERT_STS BIT(5)
185#define SMBHSTSTS_FAILED BIT(4)
186#define SMBHSTSTS_BUS_ERR BIT(3)
187#define SMBHSTSTS_DEV_ERR BIT(2)
188#define SMBHSTSTS_INTR BIT(1)
189#define SMBHSTSTS_HOST_BUSY BIT(0)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700190
Benjamin Tissoires9786b1f2016-10-13 14:10:36 +0200191/* Host Notify Status register bits */
Benjamin Tissoiresfe9ba3e2016-10-13 14:10:37 +0200192#define SMBSLVSTS_HST_NTFY_STS BIT(0)
Benjamin Tissoires7b0ed332016-06-24 16:39:49 +0200193
Benjamin Tissoires9786b1f2016-10-13 14:10:36 +0200194/* Host Notify Command register bits */
Benjamin Tissoiresfe9ba3e2016-10-13 14:10:37 +0200195#define SMBSLVCMD_HST_NTFY_INTREN BIT(0)
Benjamin Tissoires7b0ed332016-06-24 16:39:49 +0200196
Daniel Kurtz70a1cc12012-07-24 14:13:58 +0200197#define STATUS_ERROR_FLAGS (SMBHSTSTS_FAILED | SMBHSTSTS_BUS_ERR | \
198 SMBHSTSTS_DEV_ERR)
199
200#define STATUS_FLAGS (SMBHSTSTS_BYTE_DONE | SMBHSTSTS_INTR | \
201 STATUS_ERROR_FLAGS)
Jean Delvarecf898dc2008-07-14 22:38:33 +0200202
Jean Delvarea6e5e2b2011-05-01 18:18:49 +0200203/* Older devices have their ID defined in <linux/pci_ids.h> */
Jean Delvarece316112014-07-17 15:03:24 +0200204#define PCI_DEVICE_ID_INTEL_BAYTRAIL_SMBUS 0x0f12
Andy Shevchenko34b57f42016-03-09 14:14:17 +0200205#define PCI_DEVICE_ID_INTEL_DNV_SMBUS 0x19df
Jean Delvarece316112014-07-17 15:03:24 +0200206#define PCI_DEVICE_ID_INTEL_COUGARPOINT_SMBUS 0x1c22
207#define PCI_DEVICE_ID_INTEL_PATSBURG_SMBUS 0x1d22
David Woodhouse55fee8d2010-10-31 21:07:00 +0100208/* Patsburg also has three 'Integrated Device Function' SMBus controllers */
Jean Delvarece316112014-07-17 15:03:24 +0200209#define PCI_DEVICE_ID_INTEL_PATSBURG_SMBUS_IDF0 0x1d70
210#define PCI_DEVICE_ID_INTEL_PATSBURG_SMBUS_IDF1 0x1d71
211#define PCI_DEVICE_ID_INTEL_PATSBURG_SMBUS_IDF2 0x1d72
212#define PCI_DEVICE_ID_INTEL_PANTHERPOINT_SMBUS 0x1e22
213#define PCI_DEVICE_ID_INTEL_AVOTON_SMBUS 0x1f3c
Andy Shevchenko34b57f42016-03-09 14:14:17 +0200214#define PCI_DEVICE_ID_INTEL_BRASWELL_SMBUS 0x2292
Jean Delvarece316112014-07-17 15:03:24 +0200215#define PCI_DEVICE_ID_INTEL_DH89XXCC_SMBUS 0x2330
216#define PCI_DEVICE_ID_INTEL_COLETOCREEK_SMBUS 0x23b0
Mika Westerberg9827f9e2017-02-01 19:20:59 +0300217#define PCI_DEVICE_ID_INTEL_GEMINILAKE_SMBUS 0x31d4
Jean Delvarece316112014-07-17 15:03:24 +0200218#define PCI_DEVICE_ID_INTEL_5_3400_SERIES_SMBUS 0x3b30
Andy Shevchenko34b57f42016-03-09 14:14:17 +0200219#define PCI_DEVICE_ID_INTEL_BROXTON_SMBUS 0x5ad4
Jean Delvarece316112014-07-17 15:03:24 +0200220#define PCI_DEVICE_ID_INTEL_LYNXPOINT_SMBUS 0x8c22
Jean Delvareb299de82014-07-17 15:04:41 +0200221#define PCI_DEVICE_ID_INTEL_WILDCATPOINT_SMBUS 0x8ca2
Jean Delvarece316112014-07-17 15:03:24 +0200222#define PCI_DEVICE_ID_INTEL_WELLSBURG_SMBUS 0x8d22
223#define PCI_DEVICE_ID_INTEL_WELLSBURG_SMBUS_MS0 0x8d7d
224#define PCI_DEVICE_ID_INTEL_WELLSBURG_SMBUS_MS1 0x8d7e
225#define PCI_DEVICE_ID_INTEL_WELLSBURG_SMBUS_MS2 0x8d7f
226#define PCI_DEVICE_ID_INTEL_LYNXPOINT_LP_SMBUS 0x9c22
James Ralstonafc65922013-11-04 09:29:48 -0800227#define PCI_DEVICE_ID_INTEL_WILDCATPOINT_LP_SMBUS 0x9ca2
Devin Ryles3eee17992014-11-05 16:30:03 -0500228#define PCI_DEVICE_ID_INTEL_SUNRISEPOINT_LP_SMBUS 0x9d23
Andy Shevchenko34b57f42016-03-09 14:14:17 +0200229#define PCI_DEVICE_ID_INTEL_SUNRISEPOINT_H_SMBUS 0xa123
Alexandra Yatescdc5a312015-11-05 11:40:25 -0800230#define PCI_DEVICE_ID_INTEL_LEWISBURG_SMBUS 0xa1a3
231#define PCI_DEVICE_ID_INTEL_LEWISBURG_SSKU_SMBUS 0xa223
Andy Shevchenko31158762016-09-23 11:56:01 +0300232#define PCI_DEVICE_ID_INTEL_KABYLAKE_PCH_H_SMBUS 0xa2a3
David Woodhouse55fee8d2010-10-31 21:07:00 +0100233
Jean Delvare3ad7ea12012-10-05 22:23:53 +0200234struct i801_mux_config {
235 char *gpio_chip;
236 unsigned values[3];
237 int n_values;
238 unsigned classes[3];
239 unsigned gpios[2]; /* Relative to gpio_chip->base */
240 int n_gpios;
241};
242
David Woodhouse0cd96eb2010-10-31 21:06:59 +0100243struct i801_priv {
244 struct i2c_adapter adapter;
245 unsigned long smba;
246 unsigned char original_hstcfg;
Benjamin Tissoires22e94bd2016-10-13 14:10:35 +0200247 unsigned char original_slvcmd;
David Woodhouse0cd96eb2010-10-31 21:06:59 +0100248 struct pci_dev *pci_dev;
249 unsigned int features;
Daniel Kurtz636752b2012-07-24 14:13:58 +0200250
251 /* isr processing */
252 wait_queue_head_t waitq;
253 u8 status;
Daniel Kurtzd3ff6ce2012-07-24 14:13:59 +0200254
255 /* Command state used by isr for byte-by-byte block transactions */
256 u8 cmd;
257 bool is_read;
258 int count;
259 int len;
260 u8 *data;
Jean Delvare3ad7ea12012-10-05 22:23:53 +0200261
Javier Martinez Canillas175c7082016-07-21 12:11:01 -0400262#if IS_ENABLED(CONFIG_I2C_MUX_GPIO) && defined CONFIG_DMI
Jean Delvare3ad7ea12012-10-05 22:23:53 +0200263 const struct i801_mux_config *mux_drvdata;
Jean Delvare3ad7ea12012-10-05 22:23:53 +0200264 struct platform_device *mux_pdev;
265#endif
Mika Westerberg94246932015-08-06 13:46:25 +0100266 struct platform_device *tco_pdev;
Mika Westerberga7ae8192016-06-09 16:56:28 +0300267
268 /*
269 * If set to true the host controller registers are reserved for
270 * ACPI AML use. Protected by acpi_lock.
271 */
272 bool acpi_reserved;
273 struct mutex acpi_lock;
David Woodhouse0cd96eb2010-10-31 21:06:59 +0100274};
275
Benjamin Tissoiresf91fba62016-10-13 14:10:38 +0200276#define FEATURE_SMBUS_PEC BIT(0)
277#define FEATURE_BLOCK_BUFFER BIT(1)
278#define FEATURE_BLOCK_PROC BIT(2)
279#define FEATURE_I2C_BLOCK_READ BIT(3)
280#define FEATURE_IRQ BIT(4)
281#define FEATURE_HOST_NOTIFY BIT(5)
Jean Delvaree7198fb2011-05-24 20:58:49 +0200282/* Not really a feature, but it's convenient to handle it as such */
Benjamin Tissoiresf91fba62016-10-13 14:10:38 +0200283#define FEATURE_IDF BIT(15)
284#define FEATURE_TCO BIT(16)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700285
Jean Delvareadff6872010-05-21 18:40:54 +0200286static const char *i801_feature_names[] = {
287 "SMBus PEC",
288 "Block buffer",
289 "Block process call",
290 "I2C block read",
Daniel Kurtz636752b2012-07-24 14:13:58 +0200291 "Interrupt",
Benjamin Tissoires7b0ed332016-06-24 16:39:49 +0200292 "SMBus Host Notify",
Jean Delvareadff6872010-05-21 18:40:54 +0200293};
294
295static unsigned int disable_features;
296module_param(disable_features, uint, S_IRUGO | S_IWUSR);
Jean Delvare53229342013-05-15 02:44:10 +0000297MODULE_PARM_DESC(disable_features, "Disable selected driver features:\n"
298 "\t\t 0x01 disable SMBus PEC\n"
299 "\t\t 0x02 disable the block buffer\n"
300 "\t\t 0x08 disable the I2C block read functionality\n"
Benjamin Tissoires7b0ed332016-06-24 16:39:49 +0200301 "\t\t 0x10 don't use interrupts\n"
302 "\t\t 0x20 disable SMBus Host Notify ");
Jean Delvareadff6872010-05-21 18:40:54 +0200303
Jean Delvarecf898dc2008-07-14 22:38:33 +0200304/* Make sure the SMBus host is ready to start transmitting.
305 Return 0 if it is, -EBUSY if it is not. */
David Woodhouse0cd96eb2010-10-31 21:06:59 +0100306static int i801_check_pre(struct i801_priv *priv)
Jean Delvarecf898dc2008-07-14 22:38:33 +0200307{
308 int status;
309
David Woodhouse0cd96eb2010-10-31 21:06:59 +0100310 status = inb_p(SMBHSTSTS(priv));
Jean Delvarecf898dc2008-07-14 22:38:33 +0200311 if (status & SMBHSTSTS_HOST_BUSY) {
David Woodhouse0cd96eb2010-10-31 21:06:59 +0100312 dev_err(&priv->pci_dev->dev, "SMBus is busy, can't use it!\n");
Jean Delvarecf898dc2008-07-14 22:38:33 +0200313 return -EBUSY;
314 }
315
316 status &= STATUS_FLAGS;
317 if (status) {
David Woodhouse0cd96eb2010-10-31 21:06:59 +0100318 dev_dbg(&priv->pci_dev->dev, "Clearing status flags (%02x)\n",
Jean Delvarecf898dc2008-07-14 22:38:33 +0200319 status);
David Woodhouse0cd96eb2010-10-31 21:06:59 +0100320 outb_p(status, SMBHSTSTS(priv));
321 status = inb_p(SMBHSTSTS(priv)) & STATUS_FLAGS;
Jean Delvarecf898dc2008-07-14 22:38:33 +0200322 if (status) {
David Woodhouse0cd96eb2010-10-31 21:06:59 +0100323 dev_err(&priv->pci_dev->dev,
Jean Delvarecf898dc2008-07-14 22:38:33 +0200324 "Failed clearing status flags (%02x)\n",
325 status);
326 return -EBUSY;
327 }
328 }
329
Ellen Wang97d34ec2016-07-01 22:42:15 +0200330 /*
331 * Clear CRC status if needed.
332 * During normal operation, i801_check_post() takes care
333 * of it after every operation. We do it here only in case
334 * the hardware was already in this state when the driver
335 * started.
336 */
337 if (priv->features & FEATURE_SMBUS_PEC) {
338 status = inb_p(SMBAUXSTS(priv)) & SMBAUXSTS_CRCE;
339 if (status) {
340 dev_dbg(&priv->pci_dev->dev,
341 "Clearing aux status flags (%02x)\n", status);
342 outb_p(status, SMBAUXSTS(priv));
343 status = inb_p(SMBAUXSTS(priv)) & SMBAUXSTS_CRCE;
344 if (status) {
345 dev_err(&priv->pci_dev->dev,
346 "Failed clearing aux status flags (%02x)\n",
347 status);
348 return -EBUSY;
349 }
350 }
351 }
352
Jean Delvarecf898dc2008-07-14 22:38:33 +0200353 return 0;
354}
355
Jean Delvare6cad93c2012-07-24 14:13:58 +0200356/*
357 * Convert the status register to an error code, and clear it.
358 * Note that status only contains the bits we want to clear, not the
359 * actual register value.
360 */
361static int i801_check_post(struct i801_priv *priv, int status)
Jean Delvarecf898dc2008-07-14 22:38:33 +0200362{
363 int result = 0;
364
Daniel Kurtz636752b2012-07-24 14:13:58 +0200365 /*
366 * If the SMBus is still busy, we give up
367 * Note: This timeout condition only happens when using polling
368 * transactions. For interrupt operation, NAK/timeout is indicated by
369 * DEV_ERR.
370 */
Jean Delvare6cad93c2012-07-24 14:13:58 +0200371 if (unlikely(status < 0)) {
David Woodhouse0cd96eb2010-10-31 21:06:59 +0100372 dev_err(&priv->pci_dev->dev, "Transaction timeout\n");
Jean Delvarecf898dc2008-07-14 22:38:33 +0200373 /* try to stop the current command */
David Woodhouse0cd96eb2010-10-31 21:06:59 +0100374 dev_dbg(&priv->pci_dev->dev, "Terminating the current operation\n");
375 outb_p(inb_p(SMBHSTCNT(priv)) | SMBHSTCNT_KILL,
376 SMBHSTCNT(priv));
Jean Delvare84c1af42012-03-26 21:47:19 +0200377 usleep_range(1000, 2000);
David Woodhouse0cd96eb2010-10-31 21:06:59 +0100378 outb_p(inb_p(SMBHSTCNT(priv)) & (~SMBHSTCNT_KILL),
379 SMBHSTCNT(priv));
Jean Delvarecf898dc2008-07-14 22:38:33 +0200380
381 /* Check if it worked */
David Woodhouse0cd96eb2010-10-31 21:06:59 +0100382 status = inb_p(SMBHSTSTS(priv));
Jean Delvarecf898dc2008-07-14 22:38:33 +0200383 if ((status & SMBHSTSTS_HOST_BUSY) ||
384 !(status & SMBHSTSTS_FAILED))
David Woodhouse0cd96eb2010-10-31 21:06:59 +0100385 dev_err(&priv->pci_dev->dev,
Jean Delvarecf898dc2008-07-14 22:38:33 +0200386 "Failed terminating the transaction\n");
David Woodhouse0cd96eb2010-10-31 21:06:59 +0100387 outb_p(STATUS_FLAGS, SMBHSTSTS(priv));
Jean Delvarecf898dc2008-07-14 22:38:33 +0200388 return -ETIMEDOUT;
389 }
390
391 if (status & SMBHSTSTS_FAILED) {
392 result = -EIO;
David Woodhouse0cd96eb2010-10-31 21:06:59 +0100393 dev_err(&priv->pci_dev->dev, "Transaction failed\n");
Jean Delvarecf898dc2008-07-14 22:38:33 +0200394 }
395 if (status & SMBHSTSTS_DEV_ERR) {
Ellen Wang97d34ec2016-07-01 22:42:15 +0200396 /*
397 * This may be a PEC error, check and clear it.
398 *
399 * AUXSTS is handled differently from HSTSTS.
400 * For HSTSTS, i801_isr() or i801_wait_intr()
401 * has already cleared the error bits in hardware,
402 * and we are passed a copy of the original value
403 * in "status".
404 * For AUXSTS, the hardware register is left
405 * for us to handle here.
406 * This is asymmetric, slightly iffy, but safe,
407 * since all this code is serialized and the CRCE
408 * bit is harmless as long as it's cleared before
409 * the next operation.
410 */
411 if ((priv->features & FEATURE_SMBUS_PEC) &&
412 (inb_p(SMBAUXSTS(priv)) & SMBAUXSTS_CRCE)) {
413 outb_p(SMBAUXSTS_CRCE, SMBAUXSTS(priv));
414 result = -EBADMSG;
415 dev_dbg(&priv->pci_dev->dev, "PEC error\n");
416 } else {
417 result = -ENXIO;
418 dev_dbg(&priv->pci_dev->dev, "No response\n");
419 }
Jean Delvarecf898dc2008-07-14 22:38:33 +0200420 }
421 if (status & SMBHSTSTS_BUS_ERR) {
422 result = -EAGAIN;
David Woodhouse0cd96eb2010-10-31 21:06:59 +0100423 dev_dbg(&priv->pci_dev->dev, "Lost arbitration\n");
Jean Delvarecf898dc2008-07-14 22:38:33 +0200424 }
425
Jean Delvare6cad93c2012-07-24 14:13:58 +0200426 /* Clear status flags except BYTE_DONE, to be cleared by caller */
427 outb_p(status, SMBHSTSTS(priv));
Jean Delvarecf898dc2008-07-14 22:38:33 +0200428
429 return result;
430}
431
Jean Delvare6cad93c2012-07-24 14:13:58 +0200432/* Wait for BUSY being cleared and either INTR or an error flag being set */
433static int i801_wait_intr(struct i801_priv *priv)
434{
435 int timeout = 0;
436 int status;
437
438 /* We will always wait for a fraction of a second! */
439 do {
440 usleep_range(250, 500);
441 status = inb_p(SMBHSTSTS(priv));
442 } while (((status & SMBHSTSTS_HOST_BUSY) ||
443 !(status & (STATUS_ERROR_FLAGS | SMBHSTSTS_INTR))) &&
444 (timeout++ < MAX_RETRIES));
445
446 if (timeout > MAX_RETRIES) {
447 dev_dbg(&priv->pci_dev->dev, "INTR Timeout!\n");
448 return -ETIMEDOUT;
449 }
450 return status & (STATUS_ERROR_FLAGS | SMBHSTSTS_INTR);
451}
452
453/* Wait for either BYTE_DONE or an error flag being set */
454static int i801_wait_byte_done(struct i801_priv *priv)
455{
456 int timeout = 0;
457 int status;
458
459 /* We will always wait for a fraction of a second! */
460 do {
461 usleep_range(250, 500);
462 status = inb_p(SMBHSTSTS(priv));
463 } while (!(status & (STATUS_ERROR_FLAGS | SMBHSTSTS_BYTE_DONE)) &&
464 (timeout++ < MAX_RETRIES));
465
466 if (timeout > MAX_RETRIES) {
467 dev_dbg(&priv->pci_dev->dev, "BYTE_DONE Timeout!\n");
468 return -ETIMEDOUT;
469 }
470 return status & STATUS_ERROR_FLAGS;
471}
472
David Woodhouse0cd96eb2010-10-31 21:06:59 +0100473static int i801_transaction(struct i801_priv *priv, int xact)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700474{
Jean Delvare2b738092008-07-14 22:38:32 +0200475 int status;
Jean Delvarecf898dc2008-07-14 22:38:33 +0200476 int result;
Jean Delvareb3b8df92014-11-12 10:20:40 +0100477 const struct i2c_adapter *adap = &priv->adapter;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700478
David Woodhouse0cd96eb2010-10-31 21:06:59 +0100479 result = i801_check_pre(priv);
Jean Delvarecf898dc2008-07-14 22:38:33 +0200480 if (result < 0)
481 return result;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700482
Daniel Kurtz636752b2012-07-24 14:13:58 +0200483 if (priv->features & FEATURE_IRQ) {
484 outb_p(xact | SMBHSTCNT_INTREN | SMBHSTCNT_START,
485 SMBHSTCNT(priv));
Jean Delvareb3b8df92014-11-12 10:20:40 +0100486 result = wait_event_timeout(priv->waitq,
487 (status = priv->status),
488 adap->timeout);
489 if (!result) {
490 status = -ETIMEDOUT;
491 dev_warn(&priv->pci_dev->dev,
492 "Timeout waiting for interrupt!\n");
493 }
Daniel Kurtz636752b2012-07-24 14:13:58 +0200494 priv->status = 0;
495 return i801_check_post(priv, status);
496 }
497
Oleg Ryjkov7edcb9a2007-07-12 14:12:31 +0200498 /* the current contents of SMBHSTCNT can be overwritten, since PEC,
Daniel Kurtz37af8712012-07-24 14:13:58 +0200499 * SMBSCMD are passed in xact */
Daniel Kurtzedbeea62012-07-24 14:13:58 +0200500 outb_p(xact | SMBHSTCNT_START, SMBHSTCNT(priv));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700501
Jean Delvare6cad93c2012-07-24 14:13:58 +0200502 status = i801_wait_intr(priv);
503 return i801_check_post(priv, status);
Oleg Ryjkovca8b9e32007-07-12 14:12:31 +0200504}
505
David Woodhouse0cd96eb2010-10-31 21:06:59 +0100506static int i801_block_transaction_by_block(struct i801_priv *priv,
507 union i2c_smbus_data *data,
Oleg Ryjkov7edcb9a2007-07-12 14:12:31 +0200508 char read_write, int hwpec)
509{
510 int i, len;
David Brownell97140342008-07-14 22:38:25 +0200511 int status;
Oleg Ryjkov7edcb9a2007-07-12 14:12:31 +0200512
David Woodhouse0cd96eb2010-10-31 21:06:59 +0100513 inb_p(SMBHSTCNT(priv)); /* reset the data buffer index */
Oleg Ryjkov7edcb9a2007-07-12 14:12:31 +0200514
515 /* Use 32-byte buffer to process this transaction */
516 if (read_write == I2C_SMBUS_WRITE) {
517 len = data->block[0];
David Woodhouse0cd96eb2010-10-31 21:06:59 +0100518 outb_p(len, SMBHSTDAT0(priv));
Oleg Ryjkov7edcb9a2007-07-12 14:12:31 +0200519 for (i = 0; i < len; i++)
David Woodhouse0cd96eb2010-10-31 21:06:59 +0100520 outb_p(data->block[i+1], SMBBLKDAT(priv));
Oleg Ryjkov7edcb9a2007-07-12 14:12:31 +0200521 }
522
Daniel Kurtz37af8712012-07-24 14:13:58 +0200523 status = i801_transaction(priv, I801_BLOCK_DATA |
Daniel Kurtzedbeea62012-07-24 14:13:58 +0200524 (hwpec ? SMBHSTCNT_PEC_EN : 0));
David Brownell97140342008-07-14 22:38:25 +0200525 if (status)
526 return status;
Oleg Ryjkov7edcb9a2007-07-12 14:12:31 +0200527
528 if (read_write == I2C_SMBUS_READ) {
David Woodhouse0cd96eb2010-10-31 21:06:59 +0100529 len = inb_p(SMBHSTDAT0(priv));
Oleg Ryjkov7edcb9a2007-07-12 14:12:31 +0200530 if (len < 1 || len > I2C_SMBUS_BLOCK_MAX)
David Brownell97140342008-07-14 22:38:25 +0200531 return -EPROTO;
Oleg Ryjkov7edcb9a2007-07-12 14:12:31 +0200532
533 data->block[0] = len;
534 for (i = 0; i < len; i++)
David Woodhouse0cd96eb2010-10-31 21:06:59 +0100535 data->block[i + 1] = inb_p(SMBBLKDAT(priv));
Oleg Ryjkov7edcb9a2007-07-12 14:12:31 +0200536 }
537 return 0;
538}
539
Daniel Kurtzd3ff6ce2012-07-24 14:13:59 +0200540static void i801_isr_byte_done(struct i801_priv *priv)
541{
542 if (priv->is_read) {
543 /* For SMBus block reads, length is received with first byte */
544 if (((priv->cmd & 0x1c) == I801_BLOCK_DATA) &&
545 (priv->count == 0)) {
546 priv->len = inb_p(SMBHSTDAT0(priv));
547 if (priv->len < 1 || priv->len > I2C_SMBUS_BLOCK_MAX) {
548 dev_err(&priv->pci_dev->dev,
549 "Illegal SMBus block read size %d\n",
550 priv->len);
551 /* FIXME: Recover */
552 priv->len = I2C_SMBUS_BLOCK_MAX;
553 } else {
554 dev_dbg(&priv->pci_dev->dev,
555 "SMBus block read size is %d\n",
556 priv->len);
557 }
558 priv->data[-1] = priv->len;
559 }
560
561 /* Read next byte */
562 if (priv->count < priv->len)
563 priv->data[priv->count++] = inb(SMBBLKDAT(priv));
564 else
565 dev_dbg(&priv->pci_dev->dev,
566 "Discarding extra byte on block read\n");
567
568 /* Set LAST_BYTE for last byte of read transaction */
569 if (priv->count == priv->len - 1)
570 outb_p(priv->cmd | SMBHSTCNT_LAST_BYTE,
571 SMBHSTCNT(priv));
572 } else if (priv->count < priv->len - 1) {
573 /* Write next byte, except for IRQ after last byte */
574 outb_p(priv->data[++priv->count], SMBBLKDAT(priv));
575 }
576
577 /* Clear BYTE_DONE to continue with next byte */
578 outb_p(SMBHSTSTS_BYTE_DONE, SMBHSTSTS(priv));
579}
580
Benjamin Tissoires7b0ed332016-06-24 16:39:49 +0200581static irqreturn_t i801_host_notify_isr(struct i801_priv *priv)
582{
583 unsigned short addr;
Benjamin Tissoires7b0ed332016-06-24 16:39:49 +0200584
585 addr = inb_p(SMBNTFDADD(priv)) >> 1;
Benjamin Tissoires7b0ed332016-06-24 16:39:49 +0200586
Benjamin Tissoiresc912a252016-10-13 14:10:39 +0200587 /*
588 * With the tested platforms, reading SMBNTFDDAT (22 + (p)->smba)
Benjamin Tissoires4d5538f2016-10-13 14:10:40 +0200589 * always returns 0. Our current implementation doesn't provide
590 * data, so we just ignore it.
Benjamin Tissoiresc912a252016-10-13 14:10:39 +0200591 */
Benjamin Tissoires4d5538f2016-10-13 14:10:40 +0200592 i2c_handle_smbus_host_notify(&priv->adapter, addr);
Benjamin Tissoires7b0ed332016-06-24 16:39:49 +0200593
594 /* clear Host Notify bit and return */
595 outb_p(SMBSLVSTS_HST_NTFY_STS, SMBSLVSTS(priv));
596 return IRQ_HANDLED;
597}
598
Daniel Kurtzefa3cb12012-07-24 14:13:57 +0200599/*
Benjamin Tissoires7b0ed332016-06-24 16:39:49 +0200600 * There are three kinds of interrupts:
Daniel Kurtzd3ff6ce2012-07-24 14:13:59 +0200601 *
602 * 1) i801 signals transaction completion with one of these interrupts:
603 * INTR - Success
604 * DEV_ERR - Invalid command, NAK or communication timeout
605 * BUS_ERR - SMI# transaction collision
606 * FAILED - transaction was canceled due to a KILL request
607 * When any of these occur, update ->status and wake up the waitq.
608 * ->status must be cleared before kicking off the next transaction.
609 *
610 * 2) For byte-by-byte (I2C read/write) transactions, one BYTE_DONE interrupt
611 * occurs for each byte of a byte-by-byte to prepare the next byte.
Benjamin Tissoires7b0ed332016-06-24 16:39:49 +0200612 *
613 * 3) Host Notify interrupts
Daniel Kurtz636752b2012-07-24 14:13:58 +0200614 */
615static irqreturn_t i801_isr(int irq, void *dev_id)
616{
617 struct i801_priv *priv = dev_id;
618 u16 pcists;
619 u8 status;
620
621 /* Confirm this is our interrupt */
622 pci_read_config_word(priv->pci_dev, SMBPCISTS, &pcists);
623 if (!(pcists & SMBPCISTS_INTS))
624 return IRQ_NONE;
625
Benjamin Tissoires7b0ed332016-06-24 16:39:49 +0200626 if (priv->features & FEATURE_HOST_NOTIFY) {
627 status = inb_p(SMBSLVSTS(priv));
628 if (status & SMBSLVSTS_HST_NTFY_STS)
629 return i801_host_notify_isr(priv);
630 }
631
Daniel Kurtz636752b2012-07-24 14:13:58 +0200632 status = inb_p(SMBHSTSTS(priv));
Daniel Kurtzd3ff6ce2012-07-24 14:13:59 +0200633 if (status & SMBHSTSTS_BYTE_DONE)
634 i801_isr_byte_done(priv);
635
Daniel Kurtz636752b2012-07-24 14:13:58 +0200636 /*
637 * Clear irq sources and report transaction result.
638 * ->status must be cleared before the next transaction is started.
639 */
640 status &= SMBHSTSTS_INTR | STATUS_ERROR_FLAGS;
641 if (status) {
642 outb_p(status, SMBHSTSTS(priv));
Jean Delvarea90bc5d2016-05-25 09:37:02 +0200643 priv->status = status;
Daniel Kurtz636752b2012-07-24 14:13:58 +0200644 wake_up(&priv->waitq);
645 }
646
647 return IRQ_HANDLED;
648}
649
650/*
Daniel Kurtzefa3cb12012-07-24 14:13:57 +0200651 * For "byte-by-byte" block transactions:
652 * I2C write uses cmd=I801_BLOCK_DATA, I2C_EN=1
653 * I2C read uses cmd=I801_I2C_BLOCK_DATA
654 */
David Woodhouse0cd96eb2010-10-31 21:06:59 +0100655static int i801_block_transaction_byte_by_byte(struct i801_priv *priv,
656 union i2c_smbus_data *data,
Jean Delvare63420642008-01-27 18:14:50 +0100657 char read_write, int command,
658 int hwpec)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700659{
660 int i, len;
661 int smbcmd;
Jean Delvare2b738092008-07-14 22:38:32 +0200662 int status;
Jean Delvarecf898dc2008-07-14 22:38:33 +0200663 int result;
Jean Delvareb3b8df92014-11-12 10:20:40 +0100664 const struct i2c_adapter *adap = &priv->adapter;
Jean Delvarecf898dc2008-07-14 22:38:33 +0200665
David Woodhouse0cd96eb2010-10-31 21:06:59 +0100666 result = i801_check_pre(priv);
Jean Delvarecf898dc2008-07-14 22:38:33 +0200667 if (result < 0)
668 return result;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700669
Oleg Ryjkov7edcb9a2007-07-12 14:12:31 +0200670 len = data->block[0];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700671
672 if (read_write == I2C_SMBUS_WRITE) {
David Woodhouse0cd96eb2010-10-31 21:06:59 +0100673 outb_p(len, SMBHSTDAT0(priv));
674 outb_p(data->block[1], SMBBLKDAT(priv));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700675 }
676
Daniel Kurtzefa3cb12012-07-24 14:13:57 +0200677 if (command == I2C_SMBUS_I2C_BLOCK_DATA &&
678 read_write == I2C_SMBUS_READ)
679 smbcmd = I801_I2C_BLOCK_DATA;
680 else
681 smbcmd = I801_BLOCK_DATA;
682
Daniel Kurtzd3ff6ce2012-07-24 14:13:59 +0200683 if (priv->features & FEATURE_IRQ) {
684 priv->is_read = (read_write == I2C_SMBUS_READ);
685 if (len == 1 && priv->is_read)
686 smbcmd |= SMBHSTCNT_LAST_BYTE;
687 priv->cmd = smbcmd | SMBHSTCNT_INTREN;
688 priv->len = len;
689 priv->count = 0;
690 priv->data = &data->block[1];
691
692 outb_p(priv->cmd | SMBHSTCNT_START, SMBHSTCNT(priv));
Jean Delvareb3b8df92014-11-12 10:20:40 +0100693 result = wait_event_timeout(priv->waitq,
694 (status = priv->status),
695 adap->timeout);
696 if (!result) {
697 status = -ETIMEDOUT;
698 dev_warn(&priv->pci_dev->dev,
699 "Timeout waiting for interrupt!\n");
700 }
Daniel Kurtzd3ff6ce2012-07-24 14:13:59 +0200701 priv->status = 0;
702 return i801_check_post(priv, status);
703 }
704
Linus Torvalds1da177e2005-04-16 15:20:36 -0700705 for (i = 1; i <= len; i++) {
Daniel Kurtzefa3cb12012-07-24 14:13:57 +0200706 if (i == len && read_write == I2C_SMBUS_READ)
Daniel Kurtzedbeea62012-07-24 14:13:58 +0200707 smbcmd |= SMBHSTCNT_LAST_BYTE;
Daniel Kurtz37af8712012-07-24 14:13:58 +0200708 outb_p(smbcmd, SMBHSTCNT(priv));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700709
Linus Torvalds1da177e2005-04-16 15:20:36 -0700710 if (i == 1)
Daniel Kurtzedbeea62012-07-24 14:13:58 +0200711 outb_p(inb(SMBHSTCNT(priv)) | SMBHSTCNT_START,
David Woodhouse0cd96eb2010-10-31 21:06:59 +0100712 SMBHSTCNT(priv));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700713
Jean Delvare6cad93c2012-07-24 14:13:58 +0200714 status = i801_wait_byte_done(priv);
715 if (status)
716 goto exit;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700717
Jean Delvare63420642008-01-27 18:14:50 +0100718 if (i == 1 && read_write == I2C_SMBUS_READ
719 && command != I2C_SMBUS_I2C_BLOCK_DATA) {
David Woodhouse0cd96eb2010-10-31 21:06:59 +0100720 len = inb_p(SMBHSTDAT0(priv));
Jean Delvarecf898dc2008-07-14 22:38:33 +0200721 if (len < 1 || len > I2C_SMBUS_BLOCK_MAX) {
David Woodhouse0cd96eb2010-10-31 21:06:59 +0100722 dev_err(&priv->pci_dev->dev,
Jean Delvarecf898dc2008-07-14 22:38:33 +0200723 "Illegal SMBus block read size %d\n",
724 len);
725 /* Recover */
David Woodhouse0cd96eb2010-10-31 21:06:59 +0100726 while (inb_p(SMBHSTSTS(priv)) &
727 SMBHSTSTS_HOST_BUSY)
728 outb_p(SMBHSTSTS_BYTE_DONE,
729 SMBHSTSTS(priv));
730 outb_p(SMBHSTSTS_INTR, SMBHSTSTS(priv));
David Brownell97140342008-07-14 22:38:25 +0200731 return -EPROTO;
Jean Delvarecf898dc2008-07-14 22:38:33 +0200732 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700733 data->block[0] = len;
734 }
735
736 /* Retrieve/store value in SMBBLKDAT */
737 if (read_write == I2C_SMBUS_READ)
David Woodhouse0cd96eb2010-10-31 21:06:59 +0100738 data->block[i] = inb_p(SMBBLKDAT(priv));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700739 if (read_write == I2C_SMBUS_WRITE && i+1 <= len)
David Woodhouse0cd96eb2010-10-31 21:06:59 +0100740 outb_p(data->block[i+1], SMBBLKDAT(priv));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700741
Jean Delvarecf898dc2008-07-14 22:38:33 +0200742 /* signals SMBBLKDAT ready */
Jean Delvare6cad93c2012-07-24 14:13:58 +0200743 outb_p(SMBHSTSTS_BYTE_DONE, SMBHSTSTS(priv));
Oleg Ryjkov7edcb9a2007-07-12 14:12:31 +0200744 }
Jean Delvarecf898dc2008-07-14 22:38:33 +0200745
Jean Delvare6cad93c2012-07-24 14:13:58 +0200746 status = i801_wait_intr(priv);
747exit:
748 return i801_check_post(priv, status);
Oleg Ryjkov7edcb9a2007-07-12 14:12:31 +0200749}
750
David Woodhouse0cd96eb2010-10-31 21:06:59 +0100751static int i801_set_block_buffer_mode(struct i801_priv *priv)
Oleg Ryjkov7edcb9a2007-07-12 14:12:31 +0200752{
David Woodhouse0cd96eb2010-10-31 21:06:59 +0100753 outb_p(inb_p(SMBAUXCTL(priv)) | SMBAUXCTL_E32B, SMBAUXCTL(priv));
754 if ((inb_p(SMBAUXCTL(priv)) & SMBAUXCTL_E32B) == 0)
David Brownell97140342008-07-14 22:38:25 +0200755 return -EIO;
Oleg Ryjkov7edcb9a2007-07-12 14:12:31 +0200756 return 0;
757}
758
759/* Block transaction function */
David Woodhouse0cd96eb2010-10-31 21:06:59 +0100760static int i801_block_transaction(struct i801_priv *priv,
761 union i2c_smbus_data *data, char read_write,
Oleg Ryjkov7edcb9a2007-07-12 14:12:31 +0200762 int command, int hwpec)
763{
764 int result = 0;
765 unsigned char hostc;
766
767 if (command == I2C_SMBUS_I2C_BLOCK_DATA) {
768 if (read_write == I2C_SMBUS_WRITE) {
769 /* set I2C_EN bit in configuration register */
David Woodhouse0cd96eb2010-10-31 21:06:59 +0100770 pci_read_config_byte(priv->pci_dev, SMBHSTCFG, &hostc);
771 pci_write_config_byte(priv->pci_dev, SMBHSTCFG,
Oleg Ryjkov7edcb9a2007-07-12 14:12:31 +0200772 hostc | SMBHSTCFG_I2C_EN);
David Woodhouse0cd96eb2010-10-31 21:06:59 +0100773 } else if (!(priv->features & FEATURE_I2C_BLOCK_READ)) {
774 dev_err(&priv->pci_dev->dev,
Jean Delvare63420642008-01-27 18:14:50 +0100775 "I2C block read is unsupported!\n");
David Brownell97140342008-07-14 22:38:25 +0200776 return -EOPNOTSUPP;
Oleg Ryjkov7edcb9a2007-07-12 14:12:31 +0200777 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700778 }
779
Jean Delvare63420642008-01-27 18:14:50 +0100780 if (read_write == I2C_SMBUS_WRITE
781 || command == I2C_SMBUS_I2C_BLOCK_DATA) {
Oleg Ryjkov7edcb9a2007-07-12 14:12:31 +0200782 if (data->block[0] < 1)
783 data->block[0] = 1;
784 if (data->block[0] > I2C_SMBUS_BLOCK_MAX)
785 data->block[0] = I2C_SMBUS_BLOCK_MAX;
786 } else {
Jean Delvare63420642008-01-27 18:14:50 +0100787 data->block[0] = 32; /* max for SMBus block reads */
Oleg Ryjkov7edcb9a2007-07-12 14:12:31 +0200788 }
789
Jean Delvarec074c392010-03-13 20:56:53 +0100790 /* Experience has shown that the block buffer can only be used for
791 SMBus (not I2C) block transactions, even though the datasheet
792 doesn't mention this limitation. */
David Woodhouse0cd96eb2010-10-31 21:06:59 +0100793 if ((priv->features & FEATURE_BLOCK_BUFFER)
Jean Delvarec074c392010-03-13 20:56:53 +0100794 && command != I2C_SMBUS_I2C_BLOCK_DATA
David Woodhouse0cd96eb2010-10-31 21:06:59 +0100795 && i801_set_block_buffer_mode(priv) == 0)
796 result = i801_block_transaction_by_block(priv, data,
797 read_write, hwpec);
Oleg Ryjkov7edcb9a2007-07-12 14:12:31 +0200798 else
David Woodhouse0cd96eb2010-10-31 21:06:59 +0100799 result = i801_block_transaction_byte_by_byte(priv, data,
800 read_write,
Jean Delvare63420642008-01-27 18:14:50 +0100801 command, hwpec);
Oleg Ryjkov7edcb9a2007-07-12 14:12:31 +0200802
Jean Delvare63420642008-01-27 18:14:50 +0100803 if (command == I2C_SMBUS_I2C_BLOCK_DATA
804 && read_write == I2C_SMBUS_WRITE) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700805 /* restore saved configuration register value */
David Woodhouse0cd96eb2010-10-31 21:06:59 +0100806 pci_write_config_byte(priv->pci_dev, SMBHSTCFG, hostc);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700807 }
808 return result;
809}
810
David Brownell97140342008-07-14 22:38:25 +0200811/* Return negative errno on error. */
Ivo Manca3fb21c62010-05-21 18:40:55 +0200812static s32 i801_access(struct i2c_adapter *adap, u16 addr,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700813 unsigned short flags, char read_write, u8 command,
Ivo Manca3fb21c62010-05-21 18:40:55 +0200814 int size, union i2c_smbus_data *data)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700815{
Jean Delvaree8aac4a2005-10-26 21:34:42 +0200816 int hwpec;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700817 int block = 0;
Jarkko Nikulaa7401ca2016-03-10 14:12:22 +0200818 int ret = 0, xact = 0;
David Woodhouse0cd96eb2010-10-31 21:06:59 +0100819 struct i801_priv *priv = i2c_get_adapdata(adap);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700820
Mika Westerberga7ae8192016-06-09 16:56:28 +0300821 mutex_lock(&priv->acpi_lock);
822 if (priv->acpi_reserved) {
823 mutex_unlock(&priv->acpi_lock);
824 return -EBUSY;
825 }
826
Jarkko Nikulaa7401ca2016-03-10 14:12:22 +0200827 pm_runtime_get_sync(&priv->pci_dev->dev);
828
David Woodhouse0cd96eb2010-10-31 21:06:59 +0100829 hwpec = (priv->features & FEATURE_SMBUS_PEC) && (flags & I2C_CLIENT_PEC)
Jean Delvaree8aac4a2005-10-26 21:34:42 +0200830 && size != I2C_SMBUS_QUICK
831 && size != I2C_SMBUS_I2C_BLOCK_DATA;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700832
833 switch (size) {
834 case I2C_SMBUS_QUICK:
835 outb_p(((addr & 0x7f) << 1) | (read_write & 0x01),
David Woodhouse0cd96eb2010-10-31 21:06:59 +0100836 SMBHSTADD(priv));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700837 xact = I801_QUICK;
838 break;
839 case I2C_SMBUS_BYTE:
840 outb_p(((addr & 0x7f) << 1) | (read_write & 0x01),
David Woodhouse0cd96eb2010-10-31 21:06:59 +0100841 SMBHSTADD(priv));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700842 if (read_write == I2C_SMBUS_WRITE)
David Woodhouse0cd96eb2010-10-31 21:06:59 +0100843 outb_p(command, SMBHSTCMD(priv));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700844 xact = I801_BYTE;
845 break;
846 case I2C_SMBUS_BYTE_DATA:
847 outb_p(((addr & 0x7f) << 1) | (read_write & 0x01),
David Woodhouse0cd96eb2010-10-31 21:06:59 +0100848 SMBHSTADD(priv));
849 outb_p(command, SMBHSTCMD(priv));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700850 if (read_write == I2C_SMBUS_WRITE)
David Woodhouse0cd96eb2010-10-31 21:06:59 +0100851 outb_p(data->byte, SMBHSTDAT0(priv));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700852 xact = I801_BYTE_DATA;
853 break;
854 case I2C_SMBUS_WORD_DATA:
855 outb_p(((addr & 0x7f) << 1) | (read_write & 0x01),
David Woodhouse0cd96eb2010-10-31 21:06:59 +0100856 SMBHSTADD(priv));
857 outb_p(command, SMBHSTCMD(priv));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700858 if (read_write == I2C_SMBUS_WRITE) {
David Woodhouse0cd96eb2010-10-31 21:06:59 +0100859 outb_p(data->word & 0xff, SMBHSTDAT0(priv));
860 outb_p((data->word & 0xff00) >> 8, SMBHSTDAT1(priv));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700861 }
862 xact = I801_WORD_DATA;
863 break;
864 case I2C_SMBUS_BLOCK_DATA:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700865 outb_p(((addr & 0x7f) << 1) | (read_write & 0x01),
David Woodhouse0cd96eb2010-10-31 21:06:59 +0100866 SMBHSTADD(priv));
867 outb_p(command, SMBHSTCMD(priv));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700868 block = 1;
869 break;
Jean Delvare63420642008-01-27 18:14:50 +0100870 case I2C_SMBUS_I2C_BLOCK_DATA:
Jean Delvareba9ad2a2016-10-11 13:13:27 +0200871 /*
872 * NB: page 240 of ICH5 datasheet shows that the R/#W
873 * bit should be cleared here, even when reading.
874 * However if SPD Write Disable is set (Lynx Point and later),
875 * the read will fail if we don't set the R/#W bit.
876 */
877 outb_p(((addr & 0x7f) << 1) |
878 ((priv->original_hstcfg & SMBHSTCFG_SPD_WD) ?
879 (read_write & 0x01) : 0),
880 SMBHSTADD(priv));
Jean Delvare63420642008-01-27 18:14:50 +0100881 if (read_write == I2C_SMBUS_READ) {
882 /* NB: page 240 of ICH5 datasheet also shows
883 * that DATA1 is the cmd field when reading */
David Woodhouse0cd96eb2010-10-31 21:06:59 +0100884 outb_p(command, SMBHSTDAT1(priv));
Jean Delvare63420642008-01-27 18:14:50 +0100885 } else
David Woodhouse0cd96eb2010-10-31 21:06:59 +0100886 outb_p(command, SMBHSTCMD(priv));
Jean Delvare63420642008-01-27 18:14:50 +0100887 block = 1;
888 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700889 default:
David Woodhouse0cd96eb2010-10-31 21:06:59 +0100890 dev_err(&priv->pci_dev->dev, "Unsupported transaction %d\n",
891 size);
Jarkko Nikulaa7401ca2016-03-10 14:12:22 +0200892 ret = -EOPNOTSUPP;
893 goto out;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700894 }
895
Oleg Ryjkovca8b9e32007-07-12 14:12:31 +0200896 if (hwpec) /* enable/disable hardware PEC */
David Woodhouse0cd96eb2010-10-31 21:06:59 +0100897 outb_p(inb_p(SMBAUXCTL(priv)) | SMBAUXCTL_CRC, SMBAUXCTL(priv));
Oleg Ryjkovca8b9e32007-07-12 14:12:31 +0200898 else
David Woodhouse0cd96eb2010-10-31 21:06:59 +0100899 outb_p(inb_p(SMBAUXCTL(priv)) & (~SMBAUXCTL_CRC),
900 SMBAUXCTL(priv));
Jean Delvaree8aac4a2005-10-26 21:34:42 +0200901
Ivo Manca3fb21c62010-05-21 18:40:55 +0200902 if (block)
David Woodhouse0cd96eb2010-10-31 21:06:59 +0100903 ret = i801_block_transaction(priv, data, read_write, size,
904 hwpec);
Oleg Ryjkov7edcb9a2007-07-12 14:12:31 +0200905 else
Daniel Kurtz37af8712012-07-24 14:13:58 +0200906 ret = i801_transaction(priv, xact);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700907
Jean Delvarec79cfba2006-04-20 02:43:18 -0700908 /* Some BIOSes don't like it when PEC is enabled at reboot or resume
Oleg Ryjkov7edcb9a2007-07-12 14:12:31 +0200909 time, so we forcibly disable it after every transaction. Turn off
910 E32B for the same reason. */
Jean Delvarea0921b62008-01-27 18:14:50 +0100911 if (hwpec || block)
David Woodhouse0cd96eb2010-10-31 21:06:59 +0100912 outb_p(inb_p(SMBAUXCTL(priv)) &
913 ~(SMBAUXCTL_CRC | SMBAUXCTL_E32B), SMBAUXCTL(priv));
Jean Delvarec79cfba2006-04-20 02:43:18 -0700914
Ivo Manca3fb21c62010-05-21 18:40:55 +0200915 if (block)
Jarkko Nikulaa7401ca2016-03-10 14:12:22 +0200916 goto out;
Ivo Manca3fb21c62010-05-21 18:40:55 +0200917 if (ret)
Jarkko Nikulaa7401ca2016-03-10 14:12:22 +0200918 goto out;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700919 if ((read_write == I2C_SMBUS_WRITE) || (xact == I801_QUICK))
Jarkko Nikulaa7401ca2016-03-10 14:12:22 +0200920 goto out;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700921
922 switch (xact & 0x7f) {
923 case I801_BYTE: /* Result put in SMBHSTDAT0 */
924 case I801_BYTE_DATA:
David Woodhouse0cd96eb2010-10-31 21:06:59 +0100925 data->byte = inb_p(SMBHSTDAT0(priv));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700926 break;
927 case I801_WORD_DATA:
David Woodhouse0cd96eb2010-10-31 21:06:59 +0100928 data->word = inb_p(SMBHSTDAT0(priv)) +
929 (inb_p(SMBHSTDAT1(priv)) << 8);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700930 break;
931 }
Jarkko Nikulaa7401ca2016-03-10 14:12:22 +0200932
933out:
934 pm_runtime_mark_last_busy(&priv->pci_dev->dev);
935 pm_runtime_put_autosuspend(&priv->pci_dev->dev);
Mika Westerberga7ae8192016-06-09 16:56:28 +0300936 mutex_unlock(&priv->acpi_lock);
Jarkko Nikulaa7401ca2016-03-10 14:12:22 +0200937 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700938}
939
940
941static u32 i801_func(struct i2c_adapter *adapter)
942{
David Woodhouse0cd96eb2010-10-31 21:06:59 +0100943 struct i801_priv *priv = i2c_get_adapdata(adapter);
944
Linus Torvalds1da177e2005-04-16 15:20:36 -0700945 return I2C_FUNC_SMBUS_QUICK | I2C_FUNC_SMBUS_BYTE |
Jean Delvare369f6f42008-01-27 18:14:50 +0100946 I2C_FUNC_SMBUS_BYTE_DATA | I2C_FUNC_SMBUS_WORD_DATA |
947 I2C_FUNC_SMBUS_BLOCK_DATA | I2C_FUNC_SMBUS_WRITE_I2C_BLOCK |
David Woodhouse0cd96eb2010-10-31 21:06:59 +0100948 ((priv->features & FEATURE_SMBUS_PEC) ? I2C_FUNC_SMBUS_PEC : 0) |
949 ((priv->features & FEATURE_I2C_BLOCK_READ) ?
Benjamin Tissoires7b0ed332016-06-24 16:39:49 +0200950 I2C_FUNC_SMBUS_READ_I2C_BLOCK : 0) |
951 ((priv->features & FEATURE_HOST_NOTIFY) ?
952 I2C_FUNC_SMBUS_HOST_NOTIFY : 0);
953}
954
Benjamin Tissoires4d5538f2016-10-13 14:10:40 +0200955static void i801_enable_host_notify(struct i2c_adapter *adapter)
Benjamin Tissoires7b0ed332016-06-24 16:39:49 +0200956{
957 struct i801_priv *priv = i2c_get_adapdata(adapter);
958
959 if (!(priv->features & FEATURE_HOST_NOTIFY))
Benjamin Tissoires4d5538f2016-10-13 14:10:40 +0200960 return;
Benjamin Tissoires7b0ed332016-06-24 16:39:49 +0200961
Benjamin Tissoires22e94bd2016-10-13 14:10:35 +0200962 priv->original_slvcmd = inb_p(SMBSLVCMD(priv));
963
964 if (!(SMBSLVCMD_HST_NTFY_INTREN & priv->original_slvcmd))
965 outb_p(SMBSLVCMD_HST_NTFY_INTREN | priv->original_slvcmd,
966 SMBSLVCMD(priv));
967
Benjamin Tissoires7b0ed332016-06-24 16:39:49 +0200968 /* clear Host Notify bit to allow a new notification */
969 outb_p(SMBSLVSTS_HST_NTFY_STS, SMBSLVSTS(priv));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700970}
971
Benjamin Tissoires22e94bd2016-10-13 14:10:35 +0200972static void i801_disable_host_notify(struct i801_priv *priv)
973{
974 if (!(priv->features & FEATURE_HOST_NOTIFY))
975 return;
976
977 outb_p(priv->original_slvcmd, SMBSLVCMD(priv));
978}
979
Jean Delvare8f9082c2006-09-03 22:39:46 +0200980static const struct i2c_algorithm smbus_algorithm = {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700981 .smbus_xfer = i801_access,
982 .functionality = i801_func,
983};
984
Jingoo Han392debf2013-12-03 08:11:20 +0900985static const struct pci_device_id i801_ids[] = {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700986 { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_3) },
987 { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AB_3) },
988 { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_2) },
989 { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_3) },
990 { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_3) },
991 { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801EB_3) },
992 { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ESB_4) },
993 { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_16) },
994 { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH7_17) },
Jason Gastonb0a70b52005-04-16 15:24:45 -0700995 { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ESB2_17) },
Jason Gaston8254fc42006-01-09 10:58:08 -0800996 { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH8_5) },
Jason Gastonadbc2a12006-11-22 15:19:12 -0800997 { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH9_6) },
Seth Heasleycb04e952010-10-04 13:27:14 -0700998 { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_EP80579_1) },
Gaston, Jason Dd28dc712008-02-24 20:03:42 +0100999 { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH10_4) },
1000 { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH10_5) },
Seth Heasleycb04e952010-10-04 13:27:14 -07001001 { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_5_3400_SERIES_SMBUS) },
1002 { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_COUGARPOINT_SMBUS) },
Seth Heasleye30d9852010-10-31 21:06:59 +01001003 { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PATSBURG_SMBUS) },
David Woodhouse55fee8d2010-10-31 21:07:00 +01001004 { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PATSBURG_SMBUS_IDF0) },
1005 { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PATSBURG_SMBUS_IDF1) },
1006 { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PATSBURG_SMBUS_IDF2) },
Seth Heasley662cda82011-03-20 14:50:53 +01001007 { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_DH89XXCC_SMBUS) },
Seth Heasley6e2a8512011-05-24 20:58:49 +02001008 { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PANTHERPOINT_SMBUS) },
Seth Heasley062737f2012-03-26 21:47:19 +02001009 { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_LYNXPOINT_SMBUS) },
James Ralston4a8f1dd2012-09-10 10:14:02 +02001010 { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_LYNXPOINT_LP_SMBUS) },
Seth Heasleyc2db409c2013-01-30 15:25:32 +00001011 { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_AVOTON_SMBUS) },
James Ralstona3fc0ff2013-02-14 09:15:33 +00001012 { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_WELLSBURG_SMBUS) },
1013 { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_WELLSBURG_SMBUS_MS0) },
1014 { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_WELLSBURG_SMBUS_MS1) },
1015 { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_WELLSBURG_SMBUS_MS2) },
Seth Heasleyf39901c2013-06-19 16:59:57 -07001016 { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_COLETOCREEK_SMBUS) },
Mika Westerberg9827f9e2017-02-01 19:20:59 +03001017 { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_GEMINILAKE_SMBUS) },
Jean Delvareb299de82014-07-17 15:04:41 +02001018 { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_WILDCATPOINT_SMBUS) },
James Ralstonafc65922013-11-04 09:29:48 -08001019 { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_WILDCATPOINT_LP_SMBUS) },
Chew, Kean ho1b31e9b2014-03-01 00:03:56 +08001020 { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_BAYTRAIL_SMBUS) },
Alan Cox39e8e302014-08-19 17:37:28 +03001021 { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_BRASWELL_SMBUS) },
james.d.ralston@intel.com3e27a842014-10-13 15:20:24 -07001022 { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_SUNRISEPOINT_H_SMBUS) },
Devin Ryles3eee17992014-11-05 16:30:03 -05001023 { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_SUNRISEPOINT_LP_SMBUS) },
Mika Westerberg84d7f2e2015-10-13 15:41:39 +03001024 { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_DNV_SMBUS) },
Jarkko Nikuladd77f422015-10-22 17:16:58 +03001025 { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_BROXTON_SMBUS) },
Alexandra Yatescdc5a312015-11-05 11:40:25 -08001026 { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_LEWISBURG_SMBUS) },
1027 { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_LEWISBURG_SSKU_SMBUS) },
Andy Shevchenko31158762016-09-23 11:56:01 +03001028 { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_KABYLAKE_PCH_H_SMBUS) },
Linus Torvalds1da177e2005-04-16 15:20:36 -07001029 { 0, }
1030};
1031
Ivo Manca3fb21c62010-05-21 18:40:55 +02001032MODULE_DEVICE_TABLE(pci, i801_ids);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001033
Jean Delvare8eacfce2011-05-24 20:58:49 +02001034#if defined CONFIG_X86 && defined CONFIG_DMI
Jean Delvare1561bfe2009-01-07 14:29:17 +01001035static unsigned char apanel_addr;
1036
1037/* Scan the system ROM for the signature "FJKEYINF" */
1038static __init const void __iomem *bios_signature(const void __iomem *bios)
1039{
1040 ssize_t offset;
1041 const unsigned char signature[] = "FJKEYINF";
1042
1043 for (offset = 0; offset < 0x10000; offset += 0x10) {
1044 if (check_signature(bios + offset, signature,
1045 sizeof(signature)-1))
1046 return bios + offset;
1047 }
1048 return NULL;
1049}
1050
1051static void __init input_apanel_init(void)
1052{
1053 void __iomem *bios;
1054 const void __iomem *p;
1055
1056 bios = ioremap(0xF0000, 0x10000); /* Can't fail */
1057 p = bios_signature(bios);
1058 if (p) {
1059 /* just use the first address */
1060 apanel_addr = readb(p + 8 + 3) >> 1;
1061 }
1062 iounmap(bios);
1063}
Jean Delvare1561bfe2009-01-07 14:29:17 +01001064
Hans de Goedefa5bfab2009-03-30 21:46:44 +02001065struct dmi_onboard_device_info {
1066 const char *name;
1067 u8 type;
1068 unsigned short i2c_addr;
1069 const char *i2c_type;
1070};
1071
Bill Pemberton0b255e92012-11-27 15:59:38 -05001072static const struct dmi_onboard_device_info dmi_devices[] = {
Hans de Goedefa5bfab2009-03-30 21:46:44 +02001073 { "Syleus", DMI_DEV_TYPE_OTHER, 0x73, "fscsyl" },
1074 { "Hermes", DMI_DEV_TYPE_OTHER, 0x73, "fscher" },
1075 { "Hades", DMI_DEV_TYPE_OTHER, 0x73, "fschds" },
1076};
1077
Bill Pemberton0b255e92012-11-27 15:59:38 -05001078static void dmi_check_onboard_device(u8 type, const char *name,
1079 struct i2c_adapter *adap)
Hans de Goedefa5bfab2009-03-30 21:46:44 +02001080{
1081 int i;
1082 struct i2c_board_info info;
1083
1084 for (i = 0; i < ARRAY_SIZE(dmi_devices); i++) {
1085 /* & ~0x80, ignore enabled/disabled bit */
1086 if ((type & ~0x80) != dmi_devices[i].type)
1087 continue;
Jean Delvarefaabd472010-07-09 16:22:51 +02001088 if (strcasecmp(name, dmi_devices[i].name))
Hans de Goedefa5bfab2009-03-30 21:46:44 +02001089 continue;
1090
1091 memset(&info, 0, sizeof(struct i2c_board_info));
1092 info.addr = dmi_devices[i].i2c_addr;
1093 strlcpy(info.type, dmi_devices[i].i2c_type, I2C_NAME_SIZE);
1094 i2c_new_device(adap, &info);
1095 break;
1096 }
1097}
1098
1099/* We use our own function to check for onboard devices instead of
1100 dmi_find_device() as some buggy BIOS's have the devices we are interested
1101 in marked as disabled */
Bill Pemberton0b255e92012-11-27 15:59:38 -05001102static void dmi_check_onboard_devices(const struct dmi_header *dm, void *adap)
Hans de Goedefa5bfab2009-03-30 21:46:44 +02001103{
1104 int i, count;
1105
1106 if (dm->type != 10)
1107 return;
1108
1109 count = (dm->length - sizeof(struct dmi_header)) / 2;
1110 for (i = 0; i < count; i++) {
1111 const u8 *d = (char *)(dm + 1) + (i * 2);
1112 const char *name = ((char *) dm) + dm->length;
1113 u8 type = d[0];
1114 u8 s = d[1];
1115
1116 if (!s)
1117 continue;
1118 s--;
1119 while (s > 0 && name[0]) {
1120 name += strlen(name) + 1;
1121 s--;
1122 }
1123 if (name[0] == 0) /* Bogus string reference */
1124 continue;
1125
1126 dmi_check_onboard_device(type, name, adap);
1127 }
1128}
Hans de Goedefa5bfab2009-03-30 21:46:44 +02001129
Jean Delvaree7198fb2011-05-24 20:58:49 +02001130/* Register optional slaves */
Bill Pemberton0b255e92012-11-27 15:59:38 -05001131static void i801_probe_optional_slaves(struct i801_priv *priv)
Jean Delvaree7198fb2011-05-24 20:58:49 +02001132{
1133 /* Only register slaves on main SMBus channel */
1134 if (priv->features & FEATURE_IDF)
1135 return;
1136
Jean Delvaree7198fb2011-05-24 20:58:49 +02001137 if (apanel_addr) {
1138 struct i2c_board_info info;
1139
1140 memset(&info, 0, sizeof(struct i2c_board_info));
1141 info.addr = apanel_addr;
1142 strlcpy(info.type, "fujitsu_apanel", I2C_NAME_SIZE);
1143 i2c_new_device(&priv->adapter, &info);
1144 }
Jean Delvare8eacfce2011-05-24 20:58:49 +02001145
Jean Delvaree7198fb2011-05-24 20:58:49 +02001146 if (dmi_name_in_vendors("FUJITSU"))
1147 dmi_walk(dmi_check_onboard_devices, &priv->adapter);
Jean Delvaree7198fb2011-05-24 20:58:49 +02001148}
Jean Delvare8eacfce2011-05-24 20:58:49 +02001149#else
1150static void __init input_apanel_init(void) {}
Bill Pemberton0b255e92012-11-27 15:59:38 -05001151static void i801_probe_optional_slaves(struct i801_priv *priv) {}
Jean Delvare8eacfce2011-05-24 20:58:49 +02001152#endif /* CONFIG_X86 && CONFIG_DMI */
Jean Delvaree7198fb2011-05-24 20:58:49 +02001153
Javier Martinez Canillas175c7082016-07-21 12:11:01 -04001154#if IS_ENABLED(CONFIG_I2C_MUX_GPIO) && defined CONFIG_DMI
Jean Delvare3ad7ea12012-10-05 22:23:53 +02001155static struct i801_mux_config i801_mux_config_asus_z8_d12 = {
1156 .gpio_chip = "gpio_ich",
1157 .values = { 0x02, 0x03 },
1158 .n_values = 2,
1159 .classes = { I2C_CLASS_SPD, I2C_CLASS_SPD },
1160 .gpios = { 52, 53 },
1161 .n_gpios = 2,
1162};
1163
1164static struct i801_mux_config i801_mux_config_asus_z8_d18 = {
1165 .gpio_chip = "gpio_ich",
1166 .values = { 0x02, 0x03, 0x01 },
1167 .n_values = 3,
1168 .classes = { I2C_CLASS_SPD, I2C_CLASS_SPD, I2C_CLASS_SPD },
1169 .gpios = { 52, 53 },
1170 .n_gpios = 2,
1171};
1172
Bill Pemberton0b255e92012-11-27 15:59:38 -05001173static const struct dmi_system_id mux_dmi_table[] = {
Jean Delvare3ad7ea12012-10-05 22:23:53 +02001174 {
1175 .matches = {
1176 DMI_MATCH(DMI_BOARD_VENDOR, "ASUSTeK Computer INC."),
1177 DMI_MATCH(DMI_BOARD_NAME, "Z8NA-D6(C)"),
1178 },
1179 .driver_data = &i801_mux_config_asus_z8_d12,
1180 },
1181 {
1182 .matches = {
1183 DMI_MATCH(DMI_BOARD_VENDOR, "ASUSTeK Computer INC."),
1184 DMI_MATCH(DMI_BOARD_NAME, "Z8P(N)E-D12(X)"),
1185 },
1186 .driver_data = &i801_mux_config_asus_z8_d12,
1187 },
1188 {
1189 .matches = {
1190 DMI_MATCH(DMI_BOARD_VENDOR, "ASUSTeK Computer INC."),
1191 DMI_MATCH(DMI_BOARD_NAME, "Z8NH-D12"),
1192 },
1193 .driver_data = &i801_mux_config_asus_z8_d12,
1194 },
1195 {
1196 .matches = {
1197 DMI_MATCH(DMI_BOARD_VENDOR, "ASUSTeK Computer INC."),
1198 DMI_MATCH(DMI_BOARD_NAME, "Z8PH-D12/IFB"),
1199 },
1200 .driver_data = &i801_mux_config_asus_z8_d12,
1201 },
1202 {
1203 .matches = {
1204 DMI_MATCH(DMI_BOARD_VENDOR, "ASUSTeK Computer INC."),
1205 DMI_MATCH(DMI_BOARD_NAME, "Z8NR-D12"),
1206 },
1207 .driver_data = &i801_mux_config_asus_z8_d12,
1208 },
1209 {
1210 .matches = {
1211 DMI_MATCH(DMI_BOARD_VENDOR, "ASUSTeK Computer INC."),
1212 DMI_MATCH(DMI_BOARD_NAME, "Z8P(N)H-D12"),
1213 },
1214 .driver_data = &i801_mux_config_asus_z8_d12,
1215 },
1216 {
1217 .matches = {
1218 DMI_MATCH(DMI_BOARD_VENDOR, "ASUSTeK Computer INC."),
1219 DMI_MATCH(DMI_BOARD_NAME, "Z8PG-D18"),
1220 },
1221 .driver_data = &i801_mux_config_asus_z8_d18,
1222 },
1223 {
1224 .matches = {
1225 DMI_MATCH(DMI_BOARD_VENDOR, "ASUSTeK Computer INC."),
1226 DMI_MATCH(DMI_BOARD_NAME, "Z8PE-D18"),
1227 },
1228 .driver_data = &i801_mux_config_asus_z8_d18,
1229 },
1230 {
1231 .matches = {
1232 DMI_MATCH(DMI_BOARD_VENDOR, "ASUSTeK Computer INC."),
1233 DMI_MATCH(DMI_BOARD_NAME, "Z8PS-D12"),
1234 },
1235 .driver_data = &i801_mux_config_asus_z8_d12,
1236 },
1237 { }
1238};
1239
Jean Delvare3ad7ea12012-10-05 22:23:53 +02001240/* Setup multiplexing if needed */
Bill Pemberton0b255e92012-11-27 15:59:38 -05001241static int i801_add_mux(struct i801_priv *priv)
Jean Delvare3ad7ea12012-10-05 22:23:53 +02001242{
1243 struct device *dev = &priv->adapter.dev;
1244 const struct i801_mux_config *mux_config;
Jean Delvare3ad7ea12012-10-05 22:23:53 +02001245 struct i2c_mux_gpio_platform_data gpio_data;
Jean Delvaref82b8622012-10-05 22:23:54 +02001246 int err;
Jean Delvare3ad7ea12012-10-05 22:23:53 +02001247
1248 if (!priv->mux_drvdata)
1249 return 0;
1250 mux_config = priv->mux_drvdata;
1251
Jean Delvare3ad7ea12012-10-05 22:23:53 +02001252 /* Prepare the platform data */
1253 memset(&gpio_data, 0, sizeof(struct i2c_mux_gpio_platform_data));
1254 gpio_data.parent = priv->adapter.nr;
1255 gpio_data.values = mux_config->values;
1256 gpio_data.n_values = mux_config->n_values;
1257 gpio_data.classes = mux_config->classes;
Jean Delvaref82b8622012-10-05 22:23:54 +02001258 gpio_data.gpio_chip = mux_config->gpio_chip;
1259 gpio_data.gpios = mux_config->gpios;
Jean Delvare3ad7ea12012-10-05 22:23:53 +02001260 gpio_data.n_gpios = mux_config->n_gpios;
1261 gpio_data.idle = I2C_MUX_GPIO_NO_IDLE;
1262
1263 /* Register the mux device */
1264 priv->mux_pdev = platform_device_register_data(dev, "i2c-mux-gpio",
Jean Delvaref82b8622012-10-05 22:23:54 +02001265 PLATFORM_DEVID_AUTO, &gpio_data,
Jean Delvare3ad7ea12012-10-05 22:23:53 +02001266 sizeof(struct i2c_mux_gpio_platform_data));
1267 if (IS_ERR(priv->mux_pdev)) {
1268 err = PTR_ERR(priv->mux_pdev);
1269 priv->mux_pdev = NULL;
1270 dev_err(dev, "Failed to register i2c-mux-gpio device\n");
1271 return err;
1272 }
1273
1274 return 0;
1275}
1276
Bill Pemberton0b255e92012-11-27 15:59:38 -05001277static void i801_del_mux(struct i801_priv *priv)
Jean Delvare3ad7ea12012-10-05 22:23:53 +02001278{
1279 if (priv->mux_pdev)
1280 platform_device_unregister(priv->mux_pdev);
1281}
1282
Bill Pemberton0b255e92012-11-27 15:59:38 -05001283static unsigned int i801_get_adapter_class(struct i801_priv *priv)
Jean Delvare3ad7ea12012-10-05 22:23:53 +02001284{
1285 const struct dmi_system_id *id;
1286 const struct i801_mux_config *mux_config;
1287 unsigned int class = I2C_CLASS_HWMON | I2C_CLASS_SPD;
1288 int i;
1289
1290 id = dmi_first_match(mux_dmi_table);
1291 if (id) {
Jean Delvare28901f52012-10-28 21:37:01 +01001292 /* Remove branch classes from trunk */
Jean Delvare3ad7ea12012-10-05 22:23:53 +02001293 mux_config = id->driver_data;
1294 for (i = 0; i < mux_config->n_values; i++)
1295 class &= ~mux_config->classes[i];
1296
1297 /* Remember for later */
1298 priv->mux_drvdata = mux_config;
1299 }
1300
1301 return class;
1302}
1303#else
1304static inline int i801_add_mux(struct i801_priv *priv) { return 0; }
1305static inline void i801_del_mux(struct i801_priv *priv) { }
1306
1307static inline unsigned int i801_get_adapter_class(struct i801_priv *priv)
1308{
1309 return I2C_CLASS_HWMON | I2C_CLASS_SPD;
1310}
1311#endif
1312
Mika Westerberg94246932015-08-06 13:46:25 +01001313static const struct itco_wdt_platform_data tco_platform_data = {
1314 .name = "Intel PCH",
1315 .version = 4,
1316};
1317
1318static DEFINE_SPINLOCK(p2sb_spinlock);
1319
1320static void i801_add_tco(struct i801_priv *priv)
1321{
1322 struct pci_dev *pci_dev = priv->pci_dev;
1323 struct resource tco_res[3], *res;
1324 struct platform_device *pdev;
1325 unsigned int devfn;
1326 u32 tco_base, tco_ctl;
1327 u32 base_addr, ctrl_val;
1328 u64 base64_addr;
1329
1330 if (!(priv->features & FEATURE_TCO))
1331 return;
1332
1333 pci_read_config_dword(pci_dev, TCOBASE, &tco_base);
1334 pci_read_config_dword(pci_dev, TCOCTL, &tco_ctl);
1335 if (!(tco_ctl & TCOCTL_EN))
1336 return;
1337
1338 memset(tco_res, 0, sizeof(tco_res));
1339
1340 res = &tco_res[ICH_RES_IO_TCO];
1341 res->start = tco_base & ~1;
1342 res->end = res->start + 32 - 1;
1343 res->flags = IORESOURCE_IO;
1344
1345 /*
1346 * Power Management registers.
1347 */
1348 devfn = PCI_DEVFN(PCI_SLOT(pci_dev->devfn), 2);
1349 pci_bus_read_config_dword(pci_dev->bus, devfn, ACPIBASE, &base_addr);
1350
1351 res = &tco_res[ICH_RES_IO_SMI];
1352 res->start = (base_addr & ~1) + ACPIBASE_SMI_OFF;
1353 res->end = res->start + 3;
1354 res->flags = IORESOURCE_IO;
1355
1356 /*
1357 * Enable the ACPI I/O space.
1358 */
1359 pci_bus_read_config_dword(pci_dev->bus, devfn, ACPICTRL, &ctrl_val);
1360 ctrl_val |= ACPICTRL_EN;
1361 pci_bus_write_config_dword(pci_dev->bus, devfn, ACPICTRL, ctrl_val);
1362
1363 /*
1364 * We must access the NO_REBOOT bit over the Primary to Sideband
1365 * bridge (P2SB). The BIOS prevents the P2SB device from being
1366 * enumerated by the PCI subsystem, so we need to unhide/hide it
1367 * to lookup the P2SB BAR.
1368 */
1369 spin_lock(&p2sb_spinlock);
1370
1371 devfn = PCI_DEVFN(PCI_SLOT(pci_dev->devfn), 1);
1372
1373 /* Unhide the P2SB device */
1374 pci_bus_write_config_byte(pci_dev->bus, devfn, 0xe1, 0x0);
1375
1376 pci_bus_read_config_dword(pci_dev->bus, devfn, SBREG_BAR, &base_addr);
1377 base64_addr = base_addr & 0xfffffff0;
1378
1379 pci_bus_read_config_dword(pci_dev->bus, devfn, SBREG_BAR + 0x4, &base_addr);
1380 base64_addr |= (u64)base_addr << 32;
1381
1382 /* Hide the P2SB device */
1383 pci_bus_write_config_byte(pci_dev->bus, devfn, 0xe1, 0x1);
1384 spin_unlock(&p2sb_spinlock);
1385
1386 res = &tco_res[ICH_RES_MEM_OFF];
1387 res->start = (resource_size_t)base64_addr + SBREG_SMBCTRL;
1388 res->end = res->start + 3;
1389 res->flags = IORESOURCE_MEM;
1390
1391 pdev = platform_device_register_resndata(&pci_dev->dev, "iTCO_wdt", -1,
1392 tco_res, 3, &tco_platform_data,
1393 sizeof(tco_platform_data));
1394 if (IS_ERR(pdev)) {
1395 dev_warn(&pci_dev->dev, "failed to create iTCO device\n");
1396 return;
1397 }
1398
1399 priv->tco_pdev = pdev;
1400}
1401
Mika Westerberga7ae8192016-06-09 16:56:28 +03001402#ifdef CONFIG_ACPI
1403static acpi_status
1404i801_acpi_io_handler(u32 function, acpi_physical_address address, u32 bits,
1405 u64 *value, void *handler_context, void *region_context)
1406{
1407 struct i801_priv *priv = handler_context;
1408 struct pci_dev *pdev = priv->pci_dev;
1409 acpi_status status;
1410
1411 /*
1412 * Once BIOS AML code touches the OpRegion we warn and inhibit any
1413 * further access from the driver itself. This device is now owned
1414 * by the system firmware.
1415 */
1416 mutex_lock(&priv->acpi_lock);
1417
1418 if (!priv->acpi_reserved) {
1419 priv->acpi_reserved = true;
1420
1421 dev_warn(&pdev->dev, "BIOS is accessing SMBus registers\n");
1422 dev_warn(&pdev->dev, "Driver SMBus register access inhibited\n");
1423
1424 /*
1425 * BIOS is accessing the host controller so prevent it from
1426 * suspending automatically from now on.
1427 */
1428 pm_runtime_get_sync(&pdev->dev);
1429 }
1430
1431 if ((function & ACPI_IO_MASK) == ACPI_READ)
1432 status = acpi_os_read_port(address, (u32 *)value, bits);
1433 else
1434 status = acpi_os_write_port(address, (u32)*value, bits);
1435
1436 mutex_unlock(&priv->acpi_lock);
1437
1438 return status;
1439}
1440
1441static int i801_acpi_probe(struct i801_priv *priv)
1442{
1443 struct acpi_device *adev;
1444 acpi_status status;
1445
1446 adev = ACPI_COMPANION(&priv->pci_dev->dev);
1447 if (adev) {
1448 status = acpi_install_address_space_handler(adev->handle,
1449 ACPI_ADR_SPACE_SYSTEM_IO, i801_acpi_io_handler,
1450 NULL, priv);
1451 if (ACPI_SUCCESS(status))
1452 return 0;
1453 }
1454
1455 return acpi_check_resource_conflict(&priv->pci_dev->resource[SMBBAR]);
1456}
1457
1458static void i801_acpi_remove(struct i801_priv *priv)
1459{
1460 struct acpi_device *adev;
1461
1462 adev = ACPI_COMPANION(&priv->pci_dev->dev);
1463 if (!adev)
1464 return;
1465
1466 acpi_remove_address_space_handler(adev->handle,
1467 ACPI_ADR_SPACE_SYSTEM_IO, i801_acpi_io_handler);
1468
1469 mutex_lock(&priv->acpi_lock);
1470 if (priv->acpi_reserved)
1471 pm_runtime_put(&priv->pci_dev->dev);
1472 mutex_unlock(&priv->acpi_lock);
1473}
1474#else
1475static inline int i801_acpi_probe(struct i801_priv *priv) { return 0; }
1476static inline void i801_acpi_remove(struct i801_priv *priv) { }
1477#endif
1478
Bill Pemberton0b255e92012-11-27 15:59:38 -05001479static int i801_probe(struct pci_dev *dev, const struct pci_device_id *id)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001480{
Jean Delvare02dd7ae2006-06-12 21:53:41 +02001481 unsigned char temp;
Jean Delvareadff6872010-05-21 18:40:54 +02001482 int err, i;
David Woodhouse0cd96eb2010-10-31 21:06:59 +01001483 struct i801_priv *priv;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001484
Jarkko Nikula1621c592015-02-13 15:52:23 +02001485 priv = devm_kzalloc(&dev->dev, sizeof(*priv), GFP_KERNEL);
David Woodhouse0cd96eb2010-10-31 21:06:59 +01001486 if (!priv)
1487 return -ENOMEM;
1488
1489 i2c_set_adapdata(&priv->adapter, priv);
1490 priv->adapter.owner = THIS_MODULE;
Jean Delvare3ad7ea12012-10-05 22:23:53 +02001491 priv->adapter.class = i801_get_adapter_class(priv);
David Woodhouse0cd96eb2010-10-31 21:06:59 +01001492 priv->adapter.algo = &smbus_algorithm;
Dustin Byford8eb5c872015-10-23 12:27:07 -07001493 priv->adapter.dev.parent = &dev->dev;
1494 ACPI_COMPANION_SET(&priv->adapter.dev, ACPI_COMPANION(&dev->dev));
1495 priv->adapter.retries = 3;
Mika Westerberga7ae8192016-06-09 16:56:28 +03001496 mutex_init(&priv->acpi_lock);
David Woodhouse0cd96eb2010-10-31 21:06:59 +01001497
1498 priv->pci_dev = dev;
Jean Delvare250d1bd2006-12-10 21:21:33 +01001499 switch (dev->device) {
Mika Westerberg94246932015-08-06 13:46:25 +01001500 case PCI_DEVICE_ID_INTEL_SUNRISEPOINT_H_SMBUS:
1501 case PCI_DEVICE_ID_INTEL_SUNRISEPOINT_LP_SMBUS:
Alexandra Yates1a1503c2016-02-17 18:21:21 -08001502 case PCI_DEVICE_ID_INTEL_LEWISBURG_SMBUS:
1503 case PCI_DEVICE_ID_INTEL_LEWISBURG_SSKU_SMBUS:
Mika Westerberg84d7f2e2015-10-13 15:41:39 +03001504 case PCI_DEVICE_ID_INTEL_DNV_SMBUS:
Andy Shevchenko31158762016-09-23 11:56:01 +03001505 case PCI_DEVICE_ID_INTEL_KABYLAKE_PCH_H_SMBUS:
Mika Westerberg94246932015-08-06 13:46:25 +01001506 priv->features |= FEATURE_I2C_BLOCK_READ;
1507 priv->features |= FEATURE_IRQ;
1508 priv->features |= FEATURE_SMBUS_PEC;
1509 priv->features |= FEATURE_BLOCK_BUFFER;
Mika Westerberg1f6dbb02016-09-20 15:30:53 +03001510 /* If we have ACPI based watchdog use that instead */
1511 if (!acpi_has_watchdog())
1512 priv->features |= FEATURE_TCO;
Benjamin Tissoires7b0ed332016-06-24 16:39:49 +02001513 priv->features |= FEATURE_HOST_NOTIFY;
Mika Westerberg94246932015-08-06 13:46:25 +01001514 break;
1515
Jean Delvaree7198fb2011-05-24 20:58:49 +02001516 case PCI_DEVICE_ID_INTEL_PATSBURG_SMBUS_IDF0:
1517 case PCI_DEVICE_ID_INTEL_PATSBURG_SMBUS_IDF1:
1518 case PCI_DEVICE_ID_INTEL_PATSBURG_SMBUS_IDF2:
James Ralstona3fc0ff2013-02-14 09:15:33 +00001519 case PCI_DEVICE_ID_INTEL_WELLSBURG_SMBUS_MS0:
1520 case PCI_DEVICE_ID_INTEL_WELLSBURG_SMBUS_MS1:
1521 case PCI_DEVICE_ID_INTEL_WELLSBURG_SMBUS_MS2:
Jean Delvaree7198fb2011-05-24 20:58:49 +02001522 priv->features |= FEATURE_IDF;
1523 /* fall through */
Jean Delvaree0e8398c2010-05-21 18:40:55 +02001524 default:
David Woodhouse0cd96eb2010-10-31 21:06:59 +01001525 priv->features |= FEATURE_I2C_BLOCK_READ;
Jean Delvare6676a842012-12-16 21:11:55 +01001526 priv->features |= FEATURE_IRQ;
Jean Delvare63420642008-01-27 18:14:50 +01001527 /* fall through */
1528 case PCI_DEVICE_ID_INTEL_82801DB_3:
David Woodhouse0cd96eb2010-10-31 21:06:59 +01001529 priv->features |= FEATURE_SMBUS_PEC;
1530 priv->features |= FEATURE_BLOCK_BUFFER;
Jean Delvaree0e8398c2010-05-21 18:40:55 +02001531 /* fall through */
1532 case PCI_DEVICE_ID_INTEL_82801CA_3:
Benjamin Tissoires7b0ed332016-06-24 16:39:49 +02001533 priv->features |= FEATURE_HOST_NOTIFY;
1534 /* fall through */
Jean Delvaree0e8398c2010-05-21 18:40:55 +02001535 case PCI_DEVICE_ID_INTEL_82801BA_2:
1536 case PCI_DEVICE_ID_INTEL_82801AB_3:
1537 case PCI_DEVICE_ID_INTEL_82801AA_3:
Jean Delvare250d1bd2006-12-10 21:21:33 +01001538 break;
Jean Delvare250d1bd2006-12-10 21:21:33 +01001539 }
Jean Delvare02dd7ae2006-06-12 21:53:41 +02001540
Jean Delvareadff6872010-05-21 18:40:54 +02001541 /* Disable features on user request */
1542 for (i = 0; i < ARRAY_SIZE(i801_feature_names); i++) {
David Woodhouse0cd96eb2010-10-31 21:06:59 +01001543 if (priv->features & disable_features & (1 << i))
Jean Delvareadff6872010-05-21 18:40:54 +02001544 dev_notice(&dev->dev, "%s disabled by user\n",
1545 i801_feature_names[i]);
1546 }
David Woodhouse0cd96eb2010-10-31 21:06:59 +01001547 priv->features &= ~disable_features;
Jean Delvareadff6872010-05-21 18:40:54 +02001548
Jarkko Nikulafef220d2015-02-13 15:52:25 +02001549 err = pcim_enable_device(dev);
Jean Delvare02dd7ae2006-06-12 21:53:41 +02001550 if (err) {
1551 dev_err(&dev->dev, "Failed to enable SMBus PCI device (%d)\n",
1552 err);
Jarkko Nikulafef220d2015-02-13 15:52:25 +02001553 return err;
Jean Delvare02dd7ae2006-06-12 21:53:41 +02001554 }
Jarkko Nikulafef220d2015-02-13 15:52:25 +02001555 pcim_pin_device(dev);
Jean Delvare02dd7ae2006-06-12 21:53:41 +02001556
1557 /* Determine the address of the SMBus area */
David Woodhouse0cd96eb2010-10-31 21:06:59 +01001558 priv->smba = pci_resource_start(dev, SMBBAR);
1559 if (!priv->smba) {
Jarkko Nikula9cbbf3d2015-02-13 15:52:21 +02001560 dev_err(&dev->dev,
1561 "SMBus base address uninitialized, upgrade BIOS\n");
Jarkko Nikulafef220d2015-02-13 15:52:25 +02001562 return -ENODEV;
Jean Delvare02dd7ae2006-06-12 21:53:41 +02001563 }
1564
Mika Westerberga7ae8192016-06-09 16:56:28 +03001565 if (i801_acpi_probe(priv))
Jarkko Nikulafef220d2015-02-13 15:52:25 +02001566 return -ENODEV;
Jean Delvare54fb4a052008-07-14 22:38:33 +02001567
Jarkko Nikulafef220d2015-02-13 15:52:25 +02001568 err = pcim_iomap_regions(dev, 1 << SMBBAR,
1569 dev_driver_string(&dev->dev));
Jean Delvare02dd7ae2006-06-12 21:53:41 +02001570 if (err) {
Jarkko Nikula9cbbf3d2015-02-13 15:52:21 +02001571 dev_err(&dev->dev,
1572 "Failed to request SMBus region 0x%lx-0x%Lx\n",
1573 priv->smba,
Andrew Morton598736c2006-06-30 01:56:20 -07001574 (unsigned long long)pci_resource_end(dev, SMBBAR));
Mika Westerberga7ae8192016-06-09 16:56:28 +03001575 i801_acpi_remove(priv);
Jarkko Nikulafef220d2015-02-13 15:52:25 +02001576 return err;
Jean Delvare02dd7ae2006-06-12 21:53:41 +02001577 }
1578
David Woodhouse0cd96eb2010-10-31 21:06:59 +01001579 pci_read_config_byte(priv->pci_dev, SMBHSTCFG, &temp);
1580 priv->original_hstcfg = temp;
Jean Delvare02dd7ae2006-06-12 21:53:41 +02001581 temp &= ~SMBHSTCFG_I2C_EN; /* SMBus timing */
1582 if (!(temp & SMBHSTCFG_HST_EN)) {
1583 dev_info(&dev->dev, "Enabling SMBus device\n");
1584 temp |= SMBHSTCFG_HST_EN;
1585 }
David Woodhouse0cd96eb2010-10-31 21:06:59 +01001586 pci_write_config_byte(priv->pci_dev, SMBHSTCFG, temp);
Jean Delvare02dd7ae2006-06-12 21:53:41 +02001587
Daniel Kurtz636752b2012-07-24 14:13:58 +02001588 if (temp & SMBHSTCFG_SMB_SMI_EN) {
Jean Delvare02dd7ae2006-06-12 21:53:41 +02001589 dev_dbg(&dev->dev, "SMBus using interrupt SMI#\n");
Daniel Kurtz636752b2012-07-24 14:13:58 +02001590 /* Disable SMBus interrupt feature if SMBus using SMI# */
1591 priv->features &= ~FEATURE_IRQ;
Daniel Kurtz636752b2012-07-24 14:13:58 +02001592 }
Jean Delvareba9ad2a2016-10-11 13:13:27 +02001593 if (temp & SMBHSTCFG_SPD_WD)
1594 dev_info(&dev->dev, "SPD Write Disable is set\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001595
Jean Delvarea0921b62008-01-27 18:14:50 +01001596 /* Clear special mode bits */
David Woodhouse0cd96eb2010-10-31 21:06:59 +01001597 if (priv->features & (FEATURE_SMBUS_PEC | FEATURE_BLOCK_BUFFER))
1598 outb_p(inb_p(SMBAUXCTL(priv)) &
1599 ~(SMBAUXCTL_CRC | SMBAUXCTL_E32B), SMBAUXCTL(priv));
Jean Delvarea0921b62008-01-27 18:14:50 +01001600
Jean Delvareb3b8df92014-11-12 10:20:40 +01001601 /* Default timeout in interrupt mode: 200 ms */
1602 priv->adapter.timeout = HZ / 5;
1603
Daniel Kurtz636752b2012-07-24 14:13:58 +02001604 if (priv->features & FEATURE_IRQ) {
Jean Delvareaeb8a3d2014-11-12 10:25:37 +01001605 u16 pcictl, pcists;
1606
1607 /* Complain if an interrupt is already pending */
1608 pci_read_config_word(priv->pci_dev, SMBPCISTS, &pcists);
1609 if (pcists & SMBPCISTS_INTS)
1610 dev_warn(&dev->dev, "An interrupt is pending!\n");
1611
1612 /* Check if interrupts have been disabled */
1613 pci_read_config_word(priv->pci_dev, SMBPCICTL, &pcictl);
1614 if (pcictl & SMBPCICTL_INTDIS) {
1615 dev_info(&dev->dev, "Interrupts are disabled\n");
1616 priv->features &= ~FEATURE_IRQ;
1617 }
1618 }
1619
1620 if (priv->features & FEATURE_IRQ) {
Daniel Kurtz636752b2012-07-24 14:13:58 +02001621 init_waitqueue_head(&priv->waitq);
1622
Jarkko Nikula1621c592015-02-13 15:52:23 +02001623 err = devm_request_irq(&dev->dev, dev->irq, i801_isr,
1624 IRQF_SHARED,
1625 dev_driver_string(&dev->dev), priv);
Daniel Kurtz636752b2012-07-24 14:13:58 +02001626 if (err) {
1627 dev_err(&dev->dev, "Failed to allocate irq %d: %d\n",
1628 dev->irq, err);
Jean Delvareae944712014-11-12 10:24:07 +01001629 priv->features &= ~FEATURE_IRQ;
Daniel Kurtz636752b2012-07-24 14:13:58 +02001630 }
1631 }
Jean Delvareae944712014-11-12 10:24:07 +01001632 dev_info(&dev->dev, "SMBus using %s\n",
1633 priv->features & FEATURE_IRQ ? "PCI interrupt" : "polling");
Daniel Kurtz636752b2012-07-24 14:13:58 +02001634
Mika Westerberg94246932015-08-06 13:46:25 +01001635 i801_add_tco(priv);
1636
David Woodhouse0cd96eb2010-10-31 21:06:59 +01001637 snprintf(priv->adapter.name, sizeof(priv->adapter.name),
1638 "SMBus I801 adapter at %04lx", priv->smba);
1639 err = i2c_add_adapter(&priv->adapter);
Jean Delvare02dd7ae2006-06-12 21:53:41 +02001640 if (err) {
Mika Westerberga7ae8192016-06-09 16:56:28 +03001641 i801_acpi_remove(priv);
Jarkko Nikulafef220d2015-02-13 15:52:25 +02001642 return err;
Jean Delvare02dd7ae2006-06-12 21:53:41 +02001643 }
Jean Delvare1561bfe2009-01-07 14:29:17 +01001644
Benjamin Tissoires4d5538f2016-10-13 14:10:40 +02001645 i801_enable_host_notify(&priv->adapter);
Benjamin Tissoires7b0ed332016-06-24 16:39:49 +02001646
Jean Delvaree7198fb2011-05-24 20:58:49 +02001647 i801_probe_optional_slaves(priv);
Jean Delvare3ad7ea12012-10-05 22:23:53 +02001648 /* We ignore errors - multiplexing is optional */
1649 i801_add_mux(priv);
Jean Delvare1561bfe2009-01-07 14:29:17 +01001650
David Woodhouse0cd96eb2010-10-31 21:06:59 +01001651 pci_set_drvdata(dev, priv);
Daniel Kurtz636752b2012-07-24 14:13:58 +02001652
Jarkko Nikulaa7401ca2016-03-10 14:12:22 +02001653 pm_runtime_set_autosuspend_delay(&dev->dev, 1000);
1654 pm_runtime_use_autosuspend(&dev->dev);
1655 pm_runtime_put_autosuspend(&dev->dev);
1656 pm_runtime_allow(&dev->dev);
1657
Daniel Ritzd6fcb3b2006-06-27 18:40:54 +02001658 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001659}
1660
Bill Pemberton0b255e92012-11-27 15:59:38 -05001661static void i801_remove(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001662{
David Woodhouse0cd96eb2010-10-31 21:06:59 +01001663 struct i801_priv *priv = pci_get_drvdata(dev);
1664
Jarkko Nikulaa7401ca2016-03-10 14:12:22 +02001665 pm_runtime_forbid(&dev->dev);
1666 pm_runtime_get_noresume(&dev->dev);
1667
Benjamin Tissoires22e94bd2016-10-13 14:10:35 +02001668 i801_disable_host_notify(priv);
Jean Delvare3ad7ea12012-10-05 22:23:53 +02001669 i801_del_mux(priv);
David Woodhouse0cd96eb2010-10-31 21:06:59 +01001670 i2c_del_adapter(&priv->adapter);
Mika Westerberga7ae8192016-06-09 16:56:28 +03001671 i801_acpi_remove(priv);
David Woodhouse0cd96eb2010-10-31 21:06:59 +01001672 pci_write_config_byte(dev, SMBHSTCFG, priv->original_hstcfg);
Daniel Kurtz636752b2012-07-24 14:13:58 +02001673
Mika Westerberg94246932015-08-06 13:46:25 +01001674 platform_device_unregister(priv->tco_pdev);
1675
Daniel Ritzd6fcb3b2006-06-27 18:40:54 +02001676 /*
1677 * do not call pci_disable_device(dev) since it can cause hard hangs on
1678 * some systems during power-off (eg. Fujitsu-Siemens Lifebook E8010)
1679 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001680}
1681
Jean Delvarea5aaea32007-03-22 19:49:01 +01001682#ifdef CONFIG_PM
Jarkko Nikula2ee73c42016-03-10 14:12:21 +02001683static int i801_suspend(struct device *dev)
Jean Delvarea5aaea32007-03-22 19:49:01 +01001684{
Jarkko Nikula2ee73c42016-03-10 14:12:21 +02001685 struct pci_dev *pci_dev = to_pci_dev(dev);
1686 struct i801_priv *priv = pci_get_drvdata(pci_dev);
David Woodhouse0cd96eb2010-10-31 21:06:59 +01001687
Jarkko Nikula2ee73c42016-03-10 14:12:21 +02001688 pci_write_config_byte(pci_dev, SMBHSTCFG, priv->original_hstcfg);
Jean Delvarea5aaea32007-03-22 19:49:01 +01001689 return 0;
1690}
1691
Jarkko Nikula2ee73c42016-03-10 14:12:21 +02001692static int i801_resume(struct device *dev)
Jean Delvarea5aaea32007-03-22 19:49:01 +01001693{
Benjamin Tissoires7b0ed332016-06-24 16:39:49 +02001694 struct pci_dev *pci_dev = to_pci_dev(dev);
1695 struct i801_priv *priv = pci_get_drvdata(pci_dev);
Benjamin Tissoires7b0ed332016-06-24 16:39:49 +02001696
Benjamin Tissoires4d5538f2016-10-13 14:10:40 +02001697 i801_enable_host_notify(&priv->adapter);
Benjamin Tissoires7b0ed332016-06-24 16:39:49 +02001698
Jarkko Nikulaf85da3f2015-02-13 15:52:24 +02001699 return 0;
Jean Delvarea5aaea32007-03-22 19:49:01 +01001700}
Jean Delvarea5aaea32007-03-22 19:49:01 +01001701#endif
1702
Jarkko Nikula2ee73c42016-03-10 14:12:21 +02001703static UNIVERSAL_DEV_PM_OPS(i801_pm_ops, i801_suspend,
1704 i801_resume, NULL);
1705
Linus Torvalds1da177e2005-04-16 15:20:36 -07001706static struct pci_driver i801_driver = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001707 .name = "i801_smbus",
1708 .id_table = i801_ids,
1709 .probe = i801_probe,
Bill Pemberton0b255e92012-11-27 15:59:38 -05001710 .remove = i801_remove,
Jarkko Nikula2ee73c42016-03-10 14:12:21 +02001711 .driver = {
1712 .pm = &i801_pm_ops,
1713 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07001714};
1715
1716static int __init i2c_i801_init(void)
1717{
Jean Delvare6aa14642011-05-24 20:58:49 +02001718 if (dmi_name_in_vendors("FUJITSU"))
1719 input_apanel_init();
Linus Torvalds1da177e2005-04-16 15:20:36 -07001720 return pci_register_driver(&i801_driver);
1721}
1722
1723static void __exit i2c_i801_exit(void)
1724{
1725 pci_unregister_driver(&i801_driver);
1726}
1727
Jean Delvare7c81c602014-01-29 20:40:08 +01001728MODULE_AUTHOR("Mark D. Studebaker <mdsxyz123@yahoo.com>, Jean Delvare <jdelvare@suse.de>");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001729MODULE_DESCRIPTION("I801 SMBus driver");
1730MODULE_LICENSE("GPL");
1731
1732module_init(i2c_i801_init);
1733module_exit(i2c_i801_exit);