blob: eea85dafc7632ce149d432355301ed3157eee195 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * drivers/pci/setup-res.c
3 *
4 * Extruded from code written by
5 * Dave Rusling (david.rusling@reo.mts.dec.com)
6 * David Mosberger (davidm@cs.arizona.edu)
7 * David Miller (davem@redhat.com)
8 *
9 * Support routines for initializing a PCI subsystem.
10 */
11
12/* fixed for multiple pci buses, 1999 Andrea Arcangeli <andrea@suse.de> */
13
14/*
15 * Nov 2000, Ivan Kokshaysky <ink@jurassic.park.msu.ru>
16 * Resource sorting
17 */
18
19#include <linux/init.h>
20#include <linux/kernel.h>
Paul Gortmaker363c75d2011-05-27 09:37:25 -040021#include <linux/export.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070022#include <linux/pci.h>
23#include <linux/errno.h>
24#include <linux/ioport.h>
25#include <linux/cache.h>
26#include <linux/slab.h>
27#include "pci.h"
28
29
Yu Zhao14add802008-11-22 02:38:52 +080030void pci_update_resource(struct pci_dev *dev, int resno)
Linus Torvalds1da177e2005-04-16 15:20:36 -070031{
32 struct pci_bus_region region;
33 u32 new, check, mask;
34 int reg;
Yu Zhao613e7ed2008-11-22 02:41:27 +080035 enum pci_bar_type type;
Yu Zhao14add802008-11-22 02:38:52 +080036 struct resource *res = dev->resource + resno;
Linus Torvalds1da177e2005-04-16 15:20:36 -070037
Ralf Baechlefb0f2b42006-12-19 13:12:08 -080038 /*
39 * Ignore resources for unimplemented BARs and unused resource slots
40 * for 64 bit BARs.
41 */
Ivan Kokshayskycf7bee52005-08-07 13:49:59 +040042 if (!res->flags)
43 return;
44
Ralf Baechlefb0f2b42006-12-19 13:12:08 -080045 /*
46 * Ignore non-moveable resources. This might be legacy resources for
47 * which no functional BAR register exists or another important
Bjorn Helgaas80ccba12008-06-13 10:52:11 -060048 * system resource we shouldn't move around.
Ralf Baechlefb0f2b42006-12-19 13:12:08 -080049 */
50 if (res->flags & IORESOURCE_PCI_FIXED)
51 return;
52
Linus Torvalds1da177e2005-04-16 15:20:36 -070053 pcibios_resource_to_bus(dev, &region, res);
54
Linus Torvalds1da177e2005-04-16 15:20:36 -070055 new = region.start | (res->flags & PCI_REGION_FLAG_MASK);
56 if (res->flags & IORESOURCE_IO)
57 mask = (u32)PCI_BASE_ADDRESS_IO_MASK;
58 else
59 mask = (u32)PCI_BASE_ADDRESS_MEM_MASK;
60
Yu Zhao613e7ed2008-11-22 02:41:27 +080061 reg = pci_resource_bar(dev, resno, &type);
62 if (!reg)
63 return;
64 if (type != pci_bar_unknown) {
Linus Torvalds755528c2005-08-26 10:49:22 -070065 if (!(res->flags & IORESOURCE_ROM_ENABLE))
66 return;
67 new |= PCI_ROM_ADDRESS_ENABLE;
Linus Torvalds1da177e2005-04-16 15:20:36 -070068 }
69
70 pci_write_config_dword(dev, reg, new);
71 pci_read_config_dword(dev, reg, &check);
72
73 if ((new ^ check) & mask) {
Bjorn Helgaas80ccba12008-06-13 10:52:11 -060074 dev_err(&dev->dev, "BAR %d: error updating (%#08x != %#08x)\n",
75 resno, new, check);
Linus Torvalds1da177e2005-04-16 15:20:36 -070076 }
77
Bjorn Helgaas28c68212011-06-14 13:04:35 -060078 if (res->flags & IORESOURCE_MEM_64) {
Ivan Kokshayskycf7bee52005-08-07 13:49:59 +040079 new = region.start >> 16 >> 16;
Linus Torvalds1da177e2005-04-16 15:20:36 -070080 pci_write_config_dword(dev, reg + 4, new);
81 pci_read_config_dword(dev, reg + 4, &check);
82 if (check != new) {
Bjorn Helgaas80ccba12008-06-13 10:52:11 -060083 dev_err(&dev->dev, "BAR %d: error updating "
84 "(high %#08x != %#08x)\n", resno, new, check);
Linus Torvalds1da177e2005-04-16 15:20:36 -070085 }
86 }
87 res->flags &= ~IORESOURCE_UNSET;
Vincent Palatin85b85822011-12-05 11:51:18 -080088 dev_dbg(&dev->dev, "BAR %d: set to %pR (PCI address [%#llx-%#llx])\n",
89 resno, res, (unsigned long long)region.start,
90 (unsigned long long)region.end);
Linus Torvalds1da177e2005-04-16 15:20:36 -070091}
92
Sam Ravnborg96bde062007-03-26 21:53:30 -080093int pci_claim_resource(struct pci_dev *dev, int resource)
Linus Torvalds1da177e2005-04-16 15:20:36 -070094{
95 struct resource *res = &dev->resource[resource];
Bjorn Helgaas966f3a72010-03-11 17:01:19 -070096 struct resource *root, *conflict;
Linus Torvalds1da177e2005-04-16 15:20:36 -070097
Matthew Wilcoxcebd78a2009-06-17 16:33:33 -040098 root = pci_find_parent_resource(dev, res);
Bjorn Helgaas865df572009-11-04 10:32:57 -070099 if (!root) {
Bjorn Helgaasf6d440d2010-06-03 13:47:18 -0600100 dev_info(&dev->dev, "no compatible bridge window for %pR\n",
101 res);
Bjorn Helgaas865df572009-11-04 10:32:57 -0700102 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700103 }
104
Bjorn Helgaas966f3a72010-03-11 17:01:19 -0700105 conflict = request_resource_conflict(root, res);
106 if (conflict) {
Bjorn Helgaasf6d440d2010-06-03 13:47:18 -0600107 dev_info(&dev->dev,
108 "address space collision: %pR conflicts with %s %pR\n",
109 res, conflict->name, conflict);
Bjorn Helgaas966f3a72010-03-11 17:01:19 -0700110 return -EBUSY;
111 }
Bjorn Helgaas865df572009-11-04 10:32:57 -0700112
Bjorn Helgaas966f3a72010-03-11 17:01:19 -0700113 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700114}
Jesse Barneseaa959d2009-06-30 21:45:44 -0700115EXPORT_SYMBOL(pci_claim_resource);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700116
Yuji Shimada32a9a6822009-03-16 17:13:39 +0900117void pci_disable_bridge_window(struct pci_dev *dev)
118{
Bjorn Helgaas865df572009-11-04 10:32:57 -0700119 dev_info(&dev->dev, "disabling bridge mem windows\n");
Yuji Shimada32a9a6822009-03-16 17:13:39 +0900120
121 /* MMIO Base/Limit */
122 pci_write_config_dword(dev, PCI_MEMORY_BASE, 0x0000fff0);
123
124 /* Prefetchable MMIO Base/Limit */
125 pci_write_config_dword(dev, PCI_PREF_LIMIT_UPPER32, 0);
126 pci_write_config_dword(dev, PCI_PREF_MEMORY_BASE, 0x0000fff0);
127 pci_write_config_dword(dev, PCI_PREF_BASE_UPPER32, 0xffffffff);
128}
Ram Pai2bbc6942011-07-25 13:08:39 -0700129
Yinghai Lud09ee9682009-04-23 20:49:25 -0700130static int __pci_assign_resource(struct pci_bus *bus, struct pci_dev *dev,
Ram Pai2bbc6942011-07-25 13:08:39 -0700131 int resno, resource_size_t size, resource_size_t align)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700132{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700133 struct resource *res = dev->resource + resno;
Ram Pai2bbc6942011-07-25 13:08:39 -0700134 resource_size_t min;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700135 int ret;
136
Linus Torvalds1da177e2005-04-16 15:20:36 -0700137 min = (res->flags & IORESOURCE_IO) ? PCIBIOS_MIN_IO : PCIBIOS_MIN_MEM;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700138
139 /* First, try exact prefetching match.. */
140 ret = pci_bus_alloc_resource(bus, res, size, align, min,
141 IORESOURCE_PREFETCH,
142 pcibios_align_resource, dev);
143
144 if (ret < 0 && (res->flags & IORESOURCE_PREFETCH)) {
145 /*
146 * That failed.
147 *
148 * But a prefetching area can handle a non-prefetching
149 * window (it will just not perform as well).
150 */
151 ret = pci_bus_alloc_resource(bus, res, size, align, min, 0,
152 pcibios_align_resource, dev);
153 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700154 return ret;
155}
156
Myron Stowe6535943f2011-11-21 11:54:19 -0700157/*
158 * Generic function that returns a value indicating that the device's
159 * original BIOS BAR address was not saved and so is not available for
160 * reinstatement.
161 *
162 * Can be over-ridden by architecture specific code that implements
163 * reinstatement functionality rather than leaving it disabled when
164 * normal allocation attempts fail.
165 */
166resource_size_t __weak pcibios_retrieve_fw_addr(struct pci_dev *dev, int idx)
167{
168 return 0;
169}
170
Ram Pai2bbc6942011-07-25 13:08:39 -0700171static int pci_revert_fw_address(struct resource *res, struct pci_dev *dev,
172 int resno, resource_size_t size)
173{
174 struct resource *root, *conflict;
Myron Stowe6535943f2011-11-21 11:54:19 -0700175 resource_size_t fw_addr, start, end;
Ram Pai2bbc6942011-07-25 13:08:39 -0700176 int ret = 0;
177
Myron Stowe6535943f2011-11-21 11:54:19 -0700178 fw_addr = pcibios_retrieve_fw_addr(dev, resno);
179 if (!fw_addr)
180 return 1;
181
Ram Pai2bbc6942011-07-25 13:08:39 -0700182 start = res->start;
183 end = res->end;
Myron Stowe6535943f2011-11-21 11:54:19 -0700184 res->start = fw_addr;
Ram Pai2bbc6942011-07-25 13:08:39 -0700185 res->end = res->start + size - 1;
Myron Stowe351fc6d2011-11-21 11:54:07 -0700186
187 root = pci_find_parent_resource(dev, res);
188 if (!root) {
189 if (res->flags & IORESOURCE_IO)
190 root = &ioport_resource;
191 else
192 root = &iomem_resource;
193 }
194
Ram Pai2bbc6942011-07-25 13:08:39 -0700195 dev_info(&dev->dev, "BAR %d: trying firmware assignment %pR\n",
196 resno, res);
197 conflict = request_resource_conflict(root, res);
198 if (conflict) {
199 dev_info(&dev->dev,
200 "BAR %d: %pR conflicts with %s %pR\n", resno,
201 res, conflict->name, conflict);
202 res->start = start;
203 res->end = end;
204 ret = 1;
205 }
206 return ret;
207}
208
209static int _pci_assign_resource(struct pci_dev *dev, int resno, int size, resource_size_t min_align)
Yinghai Lud09ee9682009-04-23 20:49:25 -0700210{
211 struct resource *res = dev->resource + resno;
Yinghai Lud09ee9682009-04-23 20:49:25 -0700212 struct pci_bus *bus;
213 int ret;
Bjorn Helgaas865df572009-11-04 10:32:57 -0700214 char *type;
Yinghai Lud09ee9682009-04-23 20:49:25 -0700215
Yinghai Lud09ee9682009-04-23 20:49:25 -0700216 bus = dev->bus;
Ram Pai2bbc6942011-07-25 13:08:39 -0700217 while ((ret = __pci_assign_resource(bus, dev, resno, size, min_align))) {
218 if (!bus->parent || !bus->self->transparent)
219 break;
220 bus = bus->parent;
Yinghai Lud09ee9682009-04-23 20:49:25 -0700221 }
222
Bjorn Helgaas865df572009-11-04 10:32:57 -0700223 if (ret) {
224 if (res->flags & IORESOURCE_MEM)
225 if (res->flags & IORESOURCE_PREFETCH)
226 type = "mem pref";
227 else
228 type = "mem";
229 else if (res->flags & IORESOURCE_IO)
230 type = "io";
231 else
232 type = "unknown";
233 dev_info(&dev->dev,
234 "BAR %d: can't assign %s (size %#llx)\n",
235 resno, type, (unsigned long long) resource_size(res));
236 }
Yinghai Lud09ee9682009-04-23 20:49:25 -0700237
238 return ret;
239}
240
Ram Pai2bbc6942011-07-25 13:08:39 -0700241int pci_reassign_resource(struct pci_dev *dev, int resno, resource_size_t addsize,
242 resource_size_t min_align)
243{
244 struct resource *res = dev->resource + resno;
245 resource_size_t new_size;
246 int ret;
247
248 if (!res->parent) {
Masanari Iida0dea2102012-01-26 23:45:47 +0900249 dev_info(&dev->dev, "BAR %d: can't reassign an unassigned resource %pR "
Ram Pai2bbc6942011-07-25 13:08:39 -0700250 "\n", resno, res);
251 return -EINVAL;
252 }
253
Yinghai Lua4ac9fe2012-01-21 02:08:17 -0800254 /* already aligned with min_align */
255 new_size = resource_size(res) + addsize;
Ram Pai2bbc6942011-07-25 13:08:39 -0700256 ret = _pci_assign_resource(dev, resno, new_size, min_align);
257 if (!ret) {
258 res->flags &= ~IORESOURCE_STARTALIGN;
Yinghai Lua4ac9fe2012-01-21 02:08:17 -0800259 dev_info(&dev->dev, "BAR %d: reassigned %pR\n", resno, res);
Ram Pai2bbc6942011-07-25 13:08:39 -0700260 if (resno < PCI_BRIDGE_RESOURCES)
261 pci_update_resource(dev, resno);
262 }
263 return ret;
264}
265
266int pci_assign_resource(struct pci_dev *dev, int resno)
267{
268 struct resource *res = dev->resource + resno;
269 resource_size_t align, size;
270 struct pci_bus *bus;
271 int ret;
272
273 align = pci_resource_alignment(dev, res);
274 if (!align) {
275 dev_info(&dev->dev, "BAR %d: can't assign %pR "
276 "(bogus alignment)\n", resno, res);
277 return -EINVAL;
278 }
279
280 bus = dev->bus;
281 size = resource_size(res);
282 ret = _pci_assign_resource(dev, resno, size, align);
283
284 /*
285 * If we failed to assign anything, let's try the address
286 * where firmware left it. That at least has a chance of
287 * working, which is better than just leaving it disabled.
288 */
Myron Stowe6535943f2011-11-21 11:54:19 -0700289 if (ret < 0)
Ram Pai2bbc6942011-07-25 13:08:39 -0700290 ret = pci_revert_fw_address(res, dev, resno, size);
291
292 if (!ret) {
293 res->flags &= ~IORESOURCE_STARTALIGN;
294 dev_info(&dev->dev, "BAR %d: assigned %pR\n", resno, res);
295 if (resno < PCI_BRIDGE_RESOURCES)
296 pci_update_resource(dev, resno);
297 }
298 return ret;
299}
300
Bjorn Helgaas842de402008-03-04 11:56:47 -0700301int pci_enable_resources(struct pci_dev *dev, int mask)
302{
303 u16 cmd, old_cmd;
304 int i;
305 struct resource *r;
306
307 pci_read_config_word(dev, PCI_COMMAND, &cmd);
308 old_cmd = cmd;
309
310 for (i = 0; i < PCI_NUM_RESOURCES; i++) {
311 if (!(mask & (1 << i)))
312 continue;
313
314 r = &dev->resource[i];
315
316 if (!(r->flags & (IORESOURCE_IO | IORESOURCE_MEM)))
317 continue;
318 if ((i == PCI_ROM_RESOURCE) &&
319 (!(r->flags & IORESOURCE_ROM_ENABLE)))
320 continue;
321
322 if (!r->parent) {
Bjorn Helgaas865df572009-11-04 10:32:57 -0700323 dev_err(&dev->dev, "device not available "
324 "(can't reserve %pR)\n", r);
Bjorn Helgaas842de402008-03-04 11:56:47 -0700325 return -EINVAL;
326 }
327
328 if (r->flags & IORESOURCE_IO)
329 cmd |= PCI_COMMAND_IO;
330 if (r->flags & IORESOURCE_MEM)
331 cmd |= PCI_COMMAND_MEMORY;
332 }
333
334 if (cmd != old_cmd) {
335 dev_info(&dev->dev, "enabling device (%04x -> %04x)\n",
336 old_cmd, cmd);
337 pci_write_config_word(dev, PCI_COMMAND, cmd);
338 }
339 return 0;
340}