blob: f13ec4c71f8a3eca980d5aa553ded92922050bb1 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 *
Takashi Iwaid01ce992007-07-27 16:52:19 +02003 * hda_intel.c - Implementation of primary alsa driver code base
4 * for Intel HD Audio.
Linus Torvalds1da177e2005-04-16 15:20:36 -07005 *
6 * Copyright(c) 2004 Intel Corporation. All rights reserved.
7 *
8 * Copyright (c) 2004 Takashi Iwai <tiwai@suse.de>
9 * PeiSen Hou <pshou@realtek.com.tw>
10 *
11 * This program is free software; you can redistribute it and/or modify it
12 * under the terms of the GNU General Public License as published by the Free
13 * Software Foundation; either version 2 of the License, or (at your option)
14 * any later version.
15 *
16 * This program is distributed in the hope that it will be useful, but WITHOUT
17 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
18 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
19 * more details.
20 *
21 * You should have received a copy of the GNU General Public License along with
22 * this program; if not, write to the Free Software Foundation, Inc., 59
23 * Temple Place - Suite 330, Boston, MA 02111-1307, USA.
24 *
25 * CONTACTS:
26 *
27 * Matt Jared matt.jared@intel.com
28 * Andy Kopp andy.kopp@intel.com
29 * Dan Kogan dan.d.kogan@intel.com
30 *
31 * CHANGES:
32 *
33 * 2004.12.01 Major rewrite by tiwai, merged the work of pshou
34 *
35 */
36
Linus Torvalds1da177e2005-04-16 15:20:36 -070037#include <asm/io.h>
38#include <linux/delay.h>
39#include <linux/interrupt.h>
Randy Dunlap362775e2005-11-07 14:43:23 +010040#include <linux/kernel.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070041#include <linux/module.h>
Andrew Morton24982c52008-03-04 10:08:58 +010042#include <linux/dma-mapping.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070043#include <linux/moduleparam.h>
44#include <linux/init.h>
45#include <linux/slab.h>
46#include <linux/pci.h>
Ingo Molnar62932df2006-01-16 16:34:20 +010047#include <linux/mutex.h>
Takashi Iwai0cbf0092008-10-29 16:18:25 +010048#include <linux/reboot.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070049#include <sound/core.h>
50#include <sound/initval.h>
51#include "hda_codec.h"
52
53
Takashi Iwai5aba4f82008-01-07 15:16:37 +010054static int index[SNDRV_CARDS] = SNDRV_DEFAULT_IDX;
55static char *id[SNDRV_CARDS] = SNDRV_DEFAULT_STR;
56static int enable[SNDRV_CARDS] = SNDRV_DEFAULT_ENABLE_PNP;
57static char *model[SNDRV_CARDS];
58static int position_fix[SNDRV_CARDS];
Takashi Iwai5c0d7bc2008-06-10 17:53:35 +020059static int bdl_pos_adj[SNDRV_CARDS] = {[0 ... (SNDRV_CARDS-1)] = -1};
Takashi Iwai5aba4f82008-01-07 15:16:37 +010060static int probe_mask[SNDRV_CARDS] = {[0 ... (SNDRV_CARDS-1)] = -1};
Takashi Iwai27346162006-01-12 18:28:44 +010061static int single_cmd;
Takashi Iwai134a11f2006-11-10 12:08:37 +010062static int enable_msi;
Linus Torvalds1da177e2005-04-16 15:20:36 -070063
Takashi Iwai5aba4f82008-01-07 15:16:37 +010064module_param_array(index, int, NULL, 0444);
Linus Torvalds1da177e2005-04-16 15:20:36 -070065MODULE_PARM_DESC(index, "Index value for Intel HD audio interface.");
Takashi Iwai5aba4f82008-01-07 15:16:37 +010066module_param_array(id, charp, NULL, 0444);
Linus Torvalds1da177e2005-04-16 15:20:36 -070067MODULE_PARM_DESC(id, "ID string for Intel HD audio interface.");
Takashi Iwai5aba4f82008-01-07 15:16:37 +010068module_param_array(enable, bool, NULL, 0444);
69MODULE_PARM_DESC(enable, "Enable Intel HD audio interface.");
70module_param_array(model, charp, NULL, 0444);
Linus Torvalds1da177e2005-04-16 15:20:36 -070071MODULE_PARM_DESC(model, "Use the given board model.");
Takashi Iwai5aba4f82008-01-07 15:16:37 +010072module_param_array(position_fix, int, NULL, 0444);
Takashi Iwaid01ce992007-07-27 16:52:19 +020073MODULE_PARM_DESC(position_fix, "Fix DMA pointer "
Takashi Iwaid2e1c972008-06-10 17:53:34 +020074 "(0 = auto, 1 = none, 2 = POSBUF).");
Takashi Iwai555e2192008-06-10 17:53:34 +020075module_param_array(bdl_pos_adj, int, NULL, 0644);
76MODULE_PARM_DESC(bdl_pos_adj, "BDL position adjustment offset.");
Takashi Iwai5aba4f82008-01-07 15:16:37 +010077module_param_array(probe_mask, int, NULL, 0444);
Takashi Iwai606ad752005-11-24 16:03:40 +010078MODULE_PARM_DESC(probe_mask, "Bitmask to probe codecs (default = -1).");
Takashi Iwai27346162006-01-12 18:28:44 +010079module_param(single_cmd, bool, 0444);
Takashi Iwaid01ce992007-07-27 16:52:19 +020080MODULE_PARM_DESC(single_cmd, "Use single command to communicate with codecs "
81 "(for debugging only).");
Takashi Iwai5aba4f82008-01-07 15:16:37 +010082module_param(enable_msi, int, 0444);
Takashi Iwai134a11f2006-11-10 12:08:37 +010083MODULE_PARM_DESC(enable_msi, "Enable Message Signaled Interrupt (MSI)");
Takashi Iwai606ad752005-11-24 16:03:40 +010084
Takashi Iwaidee1b662007-08-13 16:10:30 +020085#ifdef CONFIG_SND_HDA_POWER_SAVE
Takashi Iwaicb53c622007-08-10 17:21:45 +020086/* power_save option is defined in hda_codec.c */
Linus Torvalds1da177e2005-04-16 15:20:36 -070087
Takashi Iwaidee1b662007-08-13 16:10:30 +020088/* reset the HD-audio controller in power save mode.
89 * this may give more power-saving, but will take longer time to
90 * wake up.
91 */
92static int power_save_controller = 1;
93module_param(power_save_controller, bool, 0644);
94MODULE_PARM_DESC(power_save_controller, "Reset controller in power save mode.");
95#endif
96
Linus Torvalds1da177e2005-04-16 15:20:36 -070097MODULE_LICENSE("GPL");
98MODULE_SUPPORTED_DEVICE("{{Intel, ICH6},"
99 "{Intel, ICH6M},"
Jason Gaston2f1b3812005-05-01 08:58:50 -0700100 "{Intel, ICH7},"
Frederick Lif5d40b32005-05-12 14:55:20 +0200101 "{Intel, ESB2},"
Jason Gastond2981392006-01-10 11:07:37 +0100102 "{Intel, ICH8},"
Jason Gastonf9cc8a82006-11-22 11:53:52 +0100103 "{Intel, ICH9},"
Jason Gastonc34f5a02008-01-29 12:38:49 +0100104 "{Intel, ICH10},"
Seth Heasleyb29c2362008-08-08 15:56:39 -0700105 "{Intel, PCH},"
Tobin Davis4979bca2008-01-30 08:13:55 +0100106 "{Intel, SCH},"
Takashi Iwaifc20a562005-05-12 15:00:41 +0200107 "{ATI, SB450},"
Felix Kuehling89be83f2006-03-31 12:33:59 +0200108 "{ATI, SB600},"
Felix Kuehling778b6e12006-05-17 11:22:21 +0200109 "{ATI, RS600},"
Felix Kuehling5b15c952006-10-16 12:49:47 +0200110 "{ATI, RS690},"
Wolke Liue6db1112007-04-27 12:20:57 +0200111 "{ATI, RS780},"
112 "{ATI, R600},"
Herton Ronaldo Krzesinski2797f722007-11-05 18:21:56 +0100113 "{ATI, RV630},"
114 "{ATI, RV610},"
Wolke Liu27da1832007-11-16 11:06:30 +0100115 "{ATI, RV670},"
116 "{ATI, RV635},"
117 "{ATI, RV620},"
118 "{ATI, RV770},"
Takashi Iwaifc20a562005-05-12 15:00:41 +0200119 "{VIA, VT8251},"
Takashi Iwai47672312005-08-12 16:44:04 +0200120 "{VIA, VT8237A},"
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200121 "{SiS, SIS966},"
122 "{ULI, M5461}}");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700123MODULE_DESCRIPTION("Intel HDA driver");
124
125#define SFX "hda-intel: "
126
Takashi Iwaicb53c622007-08-10 17:21:45 +0200127
128/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700129 * registers
130 */
131#define ICH6_REG_GCAP 0x00
132#define ICH6_REG_VMIN 0x02
133#define ICH6_REG_VMAJ 0x03
134#define ICH6_REG_OUTPAY 0x04
135#define ICH6_REG_INPAY 0x06
136#define ICH6_REG_GCTL 0x08
137#define ICH6_REG_WAKEEN 0x0c
138#define ICH6_REG_STATESTS 0x0e
139#define ICH6_REG_GSTS 0x10
140#define ICH6_REG_INTCTL 0x20
141#define ICH6_REG_INTSTS 0x24
142#define ICH6_REG_WALCLK 0x30
143#define ICH6_REG_SYNC 0x34
144#define ICH6_REG_CORBLBASE 0x40
145#define ICH6_REG_CORBUBASE 0x44
146#define ICH6_REG_CORBWP 0x48
147#define ICH6_REG_CORBRP 0x4A
148#define ICH6_REG_CORBCTL 0x4c
149#define ICH6_REG_CORBSTS 0x4d
150#define ICH6_REG_CORBSIZE 0x4e
151
152#define ICH6_REG_RIRBLBASE 0x50
153#define ICH6_REG_RIRBUBASE 0x54
154#define ICH6_REG_RIRBWP 0x58
155#define ICH6_REG_RINTCNT 0x5a
156#define ICH6_REG_RIRBCTL 0x5c
157#define ICH6_REG_RIRBSTS 0x5d
158#define ICH6_REG_RIRBSIZE 0x5e
159
160#define ICH6_REG_IC 0x60
161#define ICH6_REG_IR 0x64
162#define ICH6_REG_IRS 0x68
163#define ICH6_IRS_VALID (1<<1)
164#define ICH6_IRS_BUSY (1<<0)
165
166#define ICH6_REG_DPLBASE 0x70
167#define ICH6_REG_DPUBASE 0x74
168#define ICH6_DPLBASE_ENABLE 0x1 /* Enable position buffer */
169
170/* SD offset: SDI0=0x80, SDI1=0xa0, ... SDO3=0x160 */
171enum { SDI0, SDI1, SDI2, SDI3, SDO0, SDO1, SDO2, SDO3 };
172
173/* stream register offsets from stream base */
174#define ICH6_REG_SD_CTL 0x00
175#define ICH6_REG_SD_STS 0x03
176#define ICH6_REG_SD_LPIB 0x04
177#define ICH6_REG_SD_CBL 0x08
178#define ICH6_REG_SD_LVI 0x0c
179#define ICH6_REG_SD_FIFOW 0x0e
180#define ICH6_REG_SD_FIFOSIZE 0x10
181#define ICH6_REG_SD_FORMAT 0x12
182#define ICH6_REG_SD_BDLPL 0x18
183#define ICH6_REG_SD_BDLPU 0x1c
184
185/* PCI space */
186#define ICH6_PCIREG_TCSEL 0x44
187
188/*
189 * other constants
190 */
191
192/* max number of SDs */
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200193/* ICH, ATI and VIA have 4 playback and 4 capture */
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200194#define ICH6_NUM_CAPTURE 4
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200195#define ICH6_NUM_PLAYBACK 4
196
197/* ULI has 6 playback and 5 capture */
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200198#define ULI_NUM_CAPTURE 5
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200199#define ULI_NUM_PLAYBACK 6
200
Felix Kuehling778b6e12006-05-17 11:22:21 +0200201/* ATI HDMI has 1 playback and 0 capture */
Felix Kuehling778b6e12006-05-17 11:22:21 +0200202#define ATIHDMI_NUM_CAPTURE 0
Felix Kuehling778b6e12006-05-17 11:22:21 +0200203#define ATIHDMI_NUM_PLAYBACK 1
204
Kailang Yangf2690022008-05-27 11:44:55 +0200205/* TERA has 4 playback and 3 capture */
206#define TERA_NUM_CAPTURE 3
207#define TERA_NUM_PLAYBACK 4
208
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200209/* this number is statically defined for simplicity */
210#define MAX_AZX_DEV 16
211
Linus Torvalds1da177e2005-04-16 15:20:36 -0700212/* max number of fragments - we may use more if allocating more pages for BDL */
Takashi Iwai4ce107b2008-02-06 14:50:19 +0100213#define BDL_SIZE 4096
214#define AZX_MAX_BDL_ENTRIES (BDL_SIZE / 16)
215#define AZX_MAX_FRAG 32
Linus Torvalds1da177e2005-04-16 15:20:36 -0700216/* max buffer size - no h/w limit, you can increase as you like */
217#define AZX_MAX_BUF_SIZE (1024*1024*1024)
218/* max number of PCM devics per card */
Takashi Iwai7ba72ba2008-02-06 14:03:20 +0100219#define AZX_MAX_PCMS 8
Linus Torvalds1da177e2005-04-16 15:20:36 -0700220
221/* RIRB int mask: overrun[2], response[0] */
222#define RIRB_INT_RESPONSE 0x01
223#define RIRB_INT_OVERRUN 0x04
224#define RIRB_INT_MASK 0x05
225
Takashi Iwai2f5983f2008-09-03 16:00:44 +0200226/* STATESTS int mask: S3,SD2,SD1,SD0 */
227#define AZX_MAX_CODECS 4
228#define STATESTS_INT_MASK 0x0f
Linus Torvalds1da177e2005-04-16 15:20:36 -0700229
230/* SD_CTL bits */
231#define SD_CTL_STREAM_RESET 0x01 /* stream reset bit */
232#define SD_CTL_DMA_START 0x02 /* stream DMA start bit */
Takashi Iwai850f0e52008-03-18 17:11:05 +0100233#define SD_CTL_STRIPE (3 << 16) /* stripe control */
234#define SD_CTL_TRAFFIC_PRIO (1 << 18) /* traffic priority */
235#define SD_CTL_DIR (1 << 19) /* bi-directional stream */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700236#define SD_CTL_STREAM_TAG_MASK (0xf << 20)
237#define SD_CTL_STREAM_TAG_SHIFT 20
238
239/* SD_CTL and SD_STS */
240#define SD_INT_DESC_ERR 0x10 /* descriptor error interrupt */
241#define SD_INT_FIFO_ERR 0x08 /* FIFO error interrupt */
242#define SD_INT_COMPLETE 0x04 /* completion interrupt */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200243#define SD_INT_MASK (SD_INT_DESC_ERR|SD_INT_FIFO_ERR|\
244 SD_INT_COMPLETE)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700245
246/* SD_STS */
247#define SD_STS_FIFO_READY 0x20 /* FIFO ready */
248
249/* INTCTL and INTSTS */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200250#define ICH6_INT_ALL_STREAM 0xff /* all stream interrupts */
251#define ICH6_INT_CTRL_EN 0x40000000 /* controller interrupt enable bit */
252#define ICH6_INT_GLOBAL_EN 0x80000000 /* global interrupt enable bit */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700253
Matt41e2fce2005-07-04 17:49:55 +0200254/* GCTL unsolicited response enable bit */
255#define ICH6_GCTL_UREN (1<<8)
256
Linus Torvalds1da177e2005-04-16 15:20:36 -0700257/* GCTL reset bit */
258#define ICH6_GCTL_RESET (1<<0)
259
260/* CORB/RIRB control, read/write pointer */
261#define ICH6_RBCTL_DMA_EN 0x02 /* enable DMA */
262#define ICH6_RBCTL_IRQ_EN 0x01 /* enable IRQ */
263#define ICH6_RBRWP_CLR 0x8000 /* read/write pointer clear */
264/* below are so far hardcoded - should read registers in future */
265#define ICH6_MAX_CORB_ENTRIES 256
266#define ICH6_MAX_RIRB_ENTRIES 256
267
Takashi Iwaic74db862005-05-12 14:26:27 +0200268/* position fix mode */
269enum {
Takashi Iwai0be3b5d2005-09-05 17:11:40 +0200270 POS_FIX_AUTO,
Takashi Iwaid2e1c972008-06-10 17:53:34 +0200271 POS_FIX_LPIB,
Takashi Iwai0be3b5d2005-09-05 17:11:40 +0200272 POS_FIX_POSBUF,
Takashi Iwaic74db862005-05-12 14:26:27 +0200273};
Linus Torvalds1da177e2005-04-16 15:20:36 -0700274
Frederick Lif5d40b32005-05-12 14:55:20 +0200275/* Defines for ATI HD Audio support in SB450 south bridge */
Frederick Lif5d40b32005-05-12 14:55:20 +0200276#define ATI_SB450_HDAUDIO_MISC_CNTR2_ADDR 0x42
277#define ATI_SB450_HDAUDIO_ENABLE_SNOOP 0x02
278
Vinod Gda3fca22005-09-13 18:49:12 +0200279/* Defines for Nvidia HDA support */
280#define NVIDIA_HDA_TRANSREG_ADDR 0x4e
281#define NVIDIA_HDA_ENABLE_COHBITS 0x0f
Peer Chen320dcc32008-08-20 16:43:24 -0700282#define NVIDIA_HDA_ISTRM_COH 0x4d
283#define NVIDIA_HDA_OSTRM_COH 0x4c
284#define NVIDIA_HDA_ENABLE_COHBIT 0x01
Frederick Lif5d40b32005-05-12 14:55:20 +0200285
Takashi Iwai90a5ad52008-02-22 18:36:22 +0100286/* Defines for Intel SCH HDA snoop control */
287#define INTEL_SCH_HDA_DEVC 0x78
288#define INTEL_SCH_HDA_DEVC_NOSNOOP (0x1<<11)
289
Joseph Chan0e153472008-08-26 14:38:03 +0200290/* Define IN stream 0 FIFO size offset in VIA controller */
291#define VIA_IN_STREAM0_FIFO_SIZE_OFFSET 0x90
292/* Define VIA HD Audio Device ID*/
293#define VIA_HDAC_DEVICE_ID 0x3288
294
Yang, Libinc4da29c2008-11-13 11:07:07 +0100295/* HD Audio class code */
296#define PCI_CLASS_MULTIMEDIA_HD_AUDIO 0x0403
Takashi Iwai90a5ad52008-02-22 18:36:22 +0100297
Linus Torvalds1da177e2005-04-16 15:20:36 -0700298/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700299 */
300
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100301struct azx_dev {
Takashi Iwai4ce107b2008-02-06 14:50:19 +0100302 struct snd_dma_buffer bdl; /* BDL buffer */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200303 u32 *posbuf; /* position buffer pointer */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700304
Takashi Iwaid01ce992007-07-27 16:52:19 +0200305 unsigned int bufsize; /* size of the play buffer in bytes */
Takashi Iwai9ad593f2008-05-16 12:34:47 +0200306 unsigned int period_bytes; /* size of the period in bytes */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200307 unsigned int frags; /* number for period in the play buffer */
308 unsigned int fifo_size; /* FIFO size */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700309
Takashi Iwaid01ce992007-07-27 16:52:19 +0200310 void __iomem *sd_addr; /* stream descriptor pointer */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700311
Takashi Iwaid01ce992007-07-27 16:52:19 +0200312 u32 sd_int_sta_mask; /* stream int status mask */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700313
314 /* pcm support */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200315 struct snd_pcm_substream *substream; /* assigned substream,
316 * set in PCM open
317 */
318 unsigned int format_val; /* format value to be set in the
319 * controller and the codec
320 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700321 unsigned char stream_tag; /* assigned stream */
322 unsigned char index; /* stream index */
323
Pavel Machek927fc862006-08-31 17:03:43 +0200324 unsigned int opened :1;
325 unsigned int running :1;
Takashi Iwai675f25d2008-06-10 17:53:20 +0200326 unsigned int irq_pending :1;
327 unsigned int irq_ignore :1;
Joseph Chan0e153472008-08-26 14:38:03 +0200328 /*
329 * For VIA:
330 * A flag to ensure DMA position is 0
331 * when link position is not greater than FIFO size
332 */
333 unsigned int insufficient :1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700334};
335
336/* CORB/RIRB */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100337struct azx_rb {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700338 u32 *buf; /* CORB/RIRB buffer
339 * Each CORB entry is 4byte, RIRB is 8byte
340 */
341 dma_addr_t addr; /* physical address of CORB/RIRB buffer */
342 /* for RIRB */
343 unsigned short rp, wp; /* read/write pointers */
344 int cmds; /* number of pending requests */
345 u32 res; /* last read value */
346};
347
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100348struct azx {
349 struct snd_card *card;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700350 struct pci_dev *pci;
Takashi Iwai555e2192008-06-10 17:53:34 +0200351 int dev_index;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700352
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200353 /* chip type specific */
354 int driver_type;
355 int playback_streams;
356 int playback_index_offset;
357 int capture_streams;
358 int capture_index_offset;
359 int num_streams;
360
Linus Torvalds1da177e2005-04-16 15:20:36 -0700361 /* pci resources */
362 unsigned long addr;
363 void __iomem *remap_addr;
364 int irq;
365
366 /* locks */
367 spinlock_t reg_lock;
Ingo Molnar62932df2006-01-16 16:34:20 +0100368 struct mutex open_mutex;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700369
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200370 /* streams (x num_streams) */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100371 struct azx_dev *azx_dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700372
373 /* PCM */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100374 struct snd_pcm *pcm[AZX_MAX_PCMS];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700375
376 /* HD codec */
377 unsigned short codec_mask;
378 struct hda_bus *bus;
379
380 /* CORB/RIRB */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100381 struct azx_rb corb;
382 struct azx_rb rirb;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700383
Takashi Iwai4ce107b2008-02-06 14:50:19 +0100384 /* CORB/RIRB and position buffers */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700385 struct snd_dma_buffer rb;
386 struct snd_dma_buffer posbuf;
Takashi Iwaic74db862005-05-12 14:26:27 +0200387
388 /* flags */
389 int position_fix;
Takashi Iwaicb53c622007-08-10 17:21:45 +0200390 unsigned int running :1;
Pavel Machek927fc862006-08-31 17:03:43 +0200391 unsigned int initialized :1;
392 unsigned int single_cmd :1;
393 unsigned int polling_mode :1;
Takashi Iwai68e7fff2006-10-23 13:40:59 +0200394 unsigned int msi :1;
Takashi Iwaia6a950a2008-06-10 17:53:35 +0200395 unsigned int irq_pending_warned :1;
Joseph Chan0e153472008-08-26 14:38:03 +0200396 unsigned int via_dmapos_patch :1; /* enable DMA-position fix for VIA */
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +0100397 unsigned int probing :1; /* codec probing phase */
Takashi Iwai43bbb6c2007-07-06 20:22:05 +0200398
399 /* for debugging */
400 unsigned int last_cmd; /* last issued command (to sync) */
Takashi Iwai9ad593f2008-05-16 12:34:47 +0200401
402 /* for pending irqs */
403 struct work_struct irq_pending_work;
Takashi Iwai0cbf0092008-10-29 16:18:25 +0100404
405 /* reboot notifier (for mysterious hangup problem at power-down) */
406 struct notifier_block reboot_notifier;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700407};
408
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200409/* driver types */
410enum {
411 AZX_DRIVER_ICH,
Tobin Davis4979bca2008-01-30 08:13:55 +0100412 AZX_DRIVER_SCH,
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200413 AZX_DRIVER_ATI,
Felix Kuehling778b6e12006-05-17 11:22:21 +0200414 AZX_DRIVER_ATIHDMI,
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200415 AZX_DRIVER_VIA,
416 AZX_DRIVER_SIS,
417 AZX_DRIVER_ULI,
Vinod Gda3fca22005-09-13 18:49:12 +0200418 AZX_DRIVER_NVIDIA,
Kailang Yangf2690022008-05-27 11:44:55 +0200419 AZX_DRIVER_TERA,
Yang, Libinc4da29c2008-11-13 11:07:07 +0100420 AZX_DRIVER_GENERIC,
Takashi Iwai2f5983f2008-09-03 16:00:44 +0200421 AZX_NUM_DRIVERS, /* keep this as last entry */
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200422};
423
424static char *driver_short_names[] __devinitdata = {
425 [AZX_DRIVER_ICH] = "HDA Intel",
Tobin Davis4979bca2008-01-30 08:13:55 +0100426 [AZX_DRIVER_SCH] = "HDA Intel MID",
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200427 [AZX_DRIVER_ATI] = "HDA ATI SB",
Felix Kuehling778b6e12006-05-17 11:22:21 +0200428 [AZX_DRIVER_ATIHDMI] = "HDA ATI HDMI",
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200429 [AZX_DRIVER_VIA] = "HDA VIA VT82xx",
430 [AZX_DRIVER_SIS] = "HDA SIS966",
Vinod Gda3fca22005-09-13 18:49:12 +0200431 [AZX_DRIVER_ULI] = "HDA ULI M5461",
432 [AZX_DRIVER_NVIDIA] = "HDA NVidia",
Kailang Yangf2690022008-05-27 11:44:55 +0200433 [AZX_DRIVER_TERA] = "HDA Teradici",
Yang, Libinc4da29c2008-11-13 11:07:07 +0100434 [AZX_DRIVER_GENERIC] = "HD-Audio Generic",
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200435};
436
Linus Torvalds1da177e2005-04-16 15:20:36 -0700437/*
438 * macros for easy use
439 */
440#define azx_writel(chip,reg,value) \
441 writel(value, (chip)->remap_addr + ICH6_REG_##reg)
442#define azx_readl(chip,reg) \
443 readl((chip)->remap_addr + ICH6_REG_##reg)
444#define azx_writew(chip,reg,value) \
445 writew(value, (chip)->remap_addr + ICH6_REG_##reg)
446#define azx_readw(chip,reg) \
447 readw((chip)->remap_addr + ICH6_REG_##reg)
448#define azx_writeb(chip,reg,value) \
449 writeb(value, (chip)->remap_addr + ICH6_REG_##reg)
450#define azx_readb(chip,reg) \
451 readb((chip)->remap_addr + ICH6_REG_##reg)
452
453#define azx_sd_writel(dev,reg,value) \
454 writel(value, (dev)->sd_addr + ICH6_REG_##reg)
455#define azx_sd_readl(dev,reg) \
456 readl((dev)->sd_addr + ICH6_REG_##reg)
457#define azx_sd_writew(dev,reg,value) \
458 writew(value, (dev)->sd_addr + ICH6_REG_##reg)
459#define azx_sd_readw(dev,reg) \
460 readw((dev)->sd_addr + ICH6_REG_##reg)
461#define azx_sd_writeb(dev,reg,value) \
462 writeb(value, (dev)->sd_addr + ICH6_REG_##reg)
463#define azx_sd_readb(dev,reg) \
464 readb((dev)->sd_addr + ICH6_REG_##reg)
465
466/* for pcm support */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100467#define get_azx_dev(substream) (substream->runtime->private_data)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700468
Takashi Iwai68e7fff2006-10-23 13:40:59 +0200469static int azx_acquire_irq(struct azx *chip, int do_disconnect);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700470
471/*
472 * Interface for HD codec
473 */
474
Linus Torvalds1da177e2005-04-16 15:20:36 -0700475/*
476 * CORB / RIRB interface
477 */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100478static int azx_alloc_cmd_io(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700479{
480 int err;
481
482 /* single page (at least 4096 bytes) must suffice for both ringbuffes */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200483 err = snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV,
484 snd_dma_pci_data(chip->pci),
Linus Torvalds1da177e2005-04-16 15:20:36 -0700485 PAGE_SIZE, &chip->rb);
486 if (err < 0) {
487 snd_printk(KERN_ERR SFX "cannot allocate CORB/RIRB\n");
488 return err;
489 }
490 return 0;
491}
492
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100493static void azx_init_cmd_io(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700494{
495 /* CORB set up */
496 chip->corb.addr = chip->rb.addr;
497 chip->corb.buf = (u32 *)chip->rb.area;
498 azx_writel(chip, CORBLBASE, (u32)chip->corb.addr);
Takashi Iwai766979e2008-06-13 20:53:56 +0200499 azx_writel(chip, CORBUBASE, upper_32_bits(chip->corb.addr));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700500
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200501 /* set the corb size to 256 entries (ULI requires explicitly) */
502 azx_writeb(chip, CORBSIZE, 0x02);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700503 /* set the corb write pointer to 0 */
504 azx_writew(chip, CORBWP, 0);
505 /* reset the corb hw read pointer */
506 azx_writew(chip, CORBRP, ICH6_RBRWP_CLR);
507 /* enable corb dma */
508 azx_writeb(chip, CORBCTL, ICH6_RBCTL_DMA_EN);
509
510 /* RIRB set up */
511 chip->rirb.addr = chip->rb.addr + 2048;
512 chip->rirb.buf = (u32 *)(chip->rb.area + 2048);
513 azx_writel(chip, RIRBLBASE, (u32)chip->rirb.addr);
Takashi Iwai766979e2008-06-13 20:53:56 +0200514 azx_writel(chip, RIRBUBASE, upper_32_bits(chip->rirb.addr));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700515
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200516 /* set the rirb size to 256 entries (ULI requires explicitly) */
517 azx_writeb(chip, RIRBSIZE, 0x02);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700518 /* reset the rirb hw write pointer */
519 azx_writew(chip, RIRBWP, ICH6_RBRWP_CLR);
520 /* set N=1, get RIRB response interrupt for new entry */
521 azx_writew(chip, RINTCNT, 1);
522 /* enable rirb dma and response irq */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700523 azx_writeb(chip, RIRBCTL, ICH6_RBCTL_DMA_EN | ICH6_RBCTL_IRQ_EN);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700524 chip->rirb.rp = chip->rirb.cmds = 0;
525}
526
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100527static void azx_free_cmd_io(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700528{
529 /* disable ringbuffer DMAs */
530 azx_writeb(chip, RIRBCTL, 0);
531 azx_writeb(chip, CORBCTL, 0);
532}
533
534/* send a command */
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100535static int azx_corb_send_cmd(struct hda_bus *bus, u32 val)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700536{
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100537 struct azx *chip = bus->private_data;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700538 unsigned int wp;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700539
540 /* add command to corb */
541 wp = azx_readb(chip, CORBWP);
542 wp++;
543 wp %= ICH6_MAX_CORB_ENTRIES;
544
545 spin_lock_irq(&chip->reg_lock);
546 chip->rirb.cmds++;
547 chip->corb.buf[wp] = cpu_to_le32(val);
548 azx_writel(chip, CORBWP, wp);
549 spin_unlock_irq(&chip->reg_lock);
550
551 return 0;
552}
553
554#define ICH6_RIRB_EX_UNSOL_EV (1<<4)
555
556/* retrieve RIRB entry - called from interrupt handler */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100557static void azx_update_rirb(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700558{
559 unsigned int rp, wp;
560 u32 res, res_ex;
561
562 wp = azx_readb(chip, RIRBWP);
563 if (wp == chip->rirb.wp)
564 return;
565 chip->rirb.wp = wp;
566
567 while (chip->rirb.rp != wp) {
568 chip->rirb.rp++;
569 chip->rirb.rp %= ICH6_MAX_RIRB_ENTRIES;
570
571 rp = chip->rirb.rp << 1; /* an RIRB entry is 8-bytes */
572 res_ex = le32_to_cpu(chip->rirb.buf[rp + 1]);
573 res = le32_to_cpu(chip->rirb.buf[rp]);
574 if (res_ex & ICH6_RIRB_EX_UNSOL_EV)
575 snd_hda_queue_unsol_event(chip->bus, res, res_ex);
576 else if (chip->rirb.cmds) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700577 chip->rirb.res = res;
Takashi Iwai2add9b92008-03-18 09:47:06 +0100578 smp_wmb();
579 chip->rirb.cmds--;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700580 }
581 }
582}
583
584/* receive a response */
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100585static unsigned int azx_rirb_get_response(struct hda_bus *bus)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700586{
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100587 struct azx *chip = bus->private_data;
Takashi Iwai5c79b1f2006-09-21 13:34:13 +0200588 unsigned long timeout;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700589
Takashi Iwai5c79b1f2006-09-21 13:34:13 +0200590 again:
591 timeout = jiffies + msecs_to_jiffies(1000);
Takashi Iwai28a0d9d2008-01-18 15:32:32 +0100592 for (;;) {
Takashi Iwaie96224a2006-08-21 17:57:44 +0200593 if (chip->polling_mode) {
594 spin_lock_irq(&chip->reg_lock);
595 azx_update_rirb(chip);
596 spin_unlock_irq(&chip->reg_lock);
597 }
Takashi Iwai2add9b92008-03-18 09:47:06 +0100598 if (!chip->rirb.cmds) {
599 smp_rmb();
Takashi Iwai5c79b1f2006-09-21 13:34:13 +0200600 return chip->rirb.res; /* the last value */
Takashi Iwai2add9b92008-03-18 09:47:06 +0100601 }
Takashi Iwai28a0d9d2008-01-18 15:32:32 +0100602 if (time_after(jiffies, timeout))
603 break;
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100604 if (bus->needs_damn_long_delay)
Takashi Iwai52987652008-01-16 16:09:47 +0100605 msleep(2); /* temporary workaround */
606 else {
607 udelay(10);
608 cond_resched();
609 }
Takashi Iwai28a0d9d2008-01-18 15:32:32 +0100610 }
Takashi Iwai5c79b1f2006-09-21 13:34:13 +0200611
Takashi Iwai68e7fff2006-10-23 13:40:59 +0200612 if (chip->msi) {
613 snd_printk(KERN_WARNING "hda_intel: No response from codec, "
Takashi Iwai43bbb6c2007-07-06 20:22:05 +0200614 "disabling MSI: last cmd=0x%08x\n", chip->last_cmd);
Takashi Iwai68e7fff2006-10-23 13:40:59 +0200615 free_irq(chip->irq, chip);
616 chip->irq = -1;
617 pci_disable_msi(chip->pci);
618 chip->msi = 0;
619 if (azx_acquire_irq(chip, 1) < 0)
620 return -1;
621 goto again;
622 }
623
Takashi Iwai5c79b1f2006-09-21 13:34:13 +0200624 if (!chip->polling_mode) {
625 snd_printk(KERN_WARNING "hda_intel: azx_get_response timeout, "
Takashi Iwai43bbb6c2007-07-06 20:22:05 +0200626 "switching to polling mode: last cmd=0x%08x\n",
627 chip->last_cmd);
Takashi Iwai5c79b1f2006-09-21 13:34:13 +0200628 chip->polling_mode = 1;
629 goto again;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700630 }
Takashi Iwai5c79b1f2006-09-21 13:34:13 +0200631
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +0100632 if (chip->probing) {
633 /* If this critical timeout happens during the codec probing
634 * phase, this is likely an access to a non-existing codec
635 * slot. Better to return an error and reset the system.
636 */
637 return -1;
638 }
639
Takashi Iwai5c79b1f2006-09-21 13:34:13 +0200640 snd_printk(KERN_ERR "hda_intel: azx_get_response timeout, "
Takashi Iwai43bbb6c2007-07-06 20:22:05 +0200641 "switching to single_cmd mode: last cmd=0x%08x\n",
642 chip->last_cmd);
Takashi Iwai5c79b1f2006-09-21 13:34:13 +0200643 chip->rirb.rp = azx_readb(chip, RIRBWP);
644 chip->rirb.cmds = 0;
645 /* switch to single_cmd mode */
646 chip->single_cmd = 1;
647 azx_free_cmd_io(chip);
648 return -1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700649}
650
Linus Torvalds1da177e2005-04-16 15:20:36 -0700651/*
652 * Use the single immediate command instead of CORB/RIRB for simplicity
653 *
654 * Note: according to Intel, this is not preferred use. The command was
655 * intended for the BIOS only, and may get confused with unsolicited
656 * responses. So, we shouldn't use it for normal operation from the
657 * driver.
658 * I left the codes, however, for debugging/testing purposes.
659 */
660
Linus Torvalds1da177e2005-04-16 15:20:36 -0700661/* send a command */
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100662static int azx_single_send_cmd(struct hda_bus *bus, u32 val)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700663{
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100664 struct azx *chip = bus->private_data;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700665 int timeout = 50;
666
Linus Torvalds1da177e2005-04-16 15:20:36 -0700667 while (timeout--) {
668 /* check ICB busy bit */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200669 if (!((azx_readw(chip, IRS) & ICH6_IRS_BUSY))) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700670 /* Clear IRV valid bit */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200671 azx_writew(chip, IRS, azx_readw(chip, IRS) |
672 ICH6_IRS_VALID);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700673 azx_writel(chip, IC, val);
Takashi Iwaid01ce992007-07-27 16:52:19 +0200674 azx_writew(chip, IRS, azx_readw(chip, IRS) |
675 ICH6_IRS_BUSY);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700676 return 0;
677 }
678 udelay(1);
679 }
Marc Boucher1cfd52b2008-01-22 15:29:26 +0100680 if (printk_ratelimit())
681 snd_printd(SFX "send_cmd timeout: IRS=0x%x, val=0x%x\n",
682 azx_readw(chip, IRS), val);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700683 return -EIO;
684}
685
686/* receive a response */
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100687static unsigned int azx_single_get_response(struct hda_bus *bus)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700688{
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100689 struct azx *chip = bus->private_data;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700690 int timeout = 50;
691
692 while (timeout--) {
693 /* check IRV busy bit */
694 if (azx_readw(chip, IRS) & ICH6_IRS_VALID)
695 return azx_readl(chip, IR);
696 udelay(1);
697 }
Marc Boucher1cfd52b2008-01-22 15:29:26 +0100698 if (printk_ratelimit())
699 snd_printd(SFX "get_response timeout: IRS=0x%x\n",
700 azx_readw(chip, IRS));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700701 return (unsigned int)-1;
702}
703
Takashi Iwai111d3af2006-02-16 18:17:58 +0100704/*
705 * The below are the main callbacks from hda_codec.
706 *
707 * They are just the skeleton to call sub-callbacks according to the
708 * current setting of chip->single_cmd.
709 */
710
711/* send a command */
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100712static int azx_send_cmd(struct hda_bus *bus, unsigned int val)
Takashi Iwai111d3af2006-02-16 18:17:58 +0100713{
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100714 struct azx *chip = bus->private_data;
Takashi Iwai43bbb6c2007-07-06 20:22:05 +0200715
Takashi Iwai43bbb6c2007-07-06 20:22:05 +0200716 chip->last_cmd = val;
Takashi Iwai111d3af2006-02-16 18:17:58 +0100717 if (chip->single_cmd)
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100718 return azx_single_send_cmd(bus, val);
Takashi Iwai111d3af2006-02-16 18:17:58 +0100719 else
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100720 return azx_corb_send_cmd(bus, val);
Takashi Iwai111d3af2006-02-16 18:17:58 +0100721}
722
723/* get a response */
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100724static unsigned int azx_get_response(struct hda_bus *bus)
Takashi Iwai111d3af2006-02-16 18:17:58 +0100725{
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100726 struct azx *chip = bus->private_data;
Takashi Iwai111d3af2006-02-16 18:17:58 +0100727 if (chip->single_cmd)
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100728 return azx_single_get_response(bus);
Takashi Iwai111d3af2006-02-16 18:17:58 +0100729 else
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100730 return azx_rirb_get_response(bus);
Takashi Iwai111d3af2006-02-16 18:17:58 +0100731}
732
Takashi Iwaicb53c622007-08-10 17:21:45 +0200733#ifdef CONFIG_SND_HDA_POWER_SAVE
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100734static void azx_power_notify(struct hda_bus *bus);
Takashi Iwaicb53c622007-08-10 17:21:45 +0200735#endif
Takashi Iwai111d3af2006-02-16 18:17:58 +0100736
Linus Torvalds1da177e2005-04-16 15:20:36 -0700737/* reset codec link */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100738static int azx_reset(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700739{
740 int count;
741
Danny Tholene8a7f132007-09-11 21:41:56 +0200742 /* clear STATESTS */
743 azx_writeb(chip, STATESTS, STATESTS_INT_MASK);
744
Linus Torvalds1da177e2005-04-16 15:20:36 -0700745 /* reset controller */
746 azx_writel(chip, GCTL, azx_readl(chip, GCTL) & ~ICH6_GCTL_RESET);
747
748 count = 50;
749 while (azx_readb(chip, GCTL) && --count)
750 msleep(1);
751
752 /* delay for >= 100us for codec PLL to settle per spec
753 * Rev 0.9 section 5.5.1
754 */
755 msleep(1);
756
757 /* Bring controller out of reset */
758 azx_writeb(chip, GCTL, azx_readb(chip, GCTL) | ICH6_GCTL_RESET);
759
760 count = 50;
Pavel Machek927fc862006-08-31 17:03:43 +0200761 while (!azx_readb(chip, GCTL) && --count)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700762 msleep(1);
763
Pavel Machek927fc862006-08-31 17:03:43 +0200764 /* Brent Chartrand said to wait >= 540us for codecs to initialize */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700765 msleep(1);
766
767 /* check to see if controller is ready */
Pavel Machek927fc862006-08-31 17:03:43 +0200768 if (!azx_readb(chip, GCTL)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700769 snd_printd("azx_reset: controller not ready!\n");
770 return -EBUSY;
771 }
772
Matt41e2fce2005-07-04 17:49:55 +0200773 /* Accept unsolicited responses */
774 azx_writel(chip, GCTL, azx_readl(chip, GCTL) | ICH6_GCTL_UREN);
775
Linus Torvalds1da177e2005-04-16 15:20:36 -0700776 /* detect codecs */
Pavel Machek927fc862006-08-31 17:03:43 +0200777 if (!chip->codec_mask) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700778 chip->codec_mask = azx_readw(chip, STATESTS);
779 snd_printdd("codec_mask = 0x%x\n", chip->codec_mask);
780 }
781
782 return 0;
783}
784
785
786/*
787 * Lowlevel interface
788 */
789
790/* enable interrupts */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100791static void azx_int_enable(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700792{
793 /* enable controller CIE and GIE */
794 azx_writel(chip, INTCTL, azx_readl(chip, INTCTL) |
795 ICH6_INT_CTRL_EN | ICH6_INT_GLOBAL_EN);
796}
797
798/* disable interrupts */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100799static void azx_int_disable(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700800{
801 int i;
802
803 /* disable interrupts in stream descriptor */
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200804 for (i = 0; i < chip->num_streams; i++) {
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100805 struct azx_dev *azx_dev = &chip->azx_dev[i];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700806 azx_sd_writeb(azx_dev, SD_CTL,
807 azx_sd_readb(azx_dev, SD_CTL) & ~SD_INT_MASK);
808 }
809
810 /* disable SIE for all streams */
811 azx_writeb(chip, INTCTL, 0);
812
813 /* disable controller CIE and GIE */
814 azx_writel(chip, INTCTL, azx_readl(chip, INTCTL) &
815 ~(ICH6_INT_CTRL_EN | ICH6_INT_GLOBAL_EN));
816}
817
818/* clear interrupts */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100819static void azx_int_clear(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700820{
821 int i;
822
823 /* clear stream status */
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200824 for (i = 0; i < chip->num_streams; i++) {
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100825 struct azx_dev *azx_dev = &chip->azx_dev[i];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700826 azx_sd_writeb(azx_dev, SD_STS, SD_INT_MASK);
827 }
828
829 /* clear STATESTS */
830 azx_writeb(chip, STATESTS, STATESTS_INT_MASK);
831
832 /* clear rirb status */
833 azx_writeb(chip, RIRBSTS, RIRB_INT_MASK);
834
835 /* clear int status */
836 azx_writel(chip, INTSTS, ICH6_INT_CTRL_EN | ICH6_INT_ALL_STREAM);
837}
838
839/* start a stream */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100840static void azx_stream_start(struct azx *chip, struct azx_dev *azx_dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700841{
Joseph Chan0e153472008-08-26 14:38:03 +0200842 /*
843 * Before stream start, initialize parameter
844 */
845 azx_dev->insufficient = 1;
846
Linus Torvalds1da177e2005-04-16 15:20:36 -0700847 /* enable SIE */
848 azx_writeb(chip, INTCTL,
849 azx_readb(chip, INTCTL) | (1 << azx_dev->index));
850 /* set DMA start and interrupt mask */
851 azx_sd_writeb(azx_dev, SD_CTL, azx_sd_readb(azx_dev, SD_CTL) |
852 SD_CTL_DMA_START | SD_INT_MASK);
853}
854
855/* stop a stream */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100856static void azx_stream_stop(struct azx *chip, struct azx_dev *azx_dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700857{
858 /* stop DMA */
859 azx_sd_writeb(azx_dev, SD_CTL, azx_sd_readb(azx_dev, SD_CTL) &
860 ~(SD_CTL_DMA_START | SD_INT_MASK));
861 azx_sd_writeb(azx_dev, SD_STS, SD_INT_MASK); /* to be sure */
862 /* disable SIE */
863 azx_writeb(chip, INTCTL,
864 azx_readb(chip, INTCTL) & ~(1 << azx_dev->index));
865}
866
867
868/*
Takashi Iwaicb53c622007-08-10 17:21:45 +0200869 * reset and start the controller registers
Linus Torvalds1da177e2005-04-16 15:20:36 -0700870 */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100871static void azx_init_chip(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700872{
Takashi Iwaicb53c622007-08-10 17:21:45 +0200873 if (chip->initialized)
874 return;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700875
876 /* reset controller */
877 azx_reset(chip);
878
879 /* initialize interrupts */
880 azx_int_clear(chip);
881 azx_int_enable(chip);
882
883 /* initialize the codec command I/O */
Pavel Machek927fc862006-08-31 17:03:43 +0200884 if (!chip->single_cmd)
Takashi Iwai27346162006-01-12 18:28:44 +0100885 azx_init_cmd_io(chip);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700886
Takashi Iwai0be3b5d2005-09-05 17:11:40 +0200887 /* program the position buffer */
888 azx_writel(chip, DPLBASE, (u32)chip->posbuf.addr);
Takashi Iwai766979e2008-06-13 20:53:56 +0200889 azx_writel(chip, DPUBASE, upper_32_bits(chip->posbuf.addr));
Frederick Lif5d40b32005-05-12 14:55:20 +0200890
Takashi Iwaicb53c622007-08-10 17:21:45 +0200891 chip->initialized = 1;
892}
893
894/*
895 * initialize the PCI registers
896 */
897/* update bits in a PCI register byte */
898static void update_pci_byte(struct pci_dev *pci, unsigned int reg,
899 unsigned char mask, unsigned char val)
900{
901 unsigned char data;
902
903 pci_read_config_byte(pci, reg, &data);
904 data &= ~mask;
905 data |= (val & mask);
906 pci_write_config_byte(pci, reg, data);
907}
908
909static void azx_init_pci(struct azx *chip)
910{
Takashi Iwai90a5ad52008-02-22 18:36:22 +0100911 unsigned short snoop;
912
Takashi Iwaicb53c622007-08-10 17:21:45 +0200913 /* Clear bits 0-2 of PCI register TCSEL (at offset 0x44)
914 * TCSEL == Traffic Class Select Register, which sets PCI express QOS
915 * Ensuring these bits are 0 clears playback static on some HD Audio
916 * codecs
917 */
918 update_pci_byte(chip->pci, ICH6_PCIREG_TCSEL, 0x07, 0);
919
Vinod Gda3fca22005-09-13 18:49:12 +0200920 switch (chip->driver_type) {
921 case AZX_DRIVER_ATI:
922 /* For ATI SB450 azalia HD audio, we need to enable snoop */
Takashi Iwaicb53c622007-08-10 17:21:45 +0200923 update_pci_byte(chip->pci,
924 ATI_SB450_HDAUDIO_MISC_CNTR2_ADDR,
925 0x07, ATI_SB450_HDAUDIO_ENABLE_SNOOP);
Vinod Gda3fca22005-09-13 18:49:12 +0200926 break;
927 case AZX_DRIVER_NVIDIA:
928 /* For NVIDIA HDA, enable snoop */
Takashi Iwaicb53c622007-08-10 17:21:45 +0200929 update_pci_byte(chip->pci,
930 NVIDIA_HDA_TRANSREG_ADDR,
931 0x0f, NVIDIA_HDA_ENABLE_COHBITS);
Peer Chen320dcc32008-08-20 16:43:24 -0700932 update_pci_byte(chip->pci,
933 NVIDIA_HDA_ISTRM_COH,
934 0x01, NVIDIA_HDA_ENABLE_COHBIT);
935 update_pci_byte(chip->pci,
936 NVIDIA_HDA_OSTRM_COH,
937 0x01, NVIDIA_HDA_ENABLE_COHBIT);
Vinod Gda3fca22005-09-13 18:49:12 +0200938 break;
Takashi Iwai90a5ad52008-02-22 18:36:22 +0100939 case AZX_DRIVER_SCH:
940 pci_read_config_word(chip->pci, INTEL_SCH_HDA_DEVC, &snoop);
941 if (snoop & INTEL_SCH_HDA_DEVC_NOSNOOP) {
942 pci_write_config_word(chip->pci, INTEL_SCH_HDA_DEVC, \
943 snoop & (~INTEL_SCH_HDA_DEVC_NOSNOOP));
944 pci_read_config_word(chip->pci,
945 INTEL_SCH_HDA_DEVC, &snoop);
946 snd_printdd("HDA snoop disabled, enabling ... %s\n",\
947 (snoop & INTEL_SCH_HDA_DEVC_NOSNOOP) \
948 ? "Failed" : "OK");
949 }
950 break;
951
Vinod Gda3fca22005-09-13 18:49:12 +0200952 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700953}
954
955
Takashi Iwai9ad593f2008-05-16 12:34:47 +0200956static int azx_position_ok(struct azx *chip, struct azx_dev *azx_dev);
957
Linus Torvalds1da177e2005-04-16 15:20:36 -0700958/*
959 * interrupt handler
960 */
David Howells7d12e782006-10-05 14:55:46 +0100961static irqreturn_t azx_interrupt(int irq, void *dev_id)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700962{
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100963 struct azx *chip = dev_id;
964 struct azx_dev *azx_dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700965 u32 status;
966 int i;
967
968 spin_lock(&chip->reg_lock);
969
970 status = azx_readl(chip, INTSTS);
971 if (status == 0) {
972 spin_unlock(&chip->reg_lock);
973 return IRQ_NONE;
974 }
975
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200976 for (i = 0; i < chip->num_streams; i++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700977 azx_dev = &chip->azx_dev[i];
978 if (status & azx_dev->sd_int_sta_mask) {
979 azx_sd_writeb(azx_dev, SD_STS, SD_INT_MASK);
Takashi Iwai9ad593f2008-05-16 12:34:47 +0200980 if (!azx_dev->substream || !azx_dev->running)
981 continue;
Takashi Iwai675f25d2008-06-10 17:53:20 +0200982 /* ignore the first dummy IRQ (due to pos_adj) */
983 if (azx_dev->irq_ignore) {
984 azx_dev->irq_ignore = 0;
985 continue;
986 }
Takashi Iwai9ad593f2008-05-16 12:34:47 +0200987 /* check whether this IRQ is really acceptable */
988 if (azx_position_ok(chip, azx_dev)) {
989 azx_dev->irq_pending = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700990 spin_unlock(&chip->reg_lock);
991 snd_pcm_period_elapsed(azx_dev->substream);
992 spin_lock(&chip->reg_lock);
Takashi Iwai9ad593f2008-05-16 12:34:47 +0200993 } else {
994 /* bogus IRQ, process it later */
995 azx_dev->irq_pending = 1;
996 schedule_work(&chip->irq_pending_work);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700997 }
998 }
999 }
1000
1001 /* clear rirb int */
1002 status = azx_readb(chip, RIRBSTS);
1003 if (status & RIRB_INT_MASK) {
Takashi Iwaid01ce992007-07-27 16:52:19 +02001004 if (!chip->single_cmd && (status & RIRB_INT_RESPONSE))
Linus Torvalds1da177e2005-04-16 15:20:36 -07001005 azx_update_rirb(chip);
1006 azx_writeb(chip, RIRBSTS, RIRB_INT_MASK);
1007 }
1008
1009#if 0
1010 /* clear state status int */
1011 if (azx_readb(chip, STATESTS) & 0x04)
1012 azx_writeb(chip, STATESTS, 0x04);
1013#endif
1014 spin_unlock(&chip->reg_lock);
1015
1016 return IRQ_HANDLED;
1017}
1018
1019
1020/*
Takashi Iwai675f25d2008-06-10 17:53:20 +02001021 * set up a BDL entry
1022 */
1023static int setup_bdle(struct snd_pcm_substream *substream,
1024 struct azx_dev *azx_dev, u32 **bdlp,
1025 int ofs, int size, int with_ioc)
1026{
Takashi Iwai675f25d2008-06-10 17:53:20 +02001027 u32 *bdl = *bdlp;
1028
1029 while (size > 0) {
1030 dma_addr_t addr;
1031 int chunk;
1032
1033 if (azx_dev->frags >= AZX_MAX_BDL_ENTRIES)
1034 return -EINVAL;
1035
Takashi Iwai77a23f22008-08-21 13:00:13 +02001036 addr = snd_pcm_sgbuf_get_addr(substream, ofs);
Takashi Iwai675f25d2008-06-10 17:53:20 +02001037 /* program the address field of the BDL entry */
1038 bdl[0] = cpu_to_le32((u32)addr);
Takashi Iwai766979e2008-06-13 20:53:56 +02001039 bdl[1] = cpu_to_le32(upper_32_bits(addr));
Takashi Iwai675f25d2008-06-10 17:53:20 +02001040 /* program the size field of the BDL entry */
Takashi Iwaifc4abee2008-07-30 15:13:34 +02001041 chunk = snd_pcm_sgbuf_get_chunk_size(substream, ofs, size);
Takashi Iwai675f25d2008-06-10 17:53:20 +02001042 bdl[2] = cpu_to_le32(chunk);
1043 /* program the IOC to enable interrupt
1044 * only when the whole fragment is processed
1045 */
1046 size -= chunk;
1047 bdl[3] = (size || !with_ioc) ? 0 : cpu_to_le32(0x01);
1048 bdl += 4;
1049 azx_dev->frags++;
1050 ofs += chunk;
1051 }
1052 *bdlp = bdl;
1053 return ofs;
1054}
1055
1056/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07001057 * set up BDL entries
1058 */
Takashi Iwai555e2192008-06-10 17:53:34 +02001059static int azx_setup_periods(struct azx *chip,
1060 struct snd_pcm_substream *substream,
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001061 struct azx_dev *azx_dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001062{
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001063 u32 *bdl;
1064 int i, ofs, periods, period_bytes;
Takashi Iwai555e2192008-06-10 17:53:34 +02001065 int pos_adj;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001066
1067 /* reset BDL address */
1068 azx_sd_writel(azx_dev, SD_BDLPL, 0);
1069 azx_sd_writel(azx_dev, SD_BDLPU, 0);
1070
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001071 period_bytes = snd_pcm_lib_period_bytes(substream);
Takashi Iwai9ad593f2008-05-16 12:34:47 +02001072 azx_dev->period_bytes = period_bytes;
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001073 periods = azx_dev->bufsize / period_bytes;
1074
Linus Torvalds1da177e2005-04-16 15:20:36 -07001075 /* program the initial BDL entries */
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001076 bdl = (u32 *)azx_dev->bdl.area;
1077 ofs = 0;
1078 azx_dev->frags = 0;
Takashi Iwai675f25d2008-06-10 17:53:20 +02001079 azx_dev->irq_ignore = 0;
Takashi Iwai555e2192008-06-10 17:53:34 +02001080 pos_adj = bdl_pos_adj[chip->dev_index];
1081 if (pos_adj > 0) {
Takashi Iwai675f25d2008-06-10 17:53:20 +02001082 struct snd_pcm_runtime *runtime = substream->runtime;
Takashi Iwaie785d3d2008-07-15 16:28:43 +02001083 int pos_align = pos_adj;
Takashi Iwai555e2192008-06-10 17:53:34 +02001084 pos_adj = (pos_adj * runtime->rate + 47999) / 48000;
Takashi Iwai675f25d2008-06-10 17:53:20 +02001085 if (!pos_adj)
Takashi Iwaie785d3d2008-07-15 16:28:43 +02001086 pos_adj = pos_align;
1087 else
1088 pos_adj = ((pos_adj + pos_align - 1) / pos_align) *
1089 pos_align;
Takashi Iwai675f25d2008-06-10 17:53:20 +02001090 pos_adj = frames_to_bytes(runtime, pos_adj);
1091 if (pos_adj >= period_bytes) {
1092 snd_printk(KERN_WARNING "Too big adjustment %d\n",
Takashi Iwai555e2192008-06-10 17:53:34 +02001093 bdl_pos_adj[chip->dev_index]);
Takashi Iwai675f25d2008-06-10 17:53:20 +02001094 pos_adj = 0;
1095 } else {
1096 ofs = setup_bdle(substream, azx_dev,
1097 &bdl, ofs, pos_adj, 1);
1098 if (ofs < 0)
1099 goto error;
1100 azx_dev->irq_ignore = 1;
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001101 }
Takashi Iwai555e2192008-06-10 17:53:34 +02001102 } else
1103 pos_adj = 0;
Takashi Iwai675f25d2008-06-10 17:53:20 +02001104 for (i = 0; i < periods; i++) {
1105 if (i == periods - 1 && pos_adj)
1106 ofs = setup_bdle(substream, azx_dev, &bdl, ofs,
1107 period_bytes - pos_adj, 0);
1108 else
1109 ofs = setup_bdle(substream, azx_dev, &bdl, ofs,
1110 period_bytes, 1);
1111 if (ofs < 0)
1112 goto error;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001113 }
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001114 return 0;
Takashi Iwai675f25d2008-06-10 17:53:20 +02001115
1116 error:
1117 snd_printk(KERN_ERR "Too many BDL entries: buffer=%d, period=%d\n",
1118 azx_dev->bufsize, period_bytes);
1119 /* reset */
1120 azx_sd_writel(azx_dev, SD_BDLPL, 0);
1121 azx_sd_writel(azx_dev, SD_BDLPU, 0);
1122 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001123}
1124
1125/*
1126 * set up the SD for streaming
1127 */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001128static int azx_setup_controller(struct azx *chip, struct azx_dev *azx_dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001129{
1130 unsigned char val;
1131 int timeout;
1132
1133 /* make sure the run bit is zero for SD */
Takashi Iwaid01ce992007-07-27 16:52:19 +02001134 azx_sd_writeb(azx_dev, SD_CTL, azx_sd_readb(azx_dev, SD_CTL) &
1135 ~SD_CTL_DMA_START);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001136 /* reset stream */
Takashi Iwaid01ce992007-07-27 16:52:19 +02001137 azx_sd_writeb(azx_dev, SD_CTL, azx_sd_readb(azx_dev, SD_CTL) |
1138 SD_CTL_STREAM_RESET);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001139 udelay(3);
1140 timeout = 300;
1141 while (!((val = azx_sd_readb(azx_dev, SD_CTL)) & SD_CTL_STREAM_RESET) &&
1142 --timeout)
1143 ;
1144 val &= ~SD_CTL_STREAM_RESET;
1145 azx_sd_writeb(azx_dev, SD_CTL, val);
1146 udelay(3);
1147
1148 timeout = 300;
1149 /* waiting for hardware to report that the stream is out of reset */
1150 while (((val = azx_sd_readb(azx_dev, SD_CTL)) & SD_CTL_STREAM_RESET) &&
1151 --timeout)
1152 ;
1153
1154 /* program the stream_tag */
1155 azx_sd_writel(azx_dev, SD_CTL,
Takashi Iwaid01ce992007-07-27 16:52:19 +02001156 (azx_sd_readl(azx_dev, SD_CTL) & ~SD_CTL_STREAM_TAG_MASK)|
Linus Torvalds1da177e2005-04-16 15:20:36 -07001157 (azx_dev->stream_tag << SD_CTL_STREAM_TAG_SHIFT));
1158
1159 /* program the length of samples in cyclic buffer */
1160 azx_sd_writel(azx_dev, SD_CBL, azx_dev->bufsize);
1161
1162 /* program the stream format */
1163 /* this value needs to be the same as the one programmed */
1164 azx_sd_writew(azx_dev, SD_FORMAT, azx_dev->format_val);
1165
1166 /* program the stream LVI (last valid index) of the BDL */
1167 azx_sd_writew(azx_dev, SD_LVI, azx_dev->frags - 1);
1168
1169 /* program the BDL address */
1170 /* lower BDL address */
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001171 azx_sd_writel(azx_dev, SD_BDLPL, (u32)azx_dev->bdl.addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001172 /* upper BDL address */
Takashi Iwai766979e2008-06-13 20:53:56 +02001173 azx_sd_writel(azx_dev, SD_BDLPU, upper_32_bits(azx_dev->bdl.addr));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001174
Takashi Iwai0be3b5d2005-09-05 17:11:40 +02001175 /* enable the position buffer */
Takashi Iwaiee9d6b92008-03-14 15:52:20 +01001176 if (chip->position_fix == POS_FIX_POSBUF ||
Joseph Chan0e153472008-08-26 14:38:03 +02001177 chip->position_fix == POS_FIX_AUTO ||
1178 chip->via_dmapos_patch) {
Takashi Iwaiee9d6b92008-03-14 15:52:20 +01001179 if (!(azx_readl(chip, DPLBASE) & ICH6_DPLBASE_ENABLE))
1180 azx_writel(chip, DPLBASE,
1181 (u32)chip->posbuf.addr | ICH6_DPLBASE_ENABLE);
1182 }
Takashi Iwaic74db862005-05-12 14:26:27 +02001183
Linus Torvalds1da177e2005-04-16 15:20:36 -07001184 /* set the interrupt enable bits in the descriptor control register */
Takashi Iwaid01ce992007-07-27 16:52:19 +02001185 azx_sd_writel(azx_dev, SD_CTL,
1186 azx_sd_readl(azx_dev, SD_CTL) | SD_INT_MASK);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001187
1188 return 0;
1189}
1190
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001191/*
1192 * Probe the given codec address
1193 */
1194static int probe_codec(struct azx *chip, int addr)
1195{
1196 unsigned int cmd = (addr << 28) | (AC_NODE_ROOT << 20) |
1197 (AC_VERB_PARAMETERS << 8) | AC_PAR_VENDOR_ID;
1198 unsigned int res;
1199
1200 chip->probing = 1;
1201 azx_send_cmd(chip->bus, cmd);
1202 res = azx_get_response(chip->bus);
1203 chip->probing = 0;
1204 if (res == -1)
1205 return -EIO;
1206 snd_printdd("hda_intel: codec #%d probed OK\n", addr);
1207 return 0;
1208}
1209
Takashi Iwai33fa35e2008-11-06 16:50:40 +01001210static int azx_attach_pcm_stream(struct hda_bus *bus, struct hda_codec *codec,
1211 struct hda_pcm *cpcm);
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001212static void azx_stop_chip(struct azx *chip);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001213
1214/*
1215 * Codec initialization
1216 */
1217
Takashi Iwai2f5983f2008-09-03 16:00:44 +02001218/* number of codec slots for each chipset: 0 = default slots (i.e. 4) */
1219static unsigned int azx_max_codecs[AZX_NUM_DRIVERS] __devinitdata = {
Kailang Yangf2690022008-05-27 11:44:55 +02001220 [AZX_DRIVER_TERA] = 1,
Takashi Iwaia9995a32007-03-12 21:30:46 +01001221};
1222
Takashi Iwai5aba4f82008-01-07 15:16:37 +01001223static int __devinit azx_codec_create(struct azx *chip, const char *model,
1224 unsigned int codec_probe_mask)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001225{
1226 struct hda_bus_template bus_temp;
Takashi Iwai34c25352008-10-28 11:38:58 +01001227 int c, codecs, err;
1228 int max_slots;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001229
1230 memset(&bus_temp, 0, sizeof(bus_temp));
1231 bus_temp.private_data = chip;
1232 bus_temp.modelname = model;
1233 bus_temp.pci = chip->pci;
Takashi Iwai111d3af2006-02-16 18:17:58 +01001234 bus_temp.ops.command = azx_send_cmd;
1235 bus_temp.ops.get_response = azx_get_response;
Takashi Iwai176d5332008-07-30 15:01:44 +02001236 bus_temp.ops.attach_pcm = azx_attach_pcm_stream;
Takashi Iwaicb53c622007-08-10 17:21:45 +02001237#ifdef CONFIG_SND_HDA_POWER_SAVE
1238 bus_temp.ops.pm_notify = azx_power_notify;
1239#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07001240
Takashi Iwaid01ce992007-07-27 16:52:19 +02001241 err = snd_hda_bus_new(chip->card, &bus_temp, &chip->bus);
1242 if (err < 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001243 return err;
1244
Wei Nidc9c8e22008-09-26 13:55:56 +08001245 if (chip->driver_type == AZX_DRIVER_NVIDIA)
1246 chip->bus->needs_damn_long_delay = 1;
1247
Takashi Iwai34c25352008-10-28 11:38:58 +01001248 codecs = 0;
Takashi Iwai2f5983f2008-09-03 16:00:44 +02001249 max_slots = azx_max_codecs[chip->driver_type];
1250 if (!max_slots)
1251 max_slots = AZX_MAX_CODECS;
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001252
1253 /* First try to probe all given codec slots */
1254 for (c = 0; c < max_slots; c++) {
1255 if ((chip->codec_mask & (1 << c)) & codec_probe_mask) {
1256 if (probe_codec(chip, c) < 0) {
1257 /* Some BIOSen give you wrong codec addresses
1258 * that don't exist
1259 */
1260 snd_printk(KERN_WARNING
1261 "hda_intel: Codec #%d probe error; "
1262 "disabling it...\n", c);
1263 chip->codec_mask &= ~(1 << c);
1264 /* More badly, accessing to a non-existing
1265 * codec often screws up the controller chip,
1266 * and distrubs the further communications.
1267 * Thus if an error occurs during probing,
1268 * better to reset the controller chip to
1269 * get back to the sanity state.
1270 */
1271 azx_stop_chip(chip);
1272 azx_init_chip(chip);
1273 }
1274 }
1275 }
1276
1277 /* Then create codec instances */
Takashi Iwai34c25352008-10-28 11:38:58 +01001278 for (c = 0; c < max_slots; c++) {
Takashi Iwai5aba4f82008-01-07 15:16:37 +01001279 if ((chip->codec_mask & (1 << c)) & codec_probe_mask) {
Takashi Iwaibccad142007-04-24 12:23:53 +02001280 struct hda_codec *codec;
1281 err = snd_hda_codec_new(chip->bus, c, &codec);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001282 if (err < 0)
1283 continue;
1284 codecs++;
Takashi Iwai19a982b2007-03-21 15:14:35 +01001285 }
1286 }
1287 if (!codecs) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001288 snd_printk(KERN_ERR SFX "no codecs initialized\n");
1289 return -ENXIO;
1290 }
1291
1292 return 0;
1293}
1294
1295
1296/*
1297 * PCM support
1298 */
1299
1300/* assign a stream for the PCM */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001301static inline struct azx_dev *azx_assign_device(struct azx *chip, int stream)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001302{
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001303 int dev, i, nums;
1304 if (stream == SNDRV_PCM_STREAM_PLAYBACK) {
1305 dev = chip->playback_index_offset;
1306 nums = chip->playback_streams;
1307 } else {
1308 dev = chip->capture_index_offset;
1309 nums = chip->capture_streams;
1310 }
1311 for (i = 0; i < nums; i++, dev++)
Takashi Iwaid01ce992007-07-27 16:52:19 +02001312 if (!chip->azx_dev[dev].opened) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001313 chip->azx_dev[dev].opened = 1;
1314 return &chip->azx_dev[dev];
1315 }
1316 return NULL;
1317}
1318
1319/* release the assigned stream */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001320static inline void azx_release_device(struct azx_dev *azx_dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001321{
1322 azx_dev->opened = 0;
1323}
1324
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001325static struct snd_pcm_hardware azx_pcm_hw = {
Takashi Iwaid01ce992007-07-27 16:52:19 +02001326 .info = (SNDRV_PCM_INFO_MMAP |
1327 SNDRV_PCM_INFO_INTERLEAVED |
Linus Torvalds1da177e2005-04-16 15:20:36 -07001328 SNDRV_PCM_INFO_BLOCK_TRANSFER |
1329 SNDRV_PCM_INFO_MMAP_VALID |
Pavel Machek927fc862006-08-31 17:03:43 +02001330 /* No full-resume yet implemented */
1331 /* SNDRV_PCM_INFO_RESUME |*/
Takashi Iwai850f0e52008-03-18 17:11:05 +01001332 SNDRV_PCM_INFO_PAUSE |
1333 SNDRV_PCM_INFO_SYNC_START),
Linus Torvalds1da177e2005-04-16 15:20:36 -07001334 .formats = SNDRV_PCM_FMTBIT_S16_LE,
1335 .rates = SNDRV_PCM_RATE_48000,
1336 .rate_min = 48000,
1337 .rate_max = 48000,
1338 .channels_min = 2,
1339 .channels_max = 2,
1340 .buffer_bytes_max = AZX_MAX_BUF_SIZE,
1341 .period_bytes_min = 128,
1342 .period_bytes_max = AZX_MAX_BUF_SIZE / 2,
1343 .periods_min = 2,
1344 .periods_max = AZX_MAX_FRAG,
1345 .fifo_size = 0,
1346};
1347
1348struct azx_pcm {
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001349 struct azx *chip;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001350 struct hda_codec *codec;
1351 struct hda_pcm_stream *hinfo[2];
1352};
1353
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001354static int azx_pcm_open(struct snd_pcm_substream *substream)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001355{
1356 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
1357 struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001358 struct azx *chip = apcm->chip;
1359 struct azx_dev *azx_dev;
1360 struct snd_pcm_runtime *runtime = substream->runtime;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001361 unsigned long flags;
1362 int err;
1363
Ingo Molnar62932df2006-01-16 16:34:20 +01001364 mutex_lock(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001365 azx_dev = azx_assign_device(chip, substream->stream);
1366 if (azx_dev == NULL) {
Ingo Molnar62932df2006-01-16 16:34:20 +01001367 mutex_unlock(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001368 return -EBUSY;
1369 }
1370 runtime->hw = azx_pcm_hw;
1371 runtime->hw.channels_min = hinfo->channels_min;
1372 runtime->hw.channels_max = hinfo->channels_max;
1373 runtime->hw.formats = hinfo->formats;
1374 runtime->hw.rates = hinfo->rates;
1375 snd_pcm_limit_hw_rates(runtime);
1376 snd_pcm_hw_constraint_integer(runtime, SNDRV_PCM_HW_PARAM_PERIODS);
Joachim Deguara5f1545b2007-03-16 15:01:36 +01001377 snd_pcm_hw_constraint_step(runtime, 0, SNDRV_PCM_HW_PARAM_BUFFER_BYTES,
1378 128);
1379 snd_pcm_hw_constraint_step(runtime, 0, SNDRV_PCM_HW_PARAM_PERIOD_BYTES,
1380 128);
Takashi Iwaicb53c622007-08-10 17:21:45 +02001381 snd_hda_power_up(apcm->codec);
Takashi Iwaid01ce992007-07-27 16:52:19 +02001382 err = hinfo->ops.open(hinfo, apcm->codec, substream);
1383 if (err < 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001384 azx_release_device(azx_dev);
Takashi Iwaicb53c622007-08-10 17:21:45 +02001385 snd_hda_power_down(apcm->codec);
Ingo Molnar62932df2006-01-16 16:34:20 +01001386 mutex_unlock(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001387 return err;
1388 }
1389 spin_lock_irqsave(&chip->reg_lock, flags);
1390 azx_dev->substream = substream;
1391 azx_dev->running = 0;
1392 spin_unlock_irqrestore(&chip->reg_lock, flags);
1393
1394 runtime->private_data = azx_dev;
Takashi Iwai850f0e52008-03-18 17:11:05 +01001395 snd_pcm_set_sync(substream);
Ingo Molnar62932df2006-01-16 16:34:20 +01001396 mutex_unlock(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001397 return 0;
1398}
1399
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001400static int azx_pcm_close(struct snd_pcm_substream *substream)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001401{
1402 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
1403 struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001404 struct azx *chip = apcm->chip;
1405 struct azx_dev *azx_dev = get_azx_dev(substream);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001406 unsigned long flags;
1407
Ingo Molnar62932df2006-01-16 16:34:20 +01001408 mutex_lock(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001409 spin_lock_irqsave(&chip->reg_lock, flags);
1410 azx_dev->substream = NULL;
1411 azx_dev->running = 0;
1412 spin_unlock_irqrestore(&chip->reg_lock, flags);
1413 azx_release_device(azx_dev);
1414 hinfo->ops.close(hinfo, apcm->codec, substream);
Takashi Iwaicb53c622007-08-10 17:21:45 +02001415 snd_hda_power_down(apcm->codec);
Ingo Molnar62932df2006-01-16 16:34:20 +01001416 mutex_unlock(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001417 return 0;
1418}
1419
Takashi Iwaid01ce992007-07-27 16:52:19 +02001420static int azx_pcm_hw_params(struct snd_pcm_substream *substream,
1421 struct snd_pcm_hw_params *hw_params)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001422{
Takashi Iwaid01ce992007-07-27 16:52:19 +02001423 return snd_pcm_lib_malloc_pages(substream,
1424 params_buffer_bytes(hw_params));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001425}
1426
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001427static int azx_pcm_hw_free(struct snd_pcm_substream *substream)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001428{
1429 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001430 struct azx_dev *azx_dev = get_azx_dev(substream);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001431 struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
1432
1433 /* reset BDL address */
1434 azx_sd_writel(azx_dev, SD_BDLPL, 0);
1435 azx_sd_writel(azx_dev, SD_BDLPU, 0);
1436 azx_sd_writel(azx_dev, SD_CTL, 0);
1437
1438 hinfo->ops.cleanup(hinfo, apcm->codec, substream);
1439
1440 return snd_pcm_lib_free_pages(substream);
1441}
1442
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001443static int azx_pcm_prepare(struct snd_pcm_substream *substream)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001444{
1445 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001446 struct azx *chip = apcm->chip;
1447 struct azx_dev *azx_dev = get_azx_dev(substream);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001448 struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001449 struct snd_pcm_runtime *runtime = substream->runtime;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001450
1451 azx_dev->bufsize = snd_pcm_lib_buffer_bytes(substream);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001452 azx_dev->format_val = snd_hda_calc_stream_format(runtime->rate,
1453 runtime->channels,
1454 runtime->format,
1455 hinfo->maxbps);
Takashi Iwaid01ce992007-07-27 16:52:19 +02001456 if (!azx_dev->format_val) {
1457 snd_printk(KERN_ERR SFX
1458 "invalid format_val, rate=%d, ch=%d, format=%d\n",
Linus Torvalds1da177e2005-04-16 15:20:36 -07001459 runtime->rate, runtime->channels, runtime->format);
1460 return -EINVAL;
1461 }
1462
Takashi Iwai21c7b082008-02-07 12:06:32 +01001463 snd_printdd("azx_pcm_prepare: bufsize=0x%x, format=0x%x\n",
1464 azx_dev->bufsize, azx_dev->format_val);
Takashi Iwai555e2192008-06-10 17:53:34 +02001465 if (azx_setup_periods(chip, substream, azx_dev) < 0)
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001466 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001467 azx_setup_controller(chip, azx_dev);
1468 if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
1469 azx_dev->fifo_size = azx_sd_readw(azx_dev, SD_FIFOSIZE) + 1;
1470 else
1471 azx_dev->fifo_size = 0;
1472
1473 return hinfo->ops.prepare(hinfo, apcm->codec, azx_dev->stream_tag,
1474 azx_dev->format_val, substream);
1475}
1476
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001477static int azx_pcm_trigger(struct snd_pcm_substream *substream, int cmd)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001478{
1479 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001480 struct azx *chip = apcm->chip;
Takashi Iwai850f0e52008-03-18 17:11:05 +01001481 struct azx_dev *azx_dev;
1482 struct snd_pcm_substream *s;
1483 int start, nsync = 0, sbits = 0;
1484 int nwait, timeout;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001485
Linus Torvalds1da177e2005-04-16 15:20:36 -07001486 switch (cmd) {
1487 case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
1488 case SNDRV_PCM_TRIGGER_RESUME:
1489 case SNDRV_PCM_TRIGGER_START:
Takashi Iwai850f0e52008-03-18 17:11:05 +01001490 start = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001491 break;
1492 case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
Jaroslav Kysela47123192005-08-15 20:53:07 +02001493 case SNDRV_PCM_TRIGGER_SUSPEND:
Linus Torvalds1da177e2005-04-16 15:20:36 -07001494 case SNDRV_PCM_TRIGGER_STOP:
Takashi Iwai850f0e52008-03-18 17:11:05 +01001495 start = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001496 break;
1497 default:
Takashi Iwai850f0e52008-03-18 17:11:05 +01001498 return -EINVAL;
1499 }
1500
1501 snd_pcm_group_for_each_entry(s, substream) {
1502 if (s->pcm->card != substream->pcm->card)
1503 continue;
1504 azx_dev = get_azx_dev(s);
1505 sbits |= 1 << azx_dev->index;
1506 nsync++;
1507 snd_pcm_trigger_done(s, substream);
1508 }
1509
1510 spin_lock(&chip->reg_lock);
1511 if (nsync > 1) {
1512 /* first, set SYNC bits of corresponding streams */
1513 azx_writel(chip, SYNC, azx_readl(chip, SYNC) | sbits);
1514 }
1515 snd_pcm_group_for_each_entry(s, substream) {
1516 if (s->pcm->card != substream->pcm->card)
1517 continue;
1518 azx_dev = get_azx_dev(s);
1519 if (start)
1520 azx_stream_start(chip, azx_dev);
1521 else
1522 azx_stream_stop(chip, azx_dev);
1523 azx_dev->running = start;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001524 }
1525 spin_unlock(&chip->reg_lock);
Takashi Iwai850f0e52008-03-18 17:11:05 +01001526 if (start) {
1527 if (nsync == 1)
1528 return 0;
1529 /* wait until all FIFOs get ready */
1530 for (timeout = 5000; timeout; timeout--) {
1531 nwait = 0;
1532 snd_pcm_group_for_each_entry(s, substream) {
1533 if (s->pcm->card != substream->pcm->card)
1534 continue;
1535 azx_dev = get_azx_dev(s);
1536 if (!(azx_sd_readb(azx_dev, SD_STS) &
1537 SD_STS_FIFO_READY))
1538 nwait++;
1539 }
1540 if (!nwait)
1541 break;
1542 cpu_relax();
1543 }
1544 } else {
1545 /* wait until all RUN bits are cleared */
1546 for (timeout = 5000; timeout; timeout--) {
1547 nwait = 0;
1548 snd_pcm_group_for_each_entry(s, substream) {
1549 if (s->pcm->card != substream->pcm->card)
1550 continue;
1551 azx_dev = get_azx_dev(s);
1552 if (azx_sd_readb(azx_dev, SD_CTL) &
1553 SD_CTL_DMA_START)
1554 nwait++;
1555 }
1556 if (!nwait)
1557 break;
1558 cpu_relax();
1559 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001560 }
Takashi Iwai850f0e52008-03-18 17:11:05 +01001561 if (nsync > 1) {
1562 spin_lock(&chip->reg_lock);
1563 /* reset SYNC bits */
1564 azx_writel(chip, SYNC, azx_readl(chip, SYNC) & ~sbits);
1565 spin_unlock(&chip->reg_lock);
1566 }
1567 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001568}
1569
Joseph Chan0e153472008-08-26 14:38:03 +02001570/* get the current DMA position with correction on VIA chips */
1571static unsigned int azx_via_get_position(struct azx *chip,
1572 struct azx_dev *azx_dev)
1573{
1574 unsigned int link_pos, mini_pos, bound_pos;
1575 unsigned int mod_link_pos, mod_dma_pos, mod_mini_pos;
1576 unsigned int fifo_size;
1577
1578 link_pos = azx_sd_readl(azx_dev, SD_LPIB);
1579 if (azx_dev->index >= 4) {
1580 /* Playback, no problem using link position */
1581 return link_pos;
1582 }
1583
1584 /* Capture */
1585 /* For new chipset,
1586 * use mod to get the DMA position just like old chipset
1587 */
1588 mod_dma_pos = le32_to_cpu(*azx_dev->posbuf);
1589 mod_dma_pos %= azx_dev->period_bytes;
1590
1591 /* azx_dev->fifo_size can't get FIFO size of in stream.
1592 * Get from base address + offset.
1593 */
1594 fifo_size = readw(chip->remap_addr + VIA_IN_STREAM0_FIFO_SIZE_OFFSET);
1595
1596 if (azx_dev->insufficient) {
1597 /* Link position never gather than FIFO size */
1598 if (link_pos <= fifo_size)
1599 return 0;
1600
1601 azx_dev->insufficient = 0;
1602 }
1603
1604 if (link_pos <= fifo_size)
1605 mini_pos = azx_dev->bufsize + link_pos - fifo_size;
1606 else
1607 mini_pos = link_pos - fifo_size;
1608
1609 /* Find nearest previous boudary */
1610 mod_mini_pos = mini_pos % azx_dev->period_bytes;
1611 mod_link_pos = link_pos % azx_dev->period_bytes;
1612 if (mod_link_pos >= fifo_size)
1613 bound_pos = link_pos - mod_link_pos;
1614 else if (mod_dma_pos >= mod_mini_pos)
1615 bound_pos = mini_pos - mod_mini_pos;
1616 else {
1617 bound_pos = mini_pos - mod_mini_pos + azx_dev->period_bytes;
1618 if (bound_pos >= azx_dev->bufsize)
1619 bound_pos = 0;
1620 }
1621
1622 /* Calculate real DMA position we want */
1623 return bound_pos + mod_dma_pos;
1624}
1625
Takashi Iwai9ad593f2008-05-16 12:34:47 +02001626static unsigned int azx_get_position(struct azx *chip,
1627 struct azx_dev *azx_dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001628{
Linus Torvalds1da177e2005-04-16 15:20:36 -07001629 unsigned int pos;
1630
Joseph Chan0e153472008-08-26 14:38:03 +02001631 if (chip->via_dmapos_patch)
1632 pos = azx_via_get_position(chip, azx_dev);
1633 else if (chip->position_fix == POS_FIX_POSBUF ||
1634 chip->position_fix == POS_FIX_AUTO) {
Takashi Iwaic74db862005-05-12 14:26:27 +02001635 /* use the position buffer */
Takashi Iwai929861c2006-08-31 16:55:40 +02001636 pos = le32_to_cpu(*azx_dev->posbuf);
Takashi Iwaic74db862005-05-12 14:26:27 +02001637 } else {
1638 /* read LPIB */
1639 pos = azx_sd_readl(azx_dev, SD_LPIB);
Takashi Iwaic74db862005-05-12 14:26:27 +02001640 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001641 if (pos >= azx_dev->bufsize)
1642 pos = 0;
Takashi Iwai9ad593f2008-05-16 12:34:47 +02001643 return pos;
1644}
1645
1646static snd_pcm_uframes_t azx_pcm_pointer(struct snd_pcm_substream *substream)
1647{
1648 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
1649 struct azx *chip = apcm->chip;
1650 struct azx_dev *azx_dev = get_azx_dev(substream);
1651 return bytes_to_frames(substream->runtime,
1652 azx_get_position(chip, azx_dev));
1653}
1654
1655/*
1656 * Check whether the current DMA position is acceptable for updating
1657 * periods. Returns non-zero if it's OK.
1658 *
1659 * Many HD-audio controllers appear pretty inaccurate about
1660 * the update-IRQ timing. The IRQ is issued before actually the
1661 * data is processed. So, we need to process it afterwords in a
1662 * workqueue.
1663 */
1664static int azx_position_ok(struct azx *chip, struct azx_dev *azx_dev)
1665{
1666 unsigned int pos;
1667
1668 pos = azx_get_position(chip, azx_dev);
1669 if (chip->position_fix == POS_FIX_AUTO) {
1670 if (!pos) {
1671 printk(KERN_WARNING
1672 "hda-intel: Invalid position buffer, "
1673 "using LPIB read method instead.\n");
Takashi Iwaid2e1c972008-06-10 17:53:34 +02001674 chip->position_fix = POS_FIX_LPIB;
Takashi Iwai9ad593f2008-05-16 12:34:47 +02001675 pos = azx_get_position(chip, azx_dev);
1676 } else
1677 chip->position_fix = POS_FIX_POSBUF;
1678 }
1679
Takashi Iwaia62741c2008-08-18 17:11:09 +02001680 if (!bdl_pos_adj[chip->dev_index])
1681 return 1; /* no delayed ack */
Takashi Iwai9ad593f2008-05-16 12:34:47 +02001682 if (pos % azx_dev->period_bytes > azx_dev->period_bytes / 2)
1683 return 0; /* NG - it's below the period boundary */
1684 return 1; /* OK, it's fine */
1685}
1686
1687/*
1688 * The work for pending PCM period updates.
1689 */
1690static void azx_irq_pending_work(struct work_struct *work)
1691{
1692 struct azx *chip = container_of(work, struct azx, irq_pending_work);
1693 int i, pending;
1694
Takashi Iwaia6a950a2008-06-10 17:53:35 +02001695 if (!chip->irq_pending_warned) {
1696 printk(KERN_WARNING
1697 "hda-intel: IRQ timing workaround is activated "
1698 "for card #%d. Suggest a bigger bdl_pos_adj.\n",
1699 chip->card->number);
1700 chip->irq_pending_warned = 1;
1701 }
1702
Takashi Iwai9ad593f2008-05-16 12:34:47 +02001703 for (;;) {
1704 pending = 0;
1705 spin_lock_irq(&chip->reg_lock);
1706 for (i = 0; i < chip->num_streams; i++) {
1707 struct azx_dev *azx_dev = &chip->azx_dev[i];
1708 if (!azx_dev->irq_pending ||
1709 !azx_dev->substream ||
1710 !azx_dev->running)
1711 continue;
1712 if (azx_position_ok(chip, azx_dev)) {
1713 azx_dev->irq_pending = 0;
1714 spin_unlock(&chip->reg_lock);
1715 snd_pcm_period_elapsed(azx_dev->substream);
1716 spin_lock(&chip->reg_lock);
1717 } else
1718 pending++;
1719 }
1720 spin_unlock_irq(&chip->reg_lock);
1721 if (!pending)
1722 return;
1723 cond_resched();
1724 }
1725}
1726
1727/* clear irq_pending flags and assure no on-going workq */
1728static void azx_clear_irq_pending(struct azx *chip)
1729{
1730 int i;
1731
1732 spin_lock_irq(&chip->reg_lock);
1733 for (i = 0; i < chip->num_streams; i++)
1734 chip->azx_dev[i].irq_pending = 0;
1735 spin_unlock_irq(&chip->reg_lock);
1736 flush_scheduled_work();
Linus Torvalds1da177e2005-04-16 15:20:36 -07001737}
1738
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001739static struct snd_pcm_ops azx_pcm_ops = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001740 .open = azx_pcm_open,
1741 .close = azx_pcm_close,
1742 .ioctl = snd_pcm_lib_ioctl,
1743 .hw_params = azx_pcm_hw_params,
1744 .hw_free = azx_pcm_hw_free,
1745 .prepare = azx_pcm_prepare,
1746 .trigger = azx_pcm_trigger,
1747 .pointer = azx_pcm_pointer,
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001748 .page = snd_pcm_sgbuf_ops_page,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001749};
1750
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001751static void azx_pcm_free(struct snd_pcm *pcm)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001752{
Takashi Iwai176d5332008-07-30 15:01:44 +02001753 struct azx_pcm *apcm = pcm->private_data;
1754 if (apcm) {
1755 apcm->chip->pcm[pcm->device] = NULL;
1756 kfree(apcm);
1757 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001758}
1759
Takashi Iwai176d5332008-07-30 15:01:44 +02001760static int
Takashi Iwai33fa35e2008-11-06 16:50:40 +01001761azx_attach_pcm_stream(struct hda_bus *bus, struct hda_codec *codec,
1762 struct hda_pcm *cpcm)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001763{
Takashi Iwai33fa35e2008-11-06 16:50:40 +01001764 struct azx *chip = bus->private_data;
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001765 struct snd_pcm *pcm;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001766 struct azx_pcm *apcm;
Takashi Iwai176d5332008-07-30 15:01:44 +02001767 int pcm_dev = cpcm->device;
1768 int s, err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001769
Takashi Iwai176d5332008-07-30 15:01:44 +02001770 if (pcm_dev >= AZX_MAX_PCMS) {
1771 snd_printk(KERN_ERR SFX "Invalid PCM device number %d\n",
1772 pcm_dev);
Takashi Iwaida3cec32008-08-08 17:12:14 +02001773 return -EINVAL;
Takashi Iwai176d5332008-07-30 15:01:44 +02001774 }
1775 if (chip->pcm[pcm_dev]) {
1776 snd_printk(KERN_ERR SFX "PCM %d already exists\n", pcm_dev);
1777 return -EBUSY;
1778 }
1779 err = snd_pcm_new(chip->card, cpcm->name, pcm_dev,
1780 cpcm->stream[SNDRV_PCM_STREAM_PLAYBACK].substreams,
1781 cpcm->stream[SNDRV_PCM_STREAM_CAPTURE].substreams,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001782 &pcm);
1783 if (err < 0)
1784 return err;
1785 strcpy(pcm->name, cpcm->name);
Takashi Iwai176d5332008-07-30 15:01:44 +02001786 apcm = kzalloc(sizeof(*apcm), GFP_KERNEL);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001787 if (apcm == NULL)
1788 return -ENOMEM;
1789 apcm->chip = chip;
1790 apcm->codec = codec;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001791 pcm->private_data = apcm;
1792 pcm->private_free = azx_pcm_free;
Takashi Iwai176d5332008-07-30 15:01:44 +02001793 if (cpcm->pcm_type == HDA_PCM_TYPE_MODEM)
1794 pcm->dev_class = SNDRV_PCM_CLASS_MODEM;
1795 chip->pcm[pcm_dev] = pcm;
1796 cpcm->pcm = pcm;
1797 for (s = 0; s < 2; s++) {
1798 apcm->hinfo[s] = &cpcm->stream[s];
1799 if (cpcm->stream[s].substreams)
1800 snd_pcm_set_ops(pcm, s, &azx_pcm_ops);
1801 }
1802 /* buffer pre-allocation */
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001803 snd_pcm_lib_preallocate_pages_for_all(pcm, SNDRV_DMA_TYPE_DEV_SG,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001804 snd_dma_pci_data(chip->pci),
Takashi Iwaifc4abee2008-07-30 15:13:34 +02001805 1024 * 64, 32 * 1024 * 1024);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001806 return 0;
1807}
1808
1809/*
1810 * mixer creation - all stuff is implemented in hda module
1811 */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001812static int __devinit azx_mixer_create(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001813{
1814 return snd_hda_build_controls(chip->bus);
1815}
1816
1817
1818/*
1819 * initialize SD streams
1820 */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001821static int __devinit azx_init_stream(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001822{
1823 int i;
1824
1825 /* initialize each stream (aka device)
Takashi Iwaid01ce992007-07-27 16:52:19 +02001826 * assign the starting bdl address to each stream (device)
1827 * and initialize
Linus Torvalds1da177e2005-04-16 15:20:36 -07001828 */
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001829 for (i = 0; i < chip->num_streams; i++) {
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001830 struct azx_dev *azx_dev = &chip->azx_dev[i];
Takashi Iwai929861c2006-08-31 16:55:40 +02001831 azx_dev->posbuf = (u32 __iomem *)(chip->posbuf.area + i * 8);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001832 /* offset: SDI0=0x80, SDI1=0xa0, ... SDO3=0x160 */
1833 azx_dev->sd_addr = chip->remap_addr + (0x20 * i + 0x80);
1834 /* int mask: SDI0=0x01, SDI1=0x02, ... SDO3=0x80 */
1835 azx_dev->sd_int_sta_mask = 1 << i;
1836 /* stream tag: must be non-zero and unique */
1837 azx_dev->index = i;
1838 azx_dev->stream_tag = i + 1;
1839 }
1840
1841 return 0;
1842}
1843
Takashi Iwai68e7fff2006-10-23 13:40:59 +02001844static int azx_acquire_irq(struct azx *chip, int do_disconnect)
1845{
Takashi Iwai437a5a42006-11-21 12:14:23 +01001846 if (request_irq(chip->pci->irq, azx_interrupt,
1847 chip->msi ? 0 : IRQF_SHARED,
Takashi Iwai68e7fff2006-10-23 13:40:59 +02001848 "HDA Intel", chip)) {
1849 printk(KERN_ERR "hda-intel: unable to grab IRQ %d, "
1850 "disabling device\n", chip->pci->irq);
1851 if (do_disconnect)
1852 snd_card_disconnect(chip->card);
1853 return -1;
1854 }
1855 chip->irq = chip->pci->irq;
Takashi Iwai69e13412006-11-21 12:10:55 +01001856 pci_intx(chip->pci, !chip->msi);
Takashi Iwai68e7fff2006-10-23 13:40:59 +02001857 return 0;
1858}
1859
Linus Torvalds1da177e2005-04-16 15:20:36 -07001860
Takashi Iwaicb53c622007-08-10 17:21:45 +02001861static void azx_stop_chip(struct azx *chip)
1862{
Takashi Iwai95e99fd2007-08-13 15:29:04 +02001863 if (!chip->initialized)
Takashi Iwaicb53c622007-08-10 17:21:45 +02001864 return;
1865
1866 /* disable interrupts */
1867 azx_int_disable(chip);
1868 azx_int_clear(chip);
1869
1870 /* disable CORB/RIRB */
1871 azx_free_cmd_io(chip);
1872
1873 /* disable position buffer */
1874 azx_writel(chip, DPLBASE, 0);
1875 azx_writel(chip, DPUBASE, 0);
1876
1877 chip->initialized = 0;
1878}
1879
1880#ifdef CONFIG_SND_HDA_POWER_SAVE
1881/* power-up/down the controller */
Takashi Iwai33fa35e2008-11-06 16:50:40 +01001882static void azx_power_notify(struct hda_bus *bus)
Takashi Iwaicb53c622007-08-10 17:21:45 +02001883{
Takashi Iwai33fa35e2008-11-06 16:50:40 +01001884 struct azx *chip = bus->private_data;
Takashi Iwaicb53c622007-08-10 17:21:45 +02001885 struct hda_codec *c;
1886 int power_on = 0;
1887
Takashi Iwai33fa35e2008-11-06 16:50:40 +01001888 list_for_each_entry(c, &bus->codec_list, list) {
Takashi Iwaicb53c622007-08-10 17:21:45 +02001889 if (c->power_on) {
1890 power_on = 1;
1891 break;
1892 }
1893 }
1894 if (power_on)
1895 azx_init_chip(chip);
Takashi Iwaidee1b662007-08-13 16:10:30 +02001896 else if (chip->running && power_save_controller)
Takashi Iwaicb53c622007-08-10 17:21:45 +02001897 azx_stop_chip(chip);
Takashi Iwaicb53c622007-08-10 17:21:45 +02001898}
Takashi Iwai986862bd2008-11-27 12:40:13 +01001899
1900static int snd_hda_codecs_inuse(struct hda_bus *bus)
1901{
1902 struct hda_codec *codec;
1903
1904 list_for_each_entry(codec, &bus->codec_list, list) {
1905 if (snd_hda_codec_needs_resume(codec))
1906 return 1;
1907 }
1908 return 0;
1909}
1910#else /* !CONFIG_SND_HDA_POWER_SAVE */
1911#define snd_hda_codecs_inuse(bus) 1
Takashi Iwaicb53c622007-08-10 17:21:45 +02001912#endif /* CONFIG_SND_HDA_POWER_SAVE */
1913
Linus Torvalds1da177e2005-04-16 15:20:36 -07001914#ifdef CONFIG_PM
1915/*
1916 * power management
1917 */
Takashi Iwai421a1252005-11-17 16:11:09 +01001918static int azx_suspend(struct pci_dev *pci, pm_message_t state)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001919{
Takashi Iwai421a1252005-11-17 16:11:09 +01001920 struct snd_card *card = pci_get_drvdata(pci);
1921 struct azx *chip = card->private_data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001922 int i;
1923
Takashi Iwai421a1252005-11-17 16:11:09 +01001924 snd_power_change_state(card, SNDRV_CTL_POWER_D3hot);
Takashi Iwai9ad593f2008-05-16 12:34:47 +02001925 azx_clear_irq_pending(chip);
Takashi Iwai7ba72ba2008-02-06 14:03:20 +01001926 for (i = 0; i < AZX_MAX_PCMS; i++)
Takashi Iwai421a1252005-11-17 16:11:09 +01001927 snd_pcm_suspend_all(chip->pcm[i]);
Takashi Iwai0b7a2e92007-08-14 15:18:26 +02001928 if (chip->initialized)
1929 snd_hda_suspend(chip->bus, state);
Takashi Iwaicb53c622007-08-10 17:21:45 +02001930 azx_stop_chip(chip);
Takashi Iwai30b35392006-10-11 18:52:53 +02001931 if (chip->irq >= 0) {
Takashi Iwai43001c92006-09-08 12:30:03 +02001932 free_irq(chip->irq, chip);
Takashi Iwai30b35392006-10-11 18:52:53 +02001933 chip->irq = -1;
1934 }
Takashi Iwai68e7fff2006-10-23 13:40:59 +02001935 if (chip->msi)
Takashi Iwai43001c92006-09-08 12:30:03 +02001936 pci_disable_msi(chip->pci);
Takashi Iwai421a1252005-11-17 16:11:09 +01001937 pci_disable_device(pci);
1938 pci_save_state(pci);
Takashi Iwai30b35392006-10-11 18:52:53 +02001939 pci_set_power_state(pci, pci_choose_state(pci, state));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001940 return 0;
1941}
1942
Takashi Iwai421a1252005-11-17 16:11:09 +01001943static int azx_resume(struct pci_dev *pci)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001944{
Takashi Iwai421a1252005-11-17 16:11:09 +01001945 struct snd_card *card = pci_get_drvdata(pci);
1946 struct azx *chip = card->private_data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001947
Takashi Iwai30b35392006-10-11 18:52:53 +02001948 pci_set_power_state(pci, PCI_D0);
Takashi Iwai421a1252005-11-17 16:11:09 +01001949 pci_restore_state(pci);
Takashi Iwai30b35392006-10-11 18:52:53 +02001950 if (pci_enable_device(pci) < 0) {
1951 printk(KERN_ERR "hda-intel: pci_enable_device failed, "
1952 "disabling device\n");
1953 snd_card_disconnect(card);
1954 return -EIO;
1955 }
1956 pci_set_master(pci);
Takashi Iwai68e7fff2006-10-23 13:40:59 +02001957 if (chip->msi)
1958 if (pci_enable_msi(pci) < 0)
1959 chip->msi = 0;
1960 if (azx_acquire_irq(chip, 1) < 0)
Takashi Iwai30b35392006-10-11 18:52:53 +02001961 return -EIO;
Takashi Iwaicb53c622007-08-10 17:21:45 +02001962 azx_init_pci(chip);
Maxim Levitskyd804ad92007-09-03 15:28:04 +02001963
1964 if (snd_hda_codecs_inuse(chip->bus))
1965 azx_init_chip(chip);
1966
Linus Torvalds1da177e2005-04-16 15:20:36 -07001967 snd_hda_resume(chip->bus);
Takashi Iwai421a1252005-11-17 16:11:09 +01001968 snd_power_change_state(card, SNDRV_CTL_POWER_D0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001969 return 0;
1970}
1971#endif /* CONFIG_PM */
1972
1973
1974/*
Takashi Iwai0cbf0092008-10-29 16:18:25 +01001975 * reboot notifier for hang-up problem at power-down
1976 */
1977static int azx_halt(struct notifier_block *nb, unsigned long event, void *buf)
1978{
1979 struct azx *chip = container_of(nb, struct azx, reboot_notifier);
1980 azx_stop_chip(chip);
1981 return NOTIFY_OK;
1982}
1983
1984static void azx_notifier_register(struct azx *chip)
1985{
1986 chip->reboot_notifier.notifier_call = azx_halt;
1987 register_reboot_notifier(&chip->reboot_notifier);
1988}
1989
1990static void azx_notifier_unregister(struct azx *chip)
1991{
1992 if (chip->reboot_notifier.notifier_call)
1993 unregister_reboot_notifier(&chip->reboot_notifier);
1994}
1995
1996/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07001997 * destructor
1998 */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001999static int azx_free(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002000{
Takashi Iwai4ce107b2008-02-06 14:50:19 +01002001 int i;
2002
Takashi Iwai0cbf0092008-10-29 16:18:25 +01002003 azx_notifier_unregister(chip);
2004
Takashi Iwaice43fba2005-05-30 20:33:44 +02002005 if (chip->initialized) {
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002006 azx_clear_irq_pending(chip);
Takashi Iwai07e4ca52005-08-24 14:14:57 +02002007 for (i = 0; i < chip->num_streams; i++)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002008 azx_stream_stop(chip, &chip->azx_dev[i]);
Takashi Iwaicb53c622007-08-10 17:21:45 +02002009 azx_stop_chip(chip);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002010 }
2011
Jeff Garzikf000fd82008-04-22 13:50:34 +02002012 if (chip->irq >= 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002013 free_irq(chip->irq, (void*)chip);
Takashi Iwai68e7fff2006-10-23 13:40:59 +02002014 if (chip->msi)
Takashi Iwai30b35392006-10-11 18:52:53 +02002015 pci_disable_msi(chip->pci);
Takashi Iwaif079c252006-06-01 11:42:14 +02002016 if (chip->remap_addr)
2017 iounmap(chip->remap_addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002018
Takashi Iwai4ce107b2008-02-06 14:50:19 +01002019 if (chip->azx_dev) {
2020 for (i = 0; i < chip->num_streams; i++)
2021 if (chip->azx_dev[i].bdl.area)
2022 snd_dma_free_pages(&chip->azx_dev[i].bdl);
2023 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002024 if (chip->rb.area)
2025 snd_dma_free_pages(&chip->rb);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002026 if (chip->posbuf.area)
2027 snd_dma_free_pages(&chip->posbuf);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002028 pci_release_regions(chip->pci);
2029 pci_disable_device(chip->pci);
Takashi Iwai07e4ca52005-08-24 14:14:57 +02002030 kfree(chip->azx_dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002031 kfree(chip);
2032
2033 return 0;
2034}
2035
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002036static int azx_dev_free(struct snd_device *device)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002037{
2038 return azx_free(device->device_data);
2039}
2040
2041/*
Takashi Iwai3372a152007-02-01 15:46:50 +01002042 * white/black-listing for position_fix
2043 */
Ralf Baechle623ec042007-03-13 15:29:47 +01002044static struct snd_pci_quirk position_fix_list[] __devinitdata = {
Takashi Iwaid2e1c972008-06-10 17:53:34 +02002045 SND_PCI_QUIRK(0x1028, 0x01cc, "Dell D820", POS_FIX_LPIB),
2046 SND_PCI_QUIRK(0x1028, 0x01de, "Dell Precision 390", POS_FIX_LPIB),
2047 SND_PCI_QUIRK(0x1043, 0x813d, "ASUS P5AD2", POS_FIX_LPIB),
Takashi Iwai3372a152007-02-01 15:46:50 +01002048 {}
2049};
2050
2051static int __devinit check_position_fix(struct azx *chip, int fix)
2052{
2053 const struct snd_pci_quirk *q;
2054
Joseph Chan0e153472008-08-26 14:38:03 +02002055 /* Check VIA HD Audio Controller exist */
2056 if (chip->pci->vendor == PCI_VENDOR_ID_VIA &&
2057 chip->pci->device == VIA_HDAC_DEVICE_ID) {
2058 chip->via_dmapos_patch = 1;
2059 /* Use link position directly, avoid any transfer problem. */
2060 return POS_FIX_LPIB;
2061 }
2062 chip->via_dmapos_patch = 0;
2063
Takashi Iwai3372a152007-02-01 15:46:50 +01002064 if (fix == POS_FIX_AUTO) {
2065 q = snd_pci_quirk_lookup(chip->pci, position_fix_list);
2066 if (q) {
Takashi Iwai669ba272007-08-17 09:17:36 +02002067 printk(KERN_INFO
Takashi Iwai3372a152007-02-01 15:46:50 +01002068 "hda_intel: position_fix set to %d "
2069 "for device %04x:%04x\n",
2070 q->value, q->subvendor, q->subdevice);
2071 return q->value;
2072 }
2073 }
2074 return fix;
2075}
2076
2077/*
Takashi Iwai669ba272007-08-17 09:17:36 +02002078 * black-lists for probe_mask
2079 */
2080static struct snd_pci_quirk probe_mask_list[] __devinitdata = {
2081 /* Thinkpad often breaks the controller communication when accessing
2082 * to the non-working (or non-existing) modem codec slot.
2083 */
2084 SND_PCI_QUIRK(0x1014, 0x05b7, "Thinkpad Z60", 0x01),
2085 SND_PCI_QUIRK(0x17aa, 0x2010, "Thinkpad X/T/R60", 0x01),
2086 SND_PCI_QUIRK(0x17aa, 0x20ac, "Thinkpad X/T/R61", 0x01),
Takashi Iwai0edb9452008-11-07 14:53:09 +01002087 /* broken BIOS */
2088 SND_PCI_QUIRK(0x1028, 0x20ac, "Dell Studio Desktop", 0x01),
Takashi Iwaief1681d2008-11-24 17:29:28 +01002089 /* including bogus ALC268 in slot#2 that conflicts with ALC888 */
2090 SND_PCI_QUIRK(0x17c0, 0x4085, "Medion MD96630", 0x01),
Takashi Iwai669ba272007-08-17 09:17:36 +02002091 {}
2092};
2093
Takashi Iwai5aba4f82008-01-07 15:16:37 +01002094static void __devinit check_probe_mask(struct azx *chip, int dev)
Takashi Iwai669ba272007-08-17 09:17:36 +02002095{
2096 const struct snd_pci_quirk *q;
2097
Takashi Iwai5aba4f82008-01-07 15:16:37 +01002098 if (probe_mask[dev] == -1) {
Takashi Iwai669ba272007-08-17 09:17:36 +02002099 q = snd_pci_quirk_lookup(chip->pci, probe_mask_list);
2100 if (q) {
2101 printk(KERN_INFO
2102 "hda_intel: probe_mask set to 0x%x "
2103 "for device %04x:%04x\n",
2104 q->value, q->subvendor, q->subdevice);
Takashi Iwai5aba4f82008-01-07 15:16:37 +01002105 probe_mask[dev] = q->value;
Takashi Iwai669ba272007-08-17 09:17:36 +02002106 }
2107 }
2108}
2109
2110
2111/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07002112 * constructor
2113 */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002114static int __devinit azx_create(struct snd_card *card, struct pci_dev *pci,
Takashi Iwai5aba4f82008-01-07 15:16:37 +01002115 int dev, int driver_type,
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002116 struct azx **rchip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002117{
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002118 struct azx *chip;
Takashi Iwai4ce107b2008-02-06 14:50:19 +01002119 int i, err;
Tobin Davisbcd72002008-01-15 11:23:55 +01002120 unsigned short gcap;
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002121 static struct snd_device_ops ops = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002122 .dev_free = azx_dev_free,
2123 };
2124
2125 *rchip = NULL;
Tobin Davisbcd72002008-01-15 11:23:55 +01002126
Pavel Machek927fc862006-08-31 17:03:43 +02002127 err = pci_enable_device(pci);
2128 if (err < 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002129 return err;
2130
Takashi Iwaie560d8d2005-09-09 14:21:46 +02002131 chip = kzalloc(sizeof(*chip), GFP_KERNEL);
Pavel Machek927fc862006-08-31 17:03:43 +02002132 if (!chip) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002133 snd_printk(KERN_ERR SFX "cannot allocate chip\n");
2134 pci_disable_device(pci);
2135 return -ENOMEM;
2136 }
2137
2138 spin_lock_init(&chip->reg_lock);
Ingo Molnar62932df2006-01-16 16:34:20 +01002139 mutex_init(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002140 chip->card = card;
2141 chip->pci = pci;
2142 chip->irq = -1;
Takashi Iwai07e4ca52005-08-24 14:14:57 +02002143 chip->driver_type = driver_type;
Takashi Iwai134a11f2006-11-10 12:08:37 +01002144 chip->msi = enable_msi;
Takashi Iwai555e2192008-06-10 17:53:34 +02002145 chip->dev_index = dev;
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002146 INIT_WORK(&chip->irq_pending_work, azx_irq_pending_work);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002147
Takashi Iwai5aba4f82008-01-07 15:16:37 +01002148 chip->position_fix = check_position_fix(chip, position_fix[dev]);
2149 check_probe_mask(chip, dev);
Takashi Iwai3372a152007-02-01 15:46:50 +01002150
Takashi Iwai27346162006-01-12 18:28:44 +01002151 chip->single_cmd = single_cmd;
Takashi Iwaic74db862005-05-12 14:26:27 +02002152
Takashi Iwai5c0d7bc2008-06-10 17:53:35 +02002153 if (bdl_pos_adj[dev] < 0) {
2154 switch (chip->driver_type) {
Takashi Iwai0c6341a2008-06-13 20:50:27 +02002155 case AZX_DRIVER_ICH:
2156 bdl_pos_adj[dev] = 1;
Takashi Iwai5c0d7bc2008-06-10 17:53:35 +02002157 break;
2158 default:
Takashi Iwai0c6341a2008-06-13 20:50:27 +02002159 bdl_pos_adj[dev] = 32;
Takashi Iwai5c0d7bc2008-06-10 17:53:35 +02002160 break;
2161 }
2162 }
2163
Takashi Iwai07e4ca52005-08-24 14:14:57 +02002164#if BITS_PER_LONG != 64
2165 /* Fix up base address on ULI M5461 */
2166 if (chip->driver_type == AZX_DRIVER_ULI) {
2167 u16 tmp3;
2168 pci_read_config_word(pci, 0x40, &tmp3);
2169 pci_write_config_word(pci, 0x40, tmp3 | 0x10);
2170 pci_write_config_dword(pci, PCI_BASE_ADDRESS_1, 0);
2171 }
2172#endif
2173
Pavel Machek927fc862006-08-31 17:03:43 +02002174 err = pci_request_regions(pci, "ICH HD audio");
2175 if (err < 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002176 kfree(chip);
2177 pci_disable_device(pci);
2178 return err;
2179 }
2180
Pavel Machek927fc862006-08-31 17:03:43 +02002181 chip->addr = pci_resource_start(pci, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002182 chip->remap_addr = ioremap_nocache(chip->addr, pci_resource_len(pci,0));
2183 if (chip->remap_addr == NULL) {
2184 snd_printk(KERN_ERR SFX "ioremap error\n");
2185 err = -ENXIO;
2186 goto errout;
2187 }
2188
Takashi Iwai68e7fff2006-10-23 13:40:59 +02002189 if (chip->msi)
2190 if (pci_enable_msi(pci) < 0)
2191 chip->msi = 0;
Stephen Hemminger7376d012006-08-21 19:17:46 +02002192
Takashi Iwai68e7fff2006-10-23 13:40:59 +02002193 if (azx_acquire_irq(chip, 0) < 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002194 err = -EBUSY;
2195 goto errout;
2196 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002197
2198 pci_set_master(pci);
2199 synchronize_irq(chip->irq);
2200
Tobin Davisbcd72002008-01-15 11:23:55 +01002201 gcap = azx_readw(chip, GCAP);
2202 snd_printdd("chipset global capabilities = 0x%x\n", gcap);
2203
Takashi Iwaicf7aaca2008-02-06 15:05:57 +01002204 /* allow 64bit DMA address if supported by H/W */
2205 if ((gcap & 0x01) && !pci_set_dma_mask(pci, DMA_64BIT_MASK))
2206 pci_set_consistent_dma_mask(pci, DMA_64BIT_MASK);
2207
Takashi Iwai8b6ed8e2008-02-19 11:36:35 +01002208 /* read number of streams from GCAP register instead of using
2209 * hardcoded value
2210 */
2211 chip->capture_streams = (gcap >> 8) & 0x0f;
2212 chip->playback_streams = (gcap >> 12) & 0x0f;
2213 if (!chip->playback_streams && !chip->capture_streams) {
Tobin Davisbcd72002008-01-15 11:23:55 +01002214 /* gcap didn't give any info, switching to old method */
2215
2216 switch (chip->driver_type) {
2217 case AZX_DRIVER_ULI:
2218 chip->playback_streams = ULI_NUM_PLAYBACK;
2219 chip->capture_streams = ULI_NUM_CAPTURE;
Tobin Davisbcd72002008-01-15 11:23:55 +01002220 break;
2221 case AZX_DRIVER_ATIHDMI:
2222 chip->playback_streams = ATIHDMI_NUM_PLAYBACK;
2223 chip->capture_streams = ATIHDMI_NUM_CAPTURE;
Tobin Davisbcd72002008-01-15 11:23:55 +01002224 break;
Yang, Libinc4da29c2008-11-13 11:07:07 +01002225 case AZX_DRIVER_GENERIC:
Tobin Davisbcd72002008-01-15 11:23:55 +01002226 default:
2227 chip->playback_streams = ICH6_NUM_PLAYBACK;
2228 chip->capture_streams = ICH6_NUM_CAPTURE;
Tobin Davisbcd72002008-01-15 11:23:55 +01002229 break;
2230 }
Takashi Iwai07e4ca52005-08-24 14:14:57 +02002231 }
Takashi Iwai8b6ed8e2008-02-19 11:36:35 +01002232 chip->capture_index_offset = 0;
2233 chip->playback_index_offset = chip->capture_streams;
Takashi Iwai07e4ca52005-08-24 14:14:57 +02002234 chip->num_streams = chip->playback_streams + chip->capture_streams;
Takashi Iwaid01ce992007-07-27 16:52:19 +02002235 chip->azx_dev = kcalloc(chip->num_streams, sizeof(*chip->azx_dev),
2236 GFP_KERNEL);
Pavel Machek927fc862006-08-31 17:03:43 +02002237 if (!chip->azx_dev) {
Takashi Iwai07e4ca52005-08-24 14:14:57 +02002238 snd_printk(KERN_ERR "cannot malloc azx_dev\n");
2239 goto errout;
2240 }
2241
Takashi Iwai4ce107b2008-02-06 14:50:19 +01002242 for (i = 0; i < chip->num_streams; i++) {
2243 /* allocate memory for the BDL for each stream */
2244 err = snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV,
2245 snd_dma_pci_data(chip->pci),
2246 BDL_SIZE, &chip->azx_dev[i].bdl);
2247 if (err < 0) {
2248 snd_printk(KERN_ERR SFX "cannot allocate BDL\n");
2249 goto errout;
2250 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002251 }
Takashi Iwai0be3b5d2005-09-05 17:11:40 +02002252 /* allocate memory for the position buffer */
Takashi Iwaid01ce992007-07-27 16:52:19 +02002253 err = snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV,
2254 snd_dma_pci_data(chip->pci),
2255 chip->num_streams * 8, &chip->posbuf);
2256 if (err < 0) {
Takashi Iwai0be3b5d2005-09-05 17:11:40 +02002257 snd_printk(KERN_ERR SFX "cannot allocate posbuf\n");
2258 goto errout;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002259 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002260 /* allocate CORB/RIRB */
Takashi Iwaid01ce992007-07-27 16:52:19 +02002261 if (!chip->single_cmd) {
2262 err = azx_alloc_cmd_io(chip);
2263 if (err < 0)
Takashi Iwai27346162006-01-12 18:28:44 +01002264 goto errout;
Takashi Iwaid01ce992007-07-27 16:52:19 +02002265 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002266
2267 /* initialize streams */
2268 azx_init_stream(chip);
2269
2270 /* initialize chip */
Takashi Iwaicb53c622007-08-10 17:21:45 +02002271 azx_init_pci(chip);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002272 azx_init_chip(chip);
2273
2274 /* codec detection */
Pavel Machek927fc862006-08-31 17:03:43 +02002275 if (!chip->codec_mask) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002276 snd_printk(KERN_ERR SFX "no codecs found!\n");
2277 err = -ENODEV;
2278 goto errout;
2279 }
2280
Takashi Iwaid01ce992007-07-27 16:52:19 +02002281 err = snd_device_new(card, SNDRV_DEV_LOWLEVEL, chip, &ops);
2282 if (err <0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002283 snd_printk(KERN_ERR SFX "Error creating device [card]!\n");
2284 goto errout;
2285 }
2286
Takashi Iwai07e4ca52005-08-24 14:14:57 +02002287 strcpy(card->driver, "HDA-Intel");
2288 strcpy(card->shortname, driver_short_names[chip->driver_type]);
Takashi Iwaid01ce992007-07-27 16:52:19 +02002289 sprintf(card->longname, "%s at 0x%lx irq %i",
2290 card->shortname, chip->addr, chip->irq);
Takashi Iwai07e4ca52005-08-24 14:14:57 +02002291
Linus Torvalds1da177e2005-04-16 15:20:36 -07002292 *rchip = chip;
2293 return 0;
2294
2295 errout:
2296 azx_free(chip);
2297 return err;
2298}
2299
Takashi Iwaicb53c622007-08-10 17:21:45 +02002300static void power_down_all_codecs(struct azx *chip)
2301{
2302#ifdef CONFIG_SND_HDA_POWER_SAVE
2303 /* The codecs were powered up in snd_hda_codec_new().
2304 * Now all initialization done, so turn them down if possible
2305 */
2306 struct hda_codec *codec;
2307 list_for_each_entry(codec, &chip->bus->codec_list, list) {
2308 snd_hda_power_down(codec);
2309 }
2310#endif
2311}
2312
Takashi Iwaid01ce992007-07-27 16:52:19 +02002313static int __devinit azx_probe(struct pci_dev *pci,
2314 const struct pci_device_id *pci_id)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002315{
Takashi Iwai5aba4f82008-01-07 15:16:37 +01002316 static int dev;
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002317 struct snd_card *card;
2318 struct azx *chip;
Pavel Machek927fc862006-08-31 17:03:43 +02002319 int err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002320
Takashi Iwai5aba4f82008-01-07 15:16:37 +01002321 if (dev >= SNDRV_CARDS)
2322 return -ENODEV;
2323 if (!enable[dev]) {
2324 dev++;
2325 return -ENOENT;
2326 }
2327
2328 card = snd_card_new(index[dev], id[dev], THIS_MODULE, 0);
Pavel Machek927fc862006-08-31 17:03:43 +02002329 if (!card) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002330 snd_printk(KERN_ERR SFX "Error creating card!\n");
2331 return -ENOMEM;
2332 }
2333
Takashi Iwai5aba4f82008-01-07 15:16:37 +01002334 err = azx_create(card, pci, dev, pci_id->driver_data, &chip);
Wu Fengguang41dda0f2008-11-20 09:24:52 +08002335 if (err < 0)
2336 goto out_free;
Takashi Iwai421a1252005-11-17 16:11:09 +01002337 card->private_data = chip;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002338
Linus Torvalds1da177e2005-04-16 15:20:36 -07002339 /* create codec instances */
Takashi Iwai5aba4f82008-01-07 15:16:37 +01002340 err = azx_codec_create(chip, model[dev], probe_mask[dev]);
Wu Fengguang41dda0f2008-11-20 09:24:52 +08002341 if (err < 0)
2342 goto out_free;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002343
2344 /* create PCM streams */
Takashi Iwai176d5332008-07-30 15:01:44 +02002345 err = snd_hda_build_pcms(chip->bus);
Wu Fengguang41dda0f2008-11-20 09:24:52 +08002346 if (err < 0)
2347 goto out_free;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002348
2349 /* create mixer controls */
Takashi Iwaid01ce992007-07-27 16:52:19 +02002350 err = azx_mixer_create(chip);
Wu Fengguang41dda0f2008-11-20 09:24:52 +08002351 if (err < 0)
2352 goto out_free;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002353
Linus Torvalds1da177e2005-04-16 15:20:36 -07002354 snd_card_set_dev(card, &pci->dev);
2355
Takashi Iwaid01ce992007-07-27 16:52:19 +02002356 err = snd_card_register(card);
Wu Fengguang41dda0f2008-11-20 09:24:52 +08002357 if (err < 0)
2358 goto out_free;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002359
2360 pci_set_drvdata(pci, card);
Takashi Iwaicb53c622007-08-10 17:21:45 +02002361 chip->running = 1;
2362 power_down_all_codecs(chip);
Takashi Iwai0cbf0092008-10-29 16:18:25 +01002363 azx_notifier_register(chip);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002364
Andrew Paprockie25bcdb2008-01-13 11:57:17 +01002365 dev++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002366 return err;
Wu Fengguang41dda0f2008-11-20 09:24:52 +08002367out_free:
2368 snd_card_free(card);
2369 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002370}
2371
2372static void __devexit azx_remove(struct pci_dev *pci)
2373{
2374 snd_card_free(pci_get_drvdata(pci));
2375 pci_set_drvdata(pci, NULL);
2376}
2377
2378/* PCI IDs */
Takashi Iwaif40b6892006-07-05 16:51:05 +02002379static struct pci_device_id azx_ids[] = {
Takashi Iwai87218e92008-02-21 08:13:11 +01002380 /* ICH 6..10 */
2381 { PCI_DEVICE(0x8086, 0x2668), .driver_data = AZX_DRIVER_ICH },
2382 { PCI_DEVICE(0x8086, 0x27d8), .driver_data = AZX_DRIVER_ICH },
2383 { PCI_DEVICE(0x8086, 0x269a), .driver_data = AZX_DRIVER_ICH },
2384 { PCI_DEVICE(0x8086, 0x284b), .driver_data = AZX_DRIVER_ICH },
Kailang Yangabbc9d12008-05-27 11:48:01 +02002385 { PCI_DEVICE(0x8086, 0x2911), .driver_data = AZX_DRIVER_ICH },
Takashi Iwai87218e92008-02-21 08:13:11 +01002386 { PCI_DEVICE(0x8086, 0x293e), .driver_data = AZX_DRIVER_ICH },
2387 { PCI_DEVICE(0x8086, 0x293f), .driver_data = AZX_DRIVER_ICH },
2388 { PCI_DEVICE(0x8086, 0x3a3e), .driver_data = AZX_DRIVER_ICH },
2389 { PCI_DEVICE(0x8086, 0x3a6e), .driver_data = AZX_DRIVER_ICH },
Seth Heasleyb29c2362008-08-08 15:56:39 -07002390 /* PCH */
2391 { PCI_DEVICE(0x8086, 0x3b56), .driver_data = AZX_DRIVER_ICH },
Takashi Iwai87218e92008-02-21 08:13:11 +01002392 /* SCH */
2393 { PCI_DEVICE(0x8086, 0x811b), .driver_data = AZX_DRIVER_SCH },
2394 /* ATI SB 450/600 */
2395 { PCI_DEVICE(0x1002, 0x437b), .driver_data = AZX_DRIVER_ATI },
2396 { PCI_DEVICE(0x1002, 0x4383), .driver_data = AZX_DRIVER_ATI },
2397 /* ATI HDMI */
2398 { PCI_DEVICE(0x1002, 0x793b), .driver_data = AZX_DRIVER_ATIHDMI },
2399 { PCI_DEVICE(0x1002, 0x7919), .driver_data = AZX_DRIVER_ATIHDMI },
2400 { PCI_DEVICE(0x1002, 0x960f), .driver_data = AZX_DRIVER_ATIHDMI },
Libin Yang9e6dd472008-08-12 12:25:46 +02002401 { PCI_DEVICE(0x1002, 0x970f), .driver_data = AZX_DRIVER_ATIHDMI },
Takashi Iwai87218e92008-02-21 08:13:11 +01002402 { PCI_DEVICE(0x1002, 0xaa00), .driver_data = AZX_DRIVER_ATIHDMI },
2403 { PCI_DEVICE(0x1002, 0xaa08), .driver_data = AZX_DRIVER_ATIHDMI },
2404 { PCI_DEVICE(0x1002, 0xaa10), .driver_data = AZX_DRIVER_ATIHDMI },
2405 { PCI_DEVICE(0x1002, 0xaa18), .driver_data = AZX_DRIVER_ATIHDMI },
2406 { PCI_DEVICE(0x1002, 0xaa20), .driver_data = AZX_DRIVER_ATIHDMI },
2407 { PCI_DEVICE(0x1002, 0xaa28), .driver_data = AZX_DRIVER_ATIHDMI },
2408 { PCI_DEVICE(0x1002, 0xaa30), .driver_data = AZX_DRIVER_ATIHDMI },
2409 { PCI_DEVICE(0x1002, 0xaa38), .driver_data = AZX_DRIVER_ATIHDMI },
2410 { PCI_DEVICE(0x1002, 0xaa40), .driver_data = AZX_DRIVER_ATIHDMI },
2411 { PCI_DEVICE(0x1002, 0xaa48), .driver_data = AZX_DRIVER_ATIHDMI },
2412 /* VIA VT8251/VT8237A */
2413 { PCI_DEVICE(0x1106, 0x3288), .driver_data = AZX_DRIVER_VIA },
2414 /* SIS966 */
2415 { PCI_DEVICE(0x1039, 0x7502), .driver_data = AZX_DRIVER_SIS },
2416 /* ULI M5461 */
2417 { PCI_DEVICE(0x10b9, 0x5461), .driver_data = AZX_DRIVER_ULI },
2418 /* NVIDIA MCP */
2419 { PCI_DEVICE(0x10de, 0x026c), .driver_data = AZX_DRIVER_NVIDIA },
2420 { PCI_DEVICE(0x10de, 0x0371), .driver_data = AZX_DRIVER_NVIDIA },
2421 { PCI_DEVICE(0x10de, 0x03e4), .driver_data = AZX_DRIVER_NVIDIA },
2422 { PCI_DEVICE(0x10de, 0x03f0), .driver_data = AZX_DRIVER_NVIDIA },
2423 { PCI_DEVICE(0x10de, 0x044a), .driver_data = AZX_DRIVER_NVIDIA },
2424 { PCI_DEVICE(0x10de, 0x044b), .driver_data = AZX_DRIVER_NVIDIA },
2425 { PCI_DEVICE(0x10de, 0x055c), .driver_data = AZX_DRIVER_NVIDIA },
2426 { PCI_DEVICE(0x10de, 0x055d), .driver_data = AZX_DRIVER_NVIDIA },
2427 { PCI_DEVICE(0x10de, 0x0774), .driver_data = AZX_DRIVER_NVIDIA },
2428 { PCI_DEVICE(0x10de, 0x0775), .driver_data = AZX_DRIVER_NVIDIA },
2429 { PCI_DEVICE(0x10de, 0x0776), .driver_data = AZX_DRIVER_NVIDIA },
2430 { PCI_DEVICE(0x10de, 0x0777), .driver_data = AZX_DRIVER_NVIDIA },
2431 { PCI_DEVICE(0x10de, 0x07fc), .driver_data = AZX_DRIVER_NVIDIA },
2432 { PCI_DEVICE(0x10de, 0x07fd), .driver_data = AZX_DRIVER_NVIDIA },
2433 { PCI_DEVICE(0x10de, 0x0ac0), .driver_data = AZX_DRIVER_NVIDIA },
2434 { PCI_DEVICE(0x10de, 0x0ac1), .driver_data = AZX_DRIVER_NVIDIA },
2435 { PCI_DEVICE(0x10de, 0x0ac2), .driver_data = AZX_DRIVER_NVIDIA },
2436 { PCI_DEVICE(0x10de, 0x0ac3), .driver_data = AZX_DRIVER_NVIDIA },
Peer Chen487145a2008-03-06 15:15:11 +01002437 { PCI_DEVICE(0x10de, 0x0bd4), .driver_data = AZX_DRIVER_NVIDIA },
2438 { PCI_DEVICE(0x10de, 0x0bd5), .driver_data = AZX_DRIVER_NVIDIA },
2439 { PCI_DEVICE(0x10de, 0x0bd6), .driver_data = AZX_DRIVER_NVIDIA },
2440 { PCI_DEVICE(0x10de, 0x0bd7), .driver_data = AZX_DRIVER_NVIDIA },
Kailang Yangf2690022008-05-27 11:44:55 +02002441 /* Teradici */
2442 { PCI_DEVICE(0x6549, 0x1200), .driver_data = AZX_DRIVER_TERA },
Yang, Libinc4da29c2008-11-13 11:07:07 +01002443 /* AMD Generic, PCI class code and Vendor ID for HD Audio */
2444 { PCI_DEVICE(PCI_VENDOR_ID_ATI, PCI_ANY_ID),
2445 .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8,
2446 .class_mask = 0xffffff,
2447 .driver_data = AZX_DRIVER_GENERIC },
Linus Torvalds1da177e2005-04-16 15:20:36 -07002448 { 0, }
2449};
2450MODULE_DEVICE_TABLE(pci, azx_ids);
2451
2452/* pci_driver definition */
2453static struct pci_driver driver = {
2454 .name = "HDA Intel",
2455 .id_table = azx_ids,
2456 .probe = azx_probe,
2457 .remove = __devexit_p(azx_remove),
Takashi Iwai421a1252005-11-17 16:11:09 +01002458#ifdef CONFIG_PM
2459 .suspend = azx_suspend,
2460 .resume = azx_resume,
2461#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07002462};
2463
2464static int __init alsa_card_azx_init(void)
2465{
Takashi Iwai01d25d42005-04-11 16:58:24 +02002466 return pci_register_driver(&driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002467}
2468
2469static void __exit alsa_card_azx_exit(void)
2470{
2471 pci_unregister_driver(&driver);
2472}
2473
2474module_init(alsa_card_azx_init)
2475module_exit(alsa_card_azx_exit)