blob: d62e4e10d4b07d3e622f641ad17362b9fb948ae3 [file] [log] [blame]
Paul Walmsleyf2ab9972009-01-28 12:27:37 -07001/*
2 * SMS/SDRC (SDRAM controller) common code for OMAP2/3
3 *
4 * Copyright (C) 2005, 2008 Texas Instruments Inc.
5 * Copyright (C) 2005, 2008 Nokia Corporation
6 *
7 * Tony Lindgren <tony@atomide.com>
8 * Paul Walmsley
9 * Richard Woodruff <r-woodruff2@ti.com>
10 *
11 * This program is free software; you can redistribute it and/or modify
12 * it under the terms of the GNU General Public License version 2 as
13 * published by the Free Software Foundation.
14 */
Paul Walmsley87246b72009-01-28 12:27:39 -070015#undef DEBUG
Paul Walmsleyf2ab9972009-01-28 12:27:37 -070016
17#include <linux/module.h>
18#include <linux/kernel.h>
19#include <linux/device.h>
20#include <linux/list.h>
21#include <linux/errno.h>
22#include <linux/delay.h>
23#include <linux/clk.h>
24#include <linux/io.h>
25
26#include <mach/common.h>
27#include <mach/clock.h>
28#include <mach/sram.h>
29
30#include "prm.h"
31
32#include <mach/sdrc.h>
33#include "sdrc.h"
34
Paul Walmsley87246b72009-01-28 12:27:39 -070035static struct omap_sdrc_params *sdrc_init_params;
36
Paul Walmsleyf2ab9972009-01-28 12:27:37 -070037void __iomem *omap2_sdrc_base;
38void __iomem *omap2_sms_base;
39
Paul Walmsley98cfe5a2009-05-12 17:27:09 -060040/* SDRC_POWER register bits */
41#define SDRC_POWER_EXTCLKDIS_SHIFT 3
42#define SDRC_POWER_PWDENA_SHIFT 2
43#define SDRC_POWER_PAGEPOLICY_SHIFT 0
Paul Walmsley87246b72009-01-28 12:27:39 -070044
45/**
46 * omap2_sdrc_get_params - return SDRC register values for a given clock rate
47 * @r: SDRC clock rate (in Hz)
48 *
49 * Return pre-calculated values for the SDRC_ACTIM_CTRLA,
50 * SDRC_ACTIM_CTRLB, SDRC_RFR_CTRL, and SDRC_MR registers, for a given
51 * SDRC clock rate 'r'. These parameters control various timing
52 * delays in the SDRAM controller that are expressed in terms of the
53 * number of SDRC clock cycles to wait; hence the clock rate
54 * dependency. Note that sdrc_init_params must be sorted rate
55 * descending. Also assumes that both chip-selects use the same
56 * timing parameters. Returns a struct omap_sdrc_params * upon
57 * success, or NULL upon failure.
58 */
59struct omap_sdrc_params *omap2_sdrc_get_params(unsigned long r)
60{
61 struct omap_sdrc_params *sp;
62
63 sp = sdrc_init_params;
64
65 while (sp->rate != r)
66 sp++;
67
68 if (!sp->rate)
69 return NULL;
70
71 return sp;
72}
73
74
Paul Walmsleyf2ab9972009-01-28 12:27:37 -070075void __init omap2_set_globals_sdrc(struct omap_globals *omap2_globals)
76{
77 omap2_sdrc_base = omap2_globals->sdrc;
78 omap2_sms_base = omap2_globals->sms;
79}
80
Paul Walmsley98cfe5a2009-05-12 17:27:09 -060081/**
82 * omap2_sdrc_init - initialize SMS, SDRC devices on boot
83 * @sp: pointer to a null-terminated list of struct omap_sdrc_params
84 *
85 * Turn on smart idle modes for SDRAM scheduler and controller.
86 * Program a known-good configuration for the SDRC to deal with buggy
87 * bootloaders.
88 */
Paul Walmsley87246b72009-01-28 12:27:39 -070089void __init omap2_sdrc_init(struct omap_sdrc_params *sp)
Paul Walmsleyf2ab9972009-01-28 12:27:37 -070090{
91 u32 l;
92
93 l = sms_read_reg(SMS_SYSCONFIG);
94 l &= ~(0x3 << 3);
95 l |= (0x2 << 3);
96 sms_write_reg(l, SMS_SYSCONFIG);
97
98 l = sdrc_read_reg(SDRC_SYSCONFIG);
99 l &= ~(0x3 << 3);
100 l |= (0x2 << 3);
101 sdrc_write_reg(l, SDRC_SYSCONFIG);
Paul Walmsley87246b72009-01-28 12:27:39 -0700102
103 sdrc_init_params = sp;
Paul Walmsley98cfe5a2009-05-12 17:27:09 -0600104
105 /* XXX Enable SRFRONIDLEREQ here also? */
106 l = (1 << SDRC_POWER_EXTCLKDIS_SHIFT) |
107 (1 << SDRC_POWER_PWDENA_SHIFT) |
108 (1 << SDRC_POWER_PAGEPOLICY_SHIFT);
109 sdrc_write_reg(l, SDRC_POWER);
Paul Walmsleyf2ab9972009-01-28 12:27:37 -0700110}