blob: 568580cf06552dc1e52ae39059687f25076db7bf [file] [log] [blame]
Maxime Ripardecfe64d2014-07-02 17:46:58 +02001/*
Nicolas Ferrebc312cb2015-09-10 12:35:13 +02002 * Atmel AT91 SAM9 & SAMA5 SoCs reset code
Maxime Ripardecfe64d2014-07-02 17:46:58 +02003 *
4 * Copyright (C) 2007 Atmel Corporation.
5 * Copyright (C) BitBox Ltd 2010
6 * Copyright (C) 2011 Jean-Christophe PLAGNIOL-VILLARD <plagnioj@jcosoft.com>
7 * Copyright (C) 2014 Free Electrons
8 *
9 * This file is licensed under the terms of the GNU General Public
10 * License version 2. This program is licensed "as is" without any
11 * warranty of any kind, whether express or implied.
12 */
13
Alexandre Belloni2b2c6142015-08-11 11:12:48 +020014#include <linux/clk.h>
Maxime Ripardecfe64d2014-07-02 17:46:58 +020015#include <linux/io.h>
16#include <linux/module.h>
17#include <linux/of_address.h>
18#include <linux/platform_device.h>
19#include <linux/reboot.h>
20
Alexandre Bellonif0a0a582014-11-07 21:58:21 +010021#include <soc/at91/at91sam9_ddrsdr.h>
22#include <soc/at91/at91sam9_sdramc.h>
Maxime Ripardecfe64d2014-07-02 17:46:58 +020023
24#define AT91_RSTC_CR 0x00 /* Reset Controller Control Register */
25#define AT91_RSTC_PROCRST BIT(0) /* Processor Reset */
26#define AT91_RSTC_PERRST BIT(2) /* Peripheral Reset */
27#define AT91_RSTC_EXTRST BIT(3) /* External Reset */
28#define AT91_RSTC_KEY (0xa5 << 24) /* KEY Password */
29
30#define AT91_RSTC_SR 0x04 /* Reset Controller Status Register */
31#define AT91_RSTC_URSTS BIT(0) /* User Reset Status */
32#define AT91_RSTC_RSTTYP GENMASK(10, 8) /* Reset Type */
33#define AT91_RSTC_NRSTL BIT(16) /* NRST Pin Level */
34#define AT91_RSTC_SRCMP BIT(17) /* Software Reset Command in Progress */
35
36#define AT91_RSTC_MR 0x08 /* Reset Controller Mode Register */
37#define AT91_RSTC_URSTEN BIT(0) /* User Reset Enable */
38#define AT91_RSTC_URSTIEN BIT(4) /* User Reset Interrupt Enable */
39#define AT91_RSTC_ERSTL GENMASK(11, 8) /* External Reset Length */
40
41enum reset_type {
42 RESET_TYPE_GENERAL = 0,
43 RESET_TYPE_WAKEUP = 1,
44 RESET_TYPE_WATCHDOG = 2,
45 RESET_TYPE_SOFTWARE = 3,
46 RESET_TYPE_USER = 4,
47};
48
49static void __iomem *at91_ramc_base[2], *at91_rstc_base;
Alexandre Belloni2b2c6142015-08-11 11:12:48 +020050static struct clk *sclk;
Maxime Ripardecfe64d2014-07-02 17:46:58 +020051
52/*
53* unless the SDRAM is cleanly shutdown before we hit the
54* reset register it can be left driving the data bus and
55* killing the chance of a subsequent boot from NAND
56*/
Guenter Roeck481ff6f2015-01-25 12:30:41 -080057static int at91sam9260_restart(struct notifier_block *this, unsigned long mode,
58 void *cmd)
Maxime Ripardecfe64d2014-07-02 17:46:58 +020059{
60 asm volatile(
61 /* Align to cache lines */
62 ".balign 32\n\t"
63
64 /* Disable SDRAM accesses */
65 "str %2, [%0, #" __stringify(AT91_SDRAMC_TR) "]\n\t"
66
67 /* Power down SDRAM */
68 "str %3, [%0, #" __stringify(AT91_SDRAMC_LPR) "]\n\t"
69
70 /* Reset CPU */
71 "str %4, [%1, #" __stringify(AT91_RSTC_CR) "]\n\t"
72
73 "b .\n\t"
74 :
75 : "r" (at91_ramc_base[0]),
76 "r" (at91_rstc_base),
77 "r" (1),
Ben Dooks7be5ac22015-03-26 14:16:22 +000078 "r" cpu_to_le32(AT91_SDRAMC_LPCB_POWER_DOWN),
79 "r" cpu_to_le32(AT91_RSTC_KEY | AT91_RSTC_PERRST | AT91_RSTC_PROCRST));
Guenter Roeck481ff6f2015-01-25 12:30:41 -080080
81 return NOTIFY_DONE;
Maxime Ripardecfe64d2014-07-02 17:46:58 +020082}
83
Guenter Roeck481ff6f2015-01-25 12:30:41 -080084static int at91sam9g45_restart(struct notifier_block *this, unsigned long mode,
85 void *cmd)
Maxime Ripardecfe64d2014-07-02 17:46:58 +020086{
87 asm volatile(
88 /*
89 * Test wether we have a second RAM controller to care
90 * about.
91 *
92 * First, test that we can dereference the virtual address.
93 */
94 "cmp %1, #0\n\t"
95 "beq 1f\n\t"
96
97 /* Then, test that the RAM controller is enabled */
98 "ldr r0, [%1]\n\t"
99 "cmp r0, #0\n\t"
100
101 /* Align to cache lines */
102 ".balign 32\n\t"
103
104 /* Disable SDRAM0 accesses */
105 "1: str %3, [%0, #" __stringify(AT91_DDRSDRC_RTR) "]\n\t"
106 /* Power down SDRAM0 */
Alexandre Belloni7cb4e712014-10-20 20:27:09 +0200107 " str %4, [%0, #" __stringify(AT91_DDRSDRC_LPR) "]\n\t"
Maxime Ripardecfe64d2014-07-02 17:46:58 +0200108 /* Disable SDRAM1 accesses */
109 " strne %3, [%1, #" __stringify(AT91_DDRSDRC_RTR) "]\n\t"
110 /* Power down SDRAM1 */
Alexandre Belloni7cb4e712014-10-20 20:27:09 +0200111 " strne %4, [%1, #" __stringify(AT91_DDRSDRC_LPR) "]\n\t"
Maxime Ripardecfe64d2014-07-02 17:46:58 +0200112 /* Reset CPU */
113 " str %5, [%2, #" __stringify(AT91_RSTC_CR) "]\n\t"
114
115 " b .\n\t"
116 :
117 : "r" (at91_ramc_base[0]),
118 "r" (at91_ramc_base[1]),
119 "r" (at91_rstc_base),
120 "r" (1),
Ben Dooks7be5ac22015-03-26 14:16:22 +0000121 "r" cpu_to_le32(AT91_DDRSDRC_LPCB_POWER_DOWN),
122 "r" cpu_to_le32(AT91_RSTC_KEY | AT91_RSTC_PERRST | AT91_RSTC_PROCRST)
Maxime Ripardecfe64d2014-07-02 17:46:58 +0200123 : "r0");
Guenter Roeck481ff6f2015-01-25 12:30:41 -0800124
125 return NOTIFY_DONE;
Maxime Ripardecfe64d2014-07-02 17:46:58 +0200126}
127
Josh Wu1ae25d62015-07-20 17:32:05 +0800128static int sama5d3_restart(struct notifier_block *this, unsigned long mode,
129 void *cmd)
130{
131 writel(cpu_to_le32(AT91_RSTC_KEY | AT91_RSTC_PERRST | AT91_RSTC_PROCRST),
132 at91_rstc_base);
133
134 return NOTIFY_DONE;
135}
136
Maxime Ripardecfe64d2014-07-02 17:46:58 +0200137static void __init at91_reset_status(struct platform_device *pdev)
138{
139 u32 reg = readl(at91_rstc_base + AT91_RSTC_SR);
140 char *reason;
141
142 switch ((reg & AT91_RSTC_RSTTYP) >> 8) {
143 case RESET_TYPE_GENERAL:
144 reason = "general reset";
145 break;
146 case RESET_TYPE_WAKEUP:
147 reason = "wakeup";
148 break;
149 case RESET_TYPE_WATCHDOG:
150 reason = "watchdog reset";
151 break;
152 case RESET_TYPE_SOFTWARE:
153 reason = "software reset";
154 break;
155 case RESET_TYPE_USER:
156 reason = "user reset";
157 break;
158 default:
159 reason = "unknown reset";
160 break;
161 }
162
163 pr_info("AT91: Starting after %s\n", reason);
164}
165
Fabian Frederick8fb08852015-03-16 20:17:12 +0100166static const struct of_device_id at91_ramc_of_match[] = {
Maxime Ripardecfe64d2014-07-02 17:46:58 +0200167 { .compatible = "atmel,at91sam9260-sdramc", },
168 { .compatible = "atmel,at91sam9g45-ddramc", },
Maxime Ripardecfe64d2014-07-02 17:46:58 +0200169 { /* sentinel */ }
170};
171
Fabian Frederick8fb08852015-03-16 20:17:12 +0100172static const struct of_device_id at91_reset_of_match[] = {
Maxime Ripardecfe64d2014-07-02 17:46:58 +0200173 { .compatible = "atmel,at91sam9260-rstc", .data = at91sam9260_restart },
174 { .compatible = "atmel,at91sam9g45-rstc", .data = at91sam9g45_restart },
Josh Wu1ae25d62015-07-20 17:32:05 +0800175 { .compatible = "atmel,sama5d3-rstc", .data = sama5d3_restart },
Maxime Ripardecfe64d2014-07-02 17:46:58 +0200176 { /* sentinel */ }
177};
Javier Martinez Canillas991de442016-10-17 15:36:12 -0300178MODULE_DEVICE_TABLE(of, at91_reset_of_match);
Maxime Ripardecfe64d2014-07-02 17:46:58 +0200179
Guenter Roeck481ff6f2015-01-25 12:30:41 -0800180static struct notifier_block at91_restart_nb = {
181 .priority = 192,
182};
183
Alexandre Belloni6e641802015-08-11 11:12:47 +0200184static int __init at91_reset_probe(struct platform_device *pdev)
Maxime Ripardecfe64d2014-07-02 17:46:58 +0200185{
186 const struct of_device_id *match;
187 struct device_node *np;
Alexandre Bellonieacd8d02015-08-11 11:12:46 +0200188 int ret, idx = 0;
Maxime Ripardecfe64d2014-07-02 17:46:58 +0200189
190 at91_rstc_base = of_iomap(pdev->dev.of_node, 0);
191 if (!at91_rstc_base) {
192 dev_err(&pdev->dev, "Could not map reset controller address\n");
193 return -ENODEV;
194 }
195
Josh Wu1ae25d62015-07-20 17:32:05 +0800196 if (!of_device_is_compatible(pdev->dev.of_node, "atmel,sama5d3-rstc")) {
197 /* we need to shutdown the ddr controller, so get ramc base */
198 for_each_matching_node(np, at91_ramc_of_match) {
199 at91_ramc_base[idx] = of_iomap(np, 0);
200 if (!at91_ramc_base[idx]) {
201 dev_err(&pdev->dev, "Could not map ram controller address\n");
Julia Lawallc4c0edf2015-11-18 23:04:14 +0100202 of_node_put(np);
Josh Wu1ae25d62015-07-20 17:32:05 +0800203 return -ENODEV;
204 }
205 idx++;
Maxime Ripardecfe64d2014-07-02 17:46:58 +0200206 }
Maxime Ripardecfe64d2014-07-02 17:46:58 +0200207 }
208
209 match = of_match_node(at91_reset_of_match, pdev->dev.of_node);
Guenter Roeck481ff6f2015-01-25 12:30:41 -0800210 at91_restart_nb.notifier_call = match->data;
Maxime Ripardecfe64d2014-07-02 17:46:58 +0200211
Alexandre Belloni2b2c6142015-08-11 11:12:48 +0200212 sclk = devm_clk_get(&pdev->dev, NULL);
213 if (IS_ERR(sclk))
214 return PTR_ERR(sclk);
215
216 ret = clk_prepare_enable(sclk);
217 if (ret) {
218 dev_err(&pdev->dev, "Could not enable slow clock\n");
Maxime Ripardecfe64d2014-07-02 17:46:58 +0200219 return ret;
Alexandre Belloni2b2c6142015-08-11 11:12:48 +0200220 }
221
222 ret = register_restart_handler(&at91_restart_nb);
223 if (ret) {
224 clk_disable_unprepare(sclk);
225 return ret;
226 }
Maxime Ripardecfe64d2014-07-02 17:46:58 +0200227
228 at91_reset_status(pdev);
229
230 return 0;
231}
232
Alexandre Belloni6e641802015-08-11 11:12:47 +0200233static int __exit at91_reset_remove(struct platform_device *pdev)
234{
235 unregister_restart_handler(&at91_restart_nb);
Alexandre Belloni2b2c6142015-08-11 11:12:48 +0200236 clk_disable_unprepare(sclk);
Alexandre Belloni6e641802015-08-11 11:12:47 +0200237
238 return 0;
239}
240
Krzysztof Kozlowski32366722015-05-02 00:46:44 +0900241static const struct platform_device_id at91_reset_plat_match[] = {
Maxime Ripardecfe64d2014-07-02 17:46:58 +0200242 { "at91-sam9260-reset", (unsigned long)at91sam9260_restart },
243 { "at91-sam9g45-reset", (unsigned long)at91sam9g45_restart },
244 { /* sentinel */ }
245};
Javier Martinez Canillas991de442016-10-17 15:36:12 -0300246MODULE_DEVICE_TABLE(platform, at91_reset_plat_match);
Maxime Ripardecfe64d2014-07-02 17:46:58 +0200247
248static struct platform_driver at91_reset_driver = {
Alexandre Belloni6e641802015-08-11 11:12:47 +0200249 .remove = __exit_p(at91_reset_remove),
Maxime Ripardecfe64d2014-07-02 17:46:58 +0200250 .driver = {
251 .name = "at91-reset",
252 .of_match_table = at91_reset_of_match,
253 },
254 .id_table = at91_reset_plat_match,
255};
Alexandre Belloni6e641802015-08-11 11:12:47 +0200256module_platform_driver_probe(at91_reset_driver, at91_reset_probe);
257
258MODULE_AUTHOR("Atmel Corporation");
259MODULE_DESCRIPTION("Reset driver for Atmel SoCs");
260MODULE_LICENSE("GPL v2");