blob: df330666ccc9cef8026f80d489ec13dc08c5feb1 [file] [log] [blame]
Arnd Bergmannae209cf2005-06-23 09:43:54 +10001/*
Arnd Bergmannf3f66f52005-10-31 20:08:37 -05002 * IOMMU implementation for Cell Broadband Processor Architecture
Arnd Bergmannae209cf2005-06-23 09:43:54 +10003 *
Michael Ellerman99e139122008-01-30 11:03:44 +11004 * (C) Copyright IBM Corporation 2006-2008
Arnd Bergmannae209cf2005-06-23 09:43:54 +10005 *
Jeremy Kerr165785e2006-11-11 17:25:18 +11006 * Author: Jeremy Kerr <jk@ozlabs.org>
Arnd Bergmannae209cf2005-06-23 09:43:54 +10007 *
Jeremy Kerr165785e2006-11-11 17:25:18 +11008 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License as published by
10 * the Free Software Foundation; either version 2, or (at your option)
11 * any later version.
12 *
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
Arnd Bergmannae209cf2005-06-23 09:43:54 +100021 */
22
23#undef DEBUG
24
25#include <linux/kernel.h>
Arnd Bergmannae209cf2005-06-23 09:43:54 +100026#include <linux/init.h>
Jeremy Kerr165785e2006-11-11 17:25:18 +110027#include <linux/interrupt.h>
28#include <linux/notifier.h>
Jon Loeligerd8caf742007-11-13 11:10:58 -060029#include <linux/of_platform.h>
Arnd Bergmannae209cf2005-06-23 09:43:54 +100030
Arnd Bergmannae209cf2005-06-23 09:43:54 +100031#include <asm/prom.h>
Jeremy Kerr165785e2006-11-11 17:25:18 +110032#include <asm/iommu.h>
Arnd Bergmannae209cf2005-06-23 09:43:54 +100033#include <asm/machdep.h>
Jeremy Kerr165785e2006-11-11 17:25:18 +110034#include <asm/pci-bridge.h>
Jens.Osterkamp@de.ibm.com49d65b32005-12-09 19:04:20 +010035#include <asm/udbg.h>
Jeremy Kerr165785e2006-11-11 17:25:18 +110036#include <asm/lmb.h>
Ishizaki Kou9858ee82007-12-04 19:38:24 +110037#include <asm/firmware.h>
Benjamin Herrenschmidteef686a02007-10-04 15:40:42 +100038#include <asm/cell-regs.h>
Arnd Bergmannae209cf2005-06-23 09:43:54 +100039
Jeremy Kerr165785e2006-11-11 17:25:18 +110040#include "interrupt.h"
Arnd Bergmannae209cf2005-06-23 09:43:54 +100041
Jeremy Kerr165785e2006-11-11 17:25:18 +110042/* Define CELL_IOMMU_REAL_UNMAP to actually unmap non-used pages
43 * instead of leaving them mapped to some dummy page. This can be
44 * enabled once the appropriate workarounds for spider bugs have
45 * been enabled
46 */
47#define CELL_IOMMU_REAL_UNMAP
Arnd Bergmannae209cf2005-06-23 09:43:54 +100048
Jeremy Kerr165785e2006-11-11 17:25:18 +110049/* Define CELL_IOMMU_STRICT_PROTECTION to enforce protection of
50 * IO PTEs based on the transfer direction. That can be enabled
51 * once spider-net has been fixed to pass the correct direction
52 * to the DMA mapping functions
53 */
54#define CELL_IOMMU_STRICT_PROTECTION
Arnd Bergmannae209cf2005-06-23 09:43:54 +100055
Arnd Bergmannae209cf2005-06-23 09:43:54 +100056
Jeremy Kerr165785e2006-11-11 17:25:18 +110057#define NR_IOMMUS 2
Arnd Bergmannae209cf2005-06-23 09:43:54 +100058
Jeremy Kerr165785e2006-11-11 17:25:18 +110059/* IOC mmap registers */
60#define IOC_Reg_Size 0x2000
Arnd Bergmannae209cf2005-06-23 09:43:54 +100061
Jeremy Kerr165785e2006-11-11 17:25:18 +110062#define IOC_IOPT_CacheInvd 0x908
63#define IOC_IOPT_CacheInvd_NE_Mask 0xffe0000000000000ul
64#define IOC_IOPT_CacheInvd_IOPTE_Mask 0x000003fffffffff8ul
65#define IOC_IOPT_CacheInvd_Busy 0x0000000000000001ul
Arnd Bergmannae209cf2005-06-23 09:43:54 +100066
Jeremy Kerr165785e2006-11-11 17:25:18 +110067#define IOC_IOST_Origin 0x918
68#define IOC_IOST_Origin_E 0x8000000000000000ul
69#define IOC_IOST_Origin_HW 0x0000000000000800ul
70#define IOC_IOST_Origin_HL 0x0000000000000400ul
Arnd Bergmannae209cf2005-06-23 09:43:54 +100071
Jeremy Kerr165785e2006-11-11 17:25:18 +110072#define IOC_IO_ExcpStat 0x920
73#define IOC_IO_ExcpStat_V 0x8000000000000000ul
74#define IOC_IO_ExcpStat_SPF_Mask 0x6000000000000000ul
75#define IOC_IO_ExcpStat_SPF_S 0x6000000000000000ul
76#define IOC_IO_ExcpStat_SPF_P 0x4000000000000000ul
77#define IOC_IO_ExcpStat_ADDR_Mask 0x00000007fffff000ul
78#define IOC_IO_ExcpStat_RW_Mask 0x0000000000000800ul
79#define IOC_IO_ExcpStat_IOID_Mask 0x00000000000007fful
Arnd Bergmannae209cf2005-06-23 09:43:54 +100080
Jeremy Kerr165785e2006-11-11 17:25:18 +110081#define IOC_IO_ExcpMask 0x928
82#define IOC_IO_ExcpMask_SFE 0x4000000000000000ul
83#define IOC_IO_ExcpMask_PFE 0x2000000000000000ul
Arnd Bergmannae209cf2005-06-23 09:43:54 +100084
Jeremy Kerr165785e2006-11-11 17:25:18 +110085#define IOC_IOCmd_Offset 0x1000
Arnd Bergmannae209cf2005-06-23 09:43:54 +100086
Jeremy Kerr165785e2006-11-11 17:25:18 +110087#define IOC_IOCmd_Cfg 0xc00
88#define IOC_IOCmd_Cfg_TE 0x0000800000000000ul
Arnd Bergmannae209cf2005-06-23 09:43:54 +100089
Arnd Bergmannae209cf2005-06-23 09:43:54 +100090
Jeremy Kerr165785e2006-11-11 17:25:18 +110091/* Segment table entries */
92#define IOSTE_V 0x8000000000000000ul /* valid */
93#define IOSTE_H 0x4000000000000000ul /* cache hint */
94#define IOSTE_PT_Base_RPN_Mask 0x3ffffffffffff000ul /* base RPN of IOPT */
95#define IOSTE_NPPT_Mask 0x0000000000000fe0ul /* no. pages in IOPT */
96#define IOSTE_PS_Mask 0x0000000000000007ul /* page size */
97#define IOSTE_PS_4K 0x0000000000000001ul /* - 4kB */
98#define IOSTE_PS_64K 0x0000000000000003ul /* - 64kB */
99#define IOSTE_PS_1M 0x0000000000000005ul /* - 1MB */
100#define IOSTE_PS_16M 0x0000000000000007ul /* - 16MB */
Arnd Bergmannae209cf2005-06-23 09:43:54 +1000101
Jeremy Kerr165785e2006-11-11 17:25:18 +1100102/* Page table entries */
103#define IOPTE_PP_W 0x8000000000000000ul /* protection: write */
104#define IOPTE_PP_R 0x4000000000000000ul /* protection: read */
105#define IOPTE_M 0x2000000000000000ul /* coherency required */
106#define IOPTE_SO_R 0x1000000000000000ul /* ordering: writes */
107#define IOPTE_SO_RW 0x1800000000000000ul /* ordering: r & w */
108#define IOPTE_RPN_Mask 0x07fffffffffff000ul /* RPN */
109#define IOPTE_H 0x0000000000000800ul /* cache hint */
110#define IOPTE_IOID_Mask 0x00000000000007fful /* ioid */
Arnd Bergmannae209cf2005-06-23 09:43:54 +1000111
Arnd Bergmannae209cf2005-06-23 09:43:54 +1000112
Jeremy Kerr165785e2006-11-11 17:25:18 +1100113/* IOMMU sizing */
114#define IO_SEGMENT_SHIFT 28
115#define IO_PAGENO_BITS (IO_SEGMENT_SHIFT - IOMMU_PAGE_SHIFT)
Arnd Bergmannae209cf2005-06-23 09:43:54 +1000116
Jeremy Kerr165785e2006-11-11 17:25:18 +1100117/* The high bit needs to be set on every DMA address */
118#define SPIDER_DMA_OFFSET 0x80000000ul
Arnd Bergmannae209cf2005-06-23 09:43:54 +1000119
Jeremy Kerr165785e2006-11-11 17:25:18 +1100120struct iommu_window {
121 struct list_head list;
122 struct cbe_iommu *iommu;
123 unsigned long offset;
124 unsigned long size;
125 unsigned long pte_offset;
126 unsigned int ioid;
127 struct iommu_table table;
Jens.Osterkamp@de.ibm.com49d65b32005-12-09 19:04:20 +0100128};
129
Jeremy Kerr165785e2006-11-11 17:25:18 +1100130#define NAMESIZE 8
131struct cbe_iommu {
132 int nid;
133 char name[NAMESIZE];
134 void __iomem *xlate_regs;
135 void __iomem *cmd_regs;
136 unsigned long *stab;
137 unsigned long *ptab;
138 void *pad_page;
139 struct list_head windows;
140};
Arnd Bergmannae209cf2005-06-23 09:43:54 +1000141
Jeremy Kerr165785e2006-11-11 17:25:18 +1100142/* Static array of iommus, one per node
143 * each contains a list of windows, keyed from dma_window property
144 * - on bus setup, look for a matching window, or create one
145 * - on dev setup, assign iommu_table ptr
146 */
147static struct cbe_iommu iommus[NR_IOMMUS];
148static int cbe_nr_iommus;
149
150static void invalidate_tce_cache(struct cbe_iommu *iommu, unsigned long *pte,
151 long n_ptes)
Arnd Bergmannae209cf2005-06-23 09:43:54 +1000152{
Al Viro9340b0d2007-02-09 16:38:15 +0000153 unsigned long __iomem *reg;
154 unsigned long val;
Jeremy Kerr165785e2006-11-11 17:25:18 +1100155 long n;
Arnd Bergmannae209cf2005-06-23 09:43:54 +1000156
Jeremy Kerr165785e2006-11-11 17:25:18 +1100157 reg = iommu->xlate_regs + IOC_IOPT_CacheInvd;
Arnd Bergmannae209cf2005-06-23 09:43:54 +1000158
Jeremy Kerr165785e2006-11-11 17:25:18 +1100159 while (n_ptes > 0) {
160 /* we can invalidate up to 1 << 11 PTEs at once */
161 n = min(n_ptes, 1l << 11);
162 val = (((n /*- 1*/) << 53) & IOC_IOPT_CacheInvd_NE_Mask)
163 | (__pa(pte) & IOC_IOPT_CacheInvd_IOPTE_Mask)
164 | IOC_IOPT_CacheInvd_Busy;
Arnd Bergmannae209cf2005-06-23 09:43:54 +1000165
Jeremy Kerr165785e2006-11-11 17:25:18 +1100166 out_be64(reg, val);
167 while (in_be64(reg) & IOC_IOPT_CacheInvd_Busy)
168 ;
169
170 n_ptes -= n;
171 pte += n;
Arnd Bergmannae209cf2005-06-23 09:43:54 +1000172 }
Arnd Bergmannae209cf2005-06-23 09:43:54 +1000173}
174
Jeremy Kerr165785e2006-11-11 17:25:18 +1100175static void tce_build_cell(struct iommu_table *tbl, long index, long npages,
176 unsigned long uaddr, enum dma_data_direction direction)
Jens.Osterkamp@de.ibm.com49d65b32005-12-09 19:04:20 +0100177{
Jeremy Kerr165785e2006-11-11 17:25:18 +1100178 int i;
179 unsigned long *io_pte, base_pte;
180 struct iommu_window *window =
181 container_of(tbl, struct iommu_window, table);
Benjamin Herrenschmidt12d04ee2006-11-11 17:25:02 +1100182
Jeremy Kerr165785e2006-11-11 17:25:18 +1100183 /* implementing proper protection causes problems with the spidernet
184 * driver - check mapping directions later, but allow read & write by
185 * default for now.*/
186#ifdef CELL_IOMMU_STRICT_PROTECTION
187 /* to avoid referencing a global, we use a trick here to setup the
188 * protection bit. "prot" is setup to be 3 fields of 4 bits apprended
189 * together for each of the 3 supported direction values. It is then
190 * shifted left so that the fields matching the desired direction
191 * lands on the appropriate bits, and other bits are masked out.
192 */
193 const unsigned long prot = 0xc48;
194 base_pte =
195 ((prot << (52 + 4 * direction)) & (IOPTE_PP_W | IOPTE_PP_R))
196 | IOPTE_M | IOPTE_SO_RW | (window->ioid & IOPTE_IOID_Mask);
197#else
198 base_pte = IOPTE_PP_W | IOPTE_PP_R | IOPTE_M | IOPTE_SO_RW |
199 (window->ioid & IOPTE_IOID_Mask);
200#endif
Jens.Osterkamp@de.ibm.com49d65b32005-12-09 19:04:20 +0100201
Jeremy Kerr165785e2006-11-11 17:25:18 +1100202 io_pte = (unsigned long *)tbl->it_base + (index - window->pte_offset);
Jens.Osterkamp@de.ibm.com49d65b32005-12-09 19:04:20 +0100203
Jeremy Kerr165785e2006-11-11 17:25:18 +1100204 for (i = 0; i < npages; i++, uaddr += IOMMU_PAGE_SIZE)
205 io_pte[i] = base_pte | (__pa(uaddr) & IOPTE_RPN_Mask);
Jens.Osterkamp@de.ibm.com49d65b32005-12-09 19:04:20 +0100206
Jeremy Kerr165785e2006-11-11 17:25:18 +1100207 mb();
Jens.Osterkamp@de.ibm.com49d65b32005-12-09 19:04:20 +0100208
Jeremy Kerr165785e2006-11-11 17:25:18 +1100209 invalidate_tce_cache(window->iommu, io_pte, npages);
Jens.Osterkamp@de.ibm.com49d65b32005-12-09 19:04:20 +0100210
Jeremy Kerr165785e2006-11-11 17:25:18 +1100211 pr_debug("tce_build_cell(index=%lx,n=%lx,dir=%d,base_pte=%lx)\n",
212 index, npages, direction, base_pte);
Jens.Osterkamp@de.ibm.com49d65b32005-12-09 19:04:20 +0100213}
214
Jeremy Kerr165785e2006-11-11 17:25:18 +1100215static void tce_free_cell(struct iommu_table *tbl, long index, long npages)
Jens.Osterkamp@de.ibm.com49d65b32005-12-09 19:04:20 +0100216{
Jens.Osterkamp@de.ibm.com49d65b32005-12-09 19:04:20 +0100217
Jeremy Kerr165785e2006-11-11 17:25:18 +1100218 int i;
219 unsigned long *io_pte, pte;
220 struct iommu_window *window =
221 container_of(tbl, struct iommu_window, table);
Jens.Osterkamp@de.ibm.com49d65b32005-12-09 19:04:20 +0100222
Jeremy Kerr165785e2006-11-11 17:25:18 +1100223 pr_debug("tce_free_cell(index=%lx,n=%lx)\n", index, npages);
Jens.Osterkamp@de.ibm.com49d65b32005-12-09 19:04:20 +0100224
Jeremy Kerr165785e2006-11-11 17:25:18 +1100225#ifdef CELL_IOMMU_REAL_UNMAP
226 pte = 0;
227#else
228 /* spider bridge does PCI reads after freeing - insert a mapping
229 * to a scratch page instead of an invalid entry */
230 pte = IOPTE_PP_R | IOPTE_M | IOPTE_SO_RW | __pa(window->iommu->pad_page)
231 | (window->ioid & IOPTE_IOID_Mask);
232#endif
Jens.Osterkamp@de.ibm.com49d65b32005-12-09 19:04:20 +0100233
Jeremy Kerr165785e2006-11-11 17:25:18 +1100234 io_pte = (unsigned long *)tbl->it_base + (index - window->pte_offset);
Jens.Osterkamp@de.ibm.com49d65b32005-12-09 19:04:20 +0100235
Jeremy Kerr165785e2006-11-11 17:25:18 +1100236 for (i = 0; i < npages; i++)
237 io_pte[i] = pte;
238
239 mb();
240
241 invalidate_tce_cache(window->iommu, io_pte, npages);
242}
243
244static irqreturn_t ioc_interrupt(int irq, void *data)
245{
246 unsigned long stat;
247 struct cbe_iommu *iommu = data;
248
249 stat = in_be64(iommu->xlate_regs + IOC_IO_ExcpStat);
250
251 /* Might want to rate limit it */
252 printk(KERN_ERR "iommu: DMA exception 0x%016lx\n", stat);
253 printk(KERN_ERR " V=%d, SPF=[%c%c], RW=%s, IOID=0x%04x\n",
254 !!(stat & IOC_IO_ExcpStat_V),
255 (stat & IOC_IO_ExcpStat_SPF_S) ? 'S' : ' ',
256 (stat & IOC_IO_ExcpStat_SPF_P) ? 'P' : ' ',
257 (stat & IOC_IO_ExcpStat_RW_Mask) ? "Read" : "Write",
258 (unsigned int)(stat & IOC_IO_ExcpStat_IOID_Mask));
259 printk(KERN_ERR " page=0x%016lx\n",
260 stat & IOC_IO_ExcpStat_ADDR_Mask);
261
262 /* clear interrupt */
263 stat &= ~IOC_IO_ExcpStat_V;
264 out_be64(iommu->xlate_regs + IOC_IO_ExcpStat, stat);
265
266 return IRQ_HANDLED;
267}
268
269static int cell_iommu_find_ioc(int nid, unsigned long *base)
270{
271 struct device_node *np;
272 struct resource r;
273
274 *base = 0;
275
276 /* First look for new style /be nodes */
277 for_each_node_by_name(np, "ioc") {
278 if (of_node_to_nid(np) != nid)
279 continue;
280 if (of_address_to_resource(np, 0, &r)) {
281 printk(KERN_ERR "iommu: can't get address for %s\n",
282 np->full_name);
283 continue;
284 }
285 *base = r.start;
286 of_node_put(np);
287 return 0;
288 }
289
290 /* Ok, let's try the old way */
291 for_each_node_by_type(np, "cpu") {
292 const unsigned int *nidp;
293 const unsigned long *tmp;
294
Stephen Rothwelle2eb6392007-04-03 22:26:41 +1000295 nidp = of_get_property(np, "node-id", NULL);
Jeremy Kerr165785e2006-11-11 17:25:18 +1100296 if (nidp && *nidp == nid) {
Stephen Rothwelle2eb6392007-04-03 22:26:41 +1000297 tmp = of_get_property(np, "ioc-translation", NULL);
Jeremy Kerr165785e2006-11-11 17:25:18 +1100298 if (tmp) {
299 *base = *tmp;
300 of_node_put(np);
301 return 0;
302 }
303 }
304 }
305
306 return -ENODEV;
307}
308
Michael Ellerman7fc67af2008-01-30 01:14:00 +1100309static void cell_iommu_setup_page_tables(struct cbe_iommu *iommu,
Michael Ellerman41347912008-01-30 01:14:01 +1100310 unsigned long dbase, unsigned long dsize,
311 unsigned long fbase, unsigned long fsize)
Jeremy Kerr165785e2006-11-11 17:25:18 +1100312{
313 struct page *page;
Michael Ellerman7fc67af2008-01-30 01:14:00 +1100314 int i;
Michael Ellerman3ca66442008-01-21 18:01:43 +1100315 unsigned long reg, segments, pages_per_segment, ptab_size, stab_size,
Michael Ellerman41347912008-01-30 01:14:01 +1100316 n_pte_pages, base;
Jeremy Kerr165785e2006-11-11 17:25:18 +1100317
Michael Ellerman41347912008-01-30 01:14:01 +1100318 base = dbase;
319 if (fsize != 0)
320 base = min(fbase, dbase);
321
322 segments = max(dbase + dsize, fbase + fsize) >> IO_SEGMENT_SHIFT;
Jeremy Kerr165785e2006-11-11 17:25:18 +1100323 pages_per_segment = 1ull << IO_PAGENO_BITS;
324
325 pr_debug("%s: iommu[%d]: segments: %lu, pages per segment: %lu\n",
326 __FUNCTION__, iommu->nid, segments, pages_per_segment);
327
328 /* set up the segment table */
Michael Ellerman3ca66442008-01-21 18:01:43 +1100329 stab_size = segments * sizeof(unsigned long);
330 page = alloc_pages_node(iommu->nid, GFP_KERNEL, get_order(stab_size));
Jeremy Kerr165785e2006-11-11 17:25:18 +1100331 BUG_ON(!page);
332 iommu->stab = page_address(page);
333 clear_page(iommu->stab);
334
335 /* ... and the page tables. Since these are contiguous, we can treat
336 * the page tables as one array of ptes, like pSeries does.
337 */
338 ptab_size = segments * pages_per_segment * sizeof(unsigned long);
339 pr_debug("%s: iommu[%d]: ptab_size: %lu, order: %d\n", __FUNCTION__,
340 iommu->nid, ptab_size, get_order(ptab_size));
341 page = alloc_pages_node(iommu->nid, GFP_KERNEL, get_order(ptab_size));
342 BUG_ON(!page);
343
344 iommu->ptab = page_address(page);
345 memset(iommu->ptab, 0, ptab_size);
346
347 /* allocate a bogus page for the end of each mapping */
348 page = alloc_pages_node(iommu->nid, GFP_KERNEL, 0);
349 BUG_ON(!page);
350 iommu->pad_page = page_address(page);
351 clear_page(iommu->pad_page);
352
353 /* number of pages needed for a page table */
354 n_pte_pages = (pages_per_segment *
355 sizeof(unsigned long)) >> IOMMU_PAGE_SHIFT;
356
357 pr_debug("%s: iommu[%d]: stab at %p, ptab at %p, n_pte_pages: %lu\n",
358 __FUNCTION__, iommu->nid, iommu->stab, iommu->ptab,
359 n_pte_pages);
360
361 /* initialise the STEs */
362 reg = IOSTE_V | ((n_pte_pages - 1) << 5);
363
364 if (IOMMU_PAGE_SIZE == 0x1000)
365 reg |= IOSTE_PS_4K;
366 else if (IOMMU_PAGE_SIZE == 0x10000)
367 reg |= IOSTE_PS_64K;
368 else {
369 extern void __unknown_page_size_error(void);
370 __unknown_page_size_error();
371 }
372
373 pr_debug("Setting up IOMMU stab:\n");
Michael Ellerman41347912008-01-30 01:14:01 +1100374 for (i = base >> IO_SEGMENT_SHIFT; i < segments; i++) {
Jeremy Kerr165785e2006-11-11 17:25:18 +1100375 iommu->stab[i] = reg |
376 (__pa(iommu->ptab) + n_pte_pages * IOMMU_PAGE_SIZE * i);
377 pr_debug("\t[%d] 0x%016lx\n", i, iommu->stab[i]);
378 }
Michael Ellerman7fc67af2008-01-30 01:14:00 +1100379}
380
381static void cell_iommu_enable_hardware(struct cbe_iommu *iommu)
382{
383 int ret;
384 unsigned long reg, xlate_base;
385 unsigned int virq;
386
387 if (cell_iommu_find_ioc(iommu->nid, &xlate_base))
388 panic("%s: missing IOC register mappings for node %d\n",
389 __FUNCTION__, iommu->nid);
390
391 iommu->xlate_regs = ioremap(xlate_base, IOC_Reg_Size);
392 iommu->cmd_regs = iommu->xlate_regs + IOC_IOCmd_Offset;
Jeremy Kerr165785e2006-11-11 17:25:18 +1100393
394 /* ensure that the STEs have updated */
395 mb();
396
397 /* setup interrupts for the iommu. */
398 reg = in_be64(iommu->xlate_regs + IOC_IO_ExcpStat);
399 out_be64(iommu->xlate_regs + IOC_IO_ExcpStat,
400 reg & ~IOC_IO_ExcpStat_V);
401 out_be64(iommu->xlate_regs + IOC_IO_ExcpMask,
402 IOC_IO_ExcpMask_PFE | IOC_IO_ExcpMask_SFE);
403
404 virq = irq_create_mapping(NULL,
405 IIC_IRQ_IOEX_ATI | (iommu->nid << IIC_IRQ_NODE_SHIFT));
406 BUG_ON(virq == NO_IRQ);
407
408 ret = request_irq(virq, ioc_interrupt, IRQF_DISABLED,
409 iommu->name, iommu);
410 BUG_ON(ret);
411
412 /* set the IOC segment table origin register (and turn on the iommu) */
413 reg = IOC_IOST_Origin_E | __pa(iommu->stab) | IOC_IOST_Origin_HW;
414 out_be64(iommu->xlate_regs + IOC_IOST_Origin, reg);
415 in_be64(iommu->xlate_regs + IOC_IOST_Origin);
416
417 /* turn on IO translation */
418 reg = in_be64(iommu->cmd_regs + IOC_IOCmd_Cfg) | IOC_IOCmd_Cfg_TE;
419 out_be64(iommu->cmd_regs + IOC_IOCmd_Cfg, reg);
420}
421
Michael Ellerman7fc67af2008-01-30 01:14:00 +1100422static void cell_iommu_setup_hardware(struct cbe_iommu *iommu,
423 unsigned long base, unsigned long size)
424{
Michael Ellerman41347912008-01-30 01:14:01 +1100425 cell_iommu_setup_page_tables(iommu, base, size, 0, 0);
Michael Ellerman7fc67af2008-01-30 01:14:00 +1100426 cell_iommu_enable_hardware(iommu);
427}
428
Jeremy Kerr165785e2006-11-11 17:25:18 +1100429#if 0/* Unused for now */
430static struct iommu_window *find_window(struct cbe_iommu *iommu,
431 unsigned long offset, unsigned long size)
432{
433 struct iommu_window *window;
434
435 /* todo: check for overlapping (but not equal) windows) */
436
437 list_for_each_entry(window, &(iommu->windows), list) {
438 if (window->offset == offset && window->size == size)
439 return window;
440 }
441
442 return NULL;
443}
444#endif
445
Michael Ellermanc96b5122008-01-30 01:14:02 +1100446static inline u32 cell_iommu_get_ioid(struct device_node *np)
447{
448 const u32 *ioid;
449
450 ioid = of_get_property(np, "ioid", NULL);
451 if (ioid == NULL) {
452 printk(KERN_WARNING "iommu: missing ioid for %s using 0\n",
453 np->full_name);
454 return 0;
455 }
456
457 return *ioid;
458}
459
Jeremy Kerr165785e2006-11-11 17:25:18 +1100460static struct iommu_window * __init
461cell_iommu_setup_window(struct cbe_iommu *iommu, struct device_node *np,
462 unsigned long offset, unsigned long size,
463 unsigned long pte_offset)
464{
465 struct iommu_window *window;
Michael Ellermanc96b5122008-01-30 01:14:02 +1100466 u32 ioid;
Jeremy Kerr165785e2006-11-11 17:25:18 +1100467
Michael Ellermanc96b5122008-01-30 01:14:02 +1100468 ioid = cell_iommu_get_ioid(np);
Jeremy Kerr165785e2006-11-11 17:25:18 +1100469
470 window = kmalloc_node(sizeof(*window), GFP_KERNEL, iommu->nid);
471 BUG_ON(window == NULL);
472
473 window->offset = offset;
474 window->size = size;
Michael Ellermanc96b5122008-01-30 01:14:02 +1100475 window->ioid = ioid;
Jeremy Kerr165785e2006-11-11 17:25:18 +1100476 window->iommu = iommu;
477 window->pte_offset = pte_offset;
478
479 window->table.it_blocksize = 16;
480 window->table.it_base = (unsigned long)iommu->ptab;
481 window->table.it_index = iommu->nid;
482 window->table.it_offset = (offset >> IOMMU_PAGE_SHIFT) +
483 window->pte_offset;
484 window->table.it_size = size >> IOMMU_PAGE_SHIFT;
485
486 iommu_init_table(&window->table, iommu->nid);
487
488 pr_debug("\tioid %d\n", window->ioid);
489 pr_debug("\tblocksize %ld\n", window->table.it_blocksize);
490 pr_debug("\tbase 0x%016lx\n", window->table.it_base);
491 pr_debug("\toffset 0x%lx\n", window->table.it_offset);
492 pr_debug("\tsize %ld\n", window->table.it_size);
493
494 list_add(&window->list, &iommu->windows);
495
496 if (offset != 0)
497 return window;
498
499 /* We need to map and reserve the first IOMMU page since it's used
500 * by the spider workaround. In theory, we only need to do that when
501 * running on spider but it doesn't really matter.
502 *
503 * This code also assumes that we have a window that starts at 0,
504 * which is the case on all spider based blades.
505 */
506 __set_bit(0, window->table.it_map);
507 tce_build_cell(&window->table, window->table.it_offset, 1,
508 (unsigned long)iommu->pad_page, DMA_TO_DEVICE);
509 window->table.it_hint = window->table.it_blocksize;
510
511 return window;
512}
513
514static struct cbe_iommu *cell_iommu_for_node(int nid)
515{
516 int i;
517
518 for (i = 0; i < cbe_nr_iommus; i++)
519 if (iommus[i].nid == nid)
520 return &iommus[i];
521 return NULL;
522}
523
Michael Ellermanf5d67bd52008-01-21 16:42:45 +1100524static unsigned long cell_dma_direct_offset;
525
Michael Ellerman99e139122008-01-30 11:03:44 +1100526static unsigned long dma_iommu_fixed_base;
527struct dma_mapping_ops dma_iommu_fixed_ops;
528
Michael Ellerman86865772008-01-30 01:14:01 +1100529static void cell_dma_dev_setup_iommu(struct device *dev)
Jeremy Kerr165785e2006-11-11 17:25:18 +1100530{
531 struct iommu_window *window;
532 struct cbe_iommu *iommu;
533 struct dev_archdata *archdata = &dev->archdata;
534
Jeremy Kerr165785e2006-11-11 17:25:18 +1100535 /* Current implementation uses the first window available in that
536 * node's iommu. We -might- do something smarter later though it may
537 * never be necessary
538 */
539 iommu = cell_iommu_for_node(archdata->numa_node);
540 if (iommu == NULL || list_empty(&iommu->windows)) {
541 printk(KERN_ERR "iommu: missing iommu for %s (node %d)\n",
542 archdata->of_node ? archdata->of_node->full_name : "?",
543 archdata->numa_node);
544 return;
545 }
546 window = list_entry(iommu->windows.next, struct iommu_window, list);
547
548 archdata->dma_data = &window->table;
549}
550
Michael Ellerman99e139122008-01-30 11:03:44 +1100551static void cell_dma_dev_setup_static(struct device *dev);
552
Michael Ellerman86865772008-01-30 01:14:01 +1100553static void cell_dma_dev_setup(struct device *dev)
554{
555 struct dev_archdata *archdata = &dev->archdata;
556
Michael Ellerman99e139122008-01-30 11:03:44 +1100557 /* Order is important here, these are not mutually exclusive */
558 if (get_dma_ops(dev) == &dma_iommu_fixed_ops)
559 cell_dma_dev_setup_static(dev);
560 else if (get_pci_dma_ops() == &dma_iommu_ops)
Michael Ellerman86865772008-01-30 01:14:01 +1100561 cell_dma_dev_setup_iommu(dev);
562 else if (get_pci_dma_ops() == &dma_direct_ops)
563 archdata->dma_data = (void *)cell_dma_direct_offset;
564 else
565 BUG();
566}
567
Jeremy Kerr165785e2006-11-11 17:25:18 +1100568static void cell_pci_dma_dev_setup(struct pci_dev *dev)
569{
570 cell_dma_dev_setup(&dev->dev);
571}
572
573static int cell_of_bus_notify(struct notifier_block *nb, unsigned long action,
574 void *data)
575{
576 struct device *dev = data;
577
578 /* We are only intereted in device addition */
579 if (action != BUS_NOTIFY_ADD_DEVICE)
Jens.Osterkamp@de.ibm.com49d65b32005-12-09 19:04:20 +0100580 return 0;
581
Jeremy Kerr165785e2006-11-11 17:25:18 +1100582 /* We use the PCI DMA ops */
Stephen Rothwell57190702007-03-04 17:02:41 +1100583 dev->archdata.dma_ops = get_pci_dma_ops();
Jens.Osterkamp@de.ibm.com49d65b32005-12-09 19:04:20 +0100584
Jeremy Kerr165785e2006-11-11 17:25:18 +1100585 cell_dma_dev_setup(dev);
Jens.Osterkamp@de.ibm.com49d65b32005-12-09 19:04:20 +0100586
587 return 0;
588}
589
Jeremy Kerr165785e2006-11-11 17:25:18 +1100590static struct notifier_block cell_of_bus_notifier = {
591 .notifier_call = cell_of_bus_notify
592};
Jens.Osterkamp@de.ibm.com49d65b32005-12-09 19:04:20 +0100593
Jeremy Kerr165785e2006-11-11 17:25:18 +1100594static int __init cell_iommu_get_window(struct device_node *np,
595 unsigned long *base,
596 unsigned long *size)
Jens.Osterkamp@de.ibm.com49d65b32005-12-09 19:04:20 +0100597{
Jeremy Kerr165785e2006-11-11 17:25:18 +1100598 const void *dma_window;
599 unsigned long index;
Jens.Osterkamp@de.ibm.com49d65b32005-12-09 19:04:20 +0100600
Jeremy Kerr165785e2006-11-11 17:25:18 +1100601 /* Use ibm,dma-window if available, else, hard code ! */
Stephen Rothwelle2eb6392007-04-03 22:26:41 +1000602 dma_window = of_get_property(np, "ibm,dma-window", NULL);
Jeremy Kerr165785e2006-11-11 17:25:18 +1100603 if (dma_window == NULL) {
604 *base = 0;
605 *size = 0x80000000u;
606 return -ENODEV;
Jens.Osterkamp@de.ibm.com49d65b32005-12-09 19:04:20 +0100607 }
608
Jeremy Kerr165785e2006-11-11 17:25:18 +1100609 of_parse_dma_window(np, dma_window, &index, base, size);
610 return 0;
Jens.Osterkamp@de.ibm.com49d65b32005-12-09 19:04:20 +0100611}
Arnd Bergmannae209cf2005-06-23 09:43:54 +1000612
Michael Ellerman209bfbb2008-01-30 01:13:59 +1100613static struct cbe_iommu * __init cell_iommu_alloc(struct device_node *np)
Arnd Bergmannae209cf2005-06-23 09:43:54 +1000614{
Jeremy Kerr165785e2006-11-11 17:25:18 +1100615 struct cbe_iommu *iommu;
Jeremy Kerr165785e2006-11-11 17:25:18 +1100616 int nid, i;
Arnd Bergmannae209cf2005-06-23 09:43:54 +1000617
Jeremy Kerr165785e2006-11-11 17:25:18 +1100618 /* Get node ID */
619 nid = of_node_to_nid(np);
620 if (nid < 0) {
621 printk(KERN_ERR "iommu: failed to get node for %s\n",
622 np->full_name);
Michael Ellerman209bfbb2008-01-30 01:13:59 +1100623 return NULL;
Jeremy Kerr165785e2006-11-11 17:25:18 +1100624 }
625 pr_debug("iommu: setting up iommu for node %d (%s)\n",
626 nid, np->full_name);
Jens.Osterkamp@de.ibm.com49d65b32005-12-09 19:04:20 +0100627
Jeremy Kerr165785e2006-11-11 17:25:18 +1100628 /* XXX todo: If we can have multiple windows on the same IOMMU, which
629 * isn't the case today, we probably want here to check wether the
630 * iommu for that node is already setup.
631 * However, there might be issue with getting the size right so let's
632 * ignore that for now. We might want to completely get rid of the
633 * multiple window support since the cell iommu supports per-page ioids
634 */
Jens.Osterkamp@de.ibm.com49d65b32005-12-09 19:04:20 +0100635
Jeremy Kerr165785e2006-11-11 17:25:18 +1100636 if (cbe_nr_iommus >= NR_IOMMUS) {
637 printk(KERN_ERR "iommu: too many IOMMUs detected ! (%s)\n",
638 np->full_name);
Michael Ellerman209bfbb2008-01-30 01:13:59 +1100639 return NULL;
Jens.Osterkamp@de.ibm.com49d65b32005-12-09 19:04:20 +0100640 }
Arnd Bergmannae209cf2005-06-23 09:43:54 +1000641
Jeremy Kerr165785e2006-11-11 17:25:18 +1100642 /* Init base fields */
643 i = cbe_nr_iommus++;
644 iommu = &iommus[i];
Al Viro9340b0d2007-02-09 16:38:15 +0000645 iommu->stab = NULL;
Jeremy Kerr165785e2006-11-11 17:25:18 +1100646 iommu->nid = nid;
647 snprintf(iommu->name, sizeof(iommu->name), "iommu%d", i);
648 INIT_LIST_HEAD(&iommu->windows);
649
Michael Ellerman209bfbb2008-01-30 01:13:59 +1100650 return iommu;
651}
652
653static void __init cell_iommu_init_one(struct device_node *np,
654 unsigned long offset)
655{
656 struct cbe_iommu *iommu;
657 unsigned long base, size;
658
659 iommu = cell_iommu_alloc(np);
660 if (!iommu)
661 return;
662
Jeremy Kerr165785e2006-11-11 17:25:18 +1100663 /* Obtain a window for it */
664 cell_iommu_get_window(np, &base, &size);
665
666 pr_debug("\ttranslating window 0x%lx...0x%lx\n",
667 base, base + size - 1);
668
669 /* Initialize the hardware */
Michael Ellerman7fc67af2008-01-30 01:14:00 +1100670 cell_iommu_setup_hardware(iommu, base, size);
Jeremy Kerr165785e2006-11-11 17:25:18 +1100671
672 /* Setup the iommu_table */
673 cell_iommu_setup_window(iommu, np, base, size,
674 offset >> IOMMU_PAGE_SHIFT);
675}
676
677static void __init cell_disable_iommus(void)
678{
679 int node;
680 unsigned long base, val;
681 void __iomem *xregs, *cregs;
682
683 /* Make sure IOC translation is disabled on all nodes */
684 for_each_online_node(node) {
685 if (cell_iommu_find_ioc(node, &base))
686 continue;
687 xregs = ioremap(base, IOC_Reg_Size);
688 if (xregs == NULL)
689 continue;
690 cregs = xregs + IOC_IOCmd_Offset;
691
692 pr_debug("iommu: cleaning up iommu on node %d\n", node);
693
694 out_be64(xregs + IOC_IOST_Origin, 0);
695 (void)in_be64(xregs + IOC_IOST_Origin);
696 val = in_be64(cregs + IOC_IOCmd_Cfg);
697 val &= ~IOC_IOCmd_Cfg_TE;
698 out_be64(cregs + IOC_IOCmd_Cfg, val);
699 (void)in_be64(cregs + IOC_IOCmd_Cfg);
700
701 iounmap(xregs);
702 }
703}
704
705static int __init cell_iommu_init_disabled(void)
706{
707 struct device_node *np = NULL;
708 unsigned long base = 0, size;
709
710 /* When no iommu is present, we use direct DMA ops */
Stephen Rothwell98747772007-03-04 16:58:39 +1100711 set_pci_dma_ops(&dma_direct_ops);
Jeremy Kerr165785e2006-11-11 17:25:18 +1100712
713 /* First make sure all IOC translation is turned off */
714 cell_disable_iommus();
715
716 /* If we have no Axon, we set up the spider DMA magic offset */
717 if (of_find_node_by_name(NULL, "axon") == NULL)
Michael Ellermanf5d67bd52008-01-21 16:42:45 +1100718 cell_dma_direct_offset = SPIDER_DMA_OFFSET;
Jeremy Kerr165785e2006-11-11 17:25:18 +1100719
720 /* Now we need to check to see where the memory is mapped
721 * in PCI space. We assume that all busses use the same dma
722 * window which is always the case so far on Cell, thus we
723 * pick up the first pci-internal node we can find and check
724 * the DMA window from there.
725 */
726 for_each_node_by_name(np, "axon") {
727 if (np->parent == NULL || np->parent->parent != NULL)
728 continue;
729 if (cell_iommu_get_window(np, &base, &size) == 0)
730 break;
731 }
732 if (np == NULL) {
733 for_each_node_by_name(np, "pci-internal") {
734 if (np->parent == NULL || np->parent->parent != NULL)
735 continue;
736 if (cell_iommu_get_window(np, &base, &size) == 0)
737 break;
738 }
739 }
740 of_node_put(np);
741
742 /* If we found a DMA window, we check if it's big enough to enclose
743 * all of physical memory. If not, we force enable IOMMU
744 */
745 if (np && size < lmb_end_of_DRAM()) {
746 printk(KERN_WARNING "iommu: force-enabled, dma window"
747 " (%ldMB) smaller than total memory (%ldMB)\n",
748 size >> 20, lmb_end_of_DRAM() >> 20);
749 return -ENODEV;
750 }
751
Michael Ellermanf5d67bd52008-01-21 16:42:45 +1100752 cell_dma_direct_offset += base;
Jeremy Kerr165785e2006-11-11 17:25:18 +1100753
Michael Ellermanf5d67bd52008-01-21 16:42:45 +1100754 if (cell_dma_direct_offset != 0)
Michael Ellerman110f95c2008-01-21 16:42:41 +1100755 ppc_md.pci_dma_dev_setup = cell_pci_dma_dev_setup;
756
Jeremy Kerr165785e2006-11-11 17:25:18 +1100757 printk("iommu: disabled, direct DMA offset is 0x%lx\n",
Michael Ellermanf5d67bd52008-01-21 16:42:45 +1100758 cell_dma_direct_offset);
Jeremy Kerr165785e2006-11-11 17:25:18 +1100759
760 return 0;
Arnd Bergmannae209cf2005-06-23 09:43:54 +1000761}
Jeremy Kerr165785e2006-11-11 17:25:18 +1100762
Michael Ellerman99e139122008-01-30 11:03:44 +1100763/*
764 * Fixed IOMMU mapping support
765 *
766 * This code adds support for setting up a fixed IOMMU mapping on certain
767 * cell machines. For 64-bit devices this avoids the performance overhead of
768 * mapping and unmapping pages at runtime. 32-bit devices are unable to use
769 * the fixed mapping.
770 *
771 * The fixed mapping is established at boot, and maps all of physical memory
772 * 1:1 into device space at some offset. On machines with < 30 GB of memory
773 * we setup the fixed mapping immediately above the normal IOMMU window.
774 *
775 * For example a machine with 4GB of memory would end up with the normal
776 * IOMMU window from 0-2GB and the fixed mapping window from 2GB to 6GB. In
777 * this case a 64-bit device wishing to DMA to 1GB would be told to DMA to
778 * 3GB, plus any offset required by firmware. The firmware offset is encoded
779 * in the "dma-ranges" property.
780 *
781 * On machines with 30GB or more of memory, we are unable to place the fixed
782 * mapping above the normal IOMMU window as we would run out of address space.
783 * Instead we move the normal IOMMU window to coincide with the hash page
784 * table, this region does not need to be part of the fixed mapping as no
785 * device should ever be DMA'ing to it. We then setup the fixed mapping
786 * from 0 to 32GB.
787 */
788
789static u64 cell_iommu_get_fixed_address(struct device *dev)
790{
791 u64 cpu_addr, size, best_size, pci_addr = OF_BAD_ADDR;
792 struct device_node *tmp, *np;
793 const u32 *ranges = NULL;
794 int i, len, best;
795
796 np = dev->archdata.of_node;
797 of_node_get(np);
798 ranges = of_get_property(np, "dma-ranges", &len);
799 while (!ranges && np) {
800 tmp = of_get_parent(np);
801 of_node_put(np);
802 np = tmp;
803 ranges = of_get_property(np, "dma-ranges", &len);
804 }
805
806 if (!ranges) {
807 dev_dbg(dev, "iommu: no dma-ranges found\n");
808 goto out;
809 }
810
811 len /= sizeof(u32);
812
813 /* dma-ranges format:
814 * 1 cell: pci space
815 * 2 cells: pci address
816 * 2 cells: parent address
817 * 2 cells: size
818 */
819 for (i = 0, best = -1, best_size = 0; i < len; i += 7) {
820 cpu_addr = of_translate_dma_address(np, ranges +i + 3);
821 size = of_read_number(ranges + i + 5, 2);
822
823 if (cpu_addr == 0 && size > best_size) {
824 best = i;
825 best_size = size;
826 }
827 }
828
829 if (best >= 0)
830 pci_addr = of_read_number(ranges + best + 1, 2);
831 else
832 dev_dbg(dev, "iommu: no suitable range found!\n");
833
834out:
835 of_node_put(np);
836
837 return pci_addr;
838}
839
840static int dma_set_mask_and_switch(struct device *dev, u64 dma_mask)
841{
842 if (!dev->dma_mask || !dma_supported(dev, dma_mask))
843 return -EIO;
844
845 if (dma_mask == DMA_BIT_MASK(64)) {
846 if (cell_iommu_get_fixed_address(dev) == OF_BAD_ADDR)
847 dev_dbg(dev, "iommu: 64-bit OK, but bad addr\n");
848 else {
849 dev_dbg(dev, "iommu: 64-bit OK, using fixed ops\n");
850 set_dma_ops(dev, &dma_iommu_fixed_ops);
851 cell_dma_dev_setup(dev);
852 }
853 } else {
854 dev_dbg(dev, "iommu: not 64-bit, using default ops\n");
855 set_dma_ops(dev, get_pci_dma_ops());
856 }
857
858 *dev->dma_mask = dma_mask;
859
860 return 0;
861}
862
863static void cell_dma_dev_setup_static(struct device *dev)
864{
865 struct dev_archdata *archdata = &dev->archdata;
866 u64 addr;
867
868 addr = cell_iommu_get_fixed_address(dev) + dma_iommu_fixed_base;
869 archdata->dma_data = (void *)addr;
870
871 dev_dbg(dev, "iommu: fixed addr = %lx\n", addr);
872}
873
874static void cell_iommu_setup_fixed_ptab(struct cbe_iommu *iommu,
875 struct device_node *np, unsigned long dbase, unsigned long dsize,
876 unsigned long fbase, unsigned long fsize)
877{
878 unsigned long base_pte, uaddr, *io_pte;
879 int i;
880
881 dma_iommu_fixed_base = fbase;
882
883 /* convert from bytes into page table indices */
884 dbase = dbase >> IOMMU_PAGE_SHIFT;
885 dsize = dsize >> IOMMU_PAGE_SHIFT;
886 fbase = fbase >> IOMMU_PAGE_SHIFT;
887 fsize = fsize >> IOMMU_PAGE_SHIFT;
888
889 pr_debug("iommu: mapping 0x%lx pages from 0x%lx\n", fsize, fbase);
890
891 io_pte = iommu->ptab;
892 base_pte = IOPTE_PP_W | IOPTE_PP_R | IOPTE_M | IOPTE_SO_RW
893 | (cell_iommu_get_ioid(np) & IOPTE_IOID_Mask);
894
895 uaddr = 0;
896 for (i = fbase; i < fbase + fsize; i++, uaddr += IOMMU_PAGE_SIZE) {
897 /* Don't touch the dynamic region */
898 if (i >= dbase && i < (dbase + dsize)) {
899 pr_debug("iommu: static/dynamic overlap, skipping\n");
900 continue;
901 }
902 io_pte[i] = base_pte | (__pa(uaddr) & IOPTE_RPN_Mask);
903 }
904
905 mb();
906}
907
908static int __init cell_iommu_fixed_mapping_init(void)
909{
910 unsigned long dbase, dsize, fbase, fsize, hbase, hend;
911 struct cbe_iommu *iommu;
912 struct device_node *np;
913
914 /* The fixed mapping is only supported on axon machines */
915 np = of_find_node_by_name(NULL, "axon");
916 if (!np) {
917 pr_debug("iommu: fixed mapping disabled, no axons found\n");
918 return -1;
919 }
920
921 /* The default setup is to have the fixed mapping sit after the
922 * dynamic region, so find the top of the largest IOMMU window
923 * on any axon, then add the size of RAM and that's our max value.
924 * If that is > 32GB we have to do other shennanigans.
925 */
926 fbase = 0;
927 for_each_node_by_name(np, "axon") {
928 cell_iommu_get_window(np, &dbase, &dsize);
929 fbase = max(fbase, dbase + dsize);
930 }
931
932 fbase = _ALIGN_UP(fbase, 1 << IO_SEGMENT_SHIFT);
933 fsize = lmb_phys_mem_size();
934
935 if ((fbase + fsize) <= 0x800000000)
936 hbase = 0; /* use the device tree window */
937 else {
938 /* If we're over 32 GB we need to cheat. We can't map all of
939 * RAM with the fixed mapping, and also fit the dynamic
940 * region. So try to place the dynamic region where the hash
941 * table sits, drivers never need to DMA to it, we don't
942 * need a fixed mapping for that area.
943 */
944 if (!htab_address) {
945 pr_debug("iommu: htab is NULL, on LPAR? Huh?\n");
946 return -1;
947 }
948 hbase = __pa(htab_address);
949 hend = hbase + htab_size_bytes;
950
951 /* The window must start and end on a segment boundary */
952 if ((hbase != _ALIGN_UP(hbase, 1 << IO_SEGMENT_SHIFT)) ||
953 (hend != _ALIGN_UP(hend, 1 << IO_SEGMENT_SHIFT))) {
954 pr_debug("iommu: hash window not segment aligned\n");
955 return -1;
956 }
957
958 /* Check the hash window fits inside the real DMA window */
959 for_each_node_by_name(np, "axon") {
960 cell_iommu_get_window(np, &dbase, &dsize);
961
962 if (hbase < dbase || (hend > (dbase + dsize))) {
963 pr_debug("iommu: hash window doesn't fit in"
964 "real DMA window\n");
965 return -1;
966 }
967 }
968
969 fbase = 0;
970 }
971
972 /* Setup the dynamic regions */
973 for_each_node_by_name(np, "axon") {
974 iommu = cell_iommu_alloc(np);
975 BUG_ON(!iommu);
976
977 if (hbase == 0)
978 cell_iommu_get_window(np, &dbase, &dsize);
979 else {
980 dbase = hbase;
981 dsize = htab_size_bytes;
982 }
983
984 pr_debug("iommu: setting up %d, dynamic window %lx-%lx " \
985 "fixed window %lx-%lx\n", iommu->nid, dbase,
986 dbase + dsize, fbase, fbase + fsize);
987
988 cell_iommu_setup_page_tables(iommu, dbase, dsize, fbase, fsize);
989 cell_iommu_setup_fixed_ptab(iommu, np, dbase, dsize,
990 fbase, fsize);
991 cell_iommu_enable_hardware(iommu);
992 cell_iommu_setup_window(iommu, np, dbase, dsize, 0);
993 }
994
995 dma_iommu_fixed_ops = dma_direct_ops;
996 dma_iommu_fixed_ops.set_dma_mask = dma_set_mask_and_switch;
997
998 dma_iommu_ops.set_dma_mask = dma_set_mask_and_switch;
999 set_pci_dma_ops(&dma_iommu_ops);
1000
1001 printk(KERN_DEBUG "IOMMU fixed mapping established.\n");
1002
1003 return 0;
1004}
1005
1006static int iommu_fixed_disabled;
1007
1008static int __init setup_iommu_fixed(char *str)
1009{
1010 if (strcmp(str, "off") == 0)
1011 iommu_fixed_disabled = 1;
1012
1013 return 1;
1014}
1015__setup("iommu_fixed=", setup_iommu_fixed);
1016
Jeremy Kerr165785e2006-11-11 17:25:18 +11001017static int __init cell_iommu_init(void)
1018{
1019 struct device_node *np;
1020
Jeremy Kerr165785e2006-11-11 17:25:18 +11001021 /* If IOMMU is disabled or we have little enough RAM to not need
1022 * to enable it, we setup a direct mapping.
1023 *
1024 * Note: should we make sure we have the IOMMU actually disabled ?
1025 */
1026 if (iommu_is_off ||
1027 (!iommu_force_on && lmb_end_of_DRAM() <= 0x80000000ull))
1028 if (cell_iommu_init_disabled() == 0)
1029 goto bail;
1030
1031 /* Setup various ppc_md. callbacks */
1032 ppc_md.pci_dma_dev_setup = cell_pci_dma_dev_setup;
1033 ppc_md.tce_build = tce_build_cell;
1034 ppc_md.tce_free = tce_free_cell;
1035
Michael Ellerman99e139122008-01-30 11:03:44 +11001036 if (!iommu_fixed_disabled && cell_iommu_fixed_mapping_init() == 0)
1037 goto bail;
1038
Jeremy Kerr165785e2006-11-11 17:25:18 +11001039 /* Create an iommu for each /axon node. */
1040 for_each_node_by_name(np, "axon") {
1041 if (np->parent == NULL || np->parent->parent != NULL)
1042 continue;
1043 cell_iommu_init_one(np, 0);
1044 }
1045
1046 /* Create an iommu for each toplevel /pci-internal node for
1047 * old hardware/firmware
1048 */
1049 for_each_node_by_name(np, "pci-internal") {
1050 if (np->parent == NULL || np->parent->parent != NULL)
1051 continue;
1052 cell_iommu_init_one(np, SPIDER_DMA_OFFSET);
1053 }
1054
1055 /* Setup default PCI iommu ops */
Stephen Rothwell98747772007-03-04 16:58:39 +11001056 set_pci_dma_ops(&dma_iommu_ops);
Jeremy Kerr165785e2006-11-11 17:25:18 +11001057
1058 bail:
1059 /* Register callbacks on OF platform device addition/removal
1060 * to handle linking them to the right DMA operations
1061 */
1062 bus_register_notifier(&of_platform_bus_type, &cell_of_bus_notifier);
1063
1064 return 0;
1065}
Grant Likelye25c47f2008-01-03 06:14:36 +11001066machine_arch_initcall(cell, cell_iommu_init);
1067machine_arch_initcall(celleb_native, cell_iommu_init);
Jeremy Kerr165785e2006-11-11 17:25:18 +11001068