Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1 | /* |
Tony Lindgren | 7c38cf0 | 2005-09-08 23:07:38 +0100 | [diff] [blame] | 2 | * linux/arch/arm/mach-omap1/irq.c |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 3 | * |
| 4 | * Interrupt handler for all OMAP boards |
| 5 | * |
| 6 | * Copyright (C) 2004 Nokia Corporation |
| 7 | * Written by Tony Lindgren <tony@atomide.com> |
Jan Engelhardt | 96de0e2 | 2007-10-19 23:21:04 +0200 | [diff] [blame] | 8 | * Major cleanups by Juha Yrjölä <juha.yrjola@nokia.com> |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 9 | * |
| 10 | * Completely re-written to support various OMAP chips with bank specific |
| 11 | * interrupt handlers. |
| 12 | * |
| 13 | * Some snippets of the code taken from the older OMAP interrupt handler |
| 14 | * Copyright (C) 2001 RidgeRun, Inc. Greg Lonnon <glonnon@ridgerun.com> |
| 15 | * |
| 16 | * GPIO interrupt handler moved to gpio.c by Juha Yrjola |
| 17 | * |
| 18 | * This program is free software; you can redistribute it and/or modify it |
| 19 | * under the terms of the GNU General Public License as published by the |
| 20 | * Free Software Foundation; either version 2 of the License, or (at your |
| 21 | * option) any later version. |
| 22 | * |
| 23 | * THIS SOFTWARE IS PROVIDED ``AS IS'' AND ANY EXPRESS OR IMPLIED |
| 24 | * WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF |
| 25 | * MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN |
| 26 | * NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT, |
| 27 | * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT |
| 28 | * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF |
| 29 | * USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON |
| 30 | * ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT |
| 31 | * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF |
| 32 | * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE. |
| 33 | * |
| 34 | * You should have received a copy of the GNU General Public License along |
| 35 | * with this program; if not, write to the Free Software Foundation, Inc., |
| 36 | * 675 Mass Ave, Cambridge, MA 02139, USA. |
| 37 | */ |
Russell King | 2f8163b | 2011-07-26 10:53:52 +0100 | [diff] [blame] | 38 | #include <linux/gpio.h> |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 39 | #include <linux/init.h> |
| 40 | #include <linux/module.h> |
| 41 | #include <linux/sched.h> |
| 42 | #include <linux/interrupt.h> |
Russell King | fced80c | 2008-09-06 12:10:45 +0100 | [diff] [blame] | 43 | #include <linux/io.h> |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 44 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 45 | #include <asm/irq.h> |
| 46 | #include <asm/mach/irq.h> |
Tony Lindgren | 2e3ee9f | 2012-02-24 10:34:34 -0800 | [diff] [blame] | 47 | |
Tony Lindgren | e4c060d | 2012-10-05 13:25:59 -0700 | [diff] [blame] | 48 | #include "soc.h" |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 49 | |
Tony Lindgren | 2e3ee9f | 2012-02-24 10:34:34 -0800 | [diff] [blame] | 50 | #include <mach/hardware.h> |
| 51 | |
Paul Walmsley | e2ed89f | 2012-04-13 06:34:26 -0600 | [diff] [blame] | 52 | #include "common.h" |
| 53 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 54 | #define IRQ_BANK(irq) ((irq) >> 5) |
| 55 | #define IRQ_BIT(irq) ((irq) & 0x1f) |
| 56 | |
| 57 | struct omap_irq_bank { |
| 58 | unsigned long base_reg; |
| 59 | unsigned long trigger_map; |
Tony Lindgren | 3b59b6b | 2005-07-10 19:58:09 +0100 | [diff] [blame] | 60 | unsigned long wake_enable; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 61 | }; |
| 62 | |
Tony Lindgren | efe318a | 2011-01-27 15:52:16 -0800 | [diff] [blame] | 63 | u32 omap_irq_flags; |
Tony Lindgren | 120db2c | 2006-04-02 17:46:27 +0100 | [diff] [blame] | 64 | static unsigned int irq_bank_count; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 65 | static struct omap_irq_bank *irq_banks; |
| 66 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 67 | static inline void irq_bank_writel(unsigned long value, int bank, int offset) |
| 68 | { |
| 69 | omap_writel(value, irq_banks[bank].base_reg + offset); |
| 70 | } |
| 71 | |
Lennert Buytenhek | a51eef7 | 2010-11-29 10:39:27 +0100 | [diff] [blame] | 72 | static void omap_ack_irq(struct irq_data *d) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 73 | { |
Lennert Buytenhek | a51eef7 | 2010-11-29 10:39:27 +0100 | [diff] [blame] | 74 | if (d->irq > 31) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 75 | omap_writel(0x1, OMAP_IH2_BASE + IRQ_CONTROL_REG_OFFSET); |
| 76 | |
| 77 | omap_writel(0x1, OMAP_IH1_BASE + IRQ_CONTROL_REG_OFFSET); |
| 78 | } |
| 79 | |
Lennert Buytenhek | a51eef7 | 2010-11-29 10:39:27 +0100 | [diff] [blame] | 80 | static void omap_mask_irq(struct irq_data *d) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 81 | { |
Lennert Buytenhek | a51eef7 | 2010-11-29 10:39:27 +0100 | [diff] [blame] | 82 | int bank = IRQ_BANK(d->irq); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 83 | u32 l; |
| 84 | |
| 85 | l = omap_readl(irq_banks[bank].base_reg + IRQ_MIR_REG_OFFSET); |
Lennert Buytenhek | a51eef7 | 2010-11-29 10:39:27 +0100 | [diff] [blame] | 86 | l |= 1 << IRQ_BIT(d->irq); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 87 | omap_writel(l, irq_banks[bank].base_reg + IRQ_MIR_REG_OFFSET); |
| 88 | } |
| 89 | |
Lennert Buytenhek | a51eef7 | 2010-11-29 10:39:27 +0100 | [diff] [blame] | 90 | static void omap_unmask_irq(struct irq_data *d) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 91 | { |
Lennert Buytenhek | a51eef7 | 2010-11-29 10:39:27 +0100 | [diff] [blame] | 92 | int bank = IRQ_BANK(d->irq); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 93 | u32 l; |
| 94 | |
| 95 | l = omap_readl(irq_banks[bank].base_reg + IRQ_MIR_REG_OFFSET); |
Lennert Buytenhek | a51eef7 | 2010-11-29 10:39:27 +0100 | [diff] [blame] | 96 | l &= ~(1 << IRQ_BIT(d->irq)); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 97 | omap_writel(l, irq_banks[bank].base_reg + IRQ_MIR_REG_OFFSET); |
| 98 | } |
| 99 | |
Lennert Buytenhek | a51eef7 | 2010-11-29 10:39:27 +0100 | [diff] [blame] | 100 | static void omap_mask_ack_irq(struct irq_data *d) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 101 | { |
Lennert Buytenhek | a51eef7 | 2010-11-29 10:39:27 +0100 | [diff] [blame] | 102 | omap_mask_irq(d); |
| 103 | omap_ack_irq(d); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 104 | } |
| 105 | |
Lennert Buytenhek | a51eef7 | 2010-11-29 10:39:27 +0100 | [diff] [blame] | 106 | static int omap_wake_irq(struct irq_data *d, unsigned int enable) |
Tony Lindgren | 3b59b6b | 2005-07-10 19:58:09 +0100 | [diff] [blame] | 107 | { |
Lennert Buytenhek | a51eef7 | 2010-11-29 10:39:27 +0100 | [diff] [blame] | 108 | int bank = IRQ_BANK(d->irq); |
Tony Lindgren | 3b59b6b | 2005-07-10 19:58:09 +0100 | [diff] [blame] | 109 | |
| 110 | if (enable) |
Lennert Buytenhek | a51eef7 | 2010-11-29 10:39:27 +0100 | [diff] [blame] | 111 | irq_banks[bank].wake_enable |= IRQ_BIT(d->irq); |
Tony Lindgren | 3b59b6b | 2005-07-10 19:58:09 +0100 | [diff] [blame] | 112 | else |
Lennert Buytenhek | a51eef7 | 2010-11-29 10:39:27 +0100 | [diff] [blame] | 113 | irq_banks[bank].wake_enable &= ~IRQ_BIT(d->irq); |
Tony Lindgren | 3b59b6b | 2005-07-10 19:58:09 +0100 | [diff] [blame] | 114 | |
| 115 | return 0; |
| 116 | } |
| 117 | |
| 118 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 119 | /* |
| 120 | * Allows tuning the IRQ type and priority |
| 121 | * |
| 122 | * NOTE: There is currently no OMAP fiq handler for Linux. Read the |
| 123 | * mailing list threads on FIQ handlers if you are planning to |
| 124 | * add a FIQ handler for OMAP. |
| 125 | */ |
| 126 | static void omap_irq_set_cfg(int irq, int fiq, int priority, int trigger) |
| 127 | { |
| 128 | signed int bank; |
| 129 | unsigned long val, offset; |
| 130 | |
| 131 | bank = IRQ_BANK(irq); |
| 132 | /* FIQ is only available on bank 0 interrupts */ |
| 133 | fiq = bank ? 0 : (fiq & 0x1); |
| 134 | val = fiq | ((priority & 0x1f) << 2) | ((trigger & 0x1) << 1); |
| 135 | offset = IRQ_ILR0_REG_OFFSET + IRQ_BIT(irq) * 0x4; |
| 136 | irq_bank_writel(val, bank, offset); |
| 137 | } |
| 138 | |
Alistair Buxton | 559663b | 2009-09-22 06:33:04 +0100 | [diff] [blame] | 139 | #if defined (CONFIG_ARCH_OMAP730) || defined (CONFIG_ARCH_OMAP850) |
Alistair Buxton | 7c00692 | 2009-09-22 10:02:58 +0100 | [diff] [blame] | 140 | static struct omap_irq_bank omap7xx_irq_banks[] = { |
Tony Lindgren | 120db2c | 2006-04-02 17:46:27 +0100 | [diff] [blame] | 141 | { .base_reg = OMAP_IH1_BASE, .trigger_map = 0xb3f8e22f }, |
| 142 | { .base_reg = OMAP_IH2_BASE, .trigger_map = 0xfdb9c1f2 }, |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 143 | { .base_reg = OMAP_IH2_BASE + 0x100, .trigger_map = 0x800040f3 }, |
| 144 | }; |
| 145 | #endif |
| 146 | |
Tony Lindgren | 3179a01 | 2005-11-10 14:26:48 +0000 | [diff] [blame] | 147 | #ifdef CONFIG_ARCH_OMAP15XX |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 148 | static struct omap_irq_bank omap1510_irq_banks[] = { |
Tony Lindgren | 120db2c | 2006-04-02 17:46:27 +0100 | [diff] [blame] | 149 | { .base_reg = OMAP_IH1_BASE, .trigger_map = 0xb3febfff }, |
| 150 | { .base_reg = OMAP_IH2_BASE, .trigger_map = 0xffbfffed }, |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 151 | }; |
Tony Lindgren | 3179a01 | 2005-11-10 14:26:48 +0000 | [diff] [blame] | 152 | static struct omap_irq_bank omap310_irq_banks[] = { |
Tony Lindgren | 120db2c | 2006-04-02 17:46:27 +0100 | [diff] [blame] | 153 | { .base_reg = OMAP_IH1_BASE, .trigger_map = 0xb3faefc3 }, |
| 154 | { .base_reg = OMAP_IH2_BASE, .trigger_map = 0x65b3c061 }, |
Tony Lindgren | 3179a01 | 2005-11-10 14:26:48 +0000 | [diff] [blame] | 155 | }; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 156 | #endif |
| 157 | |
| 158 | #if defined(CONFIG_ARCH_OMAP16XX) |
| 159 | |
| 160 | static struct omap_irq_bank omap1610_irq_banks[] = { |
Tony Lindgren | 120db2c | 2006-04-02 17:46:27 +0100 | [diff] [blame] | 161 | { .base_reg = OMAP_IH1_BASE, .trigger_map = 0xb3fefe8f }, |
| 162 | { .base_reg = OMAP_IH2_BASE, .trigger_map = 0xfdb7c1fd }, |
Tony Lindgren | 3b59b6b | 2005-07-10 19:58:09 +0100 | [diff] [blame] | 163 | { .base_reg = OMAP_IH2_BASE + 0x100, .trigger_map = 0xffffb7ff }, |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 164 | { .base_reg = OMAP_IH2_BASE + 0x200, .trigger_map = 0xffffffff }, |
| 165 | }; |
| 166 | #endif |
| 167 | |
David Brownell | 38c677c | 2006-08-01 22:26:25 +0100 | [diff] [blame] | 168 | static struct irq_chip omap_irq_chip = { |
| 169 | .name = "MPU", |
Lennert Buytenhek | a51eef7 | 2010-11-29 10:39:27 +0100 | [diff] [blame] | 170 | .irq_ack = omap_mask_ack_irq, |
| 171 | .irq_mask = omap_mask_irq, |
| 172 | .irq_unmask = omap_unmask_irq, |
| 173 | .irq_set_wake = omap_wake_irq, |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 174 | }; |
| 175 | |
Tony Lindgren | 741e3a8 | 2011-05-17 03:51:26 -0700 | [diff] [blame] | 176 | void __init omap1_init_irq(void) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 177 | { |
| 178 | int i, j; |
| 179 | |
Alistair Buxton | 559663b | 2009-09-22 06:33:04 +0100 | [diff] [blame] | 180 | #if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850) |
| 181 | if (cpu_is_omap7xx()) { |
Tony Lindgren | 03a9e51 | 2010-12-09 15:49:23 -0800 | [diff] [blame] | 182 | omap_irq_flags = INT_7XX_IH2_IRQ; |
Alistair Buxton | 7c00692 | 2009-09-22 10:02:58 +0100 | [diff] [blame] | 183 | irq_banks = omap7xx_irq_banks; |
| 184 | irq_bank_count = ARRAY_SIZE(omap7xx_irq_banks); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 185 | } |
| 186 | #endif |
Tony Lindgren | 3179a01 | 2005-11-10 14:26:48 +0000 | [diff] [blame] | 187 | #ifdef CONFIG_ARCH_OMAP15XX |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 188 | if (cpu_is_omap1510()) { |
Tony Lindgren | 03a9e51 | 2010-12-09 15:49:23 -0800 | [diff] [blame] | 189 | omap_irq_flags = INT_1510_IH2_IRQ; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 190 | irq_banks = omap1510_irq_banks; |
| 191 | irq_bank_count = ARRAY_SIZE(omap1510_irq_banks); |
| 192 | } |
Tony Lindgren | 3179a01 | 2005-11-10 14:26:48 +0000 | [diff] [blame] | 193 | if (cpu_is_omap310()) { |
Tony Lindgren | 03a9e51 | 2010-12-09 15:49:23 -0800 | [diff] [blame] | 194 | omap_irq_flags = INT_1510_IH2_IRQ; |
Tony Lindgren | 3179a01 | 2005-11-10 14:26:48 +0000 | [diff] [blame] | 195 | irq_banks = omap310_irq_banks; |
| 196 | irq_bank_count = ARRAY_SIZE(omap310_irq_banks); |
| 197 | } |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 198 | #endif |
| 199 | #if defined(CONFIG_ARCH_OMAP16XX) |
| 200 | if (cpu_is_omap16xx()) { |
Tony Lindgren | 03a9e51 | 2010-12-09 15:49:23 -0800 | [diff] [blame] | 201 | omap_irq_flags = INT_1510_IH2_IRQ; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 202 | irq_banks = omap1610_irq_banks; |
| 203 | irq_bank_count = ARRAY_SIZE(omap1610_irq_banks); |
| 204 | } |
| 205 | #endif |
| 206 | printk("Total of %i interrupts in %i interrupt banks\n", |
| 207 | irq_bank_count * 32, irq_bank_count); |
| 208 | |
| 209 | /* Mask and clear all interrupts */ |
| 210 | for (i = 0; i < irq_bank_count; i++) { |
| 211 | irq_bank_writel(~0x0, i, IRQ_MIR_REG_OFFSET); |
| 212 | irq_bank_writel(0x0, i, IRQ_ITR_REG_OFFSET); |
| 213 | } |
| 214 | |
| 215 | /* Clear any pending interrupts */ |
| 216 | irq_bank_writel(0x03, 0, IRQ_CONTROL_REG_OFFSET); |
| 217 | irq_bank_writel(0x03, 1, IRQ_CONTROL_REG_OFFSET); |
| 218 | |
| 219 | /* Enable interrupts in global mask */ |
Zebediah C. McClure | 59185ee | 2009-03-23 18:07:45 -0700 | [diff] [blame] | 220 | if (cpu_is_omap7xx()) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 221 | irq_bank_writel(0x0, 0, IRQ_GMR_REG_OFFSET); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 222 | |
| 223 | /* Install the interrupt handlers for each bank */ |
| 224 | for (i = 0; i < irq_bank_count; i++) { |
| 225 | for (j = i * 32; j < (i + 1) * 32; j++) { |
| 226 | int irq_trigger; |
| 227 | |
| 228 | irq_trigger = irq_banks[i].trigger_map >> IRQ_BIT(j); |
| 229 | omap_irq_set_cfg(j, 0, 0, irq_trigger); |
| 230 | |
Thomas Gleixner | f38c02f | 2011-03-24 13:35:09 +0100 | [diff] [blame] | 231 | irq_set_chip_and_handler(j, &omap_irq_chip, |
| 232 | handle_level_irq); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 233 | set_irq_flags(j, IRQF_VALID); |
| 234 | } |
| 235 | } |
| 236 | |
| 237 | /* Unmask level 2 handler */ |
Tony Lindgren | 3179a01 | 2005-11-10 14:26:48 +0000 | [diff] [blame] | 238 | |
Alistair Buxton | 559663b | 2009-09-22 06:33:04 +0100 | [diff] [blame] | 239 | if (cpu_is_omap7xx()) |
Lennert Buytenhek | a51eef7 | 2010-11-29 10:39:27 +0100 | [diff] [blame] | 240 | omap_unmask_irq(irq_get_irq_data(INT_7XX_IH2_IRQ)); |
Andrzej Zaborowski | ef557d7 | 2006-12-06 17:13:48 -0800 | [diff] [blame] | 241 | else if (cpu_is_omap15xx()) |
Lennert Buytenhek | a51eef7 | 2010-11-29 10:39:27 +0100 | [diff] [blame] | 242 | omap_unmask_irq(irq_get_irq_data(INT_1510_IH2_IRQ)); |
Tony Lindgren | 3179a01 | 2005-11-10 14:26:48 +0000 | [diff] [blame] | 243 | else if (cpu_is_omap16xx()) |
Lennert Buytenhek | a51eef7 | 2010-11-29 10:39:27 +0100 | [diff] [blame] | 244 | omap_unmask_irq(irq_get_irq_data(INT_1610_IH2_IRQ)); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 245 | } |