blob: 647127f3aaff97af580177f595c90e7345c86942 [file] [log] [blame]
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02001/*
2 * Copyright © 2014 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 */
23
Rodrigo Vivi94b83952014-12-08 06:46:31 -080024/**
25 * DOC: Frame Buffer Compression (FBC)
26 *
27 * FBC tries to save memory bandwidth (and so power consumption) by
28 * compressing the amount of memory used by the display. It is total
29 * transparent to user space and completely handled in the kernel.
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -020030 *
31 * The benefits of FBC are mostly visible with solid backgrounds and
Rodrigo Vivi94b83952014-12-08 06:46:31 -080032 * variation-less patterns. It comes from keeping the memory footprint small
33 * and having fewer memory pages opened and accessed for refreshing the display.
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -020034 *
Rodrigo Vivi94b83952014-12-08 06:46:31 -080035 * i915 is responsible to reserve stolen memory for FBC and configure its
36 * offset on proper registers. The hardware takes care of all
37 * compress/decompress. However there are many known cases where we have to
38 * forcibly disable it to allow proper screen updates.
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -020039 */
40
Rodrigo Vivi94b83952014-12-08 06:46:31 -080041#include "intel_drv.h"
42#include "i915_drv.h"
43
Paulo Zanoni9f218332015-09-23 12:52:27 -030044static inline bool fbc_supported(struct drm_i915_private *dev_priv)
45{
Paulo Zanoni8c400742016-01-29 18:57:39 -020046 return HAS_FBC(dev_priv);
Paulo Zanoni9f218332015-09-23 12:52:27 -030047}
48
Paulo Zanoni57105022015-11-04 17:10:46 -020049static inline bool fbc_on_pipe_a_only(struct drm_i915_private *dev_priv)
50{
51 return IS_HASWELL(dev_priv) || INTEL_INFO(dev_priv)->gen >= 8;
52}
53
Paulo Zanonie6cd6dc2015-10-16 17:55:40 -030054static inline bool fbc_on_plane_a_only(struct drm_i915_private *dev_priv)
55{
56 return INTEL_INFO(dev_priv)->gen < 4;
57}
58
Paulo Zanoni010cf732016-01-19 11:35:48 -020059static inline bool no_fbc_on_multiple_pipes(struct drm_i915_private *dev_priv)
60{
61 return INTEL_INFO(dev_priv)->gen <= 3;
62}
63
Paulo Zanoni2db33662015-09-14 15:20:03 -030064/*
65 * In some platforms where the CRTC's x:0/y:0 coordinates doesn't match the
66 * frontbuffer's x:0/y:0 coordinates we lie to the hardware about the plane's
67 * origin so the x and y offsets can actually fit the registers. As a
68 * consequence, the fence doesn't really start exactly at the display plane
69 * address we program because it starts at the real start of the buffer, so we
70 * have to take this into consideration here.
71 */
72static unsigned int get_crtc_fence_y_offset(struct intel_crtc *crtc)
73{
74 return crtc->base.y - crtc->adjusted_y;
75}
76
Paulo Zanonic5ecd462015-10-15 14:19:21 -030077/*
78 * For SKL+, the plane source size used by the hardware is based on the value we
79 * write to the PLANE_SIZE register. For BDW-, the hardware looks at the value
80 * we wrote to PIPESRC.
81 */
Paulo Zanoniaaf78d22016-01-19 11:35:42 -020082static void intel_fbc_get_plane_source_size(struct intel_fbc_state_cache *cache,
Paulo Zanonic5ecd462015-10-15 14:19:21 -030083 int *width, int *height)
84{
Paulo Zanonic5ecd462015-10-15 14:19:21 -030085 int w, h;
86
Paulo Zanoniaaf78d22016-01-19 11:35:42 -020087 if (intel_rotation_90_or_270(cache->plane.rotation)) {
88 w = cache->plane.src_h;
89 h = cache->plane.src_w;
Paulo Zanonic5ecd462015-10-15 14:19:21 -030090 } else {
Paulo Zanoniaaf78d22016-01-19 11:35:42 -020091 w = cache->plane.src_w;
92 h = cache->plane.src_h;
Paulo Zanonic5ecd462015-10-15 14:19:21 -030093 }
94
95 if (width)
96 *width = w;
97 if (height)
98 *height = h;
99}
100
Paulo Zanoniaaf78d22016-01-19 11:35:42 -0200101static int intel_fbc_calculate_cfb_size(struct drm_i915_private *dev_priv,
102 struct intel_fbc_state_cache *cache)
Paulo Zanonic5ecd462015-10-15 14:19:21 -0300103{
Paulo Zanonic5ecd462015-10-15 14:19:21 -0300104 int lines;
105
Paulo Zanoniaaf78d22016-01-19 11:35:42 -0200106 intel_fbc_get_plane_source_size(cache, NULL, &lines);
Paulo Zanonic5ecd462015-10-15 14:19:21 -0300107 if (INTEL_INFO(dev_priv)->gen >= 7)
108 lines = min(lines, 2048);
109
110 /* Hardware needs the full buffer stride, not just the active area. */
Paulo Zanoniaaf78d22016-01-19 11:35:42 -0200111 return lines * cache->fb.stride;
Paulo Zanonic5ecd462015-10-15 14:19:21 -0300112}
113
Paulo Zanoni0e631ad2015-10-14 17:45:36 -0300114static void i8xx_fbc_deactivate(struct drm_i915_private *dev_priv)
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200115{
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200116 u32 fbc_ctl;
117
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200118 /* Disable compression */
119 fbc_ctl = I915_READ(FBC_CONTROL);
120 if ((fbc_ctl & FBC_CTL_EN) == 0)
121 return;
122
123 fbc_ctl &= ~FBC_CTL_EN;
124 I915_WRITE(FBC_CONTROL, fbc_ctl);
125
126 /* Wait for compressing bit to clear */
127 if (wait_for((I915_READ(FBC_STATUS) & FBC_STAT_COMPRESSING) == 0, 10)) {
128 DRM_DEBUG_KMS("FBC idle timed out\n");
129 return;
130 }
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200131}
132
Paulo Zanonib183b3f2015-12-23 18:28:11 -0200133static void i8xx_fbc_activate(struct drm_i915_private *dev_priv)
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200134{
Paulo Zanonib183b3f2015-12-23 18:28:11 -0200135 struct intel_fbc_reg_params *params = &dev_priv->fbc.params;
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200136 int cfb_pitch;
137 int i;
138 u32 fbc_ctl;
139
Jani Nikula60ee5cd2015-02-05 12:04:27 +0200140 /* Note: fbc.threshold == 1 for i8xx */
Paulo Zanonib183b3f2015-12-23 18:28:11 -0200141 cfb_pitch = params->cfb_size / FBC_LL_SIZE;
142 if (params->fb.stride < cfb_pitch)
143 cfb_pitch = params->fb.stride;
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200144
145 /* FBC_CTL wants 32B or 64B units */
Paulo Zanoni7733b492015-07-07 15:26:04 -0300146 if (IS_GEN2(dev_priv))
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200147 cfb_pitch = (cfb_pitch / 32) - 1;
148 else
149 cfb_pitch = (cfb_pitch / 64) - 1;
150
151 /* Clear old tags */
152 for (i = 0; i < (FBC_LL_SIZE / 32) + 1; i++)
Ville Syrjälä4d110c72015-09-18 20:03:18 +0300153 I915_WRITE(FBC_TAG(i), 0);
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200154
Paulo Zanoni7733b492015-07-07 15:26:04 -0300155 if (IS_GEN4(dev_priv)) {
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200156 u32 fbc_ctl2;
157
158 /* Set it up... */
159 fbc_ctl2 = FBC_CTL_FENCE_DBL | FBC_CTL_IDLE_IMM | FBC_CTL_CPU_FENCE;
Paulo Zanonib183b3f2015-12-23 18:28:11 -0200160 fbc_ctl2 |= FBC_CTL_PLANE(params->crtc.plane);
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200161 I915_WRITE(FBC_CONTROL2, fbc_ctl2);
Paulo Zanonib183b3f2015-12-23 18:28:11 -0200162 I915_WRITE(FBC_FENCE_OFF, params->crtc.fence_y_offset);
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200163 }
164
165 /* enable it... */
166 fbc_ctl = I915_READ(FBC_CONTROL);
167 fbc_ctl &= 0x3fff << FBC_CTL_INTERVAL_SHIFT;
168 fbc_ctl |= FBC_CTL_EN | FBC_CTL_PERIODIC;
Paulo Zanoni7733b492015-07-07 15:26:04 -0300169 if (IS_I945GM(dev_priv))
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200170 fbc_ctl |= FBC_CTL_C3_IDLE; /* 945 needs special SR handling */
171 fbc_ctl |= (cfb_pitch & 0xff) << FBC_CTL_STRIDE_SHIFT;
Paulo Zanonib183b3f2015-12-23 18:28:11 -0200172 fbc_ctl |= params->fb.fence_reg;
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200173 I915_WRITE(FBC_CONTROL, fbc_ctl);
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200174}
175
Paulo Zanoni0e631ad2015-10-14 17:45:36 -0300176static bool i8xx_fbc_is_active(struct drm_i915_private *dev_priv)
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200177{
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200178 return I915_READ(FBC_CONTROL) & FBC_CTL_EN;
179}
180
Paulo Zanonib183b3f2015-12-23 18:28:11 -0200181static void g4x_fbc_activate(struct drm_i915_private *dev_priv)
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200182{
Paulo Zanonib183b3f2015-12-23 18:28:11 -0200183 struct intel_fbc_reg_params *params = &dev_priv->fbc.params;
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200184 u32 dpfc_ctl;
185
Paulo Zanonib183b3f2015-12-23 18:28:11 -0200186 dpfc_ctl = DPFC_CTL_PLANE(params->crtc.plane) | DPFC_SR_EN;
187 if (drm_format_plane_cpp(params->fb.pixel_format, 0) == 2)
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200188 dpfc_ctl |= DPFC_CTL_LIMIT_2X;
189 else
190 dpfc_ctl |= DPFC_CTL_LIMIT_1X;
Paulo Zanonib183b3f2015-12-23 18:28:11 -0200191 dpfc_ctl |= DPFC_CTL_FENCE_EN | params->fb.fence_reg;
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200192
Paulo Zanonib183b3f2015-12-23 18:28:11 -0200193 I915_WRITE(DPFC_FENCE_YOFF, params->crtc.fence_y_offset);
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200194
195 /* enable it... */
196 I915_WRITE(DPFC_CONTROL, dpfc_ctl | DPFC_CTL_EN);
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200197}
198
Paulo Zanoni0e631ad2015-10-14 17:45:36 -0300199static void g4x_fbc_deactivate(struct drm_i915_private *dev_priv)
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200200{
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200201 u32 dpfc_ctl;
202
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200203 /* Disable compression */
204 dpfc_ctl = I915_READ(DPFC_CONTROL);
205 if (dpfc_ctl & DPFC_CTL_EN) {
206 dpfc_ctl &= ~DPFC_CTL_EN;
207 I915_WRITE(DPFC_CONTROL, dpfc_ctl);
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200208 }
209}
210
Paulo Zanoni0e631ad2015-10-14 17:45:36 -0300211static bool g4x_fbc_is_active(struct drm_i915_private *dev_priv)
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200212{
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200213 return I915_READ(DPFC_CONTROL) & DPFC_CTL_EN;
214}
215
Paulo Zanonid5ce4162015-11-04 17:10:45 -0200216/* This function forces a CFB recompression through the nuke operation. */
217static void intel_fbc_recompress(struct drm_i915_private *dev_priv)
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200218{
Paulo Zanonidbef0f12015-02-13 17:23:46 -0200219 I915_WRITE(MSG_FBC_REND_STATE, FBC_REND_NUKE);
220 POSTING_READ(MSG_FBC_REND_STATE);
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200221}
222
Paulo Zanonib183b3f2015-12-23 18:28:11 -0200223static void ilk_fbc_activate(struct drm_i915_private *dev_priv)
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200224{
Paulo Zanonib183b3f2015-12-23 18:28:11 -0200225 struct intel_fbc_reg_params *params = &dev_priv->fbc.params;
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200226 u32 dpfc_ctl;
Paulo Zanonice65e472015-06-30 10:53:05 -0300227 int threshold = dev_priv->fbc.threshold;
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200228
Paulo Zanonib183b3f2015-12-23 18:28:11 -0200229 dpfc_ctl = DPFC_CTL_PLANE(params->crtc.plane);
230 if (drm_format_plane_cpp(params->fb.pixel_format, 0) == 2)
Paulo Zanonice65e472015-06-30 10:53:05 -0300231 threshold++;
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200232
Paulo Zanonice65e472015-06-30 10:53:05 -0300233 switch (threshold) {
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200234 case 4:
235 case 3:
236 dpfc_ctl |= DPFC_CTL_LIMIT_4X;
237 break;
238 case 2:
239 dpfc_ctl |= DPFC_CTL_LIMIT_2X;
240 break;
241 case 1:
242 dpfc_ctl |= DPFC_CTL_LIMIT_1X;
243 break;
244 }
245 dpfc_ctl |= DPFC_CTL_FENCE_EN;
Paulo Zanoni7733b492015-07-07 15:26:04 -0300246 if (IS_GEN5(dev_priv))
Paulo Zanonib183b3f2015-12-23 18:28:11 -0200247 dpfc_ctl |= params->fb.fence_reg;
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200248
Paulo Zanonib183b3f2015-12-23 18:28:11 -0200249 I915_WRITE(ILK_DPFC_FENCE_YOFF, params->crtc.fence_y_offset);
250 I915_WRITE(ILK_FBC_RT_BASE, params->fb.ggtt_offset | ILK_FBC_RT_VALID);
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200251 /* enable it... */
252 I915_WRITE(ILK_DPFC_CONTROL, dpfc_ctl | DPFC_CTL_EN);
253
Paulo Zanoni7733b492015-07-07 15:26:04 -0300254 if (IS_GEN6(dev_priv)) {
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200255 I915_WRITE(SNB_DPFC_CTL_SA,
Paulo Zanonib183b3f2015-12-23 18:28:11 -0200256 SNB_CPU_FENCE_ENABLE | params->fb.fence_reg);
257 I915_WRITE(DPFC_CPU_FENCE_OFFSET, params->crtc.fence_y_offset);
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200258 }
259
Paulo Zanonid5ce4162015-11-04 17:10:45 -0200260 intel_fbc_recompress(dev_priv);
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200261}
262
Paulo Zanoni0e631ad2015-10-14 17:45:36 -0300263static void ilk_fbc_deactivate(struct drm_i915_private *dev_priv)
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200264{
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200265 u32 dpfc_ctl;
266
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200267 /* Disable compression */
268 dpfc_ctl = I915_READ(ILK_DPFC_CONTROL);
269 if (dpfc_ctl & DPFC_CTL_EN) {
270 dpfc_ctl &= ~DPFC_CTL_EN;
271 I915_WRITE(ILK_DPFC_CONTROL, dpfc_ctl);
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200272 }
273}
274
Paulo Zanoni0e631ad2015-10-14 17:45:36 -0300275static bool ilk_fbc_is_active(struct drm_i915_private *dev_priv)
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200276{
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200277 return I915_READ(ILK_DPFC_CONTROL) & DPFC_CTL_EN;
278}
279
Paulo Zanonib183b3f2015-12-23 18:28:11 -0200280static void gen7_fbc_activate(struct drm_i915_private *dev_priv)
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200281{
Paulo Zanonib183b3f2015-12-23 18:28:11 -0200282 struct intel_fbc_reg_params *params = &dev_priv->fbc.params;
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200283 u32 dpfc_ctl;
Paulo Zanonice65e472015-06-30 10:53:05 -0300284 int threshold = dev_priv->fbc.threshold;
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200285
Paulo Zanonid8514d62015-06-12 14:36:21 -0300286 dpfc_ctl = 0;
Paulo Zanoni7733b492015-07-07 15:26:04 -0300287 if (IS_IVYBRIDGE(dev_priv))
Paulo Zanonib183b3f2015-12-23 18:28:11 -0200288 dpfc_ctl |= IVB_DPFC_CTL_PLANE(params->crtc.plane);
Paulo Zanonid8514d62015-06-12 14:36:21 -0300289
Paulo Zanonib183b3f2015-12-23 18:28:11 -0200290 if (drm_format_plane_cpp(params->fb.pixel_format, 0) == 2)
Paulo Zanonice65e472015-06-30 10:53:05 -0300291 threshold++;
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200292
Paulo Zanonice65e472015-06-30 10:53:05 -0300293 switch (threshold) {
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200294 case 4:
295 case 3:
296 dpfc_ctl |= DPFC_CTL_LIMIT_4X;
297 break;
298 case 2:
299 dpfc_ctl |= DPFC_CTL_LIMIT_2X;
300 break;
301 case 1:
302 dpfc_ctl |= DPFC_CTL_LIMIT_1X;
303 break;
304 }
305
306 dpfc_ctl |= IVB_DPFC_CTL_FENCE_EN;
307
308 if (dev_priv->fbc.false_color)
309 dpfc_ctl |= FBC_CTL_FALSE_COLOR;
310
Paulo Zanoni7733b492015-07-07 15:26:04 -0300311 if (IS_IVYBRIDGE(dev_priv)) {
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200312 /* WaFbcAsynchFlipDisableFbcQueue:ivb */
313 I915_WRITE(ILK_DISPLAY_CHICKEN1,
314 I915_READ(ILK_DISPLAY_CHICKEN1) |
315 ILK_FBCQ_DIS);
Paulo Zanoni40f40222015-09-14 15:20:01 -0300316 } else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200317 /* WaFbcAsynchFlipDisableFbcQueue:hsw,bdw */
Paulo Zanonib183b3f2015-12-23 18:28:11 -0200318 I915_WRITE(CHICKEN_PIPESL_1(params->crtc.pipe),
319 I915_READ(CHICKEN_PIPESL_1(params->crtc.pipe)) |
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200320 HSW_FBCQ_DIS);
321 }
322
Paulo Zanoni57012be92015-09-14 15:20:00 -0300323 I915_WRITE(ILK_DPFC_CONTROL, dpfc_ctl | DPFC_CTL_EN);
324
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200325 I915_WRITE(SNB_DPFC_CTL_SA,
Paulo Zanonib183b3f2015-12-23 18:28:11 -0200326 SNB_CPU_FENCE_ENABLE | params->fb.fence_reg);
327 I915_WRITE(DPFC_CPU_FENCE_OFFSET, params->crtc.fence_y_offset);
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200328
Paulo Zanonid5ce4162015-11-04 17:10:45 -0200329 intel_fbc_recompress(dev_priv);
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200330}
331
Paulo Zanoni8c400742016-01-29 18:57:39 -0200332static bool intel_fbc_hw_is_active(struct drm_i915_private *dev_priv)
333{
334 if (INTEL_INFO(dev_priv)->gen >= 5)
335 return ilk_fbc_is_active(dev_priv);
336 else if (IS_GM45(dev_priv))
337 return g4x_fbc_is_active(dev_priv);
338 else
339 return i8xx_fbc_is_active(dev_priv);
340}
341
342static void intel_fbc_hw_activate(struct drm_i915_private *dev_priv)
343{
Paulo Zanoni5375ce92016-01-29 18:57:40 -0200344 struct intel_fbc *fbc = &dev_priv->fbc;
345
346 fbc->active = true;
347
Paulo Zanoni8c400742016-01-29 18:57:39 -0200348 if (INTEL_INFO(dev_priv)->gen >= 7)
349 gen7_fbc_activate(dev_priv);
350 else if (INTEL_INFO(dev_priv)->gen >= 5)
351 ilk_fbc_activate(dev_priv);
352 else if (IS_GM45(dev_priv))
353 g4x_fbc_activate(dev_priv);
354 else
355 i8xx_fbc_activate(dev_priv);
356}
357
358static void intel_fbc_hw_deactivate(struct drm_i915_private *dev_priv)
359{
Paulo Zanoni5375ce92016-01-29 18:57:40 -0200360 struct intel_fbc *fbc = &dev_priv->fbc;
361
362 fbc->active = false;
363
Paulo Zanoni8c400742016-01-29 18:57:39 -0200364 if (INTEL_INFO(dev_priv)->gen >= 5)
365 ilk_fbc_deactivate(dev_priv);
366 else if (IS_GM45(dev_priv))
367 g4x_fbc_deactivate(dev_priv);
368 else
369 i8xx_fbc_deactivate(dev_priv);
370}
371
Rodrigo Vivi94b83952014-12-08 06:46:31 -0800372/**
Paulo Zanoni0e631ad2015-10-14 17:45:36 -0300373 * intel_fbc_is_active - Is FBC active?
Paulo Zanoni7733b492015-07-07 15:26:04 -0300374 * @dev_priv: i915 device instance
Rodrigo Vivi94b83952014-12-08 06:46:31 -0800375 *
376 * This function is used to verify the current state of FBC.
377 * FIXME: This should be tracked in the plane config eventually
378 * instead of queried at runtime for most callers.
379 */
Paulo Zanoni0e631ad2015-10-14 17:45:36 -0300380bool intel_fbc_is_active(struct drm_i915_private *dev_priv)
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200381{
Paulo Zanoni0e631ad2015-10-14 17:45:36 -0300382 return dev_priv->fbc.active;
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200383}
384
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200385static void intel_fbc_work_fn(struct work_struct *__work)
386{
Paulo Zanoni128d7352015-10-26 16:27:49 -0200387 struct drm_i915_private *dev_priv =
388 container_of(__work, struct drm_i915_private, fbc.work.work);
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200389 struct intel_fbc *fbc = &dev_priv->fbc;
390 struct intel_fbc_work *work = &fbc->work;
391 struct intel_crtc *crtc = fbc->crtc;
Paulo Zanonica18d512016-01-21 18:03:05 -0200392 struct drm_vblank_crtc *vblank = &dev_priv->dev->vblank[crtc->pipe];
393
394 if (drm_crtc_vblank_get(&crtc->base)) {
395 DRM_ERROR("vblank not available for FBC on pipe %c\n",
396 pipe_name(crtc->pipe));
397
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200398 mutex_lock(&fbc->lock);
Paulo Zanonica18d512016-01-21 18:03:05 -0200399 work->scheduled = false;
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200400 mutex_unlock(&fbc->lock);
Paulo Zanonica18d512016-01-21 18:03:05 -0200401 return;
402 }
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200403
Paulo Zanoni128d7352015-10-26 16:27:49 -0200404retry:
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200405 /* Delay the actual enabling to let pageflipping cease and the
406 * display to settle before starting the compression. Note that
407 * this delay also serves a second purpose: it allows for a
408 * vblank to pass after disabling the FBC before we attempt
409 * to modify the control registers.
410 *
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200411 * WaFbcWaitForVBlankBeforeEnable:ilk,snb
Paulo Zanonica18d512016-01-21 18:03:05 -0200412 *
413 * It is also worth mentioning that since work->scheduled_vblank can be
414 * updated multiple times by the other threads, hitting the timeout is
415 * not an error condition. We'll just end up hitting the "goto retry"
416 * case below.
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200417 */
Paulo Zanonica18d512016-01-21 18:03:05 -0200418 wait_event_timeout(vblank->queue,
419 drm_crtc_vblank_count(&crtc->base) != work->scheduled_vblank,
420 msecs_to_jiffies(50));
Paulo Zanoni128d7352015-10-26 16:27:49 -0200421
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200422 mutex_lock(&fbc->lock);
Paulo Zanoni128d7352015-10-26 16:27:49 -0200423
424 /* Were we cancelled? */
425 if (!work->scheduled)
426 goto out;
427
428 /* Were we delayed again while this function was sleeping? */
Paulo Zanonica18d512016-01-21 18:03:05 -0200429 if (drm_crtc_vblank_count(&crtc->base) == work->scheduled_vblank) {
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200430 mutex_unlock(&fbc->lock);
Paulo Zanoni128d7352015-10-26 16:27:49 -0200431 goto retry;
432 }
433
Paulo Zanoni8c400742016-01-29 18:57:39 -0200434 intel_fbc_hw_activate(dev_priv);
Paulo Zanoni128d7352015-10-26 16:27:49 -0200435
436 work->scheduled = false;
437
438out:
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200439 mutex_unlock(&fbc->lock);
Paulo Zanonica18d512016-01-21 18:03:05 -0200440 drm_crtc_vblank_put(&crtc->base);
Paulo Zanoni128d7352015-10-26 16:27:49 -0200441}
442
Paulo Zanoni128d7352015-10-26 16:27:49 -0200443static void intel_fbc_schedule_activation(struct intel_crtc *crtc)
444{
445 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200446 struct intel_fbc *fbc = &dev_priv->fbc;
447 struct intel_fbc_work *work = &fbc->work;
Paulo Zanoni128d7352015-10-26 16:27:49 -0200448
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200449 WARN_ON(!mutex_is_locked(&fbc->lock));
Paulo Zanoni128d7352015-10-26 16:27:49 -0200450
Paulo Zanonica18d512016-01-21 18:03:05 -0200451 if (drm_crtc_vblank_get(&crtc->base)) {
452 DRM_ERROR("vblank not available for FBC on pipe %c\n",
453 pipe_name(crtc->pipe));
454 return;
455 }
456
Paulo Zanonie35be232016-01-18 15:56:58 -0200457 /* It is useless to call intel_fbc_cancel_work() or cancel_work() in
458 * this function since we're not releasing fbc.lock, so it won't have an
459 * opportunity to grab it to discover that it was cancelled. So we just
460 * update the expected jiffy count. */
Paulo Zanoni128d7352015-10-26 16:27:49 -0200461 work->scheduled = true;
Paulo Zanonica18d512016-01-21 18:03:05 -0200462 work->scheduled_vblank = drm_crtc_vblank_count(&crtc->base);
463 drm_crtc_vblank_put(&crtc->base);
Paulo Zanoni128d7352015-10-26 16:27:49 -0200464
465 schedule_work(&work->work);
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200466}
467
Paulo Zanoni60eb2cc2016-01-19 11:35:45 -0200468static void intel_fbc_deactivate(struct drm_i915_private *dev_priv)
Paulo Zanoni25ad93f2015-07-02 19:25:10 -0300469{
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200470 struct intel_fbc *fbc = &dev_priv->fbc;
471
472 WARN_ON(!mutex_is_locked(&fbc->lock));
Paulo Zanoni25ad93f2015-07-02 19:25:10 -0300473
Paulo Zanonie35be232016-01-18 15:56:58 -0200474 /* Calling cancel_work() here won't help due to the fact that the work
475 * function grabs fbc->lock. Just set scheduled to false so the work
476 * function can know it was cancelled. */
477 fbc->work.scheduled = false;
Paulo Zanoni25ad93f2015-07-02 19:25:10 -0300478
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200479 if (fbc->active)
Paulo Zanoni8c400742016-01-29 18:57:39 -0200480 intel_fbc_hw_deactivate(dev_priv);
Paulo Zanoni754d1132015-10-13 19:13:25 -0300481}
482
Paulo Zanoni010cf732016-01-19 11:35:48 -0200483static bool multiple_pipes_ok(struct intel_crtc *crtc)
Paulo Zanoni232fd932015-07-07 15:26:07 -0300484{
Paulo Zanoni010cf732016-01-19 11:35:48 -0200485 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
486 struct drm_plane *primary = crtc->base.primary;
487 struct intel_fbc *fbc = &dev_priv->fbc;
488 enum pipe pipe = crtc->pipe;
Paulo Zanoni232fd932015-07-07 15:26:07 -0300489
Paulo Zanoni010cf732016-01-19 11:35:48 -0200490 /* Don't even bother tracking anything we don't need. */
491 if (!no_fbc_on_multiple_pipes(dev_priv))
Paulo Zanoni232fd932015-07-07 15:26:07 -0300492 return true;
493
Paulo Zanoni010cf732016-01-19 11:35:48 -0200494 WARN_ON(!drm_modeset_is_locked(&primary->mutex));
Paulo Zanoni232fd932015-07-07 15:26:07 -0300495
Paulo Zanoni010cf732016-01-19 11:35:48 -0200496 if (to_intel_plane_state(primary->state)->visible)
497 fbc->visible_pipes_mask |= (1 << pipe);
498 else
499 fbc->visible_pipes_mask &= ~(1 << pipe);
Paulo Zanoni232fd932015-07-07 15:26:07 -0300500
Paulo Zanoni010cf732016-01-19 11:35:48 -0200501 return (fbc->visible_pipes_mask & ~(1 << pipe)) != 0;
Paulo Zanoni232fd932015-07-07 15:26:07 -0300502}
503
Paulo Zanoni7733b492015-07-07 15:26:04 -0300504static int find_compression_threshold(struct drm_i915_private *dev_priv,
Paulo Zanonifc786722015-07-02 19:25:08 -0300505 struct drm_mm_node *node,
506 int size,
507 int fb_cpp)
508{
Joonas Lahtinen72e96d62016-03-30 16:57:10 +0300509 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Paulo Zanonifc786722015-07-02 19:25:08 -0300510 int compression_threshold = 1;
511 int ret;
Paulo Zanonia9da5122015-09-14 15:19:57 -0300512 u64 end;
513
514 /* The FBC hardware for BDW/SKL doesn't have access to the stolen
515 * reserved range size, so it always assumes the maximum (8mb) is used.
516 * If we enable FBC using a CFB on that memory range we'll get FIFO
517 * underruns, even if that range is not reserved by the BIOS. */
Rodrigo Vivief11bdb2015-10-28 04:16:45 -0700518 if (IS_BROADWELL(dev_priv) ||
519 IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv))
Joonas Lahtinen72e96d62016-03-30 16:57:10 +0300520 end = ggtt->stolen_size - 8 * 1024 * 1024;
Paulo Zanonia9da5122015-09-14 15:19:57 -0300521 else
Joonas Lahtinen72e96d62016-03-30 16:57:10 +0300522 end = ggtt->stolen_usable_size;
Paulo Zanonifc786722015-07-02 19:25:08 -0300523
524 /* HACK: This code depends on what we will do in *_enable_fbc. If that
525 * code changes, this code needs to change as well.
526 *
527 * The enable_fbc code will attempt to use one of our 2 compression
528 * thresholds, therefore, in that case, we only have 1 resort.
529 */
530
531 /* Try to over-allocate to reduce reallocations and fragmentation. */
Paulo Zanonia9da5122015-09-14 15:19:57 -0300532 ret = i915_gem_stolen_insert_node_in_range(dev_priv, node, size <<= 1,
533 4096, 0, end);
Paulo Zanonifc786722015-07-02 19:25:08 -0300534 if (ret == 0)
535 return compression_threshold;
536
537again:
538 /* HW's ability to limit the CFB is 1:4 */
539 if (compression_threshold > 4 ||
540 (fb_cpp == 2 && compression_threshold == 2))
541 return 0;
542
Paulo Zanonia9da5122015-09-14 15:19:57 -0300543 ret = i915_gem_stolen_insert_node_in_range(dev_priv, node, size >>= 1,
544 4096, 0, end);
Paulo Zanoni7733b492015-07-07 15:26:04 -0300545 if (ret && INTEL_INFO(dev_priv)->gen <= 4) {
Paulo Zanonifc786722015-07-02 19:25:08 -0300546 return 0;
547 } else if (ret) {
548 compression_threshold <<= 1;
549 goto again;
550 } else {
551 return compression_threshold;
552 }
553}
554
Paulo Zanonic5ecd462015-10-15 14:19:21 -0300555static int intel_fbc_alloc_cfb(struct intel_crtc *crtc)
Paulo Zanonifc786722015-07-02 19:25:08 -0300556{
Paulo Zanonic5ecd462015-10-15 14:19:21 -0300557 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200558 struct intel_fbc *fbc = &dev_priv->fbc;
Paulo Zanonifc786722015-07-02 19:25:08 -0300559 struct drm_mm_node *uninitialized_var(compressed_llb);
Paulo Zanonic5ecd462015-10-15 14:19:21 -0300560 int size, fb_cpp, ret;
561
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200562 WARN_ON(drm_mm_node_allocated(&fbc->compressed_fb));
Paulo Zanonic5ecd462015-10-15 14:19:21 -0300563
Paulo Zanoniaaf78d22016-01-19 11:35:42 -0200564 size = intel_fbc_calculate_cfb_size(dev_priv, &fbc->state_cache);
565 fb_cpp = drm_format_plane_cpp(fbc->state_cache.fb.pixel_format, 0);
Paulo Zanonifc786722015-07-02 19:25:08 -0300566
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200567 ret = find_compression_threshold(dev_priv, &fbc->compressed_fb,
Paulo Zanonifc786722015-07-02 19:25:08 -0300568 size, fb_cpp);
569 if (!ret)
570 goto err_llb;
571 else if (ret > 1) {
572 DRM_INFO("Reducing the compressed framebuffer size. This may lead to less power savings than a non-reduced-size. Try to increase stolen memory size if available in BIOS.\n");
573
574 }
575
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200576 fbc->threshold = ret;
Paulo Zanonifc786722015-07-02 19:25:08 -0300577
578 if (INTEL_INFO(dev_priv)->gen >= 5)
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200579 I915_WRITE(ILK_DPFC_CB_BASE, fbc->compressed_fb.start);
Paulo Zanoni7733b492015-07-07 15:26:04 -0300580 else if (IS_GM45(dev_priv)) {
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200581 I915_WRITE(DPFC_CB_BASE, fbc->compressed_fb.start);
Paulo Zanonifc786722015-07-02 19:25:08 -0300582 } else {
583 compressed_llb = kzalloc(sizeof(*compressed_llb), GFP_KERNEL);
584 if (!compressed_llb)
585 goto err_fb;
586
587 ret = i915_gem_stolen_insert_node(dev_priv, compressed_llb,
588 4096, 4096);
589 if (ret)
590 goto err_fb;
591
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200592 fbc->compressed_llb = compressed_llb;
Paulo Zanonifc786722015-07-02 19:25:08 -0300593
594 I915_WRITE(FBC_CFB_BASE,
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200595 dev_priv->mm.stolen_base + fbc->compressed_fb.start);
Paulo Zanonifc786722015-07-02 19:25:08 -0300596 I915_WRITE(FBC_LL_BASE,
597 dev_priv->mm.stolen_base + compressed_llb->start);
598 }
599
Paulo Zanonib8bf5d72015-09-14 15:19:58 -0300600 DRM_DEBUG_KMS("reserved %llu bytes of contiguous stolen space for FBC, threshold: %d\n",
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200601 fbc->compressed_fb.size, fbc->threshold);
Paulo Zanonifc786722015-07-02 19:25:08 -0300602
603 return 0;
604
605err_fb:
606 kfree(compressed_llb);
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200607 i915_gem_stolen_remove_node(dev_priv, &fbc->compressed_fb);
Paulo Zanonifc786722015-07-02 19:25:08 -0300608err_llb:
609 pr_info_once("drm: not enough stolen space for compressed buffer (need %d more bytes), disabling. Hint: you may be able to increase stolen memory size in the BIOS to avoid this.\n", size);
610 return -ENOSPC;
611}
612
Paulo Zanoni7733b492015-07-07 15:26:04 -0300613static void __intel_fbc_cleanup_cfb(struct drm_i915_private *dev_priv)
Paulo Zanonifc786722015-07-02 19:25:08 -0300614{
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200615 struct intel_fbc *fbc = &dev_priv->fbc;
Paulo Zanonifc786722015-07-02 19:25:08 -0300616
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200617 if (drm_mm_node_allocated(&fbc->compressed_fb))
618 i915_gem_stolen_remove_node(dev_priv, &fbc->compressed_fb);
619
620 if (fbc->compressed_llb) {
621 i915_gem_stolen_remove_node(dev_priv, fbc->compressed_llb);
622 kfree(fbc->compressed_llb);
Paulo Zanonifc786722015-07-02 19:25:08 -0300623 }
Paulo Zanonifc786722015-07-02 19:25:08 -0300624}
625
Paulo Zanoni7733b492015-07-07 15:26:04 -0300626void intel_fbc_cleanup_cfb(struct drm_i915_private *dev_priv)
Paulo Zanoni25ad93f2015-07-02 19:25:10 -0300627{
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200628 struct intel_fbc *fbc = &dev_priv->fbc;
629
Paulo Zanoni9f218332015-09-23 12:52:27 -0300630 if (!fbc_supported(dev_priv))
Paulo Zanoni0bf73c32015-07-03 15:40:54 -0300631 return;
632
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200633 mutex_lock(&fbc->lock);
Paulo Zanoni7733b492015-07-07 15:26:04 -0300634 __intel_fbc_cleanup_cfb(dev_priv);
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200635 mutex_unlock(&fbc->lock);
Paulo Zanoni25ad93f2015-07-02 19:25:10 -0300636}
637
Paulo Zanoniadf70c62015-09-14 15:19:56 -0300638static bool stride_is_valid(struct drm_i915_private *dev_priv,
639 unsigned int stride)
640{
641 /* These should have been caught earlier. */
642 WARN_ON(stride < 512);
643 WARN_ON((stride & (64 - 1)) != 0);
644
645 /* Below are the additional FBC restrictions. */
646
647 if (IS_GEN2(dev_priv) || IS_GEN3(dev_priv))
648 return stride == 4096 || stride == 8192;
649
650 if (IS_GEN4(dev_priv) && !IS_G4X(dev_priv) && stride < 2048)
651 return false;
652
653 if (stride > 16384)
654 return false;
655
656 return true;
657}
658
Paulo Zanoniaaf78d22016-01-19 11:35:42 -0200659static bool pixel_format_is_valid(struct drm_i915_private *dev_priv,
660 uint32_t pixel_format)
Paulo Zanonib9e831d2015-09-21 19:48:06 -0300661{
Paulo Zanoniaaf78d22016-01-19 11:35:42 -0200662 switch (pixel_format) {
Paulo Zanonib9e831d2015-09-21 19:48:06 -0300663 case DRM_FORMAT_XRGB8888:
664 case DRM_FORMAT_XBGR8888:
665 return true;
666 case DRM_FORMAT_XRGB1555:
667 case DRM_FORMAT_RGB565:
668 /* 16bpp not supported on gen2 */
Paulo Zanoniaaf78d22016-01-19 11:35:42 -0200669 if (IS_GEN2(dev_priv))
Paulo Zanonib9e831d2015-09-21 19:48:06 -0300670 return false;
671 /* WaFbcOnly1to1Ratio:ctg */
672 if (IS_G4X(dev_priv))
673 return false;
674 return true;
675 default:
676 return false;
677 }
678}
679
Paulo Zanoni856312a2015-10-01 19:57:12 -0300680/*
681 * For some reason, the hardware tracking starts looking at whatever we
682 * programmed as the display plane base address register. It does not look at
683 * the X and Y offset registers. That's why we look at the crtc->adjusted{x,y}
684 * variables instead of just looking at the pipe/plane size.
685 */
686static bool intel_fbc_hw_tracking_covers_screen(struct intel_crtc *crtc)
Paulo Zanoni3c5f1742015-09-23 12:52:24 -0300687{
688 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
Paulo Zanoniaaf78d22016-01-19 11:35:42 -0200689 struct intel_fbc *fbc = &dev_priv->fbc;
Paulo Zanoni856312a2015-10-01 19:57:12 -0300690 unsigned int effective_w, effective_h, max_w, max_h;
Paulo Zanoni3c5f1742015-09-23 12:52:24 -0300691
692 if (INTEL_INFO(dev_priv)->gen >= 8 || IS_HASWELL(dev_priv)) {
693 max_w = 4096;
694 max_h = 4096;
695 } else if (IS_G4X(dev_priv) || INTEL_INFO(dev_priv)->gen >= 5) {
696 max_w = 4096;
697 max_h = 2048;
698 } else {
699 max_w = 2048;
700 max_h = 1536;
701 }
702
Paulo Zanoniaaf78d22016-01-19 11:35:42 -0200703 intel_fbc_get_plane_source_size(&fbc->state_cache, &effective_w,
704 &effective_h);
Paulo Zanoni856312a2015-10-01 19:57:12 -0300705 effective_w += crtc->adjusted_x;
706 effective_h += crtc->adjusted_y;
707
708 return effective_w <= max_w && effective_h <= max_h;
Paulo Zanoni3c5f1742015-09-23 12:52:24 -0300709}
710
Paulo Zanoniaaf78d22016-01-19 11:35:42 -0200711static void intel_fbc_update_state_cache(struct intel_crtc *crtc)
712{
713 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
714 struct intel_fbc *fbc = &dev_priv->fbc;
715 struct intel_fbc_state_cache *cache = &fbc->state_cache;
Paulo Zanoni1eb52232016-01-19 11:35:44 -0200716 struct intel_crtc_state *crtc_state =
717 to_intel_crtc_state(crtc->base.state);
Paulo Zanoniaaf78d22016-01-19 11:35:42 -0200718 struct intel_plane_state *plane_state =
719 to_intel_plane_state(crtc->base.primary->state);
720 struct drm_framebuffer *fb = plane_state->base.fb;
721 struct drm_i915_gem_object *obj;
722
Paulo Zanoni1eb52232016-01-19 11:35:44 -0200723 WARN_ON(!drm_modeset_is_locked(&crtc->base.mutex));
724 WARN_ON(!drm_modeset_is_locked(&crtc->base.primary->mutex));
725
Paulo Zanoniaaf78d22016-01-19 11:35:42 -0200726 cache->crtc.mode_flags = crtc_state->base.adjusted_mode.flags;
727 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
728 cache->crtc.hsw_bdw_pixel_rate =
729 ilk_pipe_pixel_rate(crtc_state);
730
731 cache->plane.rotation = plane_state->base.rotation;
732 cache->plane.src_w = drm_rect_width(&plane_state->src) >> 16;
733 cache->plane.src_h = drm_rect_height(&plane_state->src) >> 16;
734 cache->plane.visible = plane_state->visible;
735
736 if (!cache->plane.visible)
737 return;
738
739 obj = intel_fb_obj(fb);
740
741 /* FIXME: We lack the proper locking here, so only run this on the
742 * platforms that need. */
Paulo Zanoni8c400742016-01-29 18:57:39 -0200743 if (INTEL_INFO(dev_priv)->gen >= 5 && INTEL_INFO(dev_priv)->gen < 7)
Paulo Zanoniaaf78d22016-01-19 11:35:42 -0200744 cache->fb.ilk_ggtt_offset = i915_gem_obj_ggtt_offset(obj);
Paulo Zanoniaaf78d22016-01-19 11:35:42 -0200745 cache->fb.pixel_format = fb->pixel_format;
746 cache->fb.stride = fb->pitches[0];
747 cache->fb.fence_reg = obj->fence_reg;
748 cache->fb.tiling_mode = obj->tiling_mode;
749}
750
Paulo Zanoni615b40d72016-01-19 11:35:35 -0200751static bool intel_fbc_can_activate(struct intel_crtc *crtc)
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200752{
Paulo Zanoni754d1132015-10-13 19:13:25 -0300753 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200754 struct intel_fbc *fbc = &dev_priv->fbc;
Paulo Zanoniaaf78d22016-01-19 11:35:42 -0200755 struct intel_fbc_state_cache *cache = &fbc->state_cache;
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200756
Paulo Zanoniaaf78d22016-01-19 11:35:42 -0200757 if (!cache->plane.visible) {
Paulo Zanoni913a3a62016-01-19 11:35:54 -0200758 fbc->no_fbc_reason = "primary plane not visible";
Paulo Zanoni615b40d72016-01-19 11:35:35 -0200759 return false;
760 }
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200761
Paulo Zanoniaaf78d22016-01-19 11:35:42 -0200762 if ((cache->crtc.mode_flags & DRM_MODE_FLAG_INTERLACE) ||
763 (cache->crtc.mode_flags & DRM_MODE_FLAG_DBLSCAN)) {
Paulo Zanoni913a3a62016-01-19 11:35:54 -0200764 fbc->no_fbc_reason = "incompatible mode";
Paulo Zanoni615b40d72016-01-19 11:35:35 -0200765 return false;
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200766 }
767
Paulo Zanoni45b32a22015-11-04 17:10:49 -0200768 if (!intel_fbc_hw_tracking_covers_screen(crtc)) {
Paulo Zanoni913a3a62016-01-19 11:35:54 -0200769 fbc->no_fbc_reason = "mode too large for compression";
Paulo Zanoni615b40d72016-01-19 11:35:35 -0200770 return false;
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200771 }
Paulo Zanoni3c5f1742015-09-23 12:52:24 -0300772
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200773 /* The use of a CPU fence is mandatory in order to detect writes
774 * by the CPU to the scanout and trigger updates to the FBC.
775 */
Paulo Zanoniaaf78d22016-01-19 11:35:42 -0200776 if (cache->fb.tiling_mode != I915_TILING_X ||
777 cache->fb.fence_reg == I915_FENCE_REG_NONE) {
Paulo Zanoni913a3a62016-01-19 11:35:54 -0200778 fbc->no_fbc_reason = "framebuffer not tiled or fenced";
Paulo Zanoni615b40d72016-01-19 11:35:35 -0200779 return false;
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200780 }
Paulo Zanoni7733b492015-07-07 15:26:04 -0300781 if (INTEL_INFO(dev_priv)->gen <= 4 && !IS_G4X(dev_priv) &&
Paulo Zanoniaaf78d22016-01-19 11:35:42 -0200782 cache->plane.rotation != BIT(DRM_ROTATE_0)) {
Paulo Zanoni913a3a62016-01-19 11:35:54 -0200783 fbc->no_fbc_reason = "rotation unsupported";
Paulo Zanoni615b40d72016-01-19 11:35:35 -0200784 return false;
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200785 }
786
Paulo Zanoniaaf78d22016-01-19 11:35:42 -0200787 if (!stride_is_valid(dev_priv, cache->fb.stride)) {
Paulo Zanoni913a3a62016-01-19 11:35:54 -0200788 fbc->no_fbc_reason = "framebuffer stride not supported";
Paulo Zanoni615b40d72016-01-19 11:35:35 -0200789 return false;
Paulo Zanoniadf70c62015-09-14 15:19:56 -0300790 }
791
Paulo Zanoniaaf78d22016-01-19 11:35:42 -0200792 if (!pixel_format_is_valid(dev_priv, cache->fb.pixel_format)) {
Paulo Zanoni913a3a62016-01-19 11:35:54 -0200793 fbc->no_fbc_reason = "pixel format is invalid";
Paulo Zanoni615b40d72016-01-19 11:35:35 -0200794 return false;
Paulo Zanonib9e831d2015-09-21 19:48:06 -0300795 }
796
Paulo Zanoni7b24c9a2015-09-14 15:19:59 -0300797 /* WaFbcExceedCdClockThreshold:hsw,bdw */
798 if ((IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) &&
Paulo Zanoniaaf78d22016-01-19 11:35:42 -0200799 cache->crtc.hsw_bdw_pixel_rate >= dev_priv->cdclk_freq * 95 / 100) {
Paulo Zanoni913a3a62016-01-19 11:35:54 -0200800 fbc->no_fbc_reason = "pixel rate is too big";
Paulo Zanoni615b40d72016-01-19 11:35:35 -0200801 return false;
Paulo Zanoni7b24c9a2015-09-14 15:19:59 -0300802 }
803
Paulo Zanonic5ecd462015-10-15 14:19:21 -0300804 /* It is possible for the required CFB size change without a
805 * crtc->disable + crtc->enable since it is possible to change the
806 * stride without triggering a full modeset. Since we try to
807 * over-allocate the CFB, there's a chance we may keep FBC enabled even
808 * if this happens, but if we exceed the current CFB size we'll have to
809 * disable FBC. Notice that it would be possible to disable FBC, wait
810 * for a frame, free the stolen node, then try to reenable FBC in case
811 * we didn't get any invalidate/deactivate calls, but this would require
812 * a lot of tracking just for a specific case. If we conclude it's an
813 * important case, we can implement it later. */
Paulo Zanoniaaf78d22016-01-19 11:35:42 -0200814 if (intel_fbc_calculate_cfb_size(dev_priv, &fbc->state_cache) >
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200815 fbc->compressed_fb.size * fbc->threshold) {
Paulo Zanoni913a3a62016-01-19 11:35:54 -0200816 fbc->no_fbc_reason = "CFB requirements changed";
Paulo Zanoni615b40d72016-01-19 11:35:35 -0200817 return false;
818 }
819
820 return true;
821}
822
Paulo Zanonif51be2e2016-01-19 11:35:50 -0200823static bool intel_fbc_can_choose(struct intel_crtc *crtc)
Paulo Zanoni44a8a252016-01-19 11:35:36 -0200824{
825 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
Paulo Zanoni913a3a62016-01-19 11:35:54 -0200826 struct intel_fbc *fbc = &dev_priv->fbc;
Lyude1e3fa0a2016-06-09 11:58:15 -0400827 bool enable_by_default = IS_BROADWELL(dev_priv);
Paulo Zanoni44a8a252016-01-19 11:35:36 -0200828
829 if (intel_vgpu_active(dev_priv->dev)) {
Paulo Zanoni913a3a62016-01-19 11:35:54 -0200830 fbc->no_fbc_reason = "VGPU is active";
Paulo Zanoni44a8a252016-01-19 11:35:36 -0200831 return false;
832 }
833
Paulo Zanonia98ee792016-02-16 18:47:21 -0200834 if (i915.enable_fbc < 0 && !enable_by_default) {
Paulo Zanoni913a3a62016-01-19 11:35:54 -0200835 fbc->no_fbc_reason = "disabled per chip default";
Paulo Zanoni44a8a252016-01-19 11:35:36 -0200836 return false;
837 }
838
839 if (!i915.enable_fbc) {
Paulo Zanoni913a3a62016-01-19 11:35:54 -0200840 fbc->no_fbc_reason = "disabled per module param";
Paulo Zanoni44a8a252016-01-19 11:35:36 -0200841 return false;
842 }
843
Paulo Zanonie35be232016-01-18 15:56:58 -0200844 if (fbc_on_pipe_a_only(dev_priv) && crtc->pipe != PIPE_A) {
Paulo Zanoni913a3a62016-01-19 11:35:54 -0200845 fbc->no_fbc_reason = "no enabled pipes can have FBC";
Paulo Zanoni44a8a252016-01-19 11:35:36 -0200846 return false;
847 }
848
Paulo Zanonie35be232016-01-18 15:56:58 -0200849 if (fbc_on_plane_a_only(dev_priv) && crtc->plane != PLANE_A) {
850 fbc->no_fbc_reason = "no enabled planes can have FBC";
851 return false;
852 }
853
Paulo Zanoni44a8a252016-01-19 11:35:36 -0200854 return true;
855}
856
Paulo Zanonib183b3f2015-12-23 18:28:11 -0200857static void intel_fbc_get_reg_params(struct intel_crtc *crtc,
858 struct intel_fbc_reg_params *params)
859{
860 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
Paulo Zanoniaaf78d22016-01-19 11:35:42 -0200861 struct intel_fbc *fbc = &dev_priv->fbc;
862 struct intel_fbc_state_cache *cache = &fbc->state_cache;
Paulo Zanonib183b3f2015-12-23 18:28:11 -0200863
864 /* Since all our fields are integer types, use memset here so the
865 * comparison function can rely on memcmp because the padding will be
866 * zero. */
867 memset(params, 0, sizeof(*params));
868
869 params->crtc.pipe = crtc->pipe;
870 params->crtc.plane = crtc->plane;
871 params->crtc.fence_y_offset = get_crtc_fence_y_offset(crtc);
872
Paulo Zanoniaaf78d22016-01-19 11:35:42 -0200873 params->fb.pixel_format = cache->fb.pixel_format;
874 params->fb.stride = cache->fb.stride;
875 params->fb.fence_reg = cache->fb.fence_reg;
Paulo Zanonib183b3f2015-12-23 18:28:11 -0200876
Paulo Zanoniaaf78d22016-01-19 11:35:42 -0200877 params->cfb_size = intel_fbc_calculate_cfb_size(dev_priv, cache);
Paulo Zanonib183b3f2015-12-23 18:28:11 -0200878
Paulo Zanoniaaf78d22016-01-19 11:35:42 -0200879 params->fb.ggtt_offset = cache->fb.ilk_ggtt_offset;
Paulo Zanonib183b3f2015-12-23 18:28:11 -0200880}
881
882static bool intel_fbc_reg_params_equal(struct intel_fbc_reg_params *params1,
883 struct intel_fbc_reg_params *params2)
884{
885 /* We can use this since intel_fbc_get_reg_params() does a memset. */
886 return memcmp(params1, params2, sizeof(*params1)) == 0;
887}
888
Paulo Zanoni1eb52232016-01-19 11:35:44 -0200889void intel_fbc_pre_update(struct intel_crtc *crtc)
Paulo Zanoni615b40d72016-01-19 11:35:35 -0200890{
891 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200892 struct intel_fbc *fbc = &dev_priv->fbc;
Paulo Zanoni615b40d72016-01-19 11:35:35 -0200893
Paulo Zanoni1eb52232016-01-19 11:35:44 -0200894 if (!fbc_supported(dev_priv))
895 return;
896
897 mutex_lock(&fbc->lock);
Paulo Zanoni615b40d72016-01-19 11:35:35 -0200898
Paulo Zanoni010cf732016-01-19 11:35:48 -0200899 if (!multiple_pipes_ok(crtc)) {
Paulo Zanoni913a3a62016-01-19 11:35:54 -0200900 fbc->no_fbc_reason = "more than one pipe active";
Paulo Zanoni212890c2016-01-19 11:35:43 -0200901 goto deactivate;
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200902 }
903
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200904 if (!fbc->enabled || fbc->crtc != crtc)
Paulo Zanoni1eb52232016-01-19 11:35:44 -0200905 goto unlock;
Paulo Zanoni615b40d72016-01-19 11:35:35 -0200906
Paulo Zanoniaaf78d22016-01-19 11:35:42 -0200907 intel_fbc_update_state_cache(crtc);
908
Paulo Zanoni212890c2016-01-19 11:35:43 -0200909deactivate:
Paulo Zanoni60eb2cc2016-01-19 11:35:45 -0200910 intel_fbc_deactivate(dev_priv);
Paulo Zanoni1eb52232016-01-19 11:35:44 -0200911unlock:
912 mutex_unlock(&fbc->lock);
Paulo Zanoni212890c2016-01-19 11:35:43 -0200913}
914
Paulo Zanoni1eb52232016-01-19 11:35:44 -0200915static void __intel_fbc_post_update(struct intel_crtc *crtc)
Paulo Zanoni212890c2016-01-19 11:35:43 -0200916{
917 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
918 struct intel_fbc *fbc = &dev_priv->fbc;
919 struct intel_fbc_reg_params old_params;
920
921 WARN_ON(!mutex_is_locked(&fbc->lock));
922
923 if (!fbc->enabled || fbc->crtc != crtc)
924 return;
925
926 if (!intel_fbc_can_activate(crtc)) {
927 WARN_ON(fbc->active);
928 return;
929 }
Paulo Zanoni615b40d72016-01-19 11:35:35 -0200930
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200931 old_params = fbc->params;
932 intel_fbc_get_reg_params(crtc, &fbc->params);
Paulo Zanonib183b3f2015-12-23 18:28:11 -0200933
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200934 /* If the scanout has not changed, don't modify the FBC settings.
935 * Note that we make the fundamental assumption that the fb->obj
936 * cannot be unpinned (and have its GTT offset and fence revoked)
937 * without first being decoupled from the scanout and FBC disabled.
938 */
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200939 if (fbc->active &&
940 intel_fbc_reg_params_equal(&old_params, &fbc->params))
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200941 return;
942
Paulo Zanoni60eb2cc2016-01-19 11:35:45 -0200943 intel_fbc_deactivate(dev_priv);
Paulo Zanoni0e631ad2015-10-14 17:45:36 -0300944 intel_fbc_schedule_activation(crtc);
Paulo Zanoni212890c2016-01-19 11:35:43 -0200945 fbc->no_fbc_reason = "FBC enabled (active or scheduled)";
Paulo Zanoni25ad93f2015-07-02 19:25:10 -0300946}
947
Paulo Zanoni1eb52232016-01-19 11:35:44 -0200948void intel_fbc_post_update(struct intel_crtc *crtc)
Paulo Zanoni25ad93f2015-07-02 19:25:10 -0300949{
Paulo Zanoni754d1132015-10-13 19:13:25 -0300950 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200951 struct intel_fbc *fbc = &dev_priv->fbc;
Paulo Zanoni754d1132015-10-13 19:13:25 -0300952
Paulo Zanoni9f218332015-09-23 12:52:27 -0300953 if (!fbc_supported(dev_priv))
Paulo Zanoni0bf73c32015-07-03 15:40:54 -0300954 return;
955
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200956 mutex_lock(&fbc->lock);
Paulo Zanoni1eb52232016-01-19 11:35:44 -0200957 __intel_fbc_post_update(crtc);
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200958 mutex_unlock(&fbc->lock);
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200959}
960
Paulo Zanoni261fe992016-01-19 11:35:40 -0200961static unsigned int intel_fbc_get_frontbuffer_bit(struct intel_fbc *fbc)
962{
963 if (fbc->enabled)
964 return to_intel_plane(fbc->crtc->base.primary)->frontbuffer_bit;
965 else
966 return fbc->possible_framebuffer_bits;
967}
968
Paulo Zanonidbef0f12015-02-13 17:23:46 -0200969void intel_fbc_invalidate(struct drm_i915_private *dev_priv,
970 unsigned int frontbuffer_bits,
971 enum fb_op_origin origin)
972{
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200973 struct intel_fbc *fbc = &dev_priv->fbc;
Paulo Zanonidbef0f12015-02-13 17:23:46 -0200974
Paulo Zanoni9f218332015-09-23 12:52:27 -0300975 if (!fbc_supported(dev_priv))
Paulo Zanoni0bf73c32015-07-03 15:40:54 -0300976 return;
977
Paulo Zanoni0dd81542016-01-19 11:35:39 -0200978 if (origin == ORIGIN_GTT || origin == ORIGIN_FLIP)
Paulo Zanonidbef0f12015-02-13 17:23:46 -0200979 return;
980
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200981 mutex_lock(&fbc->lock);
Paulo Zanoni25ad93f2015-07-02 19:25:10 -0300982
Paulo Zanoni261fe992016-01-19 11:35:40 -0200983 fbc->busy_bits |= intel_fbc_get_frontbuffer_bit(fbc) & frontbuffer_bits;
Paulo Zanonidbef0f12015-02-13 17:23:46 -0200984
Paulo Zanoni5bc40472016-01-19 11:35:53 -0200985 if (fbc->enabled && fbc->busy_bits)
Paulo Zanoni60eb2cc2016-01-19 11:35:45 -0200986 intel_fbc_deactivate(dev_priv);
Paulo Zanoni25ad93f2015-07-02 19:25:10 -0300987
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200988 mutex_unlock(&fbc->lock);
Paulo Zanonidbef0f12015-02-13 17:23:46 -0200989}
990
991void intel_fbc_flush(struct drm_i915_private *dev_priv,
Paulo Zanoni6f4551f2015-07-14 16:29:10 -0300992 unsigned int frontbuffer_bits, enum fb_op_origin origin)
Paulo Zanonidbef0f12015-02-13 17:23:46 -0200993{
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200994 struct intel_fbc *fbc = &dev_priv->fbc;
995
Paulo Zanoni9f218332015-09-23 12:52:27 -0300996 if (!fbc_supported(dev_priv))
Paulo Zanoni0bf73c32015-07-03 15:40:54 -0300997 return;
998
Paulo Zanoni0dd81542016-01-19 11:35:39 -0200999 if (origin == ORIGIN_GTT || origin == ORIGIN_FLIP)
Paulo Zanoni6f4551f2015-07-14 16:29:10 -03001000 return;
Paulo Zanoni25ad93f2015-07-02 19:25:10 -03001001
Paulo Zanoniab34a7e2016-01-11 17:44:36 -02001002 mutex_lock(&fbc->lock);
Paulo Zanonidbef0f12015-02-13 17:23:46 -02001003
Paulo Zanoniab34a7e2016-01-11 17:44:36 -02001004 fbc->busy_bits &= ~frontbuffer_bits;
Paulo Zanonidbef0f12015-02-13 17:23:46 -02001005
Paulo Zanoni261fe992016-01-19 11:35:40 -02001006 if (!fbc->busy_bits && fbc->enabled &&
1007 (frontbuffer_bits & intel_fbc_get_frontbuffer_bit(fbc))) {
Paulo Zanoni0dd81542016-01-19 11:35:39 -02001008 if (fbc->active)
Paulo Zanoniee7d6cf2015-11-11 14:46:22 -02001009 intel_fbc_recompress(dev_priv);
Paulo Zanoni0dd81542016-01-19 11:35:39 -02001010 else
Paulo Zanoni1eb52232016-01-19 11:35:44 -02001011 __intel_fbc_post_update(fbc->crtc);
Paulo Zanoni6f4551f2015-07-14 16:29:10 -03001012 }
Paulo Zanoni25ad93f2015-07-02 19:25:10 -03001013
Paulo Zanoniab34a7e2016-01-11 17:44:36 -02001014 mutex_unlock(&fbc->lock);
Paulo Zanonidbef0f12015-02-13 17:23:46 -02001015}
1016
Rodrigo Vivi94b83952014-12-08 06:46:31 -08001017/**
Paulo Zanonif51be2e2016-01-19 11:35:50 -02001018 * intel_fbc_choose_crtc - select a CRTC to enable FBC on
1019 * @dev_priv: i915 device instance
1020 * @state: the atomic state structure
1021 *
1022 * This function looks at the proposed state for CRTCs and planes, then chooses
1023 * which pipe is going to have FBC by setting intel_crtc_state->enable_fbc to
1024 * true.
1025 *
1026 * Later, intel_fbc_enable is going to look for state->enable_fbc and then maybe
1027 * enable FBC for the chosen CRTC. If it does, it will set dev_priv->fbc.crtc.
1028 */
1029void intel_fbc_choose_crtc(struct drm_i915_private *dev_priv,
1030 struct drm_atomic_state *state)
1031{
1032 struct intel_fbc *fbc = &dev_priv->fbc;
1033 struct drm_crtc *crtc;
1034 struct drm_crtc_state *crtc_state;
1035 struct drm_plane *plane;
1036 struct drm_plane_state *plane_state;
1037 bool fbc_crtc_present = false;
1038 int i, j;
1039
1040 mutex_lock(&fbc->lock);
1041
1042 for_each_crtc_in_state(state, crtc, crtc_state, i) {
1043 if (fbc->crtc == to_intel_crtc(crtc)) {
1044 fbc_crtc_present = true;
1045 break;
1046 }
1047 }
1048 /* This atomic commit doesn't involve the CRTC currently tied to FBC. */
1049 if (!fbc_crtc_present && fbc->crtc != NULL)
1050 goto out;
1051
1052 /* Simply choose the first CRTC that is compatible and has a visible
1053 * plane. We could go for fancier schemes such as checking the plane
1054 * size, but this would just affect the few platforms that don't tie FBC
1055 * to pipe or plane A. */
1056 for_each_plane_in_state(state, plane, plane_state, i) {
1057 struct intel_plane_state *intel_plane_state =
1058 to_intel_plane_state(plane_state);
1059
1060 if (!intel_plane_state->visible)
1061 continue;
1062
1063 for_each_crtc_in_state(state, crtc, crtc_state, j) {
1064 struct intel_crtc_state *intel_crtc_state =
1065 to_intel_crtc_state(crtc_state);
1066
1067 if (plane_state->crtc != crtc)
1068 continue;
1069
1070 if (!intel_fbc_can_choose(to_intel_crtc(crtc)))
1071 break;
1072
1073 intel_crtc_state->enable_fbc = true;
1074 goto out;
1075 }
1076 }
1077
1078out:
1079 mutex_unlock(&fbc->lock);
1080}
1081
1082/**
Paulo Zanonid029bca2015-10-15 10:44:46 -03001083 * intel_fbc_enable: tries to enable FBC on the CRTC
1084 * @crtc: the CRTC
1085 *
Paulo Zanonif51be2e2016-01-19 11:35:50 -02001086 * This function checks if the given CRTC was chosen for FBC, then enables it if
Paulo Zanoni49227c42016-01-19 11:35:52 -02001087 * possible. Notice that it doesn't activate FBC. It is valid to call
1088 * intel_fbc_enable multiple times for the same pipe without an
1089 * intel_fbc_disable in the middle, as long as it is deactivated.
Paulo Zanonid029bca2015-10-15 10:44:46 -03001090 */
1091void intel_fbc_enable(struct intel_crtc *crtc)
1092{
1093 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
Paulo Zanoniab34a7e2016-01-11 17:44:36 -02001094 struct intel_fbc *fbc = &dev_priv->fbc;
Paulo Zanonid029bca2015-10-15 10:44:46 -03001095
1096 if (!fbc_supported(dev_priv))
1097 return;
1098
Paulo Zanoniab34a7e2016-01-11 17:44:36 -02001099 mutex_lock(&fbc->lock);
Paulo Zanonid029bca2015-10-15 10:44:46 -03001100
Paulo Zanoniab34a7e2016-01-11 17:44:36 -02001101 if (fbc->enabled) {
Paulo Zanoni49227c42016-01-19 11:35:52 -02001102 WARN_ON(fbc->crtc == NULL);
1103 if (fbc->crtc == crtc) {
1104 WARN_ON(!crtc->config->enable_fbc);
1105 WARN_ON(fbc->active);
1106 }
Paulo Zanonid029bca2015-10-15 10:44:46 -03001107 goto out;
1108 }
1109
Paulo Zanonif51be2e2016-01-19 11:35:50 -02001110 if (!crtc->config->enable_fbc)
1111 goto out;
1112
Paulo Zanoniab34a7e2016-01-11 17:44:36 -02001113 WARN_ON(fbc->active);
1114 WARN_ON(fbc->crtc != NULL);
Paulo Zanonid029bca2015-10-15 10:44:46 -03001115
Paulo Zanoniaaf78d22016-01-19 11:35:42 -02001116 intel_fbc_update_state_cache(crtc);
Paulo Zanonic5ecd462015-10-15 14:19:21 -03001117 if (intel_fbc_alloc_cfb(crtc)) {
Paulo Zanoni913a3a62016-01-19 11:35:54 -02001118 fbc->no_fbc_reason = "not enough stolen memory";
Paulo Zanonic5ecd462015-10-15 14:19:21 -03001119 goto out;
1120 }
1121
Paulo Zanonid029bca2015-10-15 10:44:46 -03001122 DRM_DEBUG_KMS("Enabling FBC on pipe %c\n", pipe_name(crtc->pipe));
Paulo Zanoniab34a7e2016-01-11 17:44:36 -02001123 fbc->no_fbc_reason = "FBC enabled but not active yet\n";
Paulo Zanonid029bca2015-10-15 10:44:46 -03001124
Paulo Zanoniab34a7e2016-01-11 17:44:36 -02001125 fbc->enabled = true;
1126 fbc->crtc = crtc;
Paulo Zanonid029bca2015-10-15 10:44:46 -03001127out:
Paulo Zanoniab34a7e2016-01-11 17:44:36 -02001128 mutex_unlock(&fbc->lock);
Paulo Zanonid029bca2015-10-15 10:44:46 -03001129}
1130
1131/**
1132 * __intel_fbc_disable - disable FBC
1133 * @dev_priv: i915 device instance
1134 *
1135 * This is the low level function that actually disables FBC. Callers should
1136 * grab the FBC lock.
1137 */
1138static void __intel_fbc_disable(struct drm_i915_private *dev_priv)
1139{
Paulo Zanoniab34a7e2016-01-11 17:44:36 -02001140 struct intel_fbc *fbc = &dev_priv->fbc;
1141 struct intel_crtc *crtc = fbc->crtc;
Paulo Zanonid029bca2015-10-15 10:44:46 -03001142
Paulo Zanoniab34a7e2016-01-11 17:44:36 -02001143 WARN_ON(!mutex_is_locked(&fbc->lock));
1144 WARN_ON(!fbc->enabled);
1145 WARN_ON(fbc->active);
Paulo Zanoni58f9c0b2016-01-19 11:35:51 -02001146 WARN_ON(crtc->active);
Paulo Zanonid029bca2015-10-15 10:44:46 -03001147
1148 DRM_DEBUG_KMS("Disabling FBC on pipe %c\n", pipe_name(crtc->pipe));
1149
Paulo Zanonic5ecd462015-10-15 14:19:21 -03001150 __intel_fbc_cleanup_cfb(dev_priv);
1151
Paulo Zanoniab34a7e2016-01-11 17:44:36 -02001152 fbc->enabled = false;
1153 fbc->crtc = NULL;
Paulo Zanonid029bca2015-10-15 10:44:46 -03001154}
1155
1156/**
Paulo Zanonic937ab3e52016-01-19 11:35:46 -02001157 * intel_fbc_disable - disable FBC if it's associated with crtc
Paulo Zanonid029bca2015-10-15 10:44:46 -03001158 * @crtc: the CRTC
1159 *
1160 * This function disables FBC if it's associated with the provided CRTC.
1161 */
Paulo Zanonic937ab3e52016-01-19 11:35:46 -02001162void intel_fbc_disable(struct intel_crtc *crtc)
Paulo Zanonid029bca2015-10-15 10:44:46 -03001163{
1164 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
Paulo Zanoniab34a7e2016-01-11 17:44:36 -02001165 struct intel_fbc *fbc = &dev_priv->fbc;
Paulo Zanonid029bca2015-10-15 10:44:46 -03001166
1167 if (!fbc_supported(dev_priv))
1168 return;
1169
Paulo Zanoniab34a7e2016-01-11 17:44:36 -02001170 mutex_lock(&fbc->lock);
1171 if (fbc->crtc == crtc) {
1172 WARN_ON(!fbc->enabled);
1173 WARN_ON(fbc->active);
Paulo Zanonid029bca2015-10-15 10:44:46 -03001174 __intel_fbc_disable(dev_priv);
1175 }
Paulo Zanoniab34a7e2016-01-11 17:44:36 -02001176 mutex_unlock(&fbc->lock);
Paulo Zanoni65c76002016-01-19 11:35:47 -02001177
1178 cancel_work_sync(&fbc->work.work);
Paulo Zanonid029bca2015-10-15 10:44:46 -03001179}
1180
1181/**
Paulo Zanonic937ab3e52016-01-19 11:35:46 -02001182 * intel_fbc_global_disable - globally disable FBC
Paulo Zanonid029bca2015-10-15 10:44:46 -03001183 * @dev_priv: i915 device instance
1184 *
1185 * This function disables FBC regardless of which CRTC is associated with it.
1186 */
Paulo Zanonic937ab3e52016-01-19 11:35:46 -02001187void intel_fbc_global_disable(struct drm_i915_private *dev_priv)
Paulo Zanonid029bca2015-10-15 10:44:46 -03001188{
Paulo Zanoniab34a7e2016-01-11 17:44:36 -02001189 struct intel_fbc *fbc = &dev_priv->fbc;
1190
Paulo Zanonid029bca2015-10-15 10:44:46 -03001191 if (!fbc_supported(dev_priv))
1192 return;
1193
Paulo Zanoniab34a7e2016-01-11 17:44:36 -02001194 mutex_lock(&fbc->lock);
1195 if (fbc->enabled)
Paulo Zanonid029bca2015-10-15 10:44:46 -03001196 __intel_fbc_disable(dev_priv);
Paulo Zanoniab34a7e2016-01-11 17:44:36 -02001197 mutex_unlock(&fbc->lock);
Paulo Zanoni65c76002016-01-19 11:35:47 -02001198
1199 cancel_work_sync(&fbc->work.work);
Paulo Zanonid029bca2015-10-15 10:44:46 -03001200}
1201
1202/**
Paulo Zanoni010cf732016-01-19 11:35:48 -02001203 * intel_fbc_init_pipe_state - initialize FBC's CRTC visibility tracking
1204 * @dev_priv: i915 device instance
1205 *
1206 * The FBC code needs to track CRTC visibility since the older platforms can't
1207 * have FBC enabled while multiple pipes are used. This function does the
1208 * initial setup at driver load to make sure FBC is matching the real hardware.
1209 */
1210void intel_fbc_init_pipe_state(struct drm_i915_private *dev_priv)
1211{
1212 struct intel_crtc *crtc;
1213
1214 /* Don't even bother tracking anything if we don't need. */
1215 if (!no_fbc_on_multiple_pipes(dev_priv))
1216 return;
1217
1218 for_each_intel_crtc(dev_priv->dev, crtc)
1219 if (intel_crtc_active(&crtc->base) &&
1220 to_intel_plane_state(crtc->base.primary->state)->visible)
1221 dev_priv->fbc.visible_pipes_mask |= (1 << crtc->pipe);
1222}
1223
1224/**
Rodrigo Vivi94b83952014-12-08 06:46:31 -08001225 * intel_fbc_init - Initialize FBC
1226 * @dev_priv: the i915 device
1227 *
1228 * This function might be called during PM init process.
1229 */
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02001230void intel_fbc_init(struct drm_i915_private *dev_priv)
1231{
Paulo Zanoniab34a7e2016-01-11 17:44:36 -02001232 struct intel_fbc *fbc = &dev_priv->fbc;
Paulo Zanonidbef0f12015-02-13 17:23:46 -02001233 enum pipe pipe;
1234
Paulo Zanoniab34a7e2016-01-11 17:44:36 -02001235 INIT_WORK(&fbc->work.work, intel_fbc_work_fn);
1236 mutex_init(&fbc->lock);
1237 fbc->enabled = false;
1238 fbc->active = false;
1239 fbc->work.scheduled = false;
Paulo Zanoni25ad93f2015-07-02 19:25:10 -03001240
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02001241 if (!HAS_FBC(dev_priv)) {
Paulo Zanoniab34a7e2016-01-11 17:44:36 -02001242 fbc->no_fbc_reason = "unsupported by this chipset";
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02001243 return;
1244 }
1245
Paulo Zanonidbef0f12015-02-13 17:23:46 -02001246 for_each_pipe(dev_priv, pipe) {
Paulo Zanoniab34a7e2016-01-11 17:44:36 -02001247 fbc->possible_framebuffer_bits |=
Paulo Zanonidbef0f12015-02-13 17:23:46 -02001248 INTEL_FRONTBUFFER_PRIMARY(pipe);
1249
Paulo Zanoni57105022015-11-04 17:10:46 -02001250 if (fbc_on_pipe_a_only(dev_priv))
Paulo Zanonidbef0f12015-02-13 17:23:46 -02001251 break;
1252 }
1253
Paulo Zanoni8c400742016-01-29 18:57:39 -02001254 /* This value was pulled out of someone's hat */
1255 if (INTEL_INFO(dev_priv)->gen <= 4 && !IS_GM45(dev_priv))
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02001256 I915_WRITE(FBC_CONTROL, 500 << FBC_CTL_INTERVAL_SHIFT);
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02001257
Paulo Zanonib07ea0f2015-11-04 17:10:52 -02001258 /* We still don't have any sort of hardware state readout for FBC, so
Paulo Zanoni0e631ad2015-10-14 17:45:36 -03001259 * deactivate it in case the BIOS activated it to make sure software
1260 * matches the hardware state. */
Paulo Zanoni8c400742016-01-29 18:57:39 -02001261 if (intel_fbc_hw_is_active(dev_priv))
1262 intel_fbc_hw_deactivate(dev_priv);
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02001263}