blob: 36badba2dcec8bde02b67229e4bb8bcd1a3ad3fb [file] [log] [blame]
Wu Fengguang079d88c2010-03-08 10:44:23 +08001/*
2 *
3 * patch_hdmi.c - routines for HDMI/DisplayPort codecs
4 *
5 * Copyright(c) 2008-2010 Intel Corporation. All rights reserved.
Takashi Iwai84eb01b2010-09-07 12:27:25 +02006 * Copyright (c) 2006 ATI Technologies Inc.
7 * Copyright (c) 2008 NVIDIA Corp. All rights reserved.
8 * Copyright (c) 2008 Wei Ni <wni@nvidia.com>
Anssi Hannula5a6135842013-10-24 21:10:35 +03009 * Copyright (c) 2013 Anssi Hannula <anssi.hannula@iki.fi>
Wu Fengguang079d88c2010-03-08 10:44:23 +080010 *
11 * Authors:
12 * Wu Fengguang <wfg@linux.intel.com>
13 *
14 * Maintained by:
15 * Wu Fengguang <wfg@linux.intel.com>
16 *
17 * This program is free software; you can redistribute it and/or modify it
18 * under the terms of the GNU General Public License as published by the Free
19 * Software Foundation; either version 2 of the License, or (at your option)
20 * any later version.
21 *
22 * This program is distributed in the hope that it will be useful, but
23 * WITHOUT ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
24 * or FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
25 * for more details.
26 *
27 * You should have received a copy of the GNU General Public License
28 * along with this program; if not, write to the Free Software Foundation,
29 * Inc., 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
30 */
31
Takashi Iwai84eb01b2010-09-07 12:27:25 +020032#include <linux/init.h>
33#include <linux/delay.h>
34#include <linux/slab.h>
Paul Gortmaker65a77212011-07-15 13:13:37 -040035#include <linux/module.h>
Takashi Iwai84eb01b2010-09-07 12:27:25 +020036#include <sound/core.h>
David Henningsson07acecc2011-05-19 11:46:03 +020037#include <sound/jack.h>
Wang Xingchao433968d2012-09-06 10:02:37 +080038#include <sound/asoundef.h>
Takashi Iwaid45e6882012-07-31 11:36:00 +020039#include <sound/tlv.h>
Takashi Iwai84eb01b2010-09-07 12:27:25 +020040#include "hda_codec.h"
41#include "hda_local.h"
Takashi Iwai1835a0f2011-10-27 22:12:46 +020042#include "hda_jack.h"
Takashi Iwai84eb01b2010-09-07 12:27:25 +020043
Takashi Iwai0ebaa242011-01-11 18:11:04 +010044static bool static_hdmi_pcm;
45module_param(static_hdmi_pcm, bool, 0644);
46MODULE_PARM_DESC(static_hdmi_pcm, "Don't restrict PCM parameters per ELD info");
47
Mengdong Linfb87fa32013-09-04 16:36:57 -040048#define is_haswell(codec) ((codec)->vendor_id == 0x80862807)
Mengdong Lin75dcbe42014-01-08 15:55:32 -050049#define is_broadwell(codec) ((codec)->vendor_id == 0x80862808)
50#define is_haswell_plus(codec) (is_haswell(codec) || is_broadwell(codec))
51
Mengdong Lin02383852013-10-31 18:31:51 -040052#define is_valleyview(codec) ((codec)->vendor_id == 0x80862882)
Mengdong Linfb87fa32013-09-04 16:36:57 -040053
Stephen Warren384a48d2011-06-01 11:14:21 -060054struct hdmi_spec_per_cvt {
55 hda_nid_t cvt_nid;
56 int assigned;
57 unsigned int channels_min;
58 unsigned int channels_max;
59 u32 rates;
60 u64 formats;
61 unsigned int maxbps;
62};
63
Takashi Iwai4eea3092013-02-07 18:18:19 +010064/* max. connections to a widget */
65#define HDA_MAX_CONNECTIONS 32
66
Stephen Warren384a48d2011-06-01 11:14:21 -060067struct hdmi_spec_per_pin {
68 hda_nid_t pin_nid;
69 int num_mux_nids;
70 hda_nid_t mux_nids[HDA_MAX_CONNECTIONS];
Mengdong Lin2df67422014-03-20 13:01:06 +080071 int mux_idx;
Anssi Hannula1df5a062013-10-05 02:25:40 +030072 hda_nid_t cvt_nid;
Wu Fengguang744626d2011-11-16 16:29:47 +080073
74 struct hda_codec *codec;
Stephen Warren384a48d2011-06-01 11:14:21 -060075 struct hdmi_eld sink_eld;
Takashi Iwaia4e9a382013-10-17 18:21:12 +020076 struct mutex lock;
Wu Fengguang744626d2011-11-16 16:29:47 +080077 struct delayed_work work;
David Henningsson92c69e72013-02-19 16:11:26 +010078 struct snd_kcontrol *eld_ctl;
Wu Fengguangc6e84532011-11-18 16:59:32 -060079 int repoll_count;
Takashi Iwaib0540872013-09-02 12:33:02 +020080 bool setup; /* the stream has been set up by prepare callback */
81 int channels; /* current number of channels */
Takashi Iwai1a6003b2012-09-06 17:42:08 +020082 bool non_pcm;
Takashi Iwaid45e6882012-07-31 11:36:00 +020083 bool chmap_set; /* channel-map override by ALSA API? */
84 unsigned char chmap[8]; /* ALSA API channel-map */
Takashi Iwaibce0d2a2013-03-13 14:40:31 +010085 char pcm_name[8]; /* filled in build_pcm callbacks */
Takashi Iwaia4e9a382013-10-17 18:21:12 +020086#ifdef CONFIG_PROC_FS
87 struct snd_info_entry *proc_entry;
88#endif
Stephen Warren384a48d2011-06-01 11:14:21 -060089};
90
Anssi Hannula307229d2013-10-24 21:10:34 +030091struct cea_channel_speaker_allocation;
92
93/* operations used by generic code that can be overridden by patches */
94struct hdmi_ops {
95 int (*pin_get_eld)(struct hda_codec *codec, hda_nid_t pin_nid,
96 unsigned char *buf, int *eld_size);
97
98 /* get and set channel assigned to each HDMI ASP (audio sample packet) slot */
99 int (*pin_get_slot_channel)(struct hda_codec *codec, hda_nid_t pin_nid,
100 int asp_slot);
101 int (*pin_set_slot_channel)(struct hda_codec *codec, hda_nid_t pin_nid,
102 int asp_slot, int channel);
103
104 void (*pin_setup_infoframe)(struct hda_codec *codec, hda_nid_t pin_nid,
105 int ca, int active_channels, int conn_type);
106
107 /* enable/disable HBR (HD passthrough) */
108 int (*pin_hbr_setup)(struct hda_codec *codec, hda_nid_t pin_nid, bool hbr);
109
110 int (*setup_stream)(struct hda_codec *codec, hda_nid_t cvt_nid,
111 hda_nid_t pin_nid, u32 stream_tag, int format);
112
113 /* Helpers for producing the channel map TLVs. These can be overridden
114 * for devices that have non-standard mapping requirements. */
115 int (*chmap_cea_alloc_validate_get_type)(struct cea_channel_speaker_allocation *cap,
116 int channels);
117 void (*cea_alloc_to_tlv_chmap)(struct cea_channel_speaker_allocation *cap,
118 unsigned int *chmap, int channels);
119
120 /* check that the user-given chmap is supported */
121 int (*chmap_validate)(int ca, int channels, unsigned char *chmap);
122};
123
Wu Fengguang079d88c2010-03-08 10:44:23 +0800124struct hdmi_spec {
125 int num_cvts;
Takashi Iwaibce0d2a2013-03-13 14:40:31 +0100126 struct snd_array cvts; /* struct hdmi_spec_per_cvt */
127 hda_nid_t cvt_nids[4]; /* only for haswell fix */
Stephen Warren384a48d2011-06-01 11:14:21 -0600128
Wu Fengguang079d88c2010-03-08 10:44:23 +0800129 int num_pins;
Takashi Iwaibce0d2a2013-03-13 14:40:31 +0100130 struct snd_array pins; /* struct hdmi_spec_per_pin */
131 struct snd_array pcm_rec; /* struct hda_pcm */
Takashi Iwaid45e6882012-07-31 11:36:00 +0200132 unsigned int channels_max; /* max over all cvts */
Wu Fengguang079d88c2010-03-08 10:44:23 +0800133
David Henningsson4bd038f2013-02-19 16:11:25 +0100134 struct hdmi_eld temp_eld;
Anssi Hannula307229d2013-10-24 21:10:34 +0300135 struct hdmi_ops ops;
Stephen Warren75fae112014-01-30 11:52:16 -0700136
137 bool dyn_pin_out;
138
Wu Fengguang079d88c2010-03-08 10:44:23 +0800139 /*
Anssi Hannula5a6135842013-10-24 21:10:35 +0300140 * Non-generic VIA/NVIDIA specific
Wu Fengguang079d88c2010-03-08 10:44:23 +0800141 */
142 struct hda_multi_out multiout;
Takashi Iwaid0b12522012-06-15 14:34:42 +0200143 struct hda_pcm_stream pcm_playback;
Wu Fengguang079d88c2010-03-08 10:44:23 +0800144};
145
146
147struct hdmi_audio_infoframe {
148 u8 type; /* 0x84 */
149 u8 ver; /* 0x01 */
150 u8 len; /* 0x0a */
151
Wu Fengguang53d7d692010-09-21 14:25:49 +0800152 u8 checksum;
153
Wu Fengguang079d88c2010-03-08 10:44:23 +0800154 u8 CC02_CT47; /* CC in bits 0:2, CT in 4:7 */
155 u8 SS01_SF24;
156 u8 CXT04;
157 u8 CA;
158 u8 LFEPBL01_LSV36_DM_INH7;
Wu Fengguang53d7d692010-09-21 14:25:49 +0800159};
160
161struct dp_audio_infoframe {
162 u8 type; /* 0x84 */
163 u8 len; /* 0x1b */
164 u8 ver; /* 0x11 << 2 */
165
166 u8 CC02_CT47; /* match with HDMI infoframe from this on */
167 u8 SS01_SF24;
168 u8 CXT04;
169 u8 CA;
170 u8 LFEPBL01_LSV36_DM_INH7;
Wu Fengguang079d88c2010-03-08 10:44:23 +0800171};
172
Takashi Iwai2b203db2011-02-11 12:17:30 +0100173union audio_infoframe {
174 struct hdmi_audio_infoframe hdmi;
175 struct dp_audio_infoframe dp;
176 u8 bytes[0];
177};
178
Wu Fengguang079d88c2010-03-08 10:44:23 +0800179/*
180 * CEA speaker placement:
181 *
182 * FLH FCH FRH
183 * FLW FL FLC FC FRC FR FRW
184 *
185 * LFE
186 * TC
187 *
188 * RL RLC RC RRC RR
189 *
190 * The Left/Right Surround channel _notions_ LS/RS in SMPTE 320M corresponds to
191 * CEA RL/RR; The SMPTE channel _assignment_ C/LFE is swapped to CEA LFE/FC.
192 */
193enum cea_speaker_placement {
194 FL = (1 << 0), /* Front Left */
195 FC = (1 << 1), /* Front Center */
196 FR = (1 << 2), /* Front Right */
197 FLC = (1 << 3), /* Front Left Center */
198 FRC = (1 << 4), /* Front Right Center */
199 RL = (1 << 5), /* Rear Left */
200 RC = (1 << 6), /* Rear Center */
201 RR = (1 << 7), /* Rear Right */
202 RLC = (1 << 8), /* Rear Left Center */
203 RRC = (1 << 9), /* Rear Right Center */
204 LFE = (1 << 10), /* Low Frequency Effect */
205 FLW = (1 << 11), /* Front Left Wide */
206 FRW = (1 << 12), /* Front Right Wide */
207 FLH = (1 << 13), /* Front Left High */
208 FCH = (1 << 14), /* Front Center High */
209 FRH = (1 << 15), /* Front Right High */
210 TC = (1 << 16), /* Top Center */
211};
212
213/*
214 * ELD SA bits in the CEA Speaker Allocation data block
215 */
216static int eld_speaker_allocation_bits[] = {
217 [0] = FL | FR,
218 [1] = LFE,
219 [2] = FC,
220 [3] = RL | RR,
221 [4] = RC,
222 [5] = FLC | FRC,
223 [6] = RLC | RRC,
224 /* the following are not defined in ELD yet */
225 [7] = FLW | FRW,
226 [8] = FLH | FRH,
227 [9] = TC,
228 [10] = FCH,
229};
230
231struct cea_channel_speaker_allocation {
232 int ca_index;
233 int speakers[8];
234
235 /* derived values, just for convenience */
236 int channels;
237 int spk_mask;
238};
239
240/*
241 * ALSA sequence is:
242 *
243 * surround40 surround41 surround50 surround51 surround71
244 * ch0 front left = = = =
245 * ch1 front right = = = =
246 * ch2 rear left = = = =
247 * ch3 rear right = = = =
248 * ch4 LFE center center center
249 * ch5 LFE LFE
250 * ch6 side left
251 * ch7 side right
252 *
253 * surround71 = {FL, FR, RLC, RRC, FC, LFE, RL, RR}
254 */
255static int hdmi_channel_mapping[0x32][8] = {
256 /* stereo */
257 [0x00] = { 0x00, 0x11, 0xf2, 0xf3, 0xf4, 0xf5, 0xf6, 0xf7 },
258 /* 2.1 */
259 [0x01] = { 0x00, 0x11, 0x22, 0xf3, 0xf4, 0xf5, 0xf6, 0xf7 },
260 /* Dolby Surround */
261 [0x02] = { 0x00, 0x11, 0x23, 0xf2, 0xf4, 0xf5, 0xf6, 0xf7 },
262 /* surround40 */
263 [0x08] = { 0x00, 0x11, 0x24, 0x35, 0xf3, 0xf2, 0xf6, 0xf7 },
264 /* 4ch */
265 [0x03] = { 0x00, 0x11, 0x23, 0x32, 0x44, 0xf5, 0xf6, 0xf7 },
266 /* surround41 */
Jerry Zhou9396d312010-09-21 14:44:51 +0800267 [0x09] = { 0x00, 0x11, 0x24, 0x35, 0x42, 0xf3, 0xf6, 0xf7 },
Wu Fengguang079d88c2010-03-08 10:44:23 +0800268 /* surround50 */
269 [0x0a] = { 0x00, 0x11, 0x24, 0x35, 0x43, 0xf2, 0xf6, 0xf7 },
270 /* surround51 */
271 [0x0b] = { 0x00, 0x11, 0x24, 0x35, 0x43, 0x52, 0xf6, 0xf7 },
272 /* 7.1 */
273 [0x13] = { 0x00, 0x11, 0x26, 0x37, 0x43, 0x52, 0x64, 0x75 },
274};
275
276/*
277 * This is an ordered list!
278 *
279 * The preceding ones have better chances to be selected by
Wu Fengguang53d7d692010-09-21 14:25:49 +0800280 * hdmi_channel_allocation().
Wu Fengguang079d88c2010-03-08 10:44:23 +0800281 */
282static struct cea_channel_speaker_allocation channel_allocations[] = {
283/* channel: 7 6 5 4 3 2 1 0 */
284{ .ca_index = 0x00, .speakers = { 0, 0, 0, 0, 0, 0, FR, FL } },
285 /* 2.1 */
286{ .ca_index = 0x01, .speakers = { 0, 0, 0, 0, 0, LFE, FR, FL } },
287 /* Dolby Surround */
288{ .ca_index = 0x02, .speakers = { 0, 0, 0, 0, FC, 0, FR, FL } },
289 /* surround40 */
290{ .ca_index = 0x08, .speakers = { 0, 0, RR, RL, 0, 0, FR, FL } },
291 /* surround41 */
292{ .ca_index = 0x09, .speakers = { 0, 0, RR, RL, 0, LFE, FR, FL } },
293 /* surround50 */
294{ .ca_index = 0x0a, .speakers = { 0, 0, RR, RL, FC, 0, FR, FL } },
295 /* surround51 */
296{ .ca_index = 0x0b, .speakers = { 0, 0, RR, RL, FC, LFE, FR, FL } },
297 /* 6.1 */
298{ .ca_index = 0x0f, .speakers = { 0, RC, RR, RL, FC, LFE, FR, FL } },
299 /* surround71 */
300{ .ca_index = 0x13, .speakers = { RRC, RLC, RR, RL, FC, LFE, FR, FL } },
301
302{ .ca_index = 0x03, .speakers = { 0, 0, 0, 0, FC, LFE, FR, FL } },
303{ .ca_index = 0x04, .speakers = { 0, 0, 0, RC, 0, 0, FR, FL } },
304{ .ca_index = 0x05, .speakers = { 0, 0, 0, RC, 0, LFE, FR, FL } },
305{ .ca_index = 0x06, .speakers = { 0, 0, 0, RC, FC, 0, FR, FL } },
306{ .ca_index = 0x07, .speakers = { 0, 0, 0, RC, FC, LFE, FR, FL } },
307{ .ca_index = 0x0c, .speakers = { 0, RC, RR, RL, 0, 0, FR, FL } },
308{ .ca_index = 0x0d, .speakers = { 0, RC, RR, RL, 0, LFE, FR, FL } },
309{ .ca_index = 0x0e, .speakers = { 0, RC, RR, RL, FC, 0, FR, FL } },
310{ .ca_index = 0x10, .speakers = { RRC, RLC, RR, RL, 0, 0, FR, FL } },
311{ .ca_index = 0x11, .speakers = { RRC, RLC, RR, RL, 0, LFE, FR, FL } },
312{ .ca_index = 0x12, .speakers = { RRC, RLC, RR, RL, FC, 0, FR, FL } },
313{ .ca_index = 0x14, .speakers = { FRC, FLC, 0, 0, 0, 0, FR, FL } },
314{ .ca_index = 0x15, .speakers = { FRC, FLC, 0, 0, 0, LFE, FR, FL } },
315{ .ca_index = 0x16, .speakers = { FRC, FLC, 0, 0, FC, 0, FR, FL } },
316{ .ca_index = 0x17, .speakers = { FRC, FLC, 0, 0, FC, LFE, FR, FL } },
317{ .ca_index = 0x18, .speakers = { FRC, FLC, 0, RC, 0, 0, FR, FL } },
318{ .ca_index = 0x19, .speakers = { FRC, FLC, 0, RC, 0, LFE, FR, FL } },
319{ .ca_index = 0x1a, .speakers = { FRC, FLC, 0, RC, FC, 0, FR, FL } },
320{ .ca_index = 0x1b, .speakers = { FRC, FLC, 0, RC, FC, LFE, FR, FL } },
321{ .ca_index = 0x1c, .speakers = { FRC, FLC, RR, RL, 0, 0, FR, FL } },
322{ .ca_index = 0x1d, .speakers = { FRC, FLC, RR, RL, 0, LFE, FR, FL } },
323{ .ca_index = 0x1e, .speakers = { FRC, FLC, RR, RL, FC, 0, FR, FL } },
324{ .ca_index = 0x1f, .speakers = { FRC, FLC, RR, RL, FC, LFE, FR, FL } },
325{ .ca_index = 0x20, .speakers = { 0, FCH, RR, RL, FC, 0, FR, FL } },
326{ .ca_index = 0x21, .speakers = { 0, FCH, RR, RL, FC, LFE, FR, FL } },
327{ .ca_index = 0x22, .speakers = { TC, 0, RR, RL, FC, 0, FR, FL } },
328{ .ca_index = 0x23, .speakers = { TC, 0, RR, RL, FC, LFE, FR, FL } },
329{ .ca_index = 0x24, .speakers = { FRH, FLH, RR, RL, 0, 0, FR, FL } },
330{ .ca_index = 0x25, .speakers = { FRH, FLH, RR, RL, 0, LFE, FR, FL } },
331{ .ca_index = 0x26, .speakers = { FRW, FLW, RR, RL, 0, 0, FR, FL } },
332{ .ca_index = 0x27, .speakers = { FRW, FLW, RR, RL, 0, LFE, FR, FL } },
333{ .ca_index = 0x28, .speakers = { TC, RC, RR, RL, FC, 0, FR, FL } },
334{ .ca_index = 0x29, .speakers = { TC, RC, RR, RL, FC, LFE, FR, FL } },
335{ .ca_index = 0x2a, .speakers = { FCH, RC, RR, RL, FC, 0, FR, FL } },
336{ .ca_index = 0x2b, .speakers = { FCH, RC, RR, RL, FC, LFE, FR, FL } },
337{ .ca_index = 0x2c, .speakers = { TC, FCH, RR, RL, FC, 0, FR, FL } },
338{ .ca_index = 0x2d, .speakers = { TC, FCH, RR, RL, FC, LFE, FR, FL } },
339{ .ca_index = 0x2e, .speakers = { FRH, FLH, RR, RL, FC, 0, FR, FL } },
340{ .ca_index = 0x2f, .speakers = { FRH, FLH, RR, RL, FC, LFE, FR, FL } },
341{ .ca_index = 0x30, .speakers = { FRW, FLW, RR, RL, FC, 0, FR, FL } },
342{ .ca_index = 0x31, .speakers = { FRW, FLW, RR, RL, FC, LFE, FR, FL } },
343};
344
345
346/*
347 * HDMI routines
348 */
349
Takashi Iwaibce0d2a2013-03-13 14:40:31 +0100350#define get_pin(spec, idx) \
351 ((struct hdmi_spec_per_pin *)snd_array_elem(&spec->pins, idx))
352#define get_cvt(spec, idx) \
353 ((struct hdmi_spec_per_cvt *)snd_array_elem(&spec->cvts, idx))
354#define get_pcm_rec(spec, idx) \
355 ((struct hda_pcm *)snd_array_elem(&spec->pcm_rec, idx))
356
Takashi Iwai4e76a882014-02-25 12:21:03 +0100357static int pin_nid_to_pin_index(struct hda_codec *codec, hda_nid_t pin_nid)
Wu Fengguang079d88c2010-03-08 10:44:23 +0800358{
Takashi Iwai4e76a882014-02-25 12:21:03 +0100359 struct hdmi_spec *spec = codec->spec;
Stephen Warren384a48d2011-06-01 11:14:21 -0600360 int pin_idx;
Wu Fengguang079d88c2010-03-08 10:44:23 +0800361
Stephen Warren384a48d2011-06-01 11:14:21 -0600362 for (pin_idx = 0; pin_idx < spec->num_pins; pin_idx++)
Takashi Iwaibce0d2a2013-03-13 14:40:31 +0100363 if (get_pin(spec, pin_idx)->pin_nid == pin_nid)
Stephen Warren384a48d2011-06-01 11:14:21 -0600364 return pin_idx;
Wu Fengguang079d88c2010-03-08 10:44:23 +0800365
Takashi Iwai4e76a882014-02-25 12:21:03 +0100366 codec_warn(codec, "HDMI: pin nid %d not registered\n", pin_nid);
Stephen Warren384a48d2011-06-01 11:14:21 -0600367 return -EINVAL;
368}
369
Takashi Iwai4e76a882014-02-25 12:21:03 +0100370static int hinfo_to_pin_index(struct hda_codec *codec,
Stephen Warren384a48d2011-06-01 11:14:21 -0600371 struct hda_pcm_stream *hinfo)
372{
Takashi Iwai4e76a882014-02-25 12:21:03 +0100373 struct hdmi_spec *spec = codec->spec;
Stephen Warren384a48d2011-06-01 11:14:21 -0600374 int pin_idx;
375
376 for (pin_idx = 0; pin_idx < spec->num_pins; pin_idx++)
Takashi Iwaibce0d2a2013-03-13 14:40:31 +0100377 if (get_pcm_rec(spec, pin_idx)->stream == hinfo)
Stephen Warren384a48d2011-06-01 11:14:21 -0600378 return pin_idx;
379
Takashi Iwai4e76a882014-02-25 12:21:03 +0100380 codec_warn(codec, "HDMI: hinfo %p not registered\n", hinfo);
Stephen Warren384a48d2011-06-01 11:14:21 -0600381 return -EINVAL;
382}
383
Takashi Iwai4e76a882014-02-25 12:21:03 +0100384static int cvt_nid_to_cvt_index(struct hda_codec *codec, hda_nid_t cvt_nid)
Stephen Warren384a48d2011-06-01 11:14:21 -0600385{
Takashi Iwai4e76a882014-02-25 12:21:03 +0100386 struct hdmi_spec *spec = codec->spec;
Stephen Warren384a48d2011-06-01 11:14:21 -0600387 int cvt_idx;
388
389 for (cvt_idx = 0; cvt_idx < spec->num_cvts; cvt_idx++)
Takashi Iwaibce0d2a2013-03-13 14:40:31 +0100390 if (get_cvt(spec, cvt_idx)->cvt_nid == cvt_nid)
Stephen Warren384a48d2011-06-01 11:14:21 -0600391 return cvt_idx;
392
Takashi Iwai4e76a882014-02-25 12:21:03 +0100393 codec_warn(codec, "HDMI: cvt nid %d not registered\n", cvt_nid);
Wu Fengguang079d88c2010-03-08 10:44:23 +0800394 return -EINVAL;
395}
396
Pierre-Louis Bossart14bc52b2011-09-30 16:35:41 -0500397static int hdmi_eld_ctl_info(struct snd_kcontrol *kcontrol,
398 struct snd_ctl_elem_info *uinfo)
399{
400 struct hda_codec *codec = snd_kcontrol_chip(kcontrol);
David Henningsson68e03de2013-02-19 16:11:23 +0100401 struct hdmi_spec *spec = codec->spec;
Takashi Iwaia4e9a382013-10-17 18:21:12 +0200402 struct hdmi_spec_per_pin *per_pin;
David Henningsson68e03de2013-02-19 16:11:23 +0100403 struct hdmi_eld *eld;
Pierre-Louis Bossart14bc52b2011-09-30 16:35:41 -0500404 int pin_idx;
405
Pierre-Louis Bossart14bc52b2011-09-30 16:35:41 -0500406 uinfo->type = SNDRV_CTL_ELEM_TYPE_BYTES;
407
408 pin_idx = kcontrol->private_value;
Takashi Iwaia4e9a382013-10-17 18:21:12 +0200409 per_pin = get_pin(spec, pin_idx);
410 eld = &per_pin->sink_eld;
David Henningsson68e03de2013-02-19 16:11:23 +0100411
Takashi Iwaia4e9a382013-10-17 18:21:12 +0200412 mutex_lock(&per_pin->lock);
David Henningsson68e03de2013-02-19 16:11:23 +0100413 uinfo->count = eld->eld_valid ? eld->eld_size : 0;
Takashi Iwaia4e9a382013-10-17 18:21:12 +0200414 mutex_unlock(&per_pin->lock);
Pierre-Louis Bossart14bc52b2011-09-30 16:35:41 -0500415
416 return 0;
417}
418
419static int hdmi_eld_ctl_get(struct snd_kcontrol *kcontrol,
420 struct snd_ctl_elem_value *ucontrol)
421{
422 struct hda_codec *codec = snd_kcontrol_chip(kcontrol);
David Henningsson68e03de2013-02-19 16:11:23 +0100423 struct hdmi_spec *spec = codec->spec;
Takashi Iwaia4e9a382013-10-17 18:21:12 +0200424 struct hdmi_spec_per_pin *per_pin;
David Henningsson68e03de2013-02-19 16:11:23 +0100425 struct hdmi_eld *eld;
Pierre-Louis Bossart14bc52b2011-09-30 16:35:41 -0500426 int pin_idx;
427
Pierre-Louis Bossart14bc52b2011-09-30 16:35:41 -0500428 pin_idx = kcontrol->private_value;
Takashi Iwaia4e9a382013-10-17 18:21:12 +0200429 per_pin = get_pin(spec, pin_idx);
430 eld = &per_pin->sink_eld;
Pierre-Louis Bossart14bc52b2011-09-30 16:35:41 -0500431
Takashi Iwaia4e9a382013-10-17 18:21:12 +0200432 mutex_lock(&per_pin->lock);
David Henningsson68e03de2013-02-19 16:11:23 +0100433 if (eld->eld_size > ARRAY_SIZE(ucontrol->value.bytes.data)) {
Takashi Iwaia4e9a382013-10-17 18:21:12 +0200434 mutex_unlock(&per_pin->lock);
David Henningsson68e03de2013-02-19 16:11:23 +0100435 snd_BUG();
436 return -EINVAL;
437 }
438
439 memset(ucontrol->value.bytes.data, 0,
440 ARRAY_SIZE(ucontrol->value.bytes.data));
441 if (eld->eld_valid)
442 memcpy(ucontrol->value.bytes.data, eld->eld_buffer,
443 eld->eld_size);
Takashi Iwaia4e9a382013-10-17 18:21:12 +0200444 mutex_unlock(&per_pin->lock);
Pierre-Louis Bossart14bc52b2011-09-30 16:35:41 -0500445
446 return 0;
447}
448
449static struct snd_kcontrol_new eld_bytes_ctl = {
450 .access = SNDRV_CTL_ELEM_ACCESS_READ | SNDRV_CTL_ELEM_ACCESS_VOLATILE,
451 .iface = SNDRV_CTL_ELEM_IFACE_PCM,
452 .name = "ELD",
453 .info = hdmi_eld_ctl_info,
454 .get = hdmi_eld_ctl_get,
455};
456
457static int hdmi_create_eld_ctl(struct hda_codec *codec, int pin_idx,
458 int device)
459{
460 struct snd_kcontrol *kctl;
461 struct hdmi_spec *spec = codec->spec;
462 int err;
463
464 kctl = snd_ctl_new1(&eld_bytes_ctl, codec);
465 if (!kctl)
466 return -ENOMEM;
467 kctl->private_value = pin_idx;
468 kctl->id.device = device;
469
Takashi Iwaibce0d2a2013-03-13 14:40:31 +0100470 err = snd_hda_ctl_add(codec, get_pin(spec, pin_idx)->pin_nid, kctl);
Pierre-Louis Bossart14bc52b2011-09-30 16:35:41 -0500471 if (err < 0)
472 return err;
473
Takashi Iwaibce0d2a2013-03-13 14:40:31 +0100474 get_pin(spec, pin_idx)->eld_ctl = kctl;
Pierre-Louis Bossart14bc52b2011-09-30 16:35:41 -0500475 return 0;
476}
477
Wu Fengguang079d88c2010-03-08 10:44:23 +0800478#ifdef BE_PARANOID
479static void hdmi_get_dip_index(struct hda_codec *codec, hda_nid_t pin_nid,
480 int *packet_index, int *byte_index)
481{
482 int val;
483
484 val = snd_hda_codec_read(codec, pin_nid, 0,
485 AC_VERB_GET_HDMI_DIP_INDEX, 0);
486
487 *packet_index = val >> 5;
488 *byte_index = val & 0x1f;
489}
490#endif
491
492static void hdmi_set_dip_index(struct hda_codec *codec, hda_nid_t pin_nid,
493 int packet_index, int byte_index)
494{
495 int val;
496
497 val = (packet_index << 5) | (byte_index & 0x1f);
498
499 snd_hda_codec_write(codec, pin_nid, 0, AC_VERB_SET_HDMI_DIP_INDEX, val);
500}
501
502static void hdmi_write_dip_byte(struct hda_codec *codec, hda_nid_t pin_nid,
503 unsigned char val)
504{
505 snd_hda_codec_write(codec, pin_nid, 0, AC_VERB_SET_HDMI_DIP_DATA, val);
506}
507
Stephen Warren384a48d2011-06-01 11:14:21 -0600508static void hdmi_init_pin(struct hda_codec *codec, hda_nid_t pin_nid)
Wu Fengguang079d88c2010-03-08 10:44:23 +0800509{
Stephen Warren75fae112014-01-30 11:52:16 -0700510 struct hdmi_spec *spec = codec->spec;
511 int pin_out;
512
Wu Fengguang079d88c2010-03-08 10:44:23 +0800513 /* Unmute */
514 if (get_wcaps(codec, pin_nid) & AC_WCAP_OUT_AMP)
515 snd_hda_codec_write(codec, pin_nid, 0,
516 AC_VERB_SET_AMP_GAIN_MUTE, AMP_OUT_UNMUTE);
Stephen Warren75fae112014-01-30 11:52:16 -0700517
518 if (spec->dyn_pin_out)
519 /* Disable pin out until stream is active */
520 pin_out = 0;
521 else
522 /* Enable pin out: some machines with GM965 gets broken output
523 * when the pin is disabled or changed while using with HDMI
524 */
525 pin_out = PIN_OUT;
526
Wu Fengguang079d88c2010-03-08 10:44:23 +0800527 snd_hda_codec_write(codec, pin_nid, 0,
Stephen Warren75fae112014-01-30 11:52:16 -0700528 AC_VERB_SET_PIN_WIDGET_CONTROL, pin_out);
Wu Fengguang079d88c2010-03-08 10:44:23 +0800529}
530
Stephen Warren384a48d2011-06-01 11:14:21 -0600531static int hdmi_get_channel_count(struct hda_codec *codec, hda_nid_t cvt_nid)
Wu Fengguang079d88c2010-03-08 10:44:23 +0800532{
Stephen Warren384a48d2011-06-01 11:14:21 -0600533 return 1 + snd_hda_codec_read(codec, cvt_nid, 0,
Wu Fengguang079d88c2010-03-08 10:44:23 +0800534 AC_VERB_GET_CVT_CHAN_COUNT, 0);
535}
536
537static void hdmi_set_channel_count(struct hda_codec *codec,
Stephen Warren384a48d2011-06-01 11:14:21 -0600538 hda_nid_t cvt_nid, int chs)
Wu Fengguang079d88c2010-03-08 10:44:23 +0800539{
Stephen Warren384a48d2011-06-01 11:14:21 -0600540 if (chs != hdmi_get_channel_count(codec, cvt_nid))
541 snd_hda_codec_write(codec, cvt_nid, 0,
Wu Fengguang079d88c2010-03-08 10:44:23 +0800542 AC_VERB_SET_CVT_CHAN_COUNT, chs - 1);
543}
544
Takashi Iwaia4e9a382013-10-17 18:21:12 +0200545/*
546 * ELD proc files
547 */
548
549#ifdef CONFIG_PROC_FS
550static void print_eld_info(struct snd_info_entry *entry,
551 struct snd_info_buffer *buffer)
552{
553 struct hdmi_spec_per_pin *per_pin = entry->private_data;
554
555 mutex_lock(&per_pin->lock);
556 snd_hdmi_print_eld_info(&per_pin->sink_eld, buffer);
557 mutex_unlock(&per_pin->lock);
558}
559
560static void write_eld_info(struct snd_info_entry *entry,
561 struct snd_info_buffer *buffer)
562{
563 struct hdmi_spec_per_pin *per_pin = entry->private_data;
564
565 mutex_lock(&per_pin->lock);
566 snd_hdmi_write_eld_info(&per_pin->sink_eld, buffer);
567 mutex_unlock(&per_pin->lock);
568}
569
570static int eld_proc_new(struct hdmi_spec_per_pin *per_pin, int index)
571{
572 char name[32];
573 struct hda_codec *codec = per_pin->codec;
574 struct snd_info_entry *entry;
575 int err;
576
577 snprintf(name, sizeof(name), "eld#%d.%d", codec->addr, index);
578 err = snd_card_proc_new(codec->bus->card, name, &entry);
579 if (err < 0)
580 return err;
581
582 snd_info_set_text_ops(entry, per_pin, print_eld_info);
583 entry->c.text.write = write_eld_info;
584 entry->mode |= S_IWUSR;
585 per_pin->proc_entry = entry;
586
587 return 0;
588}
589
590static void eld_proc_free(struct hdmi_spec_per_pin *per_pin)
591{
592 if (!per_pin->codec->bus->shutdown && per_pin->proc_entry) {
593 snd_device_free(per_pin->codec->bus->card, per_pin->proc_entry);
594 per_pin->proc_entry = NULL;
595 }
596}
597#else
Takashi Iwaib55447a2013-10-21 16:31:45 +0200598static inline int eld_proc_new(struct hdmi_spec_per_pin *per_pin,
599 int index)
Takashi Iwaia4e9a382013-10-17 18:21:12 +0200600{
601 return 0;
602}
Takashi Iwaib55447a2013-10-21 16:31:45 +0200603static inline void eld_proc_free(struct hdmi_spec_per_pin *per_pin)
Takashi Iwaia4e9a382013-10-17 18:21:12 +0200604{
605}
606#endif
Wu Fengguang079d88c2010-03-08 10:44:23 +0800607
608/*
609 * Channel mapping routines
610 */
611
612/*
613 * Compute derived values in channel_allocations[].
614 */
615static void init_channel_allocations(void)
616{
617 int i, j;
618 struct cea_channel_speaker_allocation *p;
619
620 for (i = 0; i < ARRAY_SIZE(channel_allocations); i++) {
621 p = channel_allocations + i;
622 p->channels = 0;
623 p->spk_mask = 0;
624 for (j = 0; j < ARRAY_SIZE(p->speakers); j++)
625 if (p->speakers[j]) {
626 p->channels++;
627 p->spk_mask |= p->speakers[j];
628 }
629 }
630}
631
Wang Xingchao72357c72012-09-06 10:02:36 +0800632static int get_channel_allocation_order(int ca)
633{
634 int i;
635
636 for (i = 0; i < ARRAY_SIZE(channel_allocations); i++) {
637 if (channel_allocations[i].ca_index == ca)
638 break;
639 }
640 return i;
641}
642
Wu Fengguang079d88c2010-03-08 10:44:23 +0800643/*
644 * The transformation takes two steps:
645 *
646 * eld->spk_alloc => (eld_speaker_allocation_bits[]) => spk_mask
647 * spk_mask => (channel_allocations[]) => ai->CA
648 *
649 * TODO: it could select the wrong CA from multiple candidates.
650*/
Takashi Iwai79514d42014-06-06 18:04:34 +0200651static int hdmi_channel_allocation(struct hda_codec *codec,
652 struct hdmi_eld *eld, int channels)
Wu Fengguang079d88c2010-03-08 10:44:23 +0800653{
Wu Fengguang079d88c2010-03-08 10:44:23 +0800654 int i;
Wu Fengguang53d7d692010-09-21 14:25:49 +0800655 int ca = 0;
Wu Fengguang079d88c2010-03-08 10:44:23 +0800656 int spk_mask = 0;
Wu Fengguang079d88c2010-03-08 10:44:23 +0800657 char buf[SND_PRINT_CHANNEL_ALLOCATION_ADVISED_BUFSIZE];
658
659 /*
660 * CA defaults to 0 for basic stereo audio
661 */
662 if (channels <= 2)
663 return 0;
664
Wu Fengguang079d88c2010-03-08 10:44:23 +0800665 /*
666 * expand ELD's speaker allocation mask
667 *
668 * ELD tells the speaker mask in a compact(paired) form,
669 * expand ELD's notions to match the ones used by Audio InfoFrame.
670 */
671 for (i = 0; i < ARRAY_SIZE(eld_speaker_allocation_bits); i++) {
David Henningsson1613d6b2013-02-19 16:11:24 +0100672 if (eld->info.spk_alloc & (1 << i))
Wu Fengguang079d88c2010-03-08 10:44:23 +0800673 spk_mask |= eld_speaker_allocation_bits[i];
674 }
675
676 /* search for the first working match in the CA table */
677 for (i = 0; i < ARRAY_SIZE(channel_allocations); i++) {
678 if (channels == channel_allocations[i].channels &&
679 (spk_mask & channel_allocations[i].spk_mask) ==
680 channel_allocations[i].spk_mask) {
Wu Fengguang53d7d692010-09-21 14:25:49 +0800681 ca = channel_allocations[i].ca_index;
Wu Fengguang079d88c2010-03-08 10:44:23 +0800682 break;
683 }
684 }
685
Anssi Hannula18e39182013-09-01 14:36:47 +0300686 if (!ca) {
687 /* if there was no match, select the regular ALSA channel
688 * allocation with the matching number of channels */
689 for (i = 0; i < ARRAY_SIZE(channel_allocations); i++) {
690 if (channels == channel_allocations[i].channels) {
691 ca = channel_allocations[i].ca_index;
692 break;
693 }
694 }
695 }
696
David Henningsson1613d6b2013-02-19 16:11:24 +0100697 snd_print_channel_allocation(eld->info.spk_alloc, buf, sizeof(buf));
Takashi Iwai79514d42014-06-06 18:04:34 +0200698 codec_dbg(codec, "HDMI: select CA 0x%x for %d-channel allocation: %s\n",
Wu Fengguang53d7d692010-09-21 14:25:49 +0800699 ca, channels, buf);
Wu Fengguang079d88c2010-03-08 10:44:23 +0800700
Wu Fengguang53d7d692010-09-21 14:25:49 +0800701 return ca;
Wu Fengguang079d88c2010-03-08 10:44:23 +0800702}
703
704static void hdmi_debug_channel_mapping(struct hda_codec *codec,
705 hda_nid_t pin_nid)
706{
707#ifdef CONFIG_SND_DEBUG_VERBOSE
Anssi Hannula307229d2013-10-24 21:10:34 +0300708 struct hdmi_spec *spec = codec->spec;
Wu Fengguang079d88c2010-03-08 10:44:23 +0800709 int i;
Anssi Hannula307229d2013-10-24 21:10:34 +0300710 int channel;
Wu Fengguang079d88c2010-03-08 10:44:23 +0800711
712 for (i = 0; i < 8; i++) {
Anssi Hannula307229d2013-10-24 21:10:34 +0300713 channel = spec->ops.pin_get_slot_channel(codec, pin_nid, i);
Takashi Iwai4e76a882014-02-25 12:21:03 +0100714 codec_dbg(codec, "HDMI: ASP channel %d => slot %d\n",
Anssi Hannula307229d2013-10-24 21:10:34 +0300715 channel, i);
Wu Fengguang079d88c2010-03-08 10:44:23 +0800716 }
717#endif
718}
719
Takashi Iwaid45e6882012-07-31 11:36:00 +0200720static void hdmi_std_setup_channel_mapping(struct hda_codec *codec,
Wu Fengguang079d88c2010-03-08 10:44:23 +0800721 hda_nid_t pin_nid,
Wang Xingchao433968d2012-09-06 10:02:37 +0800722 bool non_pcm,
Wu Fengguang53d7d692010-09-21 14:25:49 +0800723 int ca)
Wu Fengguang079d88c2010-03-08 10:44:23 +0800724{
Anssi Hannula307229d2013-10-24 21:10:34 +0300725 struct hdmi_spec *spec = codec->spec;
Anssi Hannula90f28002013-10-05 02:25:39 +0300726 struct cea_channel_speaker_allocation *ch_alloc;
Wu Fengguang079d88c2010-03-08 10:44:23 +0800727 int i;
Wu Fengguang079d88c2010-03-08 10:44:23 +0800728 int err;
Wang Xingchao72357c72012-09-06 10:02:36 +0800729 int order;
Wang Xingchao433968d2012-09-06 10:02:37 +0800730 int non_pcm_mapping[8];
Wu Fengguang079d88c2010-03-08 10:44:23 +0800731
Wang Xingchao72357c72012-09-06 10:02:36 +0800732 order = get_channel_allocation_order(ca);
Anssi Hannula90f28002013-10-05 02:25:39 +0300733 ch_alloc = &channel_allocations[order];
Wang Xingchao433968d2012-09-06 10:02:37 +0800734
Wu Fengguang079d88c2010-03-08 10:44:23 +0800735 if (hdmi_channel_mapping[ca][1] == 0) {
Anssi Hannula90f28002013-10-05 02:25:39 +0300736 int hdmi_slot = 0;
737 /* fill actual channel mappings in ALSA channel (i) order */
738 for (i = 0; i < ch_alloc->channels; i++) {
739 while (!ch_alloc->speakers[7 - hdmi_slot] && !WARN_ON(hdmi_slot >= 8))
740 hdmi_slot++; /* skip zero slots */
741
742 hdmi_channel_mapping[ca][i] = (i << 4) | hdmi_slot++;
743 }
744 /* fill the rest of the slots with ALSA channel 0xf */
745 for (hdmi_slot = 0; hdmi_slot < 8; hdmi_slot++)
746 if (!ch_alloc->speakers[7 - hdmi_slot])
747 hdmi_channel_mapping[ca][i++] = (0xf << 4) | hdmi_slot;
Wu Fengguang079d88c2010-03-08 10:44:23 +0800748 }
749
Wang Xingchao433968d2012-09-06 10:02:37 +0800750 if (non_pcm) {
Anssi Hannula90f28002013-10-05 02:25:39 +0300751 for (i = 0; i < ch_alloc->channels; i++)
Anssi Hannula11f7c522013-10-05 02:25:41 +0300752 non_pcm_mapping[i] = (i << 4) | i;
Wang Xingchao433968d2012-09-06 10:02:37 +0800753 for (; i < 8; i++)
Anssi Hannula11f7c522013-10-05 02:25:41 +0300754 non_pcm_mapping[i] = (0xf << 4) | i;
Wang Xingchao433968d2012-09-06 10:02:37 +0800755 }
756
Wu Fengguang079d88c2010-03-08 10:44:23 +0800757 for (i = 0; i < 8; i++) {
Anssi Hannula307229d2013-10-24 21:10:34 +0300758 int slotsetup = non_pcm ? non_pcm_mapping[i] : hdmi_channel_mapping[ca][i];
759 int hdmi_slot = slotsetup & 0x0f;
760 int channel = (slotsetup & 0xf0) >> 4;
761 err = spec->ops.pin_set_slot_channel(codec, pin_nid, hdmi_slot, channel);
Wu Fengguang079d88c2010-03-08 10:44:23 +0800762 if (err) {
Takashi Iwai4e76a882014-02-25 12:21:03 +0100763 codec_dbg(codec, "HDMI: channel mapping failed\n");
Wu Fengguang079d88c2010-03-08 10:44:23 +0800764 break;
765 }
766 }
Wu Fengguang079d88c2010-03-08 10:44:23 +0800767}
768
Takashi Iwaid45e6882012-07-31 11:36:00 +0200769struct channel_map_table {
770 unsigned char map; /* ALSA API channel map position */
Takashi Iwaid45e6882012-07-31 11:36:00 +0200771 int spk_mask; /* speaker position bit mask */
772};
773
774static struct channel_map_table map_tables[] = {
Anssi Hannulaa5b7d512013-10-05 02:25:42 +0300775 { SNDRV_CHMAP_FL, FL },
776 { SNDRV_CHMAP_FR, FR },
777 { SNDRV_CHMAP_RL, RL },
778 { SNDRV_CHMAP_RR, RR },
779 { SNDRV_CHMAP_LFE, LFE },
780 { SNDRV_CHMAP_FC, FC },
781 { SNDRV_CHMAP_RLC, RLC },
782 { SNDRV_CHMAP_RRC, RRC },
783 { SNDRV_CHMAP_RC, RC },
784 { SNDRV_CHMAP_FLC, FLC },
785 { SNDRV_CHMAP_FRC, FRC },
Anssi Hannula94908a32013-11-10 21:24:04 +0200786 { SNDRV_CHMAP_TFL, FLH },
787 { SNDRV_CHMAP_TFR, FRH },
Anssi Hannulaa5b7d512013-10-05 02:25:42 +0300788 { SNDRV_CHMAP_FLW, FLW },
789 { SNDRV_CHMAP_FRW, FRW },
790 { SNDRV_CHMAP_TC, TC },
Anssi Hannula94908a32013-11-10 21:24:04 +0200791 { SNDRV_CHMAP_TFC, FCH },
Takashi Iwaid45e6882012-07-31 11:36:00 +0200792 {} /* terminator */
793};
794
795/* from ALSA API channel position to speaker bit mask */
796static int to_spk_mask(unsigned char c)
797{
798 struct channel_map_table *t = map_tables;
799 for (; t->map; t++) {
800 if (t->map == c)
801 return t->spk_mask;
802 }
803 return 0;
804}
805
806/* from ALSA API channel position to CEA slot */
Anssi Hannulaa5b7d512013-10-05 02:25:42 +0300807static int to_cea_slot(int ordered_ca, unsigned char pos)
Takashi Iwaid45e6882012-07-31 11:36:00 +0200808{
Anssi Hannulaa5b7d512013-10-05 02:25:42 +0300809 int mask = to_spk_mask(pos);
810 int i;
Takashi Iwaid45e6882012-07-31 11:36:00 +0200811
Anssi Hannulaa5b7d512013-10-05 02:25:42 +0300812 if (mask) {
813 for (i = 0; i < 8; i++) {
814 if (channel_allocations[ordered_ca].speakers[7 - i] == mask)
815 return i;
816 }
Takashi Iwaid45e6882012-07-31 11:36:00 +0200817 }
Anssi Hannulaa5b7d512013-10-05 02:25:42 +0300818
819 return -1;
Takashi Iwaid45e6882012-07-31 11:36:00 +0200820}
821
822/* from speaker bit mask to ALSA API channel position */
823static int spk_to_chmap(int spk)
824{
825 struct channel_map_table *t = map_tables;
826 for (; t->map; t++) {
827 if (t->spk_mask == spk)
828 return t->map;
829 }
830 return 0;
831}
832
Anssi Hannulaa5b7d512013-10-05 02:25:42 +0300833/* from CEA slot to ALSA API channel position */
834static int from_cea_slot(int ordered_ca, unsigned char slot)
835{
836 int mask = channel_allocations[ordered_ca].speakers[7 - slot];
837
838 return spk_to_chmap(mask);
839}
840
Takashi Iwaid45e6882012-07-31 11:36:00 +0200841/* get the CA index corresponding to the given ALSA API channel map */
842static int hdmi_manual_channel_allocation(int chs, unsigned char *map)
843{
844 int i, spks = 0, spk_mask = 0;
845
846 for (i = 0; i < chs; i++) {
847 int mask = to_spk_mask(map[i]);
848 if (mask) {
849 spk_mask |= mask;
850 spks++;
851 }
852 }
853
854 for (i = 0; i < ARRAY_SIZE(channel_allocations); i++) {
855 if ((chs == channel_allocations[i].channels ||
856 spks == channel_allocations[i].channels) &&
857 (spk_mask & channel_allocations[i].spk_mask) ==
858 channel_allocations[i].spk_mask)
859 return channel_allocations[i].ca_index;
860 }
861 return -1;
862}
863
864/* set up the channel slots for the given ALSA API channel map */
865static int hdmi_manual_setup_channel_mapping(struct hda_codec *codec,
866 hda_nid_t pin_nid,
Anssi Hannulaa5b7d512013-10-05 02:25:42 +0300867 int chs, unsigned char *map,
868 int ca)
Takashi Iwaid45e6882012-07-31 11:36:00 +0200869{
Anssi Hannula307229d2013-10-24 21:10:34 +0300870 struct hdmi_spec *spec = codec->spec;
Anssi Hannulaa5b7d512013-10-05 02:25:42 +0300871 int ordered_ca = get_channel_allocation_order(ca);
Anssi Hannula11f7c522013-10-05 02:25:41 +0300872 int alsa_pos, hdmi_slot;
873 int assignments[8] = {[0 ... 7] = 0xf};
874
875 for (alsa_pos = 0; alsa_pos < chs; alsa_pos++) {
876
Anssi Hannulaa5b7d512013-10-05 02:25:42 +0300877 hdmi_slot = to_cea_slot(ordered_ca, map[alsa_pos]);
Anssi Hannula11f7c522013-10-05 02:25:41 +0300878
879 if (hdmi_slot < 0)
880 continue; /* unassigned channel */
881
882 assignments[hdmi_slot] = alsa_pos;
883 }
884
885 for (hdmi_slot = 0; hdmi_slot < 8; hdmi_slot++) {
Anssi Hannula307229d2013-10-24 21:10:34 +0300886 int err;
Anssi Hannula11f7c522013-10-05 02:25:41 +0300887
Anssi Hannula307229d2013-10-24 21:10:34 +0300888 err = spec->ops.pin_set_slot_channel(codec, pin_nid, hdmi_slot,
889 assignments[hdmi_slot]);
Takashi Iwaid45e6882012-07-31 11:36:00 +0200890 if (err)
891 return -EINVAL;
892 }
893 return 0;
894}
895
896/* store ALSA API channel map from the current default map */
897static void hdmi_setup_fake_chmap(unsigned char *map, int ca)
898{
899 int i;
Anssi Hannula56cac412013-10-05 02:25:38 +0300900 int ordered_ca = get_channel_allocation_order(ca);
Takashi Iwaid45e6882012-07-31 11:36:00 +0200901 for (i = 0; i < 8; i++) {
Anssi Hannula56cac412013-10-05 02:25:38 +0300902 if (i < channel_allocations[ordered_ca].channels)
Anssi Hannulaa5b7d512013-10-05 02:25:42 +0300903 map[i] = from_cea_slot(ordered_ca, hdmi_channel_mapping[ca][i] & 0x0f);
Takashi Iwaid45e6882012-07-31 11:36:00 +0200904 else
905 map[i] = 0;
906 }
907}
908
909static void hdmi_setup_channel_mapping(struct hda_codec *codec,
910 hda_nid_t pin_nid, bool non_pcm, int ca,
Anssi Hannula20608732013-02-03 17:55:45 +0200911 int channels, unsigned char *map,
912 bool chmap_set)
Takashi Iwaid45e6882012-07-31 11:36:00 +0200913{
Anssi Hannula20608732013-02-03 17:55:45 +0200914 if (!non_pcm && chmap_set) {
Takashi Iwaid45e6882012-07-31 11:36:00 +0200915 hdmi_manual_setup_channel_mapping(codec, pin_nid,
Anssi Hannulaa5b7d512013-10-05 02:25:42 +0300916 channels, map, ca);
Takashi Iwaid45e6882012-07-31 11:36:00 +0200917 } else {
918 hdmi_std_setup_channel_mapping(codec, pin_nid, non_pcm, ca);
919 hdmi_setup_fake_chmap(map, ca);
920 }
Anssi Hannula980b2492013-10-05 02:25:44 +0300921
922 hdmi_debug_channel_mapping(codec, pin_nid);
Takashi Iwaid45e6882012-07-31 11:36:00 +0200923}
Wu Fengguang079d88c2010-03-08 10:44:23 +0800924
Anssi Hannula307229d2013-10-24 21:10:34 +0300925static int hdmi_pin_set_slot_channel(struct hda_codec *codec, hda_nid_t pin_nid,
926 int asp_slot, int channel)
927{
928 return snd_hda_codec_write(codec, pin_nid, 0,
929 AC_VERB_SET_HDMI_CHAN_SLOT,
930 (channel << 4) | asp_slot);
931}
932
933static int hdmi_pin_get_slot_channel(struct hda_codec *codec, hda_nid_t pin_nid,
934 int asp_slot)
935{
936 return (snd_hda_codec_read(codec, pin_nid, 0,
937 AC_VERB_GET_HDMI_CHAN_SLOT,
938 asp_slot) & 0xf0) >> 4;
939}
940
Wu Fengguang079d88c2010-03-08 10:44:23 +0800941/*
942 * Audio InfoFrame routines
943 */
944
945/*
946 * Enable Audio InfoFrame Transmission
947 */
948static void hdmi_start_infoframe_trans(struct hda_codec *codec,
949 hda_nid_t pin_nid)
950{
951 hdmi_set_dip_index(codec, pin_nid, 0x0, 0x0);
952 snd_hda_codec_write(codec, pin_nid, 0, AC_VERB_SET_HDMI_DIP_XMIT,
953 AC_DIPXMIT_BEST);
954}
955
956/*
957 * Disable Audio InfoFrame Transmission
958 */
959static void hdmi_stop_infoframe_trans(struct hda_codec *codec,
960 hda_nid_t pin_nid)
961{
962 hdmi_set_dip_index(codec, pin_nid, 0x0, 0x0);
963 snd_hda_codec_write(codec, pin_nid, 0, AC_VERB_SET_HDMI_DIP_XMIT,
964 AC_DIPXMIT_DISABLE);
965}
966
967static void hdmi_debug_dip_size(struct hda_codec *codec, hda_nid_t pin_nid)
968{
969#ifdef CONFIG_SND_DEBUG_VERBOSE
970 int i;
971 int size;
972
973 size = snd_hdmi_get_eld_size(codec, pin_nid);
Takashi Iwai4e76a882014-02-25 12:21:03 +0100974 codec_dbg(codec, "HDMI: ELD buf size is %d\n", size);
Wu Fengguang079d88c2010-03-08 10:44:23 +0800975
976 for (i = 0; i < 8; i++) {
977 size = snd_hda_codec_read(codec, pin_nid, 0,
978 AC_VERB_GET_HDMI_DIP_SIZE, i);
Takashi Iwai4e76a882014-02-25 12:21:03 +0100979 codec_dbg(codec, "HDMI: DIP GP[%d] buf size is %d\n", i, size);
Wu Fengguang079d88c2010-03-08 10:44:23 +0800980 }
981#endif
982}
983
984static void hdmi_clear_dip_buffers(struct hda_codec *codec, hda_nid_t pin_nid)
985{
986#ifdef BE_PARANOID
987 int i, j;
988 int size;
989 int pi, bi;
990 for (i = 0; i < 8; i++) {
991 size = snd_hda_codec_read(codec, pin_nid, 0,
992 AC_VERB_GET_HDMI_DIP_SIZE, i);
993 if (size == 0)
994 continue;
995
996 hdmi_set_dip_index(codec, pin_nid, i, 0x0);
997 for (j = 1; j < 1000; j++) {
998 hdmi_write_dip_byte(codec, pin_nid, 0x0);
999 hdmi_get_dip_index(codec, pin_nid, &pi, &bi);
1000 if (pi != i)
Takashi Iwai4e76a882014-02-25 12:21:03 +01001001 codec_dbg(codec, "dip index %d: %d != %d\n",
Wu Fengguang079d88c2010-03-08 10:44:23 +08001002 bi, pi, i);
1003 if (bi == 0) /* byte index wrapped around */
1004 break;
1005 }
Takashi Iwai4e76a882014-02-25 12:21:03 +01001006 codec_dbg(codec,
Wu Fengguang079d88c2010-03-08 10:44:23 +08001007 "HDMI: DIP GP[%d] buf reported size=%d, written=%d\n",
1008 i, size, j);
1009 }
1010#endif
1011}
1012
Wu Fengguang53d7d692010-09-21 14:25:49 +08001013static void hdmi_checksum_audio_infoframe(struct hdmi_audio_infoframe *hdmi_ai)
Wu Fengguang079d88c2010-03-08 10:44:23 +08001014{
Wu Fengguang53d7d692010-09-21 14:25:49 +08001015 u8 *bytes = (u8 *)hdmi_ai;
Wu Fengguang079d88c2010-03-08 10:44:23 +08001016 u8 sum = 0;
1017 int i;
1018
Wu Fengguang53d7d692010-09-21 14:25:49 +08001019 hdmi_ai->checksum = 0;
Wu Fengguang079d88c2010-03-08 10:44:23 +08001020
Wu Fengguang53d7d692010-09-21 14:25:49 +08001021 for (i = 0; i < sizeof(*hdmi_ai); i++)
Wu Fengguang079d88c2010-03-08 10:44:23 +08001022 sum += bytes[i];
1023
Wu Fengguang53d7d692010-09-21 14:25:49 +08001024 hdmi_ai->checksum = -sum;
Wu Fengguang079d88c2010-03-08 10:44:23 +08001025}
1026
1027static void hdmi_fill_audio_infoframe(struct hda_codec *codec,
1028 hda_nid_t pin_nid,
Wu Fengguang53d7d692010-09-21 14:25:49 +08001029 u8 *dip, int size)
Wu Fengguang079d88c2010-03-08 10:44:23 +08001030{
Wu Fengguang079d88c2010-03-08 10:44:23 +08001031 int i;
1032
1033 hdmi_debug_dip_size(codec, pin_nid);
1034 hdmi_clear_dip_buffers(codec, pin_nid); /* be paranoid */
1035
Wu Fengguang079d88c2010-03-08 10:44:23 +08001036 hdmi_set_dip_index(codec, pin_nid, 0x0, 0x0);
Wu Fengguang53d7d692010-09-21 14:25:49 +08001037 for (i = 0; i < size; i++)
1038 hdmi_write_dip_byte(codec, pin_nid, dip[i]);
Wu Fengguang079d88c2010-03-08 10:44:23 +08001039}
1040
1041static bool hdmi_infoframe_uptodate(struct hda_codec *codec, hda_nid_t pin_nid,
Wu Fengguang53d7d692010-09-21 14:25:49 +08001042 u8 *dip, int size)
Wu Fengguang079d88c2010-03-08 10:44:23 +08001043{
Wu Fengguang079d88c2010-03-08 10:44:23 +08001044 u8 val;
1045 int i;
1046
1047 if (snd_hda_codec_read(codec, pin_nid, 0, AC_VERB_GET_HDMI_DIP_XMIT, 0)
1048 != AC_DIPXMIT_BEST)
1049 return false;
1050
1051 hdmi_set_dip_index(codec, pin_nid, 0x0, 0x0);
Wu Fengguang53d7d692010-09-21 14:25:49 +08001052 for (i = 0; i < size; i++) {
Wu Fengguang079d88c2010-03-08 10:44:23 +08001053 val = snd_hda_codec_read(codec, pin_nid, 0,
1054 AC_VERB_GET_HDMI_DIP_DATA, 0);
Wu Fengguang53d7d692010-09-21 14:25:49 +08001055 if (val != dip[i])
Wu Fengguang079d88c2010-03-08 10:44:23 +08001056 return false;
1057 }
1058
1059 return true;
1060}
1061
Anssi Hannula307229d2013-10-24 21:10:34 +03001062static void hdmi_pin_setup_infoframe(struct hda_codec *codec,
1063 hda_nid_t pin_nid,
1064 int ca, int active_channels,
1065 int conn_type)
1066{
1067 union audio_infoframe ai;
1068
Mengdong Lincaaf5ef2014-03-11 17:12:52 -04001069 memset(&ai, 0, sizeof(ai));
Anssi Hannula307229d2013-10-24 21:10:34 +03001070 if (conn_type == 0) { /* HDMI */
1071 struct hdmi_audio_infoframe *hdmi_ai = &ai.hdmi;
1072
1073 hdmi_ai->type = 0x84;
1074 hdmi_ai->ver = 0x01;
1075 hdmi_ai->len = 0x0a;
1076 hdmi_ai->CC02_CT47 = active_channels - 1;
1077 hdmi_ai->CA = ca;
1078 hdmi_checksum_audio_infoframe(hdmi_ai);
1079 } else if (conn_type == 1) { /* DisplayPort */
1080 struct dp_audio_infoframe *dp_ai = &ai.dp;
1081
1082 dp_ai->type = 0x84;
1083 dp_ai->len = 0x1b;
1084 dp_ai->ver = 0x11 << 2;
1085 dp_ai->CC02_CT47 = active_channels - 1;
1086 dp_ai->CA = ca;
1087 } else {
Takashi Iwai4e76a882014-02-25 12:21:03 +01001088 codec_dbg(codec, "HDMI: unknown connection type at pin %d\n",
Anssi Hannula307229d2013-10-24 21:10:34 +03001089 pin_nid);
1090 return;
1091 }
1092
1093 /*
1094 * sizeof(ai) is used instead of sizeof(*hdmi_ai) or
1095 * sizeof(*dp_ai) to avoid partial match/update problems when
1096 * the user switches between HDMI/DP monitors.
1097 */
1098 if (!hdmi_infoframe_uptodate(codec, pin_nid, ai.bytes,
1099 sizeof(ai))) {
Takashi Iwai4e76a882014-02-25 12:21:03 +01001100 codec_dbg(codec,
1101 "hdmi_pin_setup_infoframe: pin=%d channels=%d ca=0x%02x\n",
Anssi Hannula307229d2013-10-24 21:10:34 +03001102 pin_nid,
1103 active_channels, ca);
1104 hdmi_stop_infoframe_trans(codec, pin_nid);
1105 hdmi_fill_audio_infoframe(codec, pin_nid,
1106 ai.bytes, sizeof(ai));
1107 hdmi_start_infoframe_trans(codec, pin_nid);
1108 }
1109}
1110
Takashi Iwaib0540872013-09-02 12:33:02 +02001111static void hdmi_setup_audio_infoframe(struct hda_codec *codec,
1112 struct hdmi_spec_per_pin *per_pin,
1113 bool non_pcm)
Wu Fengguang079d88c2010-03-08 10:44:23 +08001114{
Anssi Hannula307229d2013-10-24 21:10:34 +03001115 struct hdmi_spec *spec = codec->spec;
Stephen Warren384a48d2011-06-01 11:14:21 -06001116 hda_nid_t pin_nid = per_pin->pin_nid;
Takashi Iwaib0540872013-09-02 12:33:02 +02001117 int channels = per_pin->channels;
Anssi Hannula1df5a062013-10-05 02:25:40 +03001118 int active_channels;
Stephen Warren384a48d2011-06-01 11:14:21 -06001119 struct hdmi_eld *eld;
Anssi Hannula1df5a062013-10-05 02:25:40 +03001120 int ca, ordered_ca;
Wu Fengguang079d88c2010-03-08 10:44:23 +08001121
Takashi Iwaib0540872013-09-02 12:33:02 +02001122 if (!channels)
1123 return;
1124
Mengdong Lin75dcbe42014-01-08 15:55:32 -05001125 if (is_haswell_plus(codec))
Mengdong Lin58f7d282013-09-04 16:37:12 -04001126 snd_hda_codec_write(codec, pin_nid, 0,
1127 AC_VERB_SET_AMP_GAIN_MUTE,
1128 AMP_OUT_UNMUTE);
1129
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01001130 eld = &per_pin->sink_eld;
Wu Fengguang079d88c2010-03-08 10:44:23 +08001131
Takashi Iwaid45e6882012-07-31 11:36:00 +02001132 if (!non_pcm && per_pin->chmap_set)
1133 ca = hdmi_manual_channel_allocation(channels, per_pin->chmap);
1134 else
Takashi Iwai79514d42014-06-06 18:04:34 +02001135 ca = hdmi_channel_allocation(codec, eld, channels);
Takashi Iwaid45e6882012-07-31 11:36:00 +02001136 if (ca < 0)
1137 ca = 0;
Wu Fengguang079d88c2010-03-08 10:44:23 +08001138
Anssi Hannula1df5a062013-10-05 02:25:40 +03001139 ordered_ca = get_channel_allocation_order(ca);
1140 active_channels = channel_allocations[ordered_ca].channels;
1141
1142 hdmi_set_channel_count(codec, per_pin->cvt_nid, active_channels);
1143
Stephen Warren384a48d2011-06-01 11:14:21 -06001144 /*
Anssi Hannula39edac72013-10-07 19:24:52 +03001145 * always configure channel mapping, it may have been changed by the
1146 * user in the meantime
1147 */
1148 hdmi_setup_channel_mapping(codec, pin_nid, non_pcm, ca,
1149 channels, per_pin->chmap,
1150 per_pin->chmap_set);
1151
Anssi Hannula307229d2013-10-24 21:10:34 +03001152 spec->ops.pin_setup_infoframe(codec, pin_nid, ca, active_channels,
1153 eld->info.conn_type);
Wang Xingchao433968d2012-09-06 10:02:37 +08001154
Takashi Iwai1a6003b2012-09-06 17:42:08 +02001155 per_pin->non_pcm = non_pcm;
Wu Fengguang079d88c2010-03-08 10:44:23 +08001156}
1157
Wu Fengguang079d88c2010-03-08 10:44:23 +08001158/*
1159 * Unsolicited events
1160 */
1161
Takashi Iwaiefe47102013-11-07 13:38:23 +01001162static bool hdmi_present_sense(struct hdmi_spec_per_pin *per_pin, int repoll);
Takashi Iwai38faddb2010-07-28 14:21:55 +02001163
David Henningsson20ce9022013-12-04 10:19:41 +08001164static void jack_callback(struct hda_codec *codec, struct hda_jack_tbl *jack)
Wu Fengguang079d88c2010-03-08 10:44:23 +08001165{
1166 struct hdmi_spec *spec = codec->spec;
Takashi Iwai4e76a882014-02-25 12:21:03 +01001167 int pin_idx = pin_nid_to_pin_index(codec, jack->nid);
David Henningsson20ce9022013-12-04 10:19:41 +08001168 if (pin_idx < 0)
1169 return;
1170
1171 if (hdmi_present_sense(get_pin(spec, pin_idx), 1))
1172 snd_hda_jack_report_sync(codec);
1173}
1174
1175static void hdmi_intrinsic_event(struct hda_codec *codec, unsigned int res)
1176{
Takashi Iwai3a938972011-10-28 01:16:55 +02001177 int tag = res >> AC_UNSOL_RES_TAG_SHIFT;
Takashi Iwai3a938972011-10-28 01:16:55 +02001178 struct hda_jack_tbl *jack;
Mengdong Lin2e59e5a2013-08-26 21:35:49 -04001179 int dev_entry = (res & AC_UNSOL_RES_DE) >> AC_UNSOL_RES_DE_SHIFT;
Takashi Iwai3a938972011-10-28 01:16:55 +02001180
1181 jack = snd_hda_jack_tbl_get_from_tag(codec, tag);
1182 if (!jack)
1183 return;
Takashi Iwai3a938972011-10-28 01:16:55 +02001184 jack->jack_dirty = 1;
Wu Fengguang079d88c2010-03-08 10:44:23 +08001185
Takashi Iwai4e76a882014-02-25 12:21:03 +01001186 codec_dbg(codec,
Mengdong Lin2e59e5a2013-08-26 21:35:49 -04001187 "HDMI hot plug event: Codec=%d Pin=%d Device=%d Inactive=%d Presence_Detect=%d ELD_Valid=%d\n",
David Henningsson20ce9022013-12-04 10:19:41 +08001188 codec->addr, jack->nid, dev_entry, !!(res & AC_UNSOL_RES_IA),
Fengguang Wufae3d882012-04-10 17:00:35 +08001189 !!(res & AC_UNSOL_RES_PD), !!(res & AC_UNSOL_RES_ELDV));
Wu Fengguang079d88c2010-03-08 10:44:23 +08001190
David Henningsson20ce9022013-12-04 10:19:41 +08001191 jack_callback(codec, jack);
Wu Fengguang079d88c2010-03-08 10:44:23 +08001192}
1193
1194static void hdmi_non_intrinsic_event(struct hda_codec *codec, unsigned int res)
1195{
1196 int tag = res >> AC_UNSOL_RES_TAG_SHIFT;
1197 int subtag = (res & AC_UNSOL_RES_SUBTAG) >> AC_UNSOL_RES_SUBTAG_SHIFT;
1198 int cp_state = !!(res & AC_UNSOL_RES_CP_STATE);
1199 int cp_ready = !!(res & AC_UNSOL_RES_CP_READY);
1200
Takashi Iwai4e76a882014-02-25 12:21:03 +01001201 codec_info(codec,
Takashi Iwaie9ea8e82012-06-21 11:41:05 +02001202 "HDMI CP event: CODEC=%d TAG=%d SUBTAG=0x%x CP_STATE=%d CP_READY=%d\n",
Stephen Warren384a48d2011-06-01 11:14:21 -06001203 codec->addr,
Wu Fengguang079d88c2010-03-08 10:44:23 +08001204 tag,
1205 subtag,
1206 cp_state,
1207 cp_ready);
1208
1209 /* TODO */
1210 if (cp_state)
1211 ;
1212 if (cp_ready)
1213 ;
1214}
1215
1216
1217static void hdmi_unsol_event(struct hda_codec *codec, unsigned int res)
1218{
Wu Fengguang079d88c2010-03-08 10:44:23 +08001219 int tag = res >> AC_UNSOL_RES_TAG_SHIFT;
1220 int subtag = (res & AC_UNSOL_RES_SUBTAG) >> AC_UNSOL_RES_SUBTAG_SHIFT;
1221
Takashi Iwai3a938972011-10-28 01:16:55 +02001222 if (!snd_hda_jack_tbl_get_from_tag(codec, tag)) {
Takashi Iwai4e76a882014-02-25 12:21:03 +01001223 codec_dbg(codec, "Unexpected HDMI event tag 0x%x\n", tag);
Wu Fengguang079d88c2010-03-08 10:44:23 +08001224 return;
1225 }
1226
1227 if (subtag == 0)
1228 hdmi_intrinsic_event(codec, res);
1229 else
1230 hdmi_non_intrinsic_event(codec, res);
1231}
1232
Mengdong Lin58f7d282013-09-04 16:37:12 -04001233static void haswell_verify_D0(struct hda_codec *codec,
Wang Xingchao53b434f2013-06-18 10:41:53 +08001234 hda_nid_t cvt_nid, hda_nid_t nid)
David Henningsson83f26ad2013-04-10 12:26:07 +02001235{
Mengdong Lin58f7d282013-09-04 16:37:12 -04001236 int pwr;
David Henningsson83f26ad2013-04-10 12:26:07 +02001237
Wang Xingchao53b434f2013-06-18 10:41:53 +08001238 /* For Haswell, the converter 1/2 may keep in D3 state after bootup,
1239 * thus pins could only choose converter 0 for use. Make sure the
1240 * converters are in correct power state */
Takashi Iwaifd678ca2013-06-18 16:28:36 +02001241 if (!snd_hda_check_power_state(codec, cvt_nid, AC_PWRST_D0))
Wang Xingchao53b434f2013-06-18 10:41:53 +08001242 snd_hda_codec_write(codec, cvt_nid, 0, AC_VERB_SET_POWER_STATE, AC_PWRST_D0);
1243
Takashi Iwaifd678ca2013-06-18 16:28:36 +02001244 if (!snd_hda_check_power_state(codec, nid, AC_PWRST_D0)) {
David Henningsson83f26ad2013-04-10 12:26:07 +02001245 snd_hda_codec_write(codec, nid, 0, AC_VERB_SET_POWER_STATE,
1246 AC_PWRST_D0);
1247 msleep(40);
1248 pwr = snd_hda_codec_read(codec, nid, 0, AC_VERB_GET_POWER_STATE, 0);
1249 pwr = (pwr & AC_PWRST_ACTUAL) >> AC_PWRST_ACTUAL_SHIFT;
Takashi Iwai4e76a882014-02-25 12:21:03 +01001250 codec_dbg(codec, "Haswell HDMI audio: Power for pin 0x%x is now D%d\n", nid, pwr);
David Henningsson83f26ad2013-04-10 12:26:07 +02001251 }
David Henningsson83f26ad2013-04-10 12:26:07 +02001252}
1253
Wu Fengguang079d88c2010-03-08 10:44:23 +08001254/*
1255 * Callbacks
1256 */
1257
Takashi Iwai92f10b32010-08-03 14:21:00 +02001258/* HBR should be Non-PCM, 8 channels */
1259#define is_hbr_format(format) \
1260 ((format & AC_FMT_TYPE_NON_PCM) && (format & AC_FMT_CHAN_MASK) == 7)
1261
Anssi Hannula307229d2013-10-24 21:10:34 +03001262static int hdmi_pin_hbr_setup(struct hda_codec *codec, hda_nid_t pin_nid,
1263 bool hbr)
Wu Fengguang079d88c2010-03-08 10:44:23 +08001264{
Anssi Hannula307229d2013-10-24 21:10:34 +03001265 int pinctl, new_pinctl;
David Henningsson83f26ad2013-04-10 12:26:07 +02001266
Stephen Warren384a48d2011-06-01 11:14:21 -06001267 if (snd_hda_query_pin_caps(codec, pin_nid) & AC_PINCAP_HBR) {
1268 pinctl = snd_hda_codec_read(codec, pin_nid, 0,
Anssi Hannulaea87d1c2010-08-03 13:28:58 +03001269 AC_VERB_GET_PIN_WIDGET_CONTROL, 0);
1270
Anssi Hannula13122e62013-11-10 20:56:10 +02001271 if (pinctl < 0)
1272 return hbr ? -EINVAL : 0;
1273
Anssi Hannulaea87d1c2010-08-03 13:28:58 +03001274 new_pinctl = pinctl & ~AC_PINCTL_EPT;
Anssi Hannula307229d2013-10-24 21:10:34 +03001275 if (hbr)
Anssi Hannulaea87d1c2010-08-03 13:28:58 +03001276 new_pinctl |= AC_PINCTL_EPT_HBR;
1277 else
1278 new_pinctl |= AC_PINCTL_EPT_NATIVE;
1279
Takashi Iwai4e76a882014-02-25 12:21:03 +01001280 codec_dbg(codec,
1281 "hdmi_pin_hbr_setup: NID=0x%x, %spinctl=0x%x\n",
Stephen Warren384a48d2011-06-01 11:14:21 -06001282 pin_nid,
Anssi Hannulaea87d1c2010-08-03 13:28:58 +03001283 pinctl == new_pinctl ? "" : "new-",
1284 new_pinctl);
1285
1286 if (pinctl != new_pinctl)
Stephen Warren384a48d2011-06-01 11:14:21 -06001287 snd_hda_codec_write(codec, pin_nid, 0,
Anssi Hannulaea87d1c2010-08-03 13:28:58 +03001288 AC_VERB_SET_PIN_WIDGET_CONTROL,
1289 new_pinctl);
Anssi Hannula307229d2013-10-24 21:10:34 +03001290 } else if (hbr)
Anssi Hannulaea87d1c2010-08-03 13:28:58 +03001291 return -EINVAL;
Anssi Hannula307229d2013-10-24 21:10:34 +03001292
1293 return 0;
1294}
1295
1296static int hdmi_setup_stream(struct hda_codec *codec, hda_nid_t cvt_nid,
1297 hda_nid_t pin_nid, u32 stream_tag, int format)
1298{
1299 struct hdmi_spec *spec = codec->spec;
1300 int err;
1301
Mengdong Lin75dcbe42014-01-08 15:55:32 -05001302 if (is_haswell_plus(codec))
Anssi Hannula307229d2013-10-24 21:10:34 +03001303 haswell_verify_D0(codec, cvt_nid, pin_nid);
1304
1305 err = spec->ops.pin_hbr_setup(codec, pin_nid, is_hbr_format(format));
1306
1307 if (err) {
Takashi Iwai4e76a882014-02-25 12:21:03 +01001308 codec_dbg(codec, "hdmi_setup_stream: HBR is not supported\n");
Anssi Hannula307229d2013-10-24 21:10:34 +03001309 return err;
Anssi Hannulaea87d1c2010-08-03 13:28:58 +03001310 }
Wu Fengguang079d88c2010-03-08 10:44:23 +08001311
Stephen Warren384a48d2011-06-01 11:14:21 -06001312 snd_hda_codec_setup_stream(codec, cvt_nid, stream_tag, 0, format);
Anssi Hannulaea87d1c2010-08-03 13:28:58 +03001313 return 0;
Wu Fengguang079d88c2010-03-08 10:44:23 +08001314}
1315
Wang Xingchao7ef166b2013-06-18 21:42:14 +08001316static int hdmi_choose_cvt(struct hda_codec *codec,
1317 int pin_idx, int *cvt_id, int *mux_id)
Takashi Iwaibbbe3392010-08-13 08:45:23 +02001318{
1319 struct hdmi_spec *spec = codec->spec;
Stephen Warren384a48d2011-06-01 11:14:21 -06001320 struct hdmi_spec_per_pin *per_pin;
Stephen Warren384a48d2011-06-01 11:14:21 -06001321 struct hdmi_spec_per_cvt *per_cvt = NULL;
Wang Xingchao7ef166b2013-06-18 21:42:14 +08001322 int cvt_idx, mux_idx = 0;
Takashi Iwaibbbe3392010-08-13 08:45:23 +02001323
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01001324 per_pin = get_pin(spec, pin_idx);
Takashi Iwaibbbe3392010-08-13 08:45:23 +02001325
Stephen Warren384a48d2011-06-01 11:14:21 -06001326 /* Dynamically assign converter to stream */
1327 for (cvt_idx = 0; cvt_idx < spec->num_cvts; cvt_idx++) {
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01001328 per_cvt = get_cvt(spec, cvt_idx);
Stephen Warren384a48d2011-06-01 11:14:21 -06001329
1330 /* Must not already be assigned */
1331 if (per_cvt->assigned)
1332 continue;
1333 /* Must be in pin's mux's list of converters */
1334 for (mux_idx = 0; mux_idx < per_pin->num_mux_nids; mux_idx++)
1335 if (per_pin->mux_nids[mux_idx] == per_cvt->cvt_nid)
1336 break;
1337 /* Not in mux list */
1338 if (mux_idx == per_pin->num_mux_nids)
1339 continue;
1340 break;
1341 }
Wang Xingchao7ef166b2013-06-18 21:42:14 +08001342
Stephen Warren384a48d2011-06-01 11:14:21 -06001343 /* No free converters */
1344 if (cvt_idx == spec->num_cvts)
1345 return -ENODEV;
1346
Mengdong Lin2df67422014-03-20 13:01:06 +08001347 per_pin->mux_idx = mux_idx;
1348
Wang Xingchao7ef166b2013-06-18 21:42:14 +08001349 if (cvt_id)
1350 *cvt_id = cvt_idx;
1351 if (mux_id)
1352 *mux_id = mux_idx;
1353
1354 return 0;
1355}
1356
Mengdong Lin2df67422014-03-20 13:01:06 +08001357/* Assure the pin select the right convetor */
1358static void intel_verify_pin_cvt_connect(struct hda_codec *codec,
1359 struct hdmi_spec_per_pin *per_pin)
1360{
1361 hda_nid_t pin_nid = per_pin->pin_nid;
1362 int mux_idx, curr;
1363
1364 mux_idx = per_pin->mux_idx;
1365 curr = snd_hda_codec_read(codec, pin_nid, 0,
1366 AC_VERB_GET_CONNECT_SEL, 0);
1367 if (curr != mux_idx)
1368 snd_hda_codec_write_cache(codec, pin_nid, 0,
1369 AC_VERB_SET_CONNECT_SEL,
1370 mux_idx);
1371}
1372
Mengdong Lin300016b2013-11-04 01:13:13 -05001373/* Intel HDMI workaround to fix audio routing issue:
1374 * For some Intel display codecs, pins share the same connection list.
1375 * So a conveter can be selected by multiple pins and playback on any of these
1376 * pins will generate sound on the external display, because audio flows from
1377 * the same converter to the display pipeline. Also muting one pin may make
1378 * other pins have no sound output.
1379 * So this function assures that an assigned converter for a pin is not selected
1380 * by any other pins.
1381 */
1382static void intel_not_share_assigned_cvt(struct hda_codec *codec,
Mengdong Linf82d7d12013-09-21 20:34:45 -04001383 hda_nid_t pin_nid, int mux_idx)
Wang Xingchao7ef166b2013-06-18 21:42:14 +08001384{
1385 struct hdmi_spec *spec = codec->spec;
Mengdong Linf82d7d12013-09-21 20:34:45 -04001386 hda_nid_t nid, end_nid;
1387 int cvt_idx, curr;
1388 struct hdmi_spec_per_cvt *per_cvt;
Wang Xingchao7ef166b2013-06-18 21:42:14 +08001389
Mengdong Linf82d7d12013-09-21 20:34:45 -04001390 /* configure all pins, including "no physical connection" ones */
1391 end_nid = codec->start_nid + codec->num_nodes;
1392 for (nid = codec->start_nid; nid < end_nid; nid++) {
1393 unsigned int wid_caps = get_wcaps(codec, nid);
1394 unsigned int wid_type = get_wcaps_type(wid_caps);
Wang Xingchao7ef166b2013-06-18 21:42:14 +08001395
Mengdong Linf82d7d12013-09-21 20:34:45 -04001396 if (wid_type != AC_WID_PIN)
Wang Xingchao7ef166b2013-06-18 21:42:14 +08001397 continue;
1398
Mengdong Linf82d7d12013-09-21 20:34:45 -04001399 if (nid == pin_nid)
1400 continue;
Wang Xingchao7ef166b2013-06-18 21:42:14 +08001401
Mengdong Linf82d7d12013-09-21 20:34:45 -04001402 curr = snd_hda_codec_read(codec, nid, 0,
1403 AC_VERB_GET_CONNECT_SEL, 0);
1404 if (curr != mux_idx)
1405 continue;
1406
1407 /* choose an unassigned converter. The conveters in the
1408 * connection list are in the same order as in the codec.
1409 */
1410 for (cvt_idx = 0; cvt_idx < spec->num_cvts; cvt_idx++) {
1411 per_cvt = get_cvt(spec, cvt_idx);
1412 if (!per_cvt->assigned) {
Takashi Iwai4e76a882014-02-25 12:21:03 +01001413 codec_dbg(codec,
1414 "choose cvt %d for pin nid %d\n",
Mengdong Linf82d7d12013-09-21 20:34:45 -04001415 cvt_idx, nid);
1416 snd_hda_codec_write_cache(codec, nid, 0,
Wang Xingchao7ef166b2013-06-18 21:42:14 +08001417 AC_VERB_SET_CONNECT_SEL,
Mengdong Linf82d7d12013-09-21 20:34:45 -04001418 cvt_idx);
1419 break;
1420 }
Wang Xingchao7ef166b2013-06-18 21:42:14 +08001421 }
1422 }
1423}
1424
1425/*
1426 * HDA PCM callbacks
1427 */
1428static int hdmi_pcm_open(struct hda_pcm_stream *hinfo,
1429 struct hda_codec *codec,
1430 struct snd_pcm_substream *substream)
1431{
1432 struct hdmi_spec *spec = codec->spec;
1433 struct snd_pcm_runtime *runtime = substream->runtime;
1434 int pin_idx, cvt_idx, mux_idx = 0;
1435 struct hdmi_spec_per_pin *per_pin;
1436 struct hdmi_eld *eld;
1437 struct hdmi_spec_per_cvt *per_cvt = NULL;
1438 int err;
1439
1440 /* Validate hinfo */
Takashi Iwai4e76a882014-02-25 12:21:03 +01001441 pin_idx = hinfo_to_pin_index(codec, hinfo);
Wang Xingchao7ef166b2013-06-18 21:42:14 +08001442 if (snd_BUG_ON(pin_idx < 0))
1443 return -EINVAL;
1444 per_pin = get_pin(spec, pin_idx);
1445 eld = &per_pin->sink_eld;
1446
1447 err = hdmi_choose_cvt(codec, pin_idx, &cvt_idx, &mux_idx);
1448 if (err < 0)
1449 return err;
1450
1451 per_cvt = get_cvt(spec, cvt_idx);
Stephen Warren384a48d2011-06-01 11:14:21 -06001452 /* Claim converter */
1453 per_cvt->assigned = 1;
Anssi Hannula1df5a062013-10-05 02:25:40 +03001454 per_pin->cvt_nid = per_cvt->cvt_nid;
Stephen Warren384a48d2011-06-01 11:14:21 -06001455 hinfo->nid = per_cvt->cvt_nid;
1456
Takashi Iwaibddee962013-06-18 16:14:22 +02001457 snd_hda_codec_write_cache(codec, per_pin->pin_nid, 0,
Stephen Warren384a48d2011-06-01 11:14:21 -06001458 AC_VERB_SET_CONNECT_SEL,
1459 mux_idx);
Wang Xingchao7ef166b2013-06-18 21:42:14 +08001460
1461 /* configure unused pins to choose other converters */
Mengdong Lin75dcbe42014-01-08 15:55:32 -05001462 if (is_haswell_plus(codec) || is_valleyview(codec))
Mengdong Lin300016b2013-11-04 01:13:13 -05001463 intel_not_share_assigned_cvt(codec, per_pin->pin_nid, mux_idx);
Wang Xingchao7ef166b2013-06-18 21:42:14 +08001464
Stephen Warren384a48d2011-06-01 11:14:21 -06001465 snd_hda_spdif_ctls_assign(codec, pin_idx, per_cvt->cvt_nid);
Takashi Iwaibbbe3392010-08-13 08:45:23 +02001466
Stephen Warren2def8172011-06-01 11:14:20 -06001467 /* Initially set the converter's capabilities */
Stephen Warren384a48d2011-06-01 11:14:21 -06001468 hinfo->channels_min = per_cvt->channels_min;
1469 hinfo->channels_max = per_cvt->channels_max;
1470 hinfo->rates = per_cvt->rates;
1471 hinfo->formats = per_cvt->formats;
1472 hinfo->maxbps = per_cvt->maxbps;
Stephen Warren2def8172011-06-01 11:14:20 -06001473
Stephen Warren384a48d2011-06-01 11:14:21 -06001474 /* Restrict capabilities by ELD if this isn't disabled */
Stephen Warrenc3d52102011-06-01 11:14:16 -06001475 if (!static_hdmi_pcm && eld->eld_valid) {
David Henningsson1613d6b2013-02-19 16:11:24 +01001476 snd_hdmi_eld_update_pcm_info(&eld->info, hinfo);
Takashi Iwaibbbe3392010-08-13 08:45:23 +02001477 if (hinfo->channels_min > hinfo->channels_max ||
Takashi Iwai2ad779b2013-02-01 14:01:27 +01001478 !hinfo->rates || !hinfo->formats) {
1479 per_cvt->assigned = 0;
1480 hinfo->nid = 0;
1481 snd_hda_spdif_ctls_unassign(codec, pin_idx);
Takashi Iwaibbbe3392010-08-13 08:45:23 +02001482 return -ENODEV;
Takashi Iwai2ad779b2013-02-01 14:01:27 +01001483 }
Takashi Iwaibbbe3392010-08-13 08:45:23 +02001484 }
Stephen Warren2def8172011-06-01 11:14:20 -06001485
1486 /* Store the updated parameters */
Takashi Iwai639cef02011-01-14 10:30:46 +01001487 runtime->hw.channels_min = hinfo->channels_min;
1488 runtime->hw.channels_max = hinfo->channels_max;
1489 runtime->hw.formats = hinfo->formats;
1490 runtime->hw.rates = hinfo->rates;
Takashi Iwai4fe2ca12011-01-14 10:33:26 +01001491
1492 snd_pcm_hw_constraint_step(substream->runtime, 0,
1493 SNDRV_PCM_HW_PARAM_CHANNELS, 2);
Takashi Iwaibbbe3392010-08-13 08:45:23 +02001494 return 0;
1495}
1496
1497/*
Wu Fengguang079d88c2010-03-08 10:44:23 +08001498 * HDA/HDMI auto parsing
1499 */
Stephen Warren384a48d2011-06-01 11:14:21 -06001500static int hdmi_read_pin_conn(struct hda_codec *codec, int pin_idx)
Wu Fengguang079d88c2010-03-08 10:44:23 +08001501{
1502 struct hdmi_spec *spec = codec->spec;
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01001503 struct hdmi_spec_per_pin *per_pin = get_pin(spec, pin_idx);
Stephen Warren384a48d2011-06-01 11:14:21 -06001504 hda_nid_t pin_nid = per_pin->pin_nid;
Wu Fengguang079d88c2010-03-08 10:44:23 +08001505
1506 if (!(get_wcaps(codec, pin_nid) & AC_WCAP_CONN_LIST)) {
Takashi Iwai4e76a882014-02-25 12:21:03 +01001507 codec_warn(codec,
1508 "HDMI: pin %d wcaps %#x does not support connection list\n",
Wu Fengguang079d88c2010-03-08 10:44:23 +08001509 pin_nid, get_wcaps(codec, pin_nid));
1510 return -EINVAL;
1511 }
1512
Stephen Warren384a48d2011-06-01 11:14:21 -06001513 per_pin->num_mux_nids = snd_hda_get_connections(codec, pin_nid,
1514 per_pin->mux_nids,
1515 HDA_MAX_CONNECTIONS);
Wu Fengguang079d88c2010-03-08 10:44:23 +08001516
1517 return 0;
1518}
1519
Takashi Iwaiefe47102013-11-07 13:38:23 +01001520static bool hdmi_present_sense(struct hdmi_spec_per_pin *per_pin, int repoll)
Wu Fengguang079d88c2010-03-08 10:44:23 +08001521{
David Henningsson464837a2013-11-07 13:38:25 +01001522 struct hda_jack_tbl *jack;
Wu Fengguang744626d2011-11-16 16:29:47 +08001523 struct hda_codec *codec = per_pin->codec;
David Henningsson4bd038f2013-02-19 16:11:25 +01001524 struct hdmi_spec *spec = codec->spec;
1525 struct hdmi_eld *eld = &spec->temp_eld;
1526 struct hdmi_eld *pin_eld = &per_pin->sink_eld;
Wu Fengguang744626d2011-11-16 16:29:47 +08001527 hda_nid_t pin_nid = per_pin->pin_nid;
Stephen Warren5d44f922011-05-24 17:11:17 -06001528 /*
1529 * Always execute a GetPinSense verb here, even when called from
1530 * hdmi_intrinsic_event; for some NVIDIA HW, the unsolicited
1531 * response's PD bit is not the real PD value, but indicates that
1532 * the real PD value changed. An older version of the HD-audio
1533 * specification worked this way. Hence, we just ignore the data in
1534 * the unsolicited response to avoid custom WARs.
1535 */
David Henningssonda4a7a32013-12-18 10:46:04 +01001536 int present;
David Henningsson4bd038f2013-02-19 16:11:25 +01001537 bool update_eld = false;
1538 bool eld_changed = false;
Takashi Iwaiefe47102013-11-07 13:38:23 +01001539 bool ret;
Wu Fengguang079d88c2010-03-08 10:44:23 +08001540
David Henningssonda4a7a32013-12-18 10:46:04 +01001541 snd_hda_power_up(codec);
1542 present = snd_hda_pin_sense(codec, pin_nid);
1543
Takashi Iwaia4e9a382013-10-17 18:21:12 +02001544 mutex_lock(&per_pin->lock);
David Henningsson4bd038f2013-02-19 16:11:25 +01001545 pin_eld->monitor_present = !!(present & AC_PINSENSE_PRESENCE);
1546 if (pin_eld->monitor_present)
1547 eld->eld_valid = !!(present & AC_PINSENSE_ELDV);
1548 else
1549 eld->eld_valid = false;
Stephen Warren5d44f922011-05-24 17:11:17 -06001550
Takashi Iwai4e76a882014-02-25 12:21:03 +01001551 codec_dbg(codec,
Stephen Warren384a48d2011-06-01 11:14:21 -06001552 "HDMI status: Codec=%d Pin=%d Presence_Detect=%d ELD_Valid=%d\n",
Mengdong Lin10250912013-03-28 05:21:28 -04001553 codec->addr, pin_nid, pin_eld->monitor_present, eld->eld_valid);
Stephen Warren5d44f922011-05-24 17:11:17 -06001554
David Henningsson4bd038f2013-02-19 16:11:25 +01001555 if (eld->eld_valid) {
Anssi Hannula307229d2013-10-24 21:10:34 +03001556 if (spec->ops.pin_get_eld(codec, pin_nid, eld->eld_buffer,
David Henningsson1613d6b2013-02-19 16:11:24 +01001557 &eld->eld_size) < 0)
David Henningsson4bd038f2013-02-19 16:11:25 +01001558 eld->eld_valid = false;
David Henningsson1613d6b2013-02-19 16:11:24 +01001559 else {
1560 memset(&eld->info, 0, sizeof(struct parsed_hdmi_eld));
Takashi Iwai79514d42014-06-06 18:04:34 +02001561 if (snd_hdmi_parse_eld(codec, &eld->info, eld->eld_buffer,
David Henningsson1613d6b2013-02-19 16:11:24 +01001562 eld->eld_size) < 0)
David Henningsson4bd038f2013-02-19 16:11:25 +01001563 eld->eld_valid = false;
David Henningsson1613d6b2013-02-19 16:11:24 +01001564 }
1565
David Henningsson4bd038f2013-02-19 16:11:25 +01001566 if (eld->eld_valid) {
Takashi Iwai79514d42014-06-06 18:04:34 +02001567 snd_hdmi_show_eld(codec, &eld->info);
David Henningsson4bd038f2013-02-19 16:11:25 +01001568 update_eld = true;
David Henningsson1613d6b2013-02-19 16:11:24 +01001569 }
Wu Fengguangc6e84532011-11-18 16:59:32 -06001570 else if (repoll) {
Wu Fengguang744626d2011-11-16 16:29:47 +08001571 queue_delayed_work(codec->bus->workq,
1572 &per_pin->work,
1573 msecs_to_jiffies(300));
Takashi Iwaicbbaa602013-10-17 18:03:24 +02001574 goto unlock;
Wu Fengguang744626d2011-11-16 16:29:47 +08001575 }
1576 }
David Henningsson4bd038f2013-02-19 16:11:25 +01001577
David Henningsson92c69e72013-02-19 16:11:26 +01001578 if (pin_eld->eld_valid && !eld->eld_valid) {
David Henningsson4bd038f2013-02-19 16:11:25 +01001579 update_eld = true;
David Henningsson92c69e72013-02-19 16:11:26 +01001580 eld_changed = true;
1581 }
David Henningsson4bd038f2013-02-19 16:11:25 +01001582 if (update_eld) {
Takashi Iwaib0540872013-09-02 12:33:02 +02001583 bool old_eld_valid = pin_eld->eld_valid;
David Henningsson4bd038f2013-02-19 16:11:25 +01001584 pin_eld->eld_valid = eld->eld_valid;
David Henningsson92c69e72013-02-19 16:11:26 +01001585 eld_changed = pin_eld->eld_size != eld->eld_size ||
1586 memcmp(pin_eld->eld_buffer, eld->eld_buffer,
David Henningsson4bd038f2013-02-19 16:11:25 +01001587 eld->eld_size) != 0;
1588 if (eld_changed)
1589 memcpy(pin_eld->eld_buffer, eld->eld_buffer,
1590 eld->eld_size);
1591 pin_eld->eld_size = eld->eld_size;
1592 pin_eld->info = eld->info;
Takashi Iwaib0540872013-09-02 12:33:02 +02001593
Anssi Hannula73420172013-10-25 01:45:18 +03001594 /*
1595 * Re-setup pin and infoframe. This is needed e.g. when
1596 * - sink is first plugged-in (infoframe is not set up if !monitor_present)
1597 * - transcoder can change during stream playback on Haswell
Mengdong Linb4f75ae2014-06-12 14:42:25 +08001598 * and this can make HW reset converter selection on a pin.
Takashi Iwaib0540872013-09-02 12:33:02 +02001599 */
Mengdong Linb4f75ae2014-06-12 14:42:25 +08001600 if (eld->eld_valid && !old_eld_valid && per_pin->setup) {
1601 if (is_haswell_plus(codec) || is_valleyview(codec)) {
1602 intel_verify_pin_cvt_connect(codec, per_pin);
1603 intel_not_share_assigned_cvt(codec, pin_nid,
1604 per_pin->mux_idx);
1605 }
1606
Takashi Iwaib0540872013-09-02 12:33:02 +02001607 hdmi_setup_audio_infoframe(codec, per_pin,
1608 per_pin->non_pcm);
Mengdong Linb4f75ae2014-06-12 14:42:25 +08001609 }
David Henningsson4bd038f2013-02-19 16:11:25 +01001610 }
David Henningsson92c69e72013-02-19 16:11:26 +01001611
1612 if (eld_changed)
1613 snd_ctl_notify(codec->bus->card,
1614 SNDRV_CTL_EVENT_MASK_VALUE | SNDRV_CTL_EVENT_MASK_INFO,
1615 &per_pin->eld_ctl->id);
Takashi Iwaicbbaa602013-10-17 18:03:24 +02001616 unlock:
Takashi Iwaiaff747eb2013-11-07 16:39:37 +01001617 ret = !repoll || !pin_eld->monitor_present || pin_eld->eld_valid;
David Henningsson464837a2013-11-07 13:38:25 +01001618
1619 jack = snd_hda_jack_tbl_get(codec, pin_nid);
1620 if (jack)
1621 jack->block_report = !ret;
1622
Takashi Iwaia4e9a382013-10-17 18:21:12 +02001623 mutex_unlock(&per_pin->lock);
David Henningssonda4a7a32013-12-18 10:46:04 +01001624 snd_hda_power_down(codec);
Takashi Iwaiefe47102013-11-07 13:38:23 +01001625 return ret;
Wu Fengguang079d88c2010-03-08 10:44:23 +08001626}
1627
Wu Fengguang744626d2011-11-16 16:29:47 +08001628static void hdmi_repoll_eld(struct work_struct *work)
1629{
1630 struct hdmi_spec_per_pin *per_pin =
1631 container_of(to_delayed_work(work), struct hdmi_spec_per_pin, work);
1632
Wu Fengguangc6e84532011-11-18 16:59:32 -06001633 if (per_pin->repoll_count++ > 6)
1634 per_pin->repoll_count = 0;
1635
Takashi Iwaiefe47102013-11-07 13:38:23 +01001636 if (hdmi_present_sense(per_pin, per_pin->repoll_count))
1637 snd_hda_jack_report_sync(per_pin->codec);
Wu Fengguang744626d2011-11-16 16:29:47 +08001638}
1639
Takashi Iwaic88d4e82013-02-08 17:10:04 -05001640static void intel_haswell_fixup_connect_list(struct hda_codec *codec,
1641 hda_nid_t nid);
1642
Wu Fengguang079d88c2010-03-08 10:44:23 +08001643static int hdmi_add_pin(struct hda_codec *codec, hda_nid_t pin_nid)
1644{
1645 struct hdmi_spec *spec = codec->spec;
Stephen Warren384a48d2011-06-01 11:14:21 -06001646 unsigned int caps, config;
1647 int pin_idx;
1648 struct hdmi_spec_per_pin *per_pin;
David Henningsson07acecc2011-05-19 11:46:03 +02001649 int err;
Wu Fengguang079d88c2010-03-08 10:44:23 +08001650
Takashi Iwaiefc2f8de2012-11-21 14:27:37 +01001651 caps = snd_hda_query_pin_caps(codec, pin_nid);
Stephen Warren384a48d2011-06-01 11:14:21 -06001652 if (!(caps & (AC_PINCAP_HDMI | AC_PINCAP_DP)))
1653 return 0;
1654
Takashi Iwaiefc2f8de2012-11-21 14:27:37 +01001655 config = snd_hda_codec_get_pincfg(codec, pin_nid);
Stephen Warren384a48d2011-06-01 11:14:21 -06001656 if (get_defcfg_connect(config) == AC_JACK_PORT_NONE)
1657 return 0;
1658
Mengdong Lin75dcbe42014-01-08 15:55:32 -05001659 if (is_haswell_plus(codec))
Takashi Iwaic88d4e82013-02-08 17:10:04 -05001660 intel_haswell_fixup_connect_list(codec, pin_nid);
1661
Stephen Warren384a48d2011-06-01 11:14:21 -06001662 pin_idx = spec->num_pins;
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01001663 per_pin = snd_array_new(&spec->pins);
1664 if (!per_pin)
1665 return -ENOMEM;
Stephen Warren384a48d2011-06-01 11:14:21 -06001666
1667 per_pin->pin_nid = pin_nid;
Takashi Iwai1a6003b2012-09-06 17:42:08 +02001668 per_pin->non_pcm = false;
Wu Fengguang079d88c2010-03-08 10:44:23 +08001669
Stephen Warren384a48d2011-06-01 11:14:21 -06001670 err = hdmi_read_pin_conn(codec, pin_idx);
1671 if (err < 0)
1672 return err;
Wu Fengguang079d88c2010-03-08 10:44:23 +08001673
Wu Fengguang079d88c2010-03-08 10:44:23 +08001674 spec->num_pins++;
1675
Stephen Warren384a48d2011-06-01 11:14:21 -06001676 return 0;
Wu Fengguang079d88c2010-03-08 10:44:23 +08001677}
1678
Stephen Warren384a48d2011-06-01 11:14:21 -06001679static int hdmi_add_cvt(struct hda_codec *codec, hda_nid_t cvt_nid)
Wu Fengguang079d88c2010-03-08 10:44:23 +08001680{
1681 struct hdmi_spec *spec = codec->spec;
Stephen Warren384a48d2011-06-01 11:14:21 -06001682 struct hdmi_spec_per_cvt *per_cvt;
1683 unsigned int chans;
1684 int err;
Wu Fengguang079d88c2010-03-08 10:44:23 +08001685
Stephen Warren384a48d2011-06-01 11:14:21 -06001686 chans = get_wcaps(codec, cvt_nid);
1687 chans = get_wcaps_channels(chans);
1688
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01001689 per_cvt = snd_array_new(&spec->cvts);
1690 if (!per_cvt)
1691 return -ENOMEM;
Stephen Warren384a48d2011-06-01 11:14:21 -06001692
1693 per_cvt->cvt_nid = cvt_nid;
1694 per_cvt->channels_min = 2;
Takashi Iwaid45e6882012-07-31 11:36:00 +02001695 if (chans <= 16) {
Stephen Warren384a48d2011-06-01 11:14:21 -06001696 per_cvt->channels_max = chans;
Takashi Iwaid45e6882012-07-31 11:36:00 +02001697 if (chans > spec->channels_max)
1698 spec->channels_max = chans;
1699 }
Stephen Warren384a48d2011-06-01 11:14:21 -06001700
1701 err = snd_hda_query_supported_pcm(codec, cvt_nid,
1702 &per_cvt->rates,
1703 &per_cvt->formats,
1704 &per_cvt->maxbps);
1705 if (err < 0)
1706 return err;
1707
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01001708 if (spec->num_cvts < ARRAY_SIZE(spec->cvt_nids))
1709 spec->cvt_nids[spec->num_cvts] = cvt_nid;
1710 spec->num_cvts++;
Wu Fengguang079d88c2010-03-08 10:44:23 +08001711
1712 return 0;
1713}
1714
1715static int hdmi_parse_codec(struct hda_codec *codec)
1716{
1717 hda_nid_t nid;
1718 int i, nodes;
1719
1720 nodes = snd_hda_get_sub_nodes(codec, codec->afg, &nid);
1721 if (!nid || nodes < 0) {
Takashi Iwai4e76a882014-02-25 12:21:03 +01001722 codec_warn(codec, "HDMI: failed to get afg sub nodes\n");
Wu Fengguang079d88c2010-03-08 10:44:23 +08001723 return -EINVAL;
1724 }
1725
1726 for (i = 0; i < nodes; i++, nid++) {
1727 unsigned int caps;
1728 unsigned int type;
1729
Takashi Iwaiefc2f8de2012-11-21 14:27:37 +01001730 caps = get_wcaps(codec, nid);
Wu Fengguang079d88c2010-03-08 10:44:23 +08001731 type = get_wcaps_type(caps);
1732
1733 if (!(caps & AC_WCAP_DIGITAL))
1734 continue;
1735
1736 switch (type) {
1737 case AC_WID_AUD_OUT:
Stephen Warren384a48d2011-06-01 11:14:21 -06001738 hdmi_add_cvt(codec, nid);
Wu Fengguang079d88c2010-03-08 10:44:23 +08001739 break;
1740 case AC_WID_PIN:
Wu Fengguang3eaead52010-05-14 16:36:15 +08001741 hdmi_add_pin(codec, nid);
Wu Fengguang079d88c2010-03-08 10:44:23 +08001742 break;
1743 }
1744 }
1745
Wu Fengguang079d88c2010-03-08 10:44:23 +08001746 return 0;
1747}
1748
Takashi Iwai84eb01b2010-09-07 12:27:25 +02001749/*
1750 */
Takashi Iwai1a6003b2012-09-06 17:42:08 +02001751static bool check_non_pcm_per_cvt(struct hda_codec *codec, hda_nid_t cvt_nid)
1752{
1753 struct hda_spdif_out *spdif;
1754 bool non_pcm;
1755
1756 mutex_lock(&codec->spdif_mutex);
1757 spdif = snd_hda_spdif_out_of_nid(codec, cvt_nid);
1758 non_pcm = !!(spdif->status & IEC958_AES0_NONAUDIO);
1759 mutex_unlock(&codec->spdif_mutex);
1760 return non_pcm;
1761}
1762
1763
Takashi Iwai84eb01b2010-09-07 12:27:25 +02001764/*
1765 * HDMI callbacks
1766 */
1767
1768static int generic_hdmi_playback_pcm_prepare(struct hda_pcm_stream *hinfo,
1769 struct hda_codec *codec,
1770 unsigned int stream_tag,
1771 unsigned int format,
1772 struct snd_pcm_substream *substream)
1773{
Stephen Warren384a48d2011-06-01 11:14:21 -06001774 hda_nid_t cvt_nid = hinfo->nid;
1775 struct hdmi_spec *spec = codec->spec;
Takashi Iwai4e76a882014-02-25 12:21:03 +01001776 int pin_idx = hinfo_to_pin_index(codec, hinfo);
Takashi Iwaib0540872013-09-02 12:33:02 +02001777 struct hdmi_spec_per_pin *per_pin = get_pin(spec, pin_idx);
1778 hda_nid_t pin_nid = per_pin->pin_nid;
Takashi Iwai1a6003b2012-09-06 17:42:08 +02001779 bool non_pcm;
Stephen Warren75fae112014-01-30 11:52:16 -07001780 int pinctl;
Takashi Iwai1a6003b2012-09-06 17:42:08 +02001781
Mengdong Lin2df67422014-03-20 13:01:06 +08001782 if (is_haswell_plus(codec) || is_valleyview(codec)) {
1783 /* Verify pin:cvt selections to avoid silent audio after S3.
1784 * After S3, the audio driver restores pin:cvt selections
1785 * but this can happen before gfx is ready and such selection
1786 * is overlooked by HW. Thus multiple pins can share a same
1787 * default convertor and mute control will affect each other,
1788 * which can cause a resumed audio playback become silent
1789 * after S3.
1790 */
1791 intel_verify_pin_cvt_connect(codec, per_pin);
1792 intel_not_share_assigned_cvt(codec, pin_nid, per_pin->mux_idx);
1793 }
1794
Takashi Iwai1a6003b2012-09-06 17:42:08 +02001795 non_pcm = check_non_pcm_per_cvt(codec, cvt_nid);
Takashi Iwaia4e9a382013-10-17 18:21:12 +02001796 mutex_lock(&per_pin->lock);
Takashi Iwaib0540872013-09-02 12:33:02 +02001797 per_pin->channels = substream->runtime->channels;
1798 per_pin->setup = true;
Takashi Iwai84eb01b2010-09-07 12:27:25 +02001799
Takashi Iwaib0540872013-09-02 12:33:02 +02001800 hdmi_setup_audio_infoframe(codec, per_pin, non_pcm);
Takashi Iwaia4e9a382013-10-17 18:21:12 +02001801 mutex_unlock(&per_pin->lock);
Stephen Warren384a48d2011-06-01 11:14:21 -06001802
Stephen Warren75fae112014-01-30 11:52:16 -07001803 if (spec->dyn_pin_out) {
1804 pinctl = snd_hda_codec_read(codec, pin_nid, 0,
1805 AC_VERB_GET_PIN_WIDGET_CONTROL, 0);
1806 snd_hda_codec_write(codec, pin_nid, 0,
1807 AC_VERB_SET_PIN_WIDGET_CONTROL,
1808 pinctl | PIN_OUT);
1809 }
1810
Anssi Hannula307229d2013-10-24 21:10:34 +03001811 return spec->ops.setup_stream(codec, cvt_nid, pin_nid, stream_tag, format);
Takashi Iwai84eb01b2010-09-07 12:27:25 +02001812}
1813
Takashi Iwai8dfaa572012-08-06 14:49:36 +02001814static int generic_hdmi_playback_pcm_cleanup(struct hda_pcm_stream *hinfo,
1815 struct hda_codec *codec,
1816 struct snd_pcm_substream *substream)
1817{
1818 snd_hda_codec_cleanup_stream(codec, hinfo->nid);
1819 return 0;
1820}
1821
Takashi Iwaif2ad24f2012-07-26 18:08:14 +02001822static int hdmi_pcm_close(struct hda_pcm_stream *hinfo,
1823 struct hda_codec *codec,
1824 struct snd_pcm_substream *substream)
Stephen Warren384a48d2011-06-01 11:14:21 -06001825{
1826 struct hdmi_spec *spec = codec->spec;
1827 int cvt_idx, pin_idx;
1828 struct hdmi_spec_per_cvt *per_cvt;
1829 struct hdmi_spec_per_pin *per_pin;
Stephen Warren75fae112014-01-30 11:52:16 -07001830 int pinctl;
Stephen Warren384a48d2011-06-01 11:14:21 -06001831
Stephen Warren384a48d2011-06-01 11:14:21 -06001832 if (hinfo->nid) {
Takashi Iwai4e76a882014-02-25 12:21:03 +01001833 cvt_idx = cvt_nid_to_cvt_index(codec, hinfo->nid);
Stephen Warren384a48d2011-06-01 11:14:21 -06001834 if (snd_BUG_ON(cvt_idx < 0))
1835 return -EINVAL;
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01001836 per_cvt = get_cvt(spec, cvt_idx);
Stephen Warren384a48d2011-06-01 11:14:21 -06001837
1838 snd_BUG_ON(!per_cvt->assigned);
1839 per_cvt->assigned = 0;
1840 hinfo->nid = 0;
1841
Takashi Iwai4e76a882014-02-25 12:21:03 +01001842 pin_idx = hinfo_to_pin_index(codec, hinfo);
Stephen Warren384a48d2011-06-01 11:14:21 -06001843 if (snd_BUG_ON(pin_idx < 0))
1844 return -EINVAL;
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01001845 per_pin = get_pin(spec, pin_idx);
Stephen Warren384a48d2011-06-01 11:14:21 -06001846
Stephen Warren75fae112014-01-30 11:52:16 -07001847 if (spec->dyn_pin_out) {
1848 pinctl = snd_hda_codec_read(codec, per_pin->pin_nid, 0,
1849 AC_VERB_GET_PIN_WIDGET_CONTROL, 0);
1850 snd_hda_codec_write(codec, per_pin->pin_nid, 0,
1851 AC_VERB_SET_PIN_WIDGET_CONTROL,
1852 pinctl & ~PIN_OUT);
1853 }
1854
Stephen Warren384a48d2011-06-01 11:14:21 -06001855 snd_hda_spdif_ctls_unassign(codec, pin_idx);
Takashi Iwaicbbaa602013-10-17 18:03:24 +02001856
Takashi Iwaia4e9a382013-10-17 18:21:12 +02001857 mutex_lock(&per_pin->lock);
Takashi Iwaid45e6882012-07-31 11:36:00 +02001858 per_pin->chmap_set = false;
1859 memset(per_pin->chmap, 0, sizeof(per_pin->chmap));
Takashi Iwaib0540872013-09-02 12:33:02 +02001860
1861 per_pin->setup = false;
1862 per_pin->channels = 0;
Takashi Iwaia4e9a382013-10-17 18:21:12 +02001863 mutex_unlock(&per_pin->lock);
Stephen Warren384a48d2011-06-01 11:14:21 -06001864 }
Takashi Iwaid45e6882012-07-31 11:36:00 +02001865
Stephen Warren384a48d2011-06-01 11:14:21 -06001866 return 0;
1867}
1868
1869static const struct hda_pcm_ops generic_ops = {
1870 .open = hdmi_pcm_open,
Takashi Iwaif2ad24f2012-07-26 18:08:14 +02001871 .close = hdmi_pcm_close,
Stephen Warren384a48d2011-06-01 11:14:21 -06001872 .prepare = generic_hdmi_playback_pcm_prepare,
Takashi Iwai8dfaa572012-08-06 14:49:36 +02001873 .cleanup = generic_hdmi_playback_pcm_cleanup,
Takashi Iwai84eb01b2010-09-07 12:27:25 +02001874};
1875
Takashi Iwaid45e6882012-07-31 11:36:00 +02001876/*
1877 * ALSA API channel-map control callbacks
1878 */
1879static int hdmi_chmap_ctl_info(struct snd_kcontrol *kcontrol,
1880 struct snd_ctl_elem_info *uinfo)
1881{
1882 struct snd_pcm_chmap *info = snd_kcontrol_chip(kcontrol);
1883 struct hda_codec *codec = info->private_data;
1884 struct hdmi_spec *spec = codec->spec;
1885 uinfo->type = SNDRV_CTL_ELEM_TYPE_INTEGER;
1886 uinfo->count = spec->channels_max;
1887 uinfo->value.integer.min = 0;
1888 uinfo->value.integer.max = SNDRV_CHMAP_LAST;
1889 return 0;
1890}
1891
Anssi Hannula307229d2013-10-24 21:10:34 +03001892static int hdmi_chmap_cea_alloc_validate_get_type(struct cea_channel_speaker_allocation *cap,
1893 int channels)
1894{
1895 /* If the speaker allocation matches the channel count, it is OK.*/
1896 if (cap->channels != channels)
1897 return -1;
1898
1899 /* all channels are remappable freely */
1900 return SNDRV_CTL_TLVT_CHMAP_VAR;
1901}
1902
1903static void hdmi_cea_alloc_to_tlv_chmap(struct cea_channel_speaker_allocation *cap,
1904 unsigned int *chmap, int channels)
1905{
1906 int count = 0;
1907 int c;
1908
1909 for (c = 7; c >= 0; c--) {
1910 int spk = cap->speakers[c];
1911 if (!spk)
1912 continue;
1913
1914 chmap[count++] = spk_to_chmap(spk);
1915 }
1916
1917 WARN_ON(count != channels);
1918}
1919
Takashi Iwaid45e6882012-07-31 11:36:00 +02001920static int hdmi_chmap_ctl_tlv(struct snd_kcontrol *kcontrol, int op_flag,
1921 unsigned int size, unsigned int __user *tlv)
1922{
1923 struct snd_pcm_chmap *info = snd_kcontrol_chip(kcontrol);
1924 struct hda_codec *codec = info->private_data;
1925 struct hdmi_spec *spec = codec->spec;
Takashi Iwaid45e6882012-07-31 11:36:00 +02001926 unsigned int __user *dst;
1927 int chs, count = 0;
1928
1929 if (size < 8)
1930 return -ENOMEM;
1931 if (put_user(SNDRV_CTL_TLVT_CONTAINER, tlv))
1932 return -EFAULT;
1933 size -= 8;
1934 dst = tlv + 2;
Takashi Iwai498dab32012-09-10 16:08:40 +02001935 for (chs = 2; chs <= spec->channels_max; chs++) {
Anssi Hannula307229d2013-10-24 21:10:34 +03001936 int i;
Takashi Iwaid45e6882012-07-31 11:36:00 +02001937 struct cea_channel_speaker_allocation *cap;
1938 cap = channel_allocations;
1939 for (i = 0; i < ARRAY_SIZE(channel_allocations); i++, cap++) {
1940 int chs_bytes = chs * 4;
Anssi Hannula307229d2013-10-24 21:10:34 +03001941 int type = spec->ops.chmap_cea_alloc_validate_get_type(cap, chs);
1942 unsigned int tlv_chmap[8];
1943
1944 if (type < 0)
Takashi Iwaid45e6882012-07-31 11:36:00 +02001945 continue;
Takashi Iwaid45e6882012-07-31 11:36:00 +02001946 if (size < 8)
1947 return -ENOMEM;
Anssi Hannula307229d2013-10-24 21:10:34 +03001948 if (put_user(type, dst) ||
Takashi Iwaid45e6882012-07-31 11:36:00 +02001949 put_user(chs_bytes, dst + 1))
1950 return -EFAULT;
1951 dst += 2;
1952 size -= 8;
1953 count += 8;
1954 if (size < chs_bytes)
1955 return -ENOMEM;
1956 size -= chs_bytes;
1957 count += chs_bytes;
Anssi Hannula307229d2013-10-24 21:10:34 +03001958 spec->ops.cea_alloc_to_tlv_chmap(cap, tlv_chmap, chs);
1959 if (copy_to_user(dst, tlv_chmap, chs_bytes))
1960 return -EFAULT;
1961 dst += chs;
Takashi Iwaid45e6882012-07-31 11:36:00 +02001962 }
1963 }
1964 if (put_user(count, tlv + 1))
1965 return -EFAULT;
1966 return 0;
1967}
1968
1969static int hdmi_chmap_ctl_get(struct snd_kcontrol *kcontrol,
1970 struct snd_ctl_elem_value *ucontrol)
1971{
1972 struct snd_pcm_chmap *info = snd_kcontrol_chip(kcontrol);
1973 struct hda_codec *codec = info->private_data;
1974 struct hdmi_spec *spec = codec->spec;
1975 int pin_idx = kcontrol->private_value;
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01001976 struct hdmi_spec_per_pin *per_pin = get_pin(spec, pin_idx);
Takashi Iwaid45e6882012-07-31 11:36:00 +02001977 int i;
1978
1979 for (i = 0; i < ARRAY_SIZE(per_pin->chmap); i++)
1980 ucontrol->value.integer.value[i] = per_pin->chmap[i];
1981 return 0;
1982}
1983
1984static int hdmi_chmap_ctl_put(struct snd_kcontrol *kcontrol,
1985 struct snd_ctl_elem_value *ucontrol)
1986{
1987 struct snd_pcm_chmap *info = snd_kcontrol_chip(kcontrol);
1988 struct hda_codec *codec = info->private_data;
1989 struct hdmi_spec *spec = codec->spec;
1990 int pin_idx = kcontrol->private_value;
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01001991 struct hdmi_spec_per_pin *per_pin = get_pin(spec, pin_idx);
Takashi Iwaid45e6882012-07-31 11:36:00 +02001992 unsigned int ctl_idx;
1993 struct snd_pcm_substream *substream;
1994 unsigned char chmap[8];
Anssi Hannula307229d2013-10-24 21:10:34 +03001995 int i, err, ca, prepared = 0;
Takashi Iwaid45e6882012-07-31 11:36:00 +02001996
1997 ctl_idx = snd_ctl_get_ioffidx(kcontrol, &ucontrol->id);
1998 substream = snd_pcm_chmap_substream(info, ctl_idx);
1999 if (!substream || !substream->runtime)
Takashi Iwai6f54c362013-01-15 14:44:41 +01002000 return 0; /* just for avoiding error from alsactl restore */
Takashi Iwaid45e6882012-07-31 11:36:00 +02002001 switch (substream->runtime->status->state) {
2002 case SNDRV_PCM_STATE_OPEN:
2003 case SNDRV_PCM_STATE_SETUP:
2004 break;
2005 case SNDRV_PCM_STATE_PREPARED:
2006 prepared = 1;
2007 break;
2008 default:
2009 return -EBUSY;
2010 }
2011 memset(chmap, 0, sizeof(chmap));
2012 for (i = 0; i < ARRAY_SIZE(chmap); i++)
2013 chmap[i] = ucontrol->value.integer.value[i];
2014 if (!memcmp(chmap, per_pin->chmap, sizeof(chmap)))
2015 return 0;
2016 ca = hdmi_manual_channel_allocation(ARRAY_SIZE(chmap), chmap);
2017 if (ca < 0)
2018 return -EINVAL;
Anssi Hannula307229d2013-10-24 21:10:34 +03002019 if (spec->ops.chmap_validate) {
2020 err = spec->ops.chmap_validate(ca, ARRAY_SIZE(chmap), chmap);
2021 if (err)
2022 return err;
2023 }
Takashi Iwaia4e9a382013-10-17 18:21:12 +02002024 mutex_lock(&per_pin->lock);
Takashi Iwaid45e6882012-07-31 11:36:00 +02002025 per_pin->chmap_set = true;
2026 memcpy(per_pin->chmap, chmap, sizeof(chmap));
2027 if (prepared)
Takashi Iwaib0540872013-09-02 12:33:02 +02002028 hdmi_setup_audio_infoframe(codec, per_pin, per_pin->non_pcm);
Takashi Iwaia4e9a382013-10-17 18:21:12 +02002029 mutex_unlock(&per_pin->lock);
Takashi Iwaid45e6882012-07-31 11:36:00 +02002030
2031 return 0;
2032}
2033
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002034static int generic_hdmi_build_pcms(struct hda_codec *codec)
2035{
2036 struct hdmi_spec *spec = codec->spec;
Stephen Warren384a48d2011-06-01 11:14:21 -06002037 int pin_idx;
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002038
Stephen Warren384a48d2011-06-01 11:14:21 -06002039 for (pin_idx = 0; pin_idx < spec->num_pins; pin_idx++) {
2040 struct hda_pcm *info;
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002041 struct hda_pcm_stream *pstr;
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01002042 struct hdmi_spec_per_pin *per_pin;
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002043
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01002044 per_pin = get_pin(spec, pin_idx);
2045 sprintf(per_pin->pcm_name, "HDMI %d", pin_idx);
2046 info = snd_array_new(&spec->pcm_rec);
2047 if (!info)
2048 return -ENOMEM;
2049 info->name = per_pin->pcm_name;
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002050 info->pcm_type = HDA_PCM_TYPE_HDMI;
Takashi Iwaid45e6882012-07-31 11:36:00 +02002051 info->own_chmap = true;
Stephen Warren384a48d2011-06-01 11:14:21 -06002052
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002053 pstr = &info->stream[SNDRV_PCM_STREAM_PLAYBACK];
Stephen Warren384a48d2011-06-01 11:14:21 -06002054 pstr->substreams = 1;
2055 pstr->ops = generic_ops;
2056 /* other pstr fields are set in open */
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002057 }
2058
Stephen Warren384a48d2011-06-01 11:14:21 -06002059 codec->num_pcms = spec->num_pins;
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01002060 codec->pcm_info = spec->pcm_rec.list;
Stephen Warren384a48d2011-06-01 11:14:21 -06002061
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002062 return 0;
2063}
2064
David Henningsson0b6c49b2011-08-23 16:56:03 +02002065static int generic_hdmi_build_jack(struct hda_codec *codec, int pin_idx)
2066{
Takashi Iwai31ef2252011-12-01 17:41:36 +01002067 char hdmi_str[32] = "HDMI/DP";
David Henningsson0b6c49b2011-08-23 16:56:03 +02002068 struct hdmi_spec *spec = codec->spec;
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01002069 struct hdmi_spec_per_pin *per_pin = get_pin(spec, pin_idx);
2070 int pcmdev = get_pcm_rec(spec, pin_idx)->device;
David Henningsson0b6c49b2011-08-23 16:56:03 +02002071
Takashi Iwai31ef2252011-12-01 17:41:36 +01002072 if (pcmdev > 0)
2073 sprintf(hdmi_str + strlen(hdmi_str), ",pcm=%d", pcmdev);
David Henningsson30efd8d2013-02-22 10:16:28 +01002074 if (!is_jack_detectable(codec, per_pin->pin_nid))
2075 strncat(hdmi_str, " Phantom",
2076 sizeof(hdmi_str) - strlen(hdmi_str) - 1);
David Henningsson0b6c49b2011-08-23 16:56:03 +02002077
Takashi Iwai31ef2252011-12-01 17:41:36 +01002078 return snd_hda_jack_add_kctl(codec, per_pin->pin_nid, hdmi_str, 0);
David Henningsson0b6c49b2011-08-23 16:56:03 +02002079}
2080
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002081static int generic_hdmi_build_controls(struct hda_codec *codec)
2082{
2083 struct hdmi_spec *spec = codec->spec;
2084 int err;
Stephen Warren384a48d2011-06-01 11:14:21 -06002085 int pin_idx;
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002086
Stephen Warren384a48d2011-06-01 11:14:21 -06002087 for (pin_idx = 0; pin_idx < spec->num_pins; pin_idx++) {
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01002088 struct hdmi_spec_per_pin *per_pin = get_pin(spec, pin_idx);
David Henningsson0b6c49b2011-08-23 16:56:03 +02002089
2090 err = generic_hdmi_build_jack(codec, pin_idx);
2091 if (err < 0)
2092 return err;
2093
Takashi Iwaidcda5802012-10-12 17:24:51 +02002094 err = snd_hda_create_dig_out_ctls(codec,
2095 per_pin->pin_nid,
2096 per_pin->mux_nids[0],
2097 HDA_PCM_TYPE_HDMI);
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002098 if (err < 0)
2099 return err;
Stephen Warren384a48d2011-06-01 11:14:21 -06002100 snd_hda_spdif_ctls_unassign(codec, pin_idx);
Pierre-Louis Bossart14bc52b2011-09-30 16:35:41 -05002101
2102 /* add control for ELD Bytes */
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01002103 err = hdmi_create_eld_ctl(codec, pin_idx,
2104 get_pcm_rec(spec, pin_idx)->device);
Pierre-Louis Bossart14bc52b2011-09-30 16:35:41 -05002105
2106 if (err < 0)
2107 return err;
Takashi Iwai31ef2252011-12-01 17:41:36 +01002108
Takashi Iwai82b1d732011-12-20 15:53:07 +01002109 hdmi_present_sense(per_pin, 0);
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002110 }
2111
Takashi Iwaid45e6882012-07-31 11:36:00 +02002112 /* add channel maps */
2113 for (pin_idx = 0; pin_idx < spec->num_pins; pin_idx++) {
2114 struct snd_pcm_chmap *chmap;
2115 struct snd_kcontrol *kctl;
2116 int i;
Takashi Iwai2ca320e2013-08-22 09:55:36 +02002117
2118 if (!codec->pcm_info[pin_idx].pcm)
2119 break;
Takashi Iwaid45e6882012-07-31 11:36:00 +02002120 err = snd_pcm_add_chmap_ctls(codec->pcm_info[pin_idx].pcm,
2121 SNDRV_PCM_STREAM_PLAYBACK,
2122 NULL, 0, pin_idx, &chmap);
2123 if (err < 0)
2124 return err;
2125 /* override handlers */
2126 chmap->private_data = codec;
2127 kctl = chmap->kctl;
2128 for (i = 0; i < kctl->count; i++)
2129 kctl->vd[i].access |= SNDRV_CTL_ELEM_ACCESS_WRITE;
2130 kctl->info = hdmi_chmap_ctl_info;
2131 kctl->get = hdmi_chmap_ctl_get;
2132 kctl->put = hdmi_chmap_ctl_put;
2133 kctl->tlv.c = hdmi_chmap_ctl_tlv;
2134 }
2135
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002136 return 0;
2137}
2138
Takashi Iwai8b8d6542012-06-20 16:32:22 +02002139static int generic_hdmi_init_per_pins(struct hda_codec *codec)
2140{
2141 struct hdmi_spec *spec = codec->spec;
2142 int pin_idx;
2143
2144 for (pin_idx = 0; pin_idx < spec->num_pins; pin_idx++) {
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01002145 struct hdmi_spec_per_pin *per_pin = get_pin(spec, pin_idx);
Takashi Iwai8b8d6542012-06-20 16:32:22 +02002146
2147 per_pin->codec = codec;
Takashi Iwaia4e9a382013-10-17 18:21:12 +02002148 mutex_init(&per_pin->lock);
Takashi Iwai8b8d6542012-06-20 16:32:22 +02002149 INIT_DELAYED_WORK(&per_pin->work, hdmi_repoll_eld);
Takashi Iwaia4e9a382013-10-17 18:21:12 +02002150 eld_proc_new(per_pin, pin_idx);
Takashi Iwai8b8d6542012-06-20 16:32:22 +02002151 }
2152 return 0;
2153}
2154
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002155static int generic_hdmi_init(struct hda_codec *codec)
2156{
2157 struct hdmi_spec *spec = codec->spec;
Stephen Warren384a48d2011-06-01 11:14:21 -06002158 int pin_idx;
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002159
Stephen Warren384a48d2011-06-01 11:14:21 -06002160 for (pin_idx = 0; pin_idx < spec->num_pins; pin_idx++) {
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01002161 struct hdmi_spec_per_pin *per_pin = get_pin(spec, pin_idx);
Stephen Warren384a48d2011-06-01 11:14:21 -06002162 hda_nid_t pin_nid = per_pin->pin_nid;
Stephen Warren384a48d2011-06-01 11:14:21 -06002163
2164 hdmi_init_pin(codec, pin_nid);
David Henningsson20ce9022013-12-04 10:19:41 +08002165 snd_hda_jack_detect_enable_callback(codec, pin_nid, pin_nid,
2166 codec->jackpoll_interval > 0 ? jack_callback : NULL);
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002167 }
2168 return 0;
2169}
2170
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01002171static void hdmi_array_init(struct hdmi_spec *spec, int nums)
2172{
2173 snd_array_init(&spec->pins, sizeof(struct hdmi_spec_per_pin), nums);
2174 snd_array_init(&spec->cvts, sizeof(struct hdmi_spec_per_cvt), nums);
2175 snd_array_init(&spec->pcm_rec, sizeof(struct hda_pcm), nums);
2176}
2177
2178static void hdmi_array_free(struct hdmi_spec *spec)
2179{
2180 snd_array_free(&spec->pins);
2181 snd_array_free(&spec->cvts);
2182 snd_array_free(&spec->pcm_rec);
2183}
2184
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002185static void generic_hdmi_free(struct hda_codec *codec)
2186{
2187 struct hdmi_spec *spec = codec->spec;
Stephen Warren384a48d2011-06-01 11:14:21 -06002188 int pin_idx;
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002189
Stephen Warren384a48d2011-06-01 11:14:21 -06002190 for (pin_idx = 0; pin_idx < spec->num_pins; pin_idx++) {
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01002191 struct hdmi_spec_per_pin *per_pin = get_pin(spec, pin_idx);
Stephen Warren384a48d2011-06-01 11:14:21 -06002192
Wu Fengguang744626d2011-11-16 16:29:47 +08002193 cancel_delayed_work(&per_pin->work);
Takashi Iwaia4e9a382013-10-17 18:21:12 +02002194 eld_proc_free(per_pin);
Stephen Warren384a48d2011-06-01 11:14:21 -06002195 }
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002196
Wu Fengguang744626d2011-11-16 16:29:47 +08002197 flush_workqueue(codec->bus->workq);
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01002198 hdmi_array_free(spec);
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002199 kfree(spec);
2200}
2201
Wang Xingchao28cb72e2013-06-24 07:45:23 -04002202#ifdef CONFIG_PM
2203static int generic_hdmi_resume(struct hda_codec *codec)
2204{
2205 struct hdmi_spec *spec = codec->spec;
2206 int pin_idx;
2207
Pierre Ossmana2833682014-06-18 21:48:09 +02002208 codec->patch_ops.init(codec);
Wang Xingchao28cb72e2013-06-24 07:45:23 -04002209 snd_hda_codec_resume_amp(codec);
2210 snd_hda_codec_resume_cache(codec);
2211
2212 for (pin_idx = 0; pin_idx < spec->num_pins; pin_idx++) {
2213 struct hdmi_spec_per_pin *per_pin = get_pin(spec, pin_idx);
2214 hdmi_present_sense(per_pin, 1);
2215 }
2216 return 0;
2217}
2218#endif
2219
Takashi Iwaifb79e1e2011-05-02 12:17:41 +02002220static const struct hda_codec_ops generic_hdmi_patch_ops = {
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002221 .init = generic_hdmi_init,
2222 .free = generic_hdmi_free,
2223 .build_pcms = generic_hdmi_build_pcms,
2224 .build_controls = generic_hdmi_build_controls,
2225 .unsol_event = hdmi_unsol_event,
Wang Xingchao28cb72e2013-06-24 07:45:23 -04002226#ifdef CONFIG_PM
2227 .resume = generic_hdmi_resume,
2228#endif
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002229};
2230
Anssi Hannula307229d2013-10-24 21:10:34 +03002231static const struct hdmi_ops generic_standard_hdmi_ops = {
2232 .pin_get_eld = snd_hdmi_get_eld,
2233 .pin_get_slot_channel = hdmi_pin_get_slot_channel,
2234 .pin_set_slot_channel = hdmi_pin_set_slot_channel,
2235 .pin_setup_infoframe = hdmi_pin_setup_infoframe,
2236 .pin_hbr_setup = hdmi_pin_hbr_setup,
2237 .setup_stream = hdmi_setup_stream,
2238 .chmap_cea_alloc_validate_get_type = hdmi_chmap_cea_alloc_validate_get_type,
2239 .cea_alloc_to_tlv_chmap = hdmi_cea_alloc_to_tlv_chmap,
2240};
2241
Takashi Iwaic88d4e82013-02-08 17:10:04 -05002242
2243static void intel_haswell_fixup_connect_list(struct hda_codec *codec,
2244 hda_nid_t nid)
Mengdong Lin6ffe1682012-12-18 16:59:15 -05002245{
Takashi Iwaic88d4e82013-02-08 17:10:04 -05002246 struct hdmi_spec *spec = codec->spec;
2247 hda_nid_t conns[4];
2248 int nconns;
Mengdong Lin6ffe1682012-12-18 16:59:15 -05002249
Takashi Iwaic88d4e82013-02-08 17:10:04 -05002250 nconns = snd_hda_get_connections(codec, nid, conns, ARRAY_SIZE(conns));
2251 if (nconns == spec->num_cvts &&
2252 !memcmp(conns, spec->cvt_nids, spec->num_cvts * sizeof(hda_nid_t)))
Mengdong Lin6ffe1682012-12-18 16:59:15 -05002253 return;
2254
Takashi Iwaic88d4e82013-02-08 17:10:04 -05002255 /* override pins connection list */
Takashi Iwai4e76a882014-02-25 12:21:03 +01002256 codec_dbg(codec, "hdmi: haswell: override pin connection 0x%x\n", nid);
Takashi Iwaic88d4e82013-02-08 17:10:04 -05002257 snd_hda_override_conn_list(codec, nid, spec->num_cvts, spec->cvt_nids);
Mengdong Lin6ffe1682012-12-18 16:59:15 -05002258}
2259
Mengdong Lin1611a9c2013-02-08 17:09:52 -05002260#define INTEL_VENDOR_NID 0x08
2261#define INTEL_GET_VENDOR_VERB 0xf81
2262#define INTEL_SET_VENDOR_VERB 0x781
2263#define INTEL_EN_DP12 0x02 /* enable DP 1.2 features */
2264#define INTEL_EN_ALL_PIN_CVTS 0x01 /* enable 2nd & 3rd pins and convertors */
2265
2266static void intel_haswell_enable_all_pins(struct hda_codec *codec,
Takashi Iwai17df3f52013-05-08 08:09:34 +02002267 bool update_tree)
Mengdong Lin1611a9c2013-02-08 17:09:52 -05002268{
2269 unsigned int vendor_param;
2270
Mengdong Lin1611a9c2013-02-08 17:09:52 -05002271 vendor_param = snd_hda_codec_read(codec, INTEL_VENDOR_NID, 0,
2272 INTEL_GET_VENDOR_VERB, 0);
2273 if (vendor_param == -1 || vendor_param & INTEL_EN_ALL_PIN_CVTS)
2274 return;
2275
2276 vendor_param |= INTEL_EN_ALL_PIN_CVTS;
2277 vendor_param = snd_hda_codec_read(codec, INTEL_VENDOR_NID, 0,
2278 INTEL_SET_VENDOR_VERB, vendor_param);
2279 if (vendor_param == -1)
2280 return;
2281
Takashi Iwai17df3f52013-05-08 08:09:34 +02002282 if (update_tree)
2283 snd_hda_codec_update_widgets(codec);
Mengdong Lin1611a9c2013-02-08 17:09:52 -05002284}
2285
Takashi Iwaic88d4e82013-02-08 17:10:04 -05002286static void intel_haswell_fixup_enable_dp12(struct hda_codec *codec)
2287{
2288 unsigned int vendor_param;
2289
2290 vendor_param = snd_hda_codec_read(codec, INTEL_VENDOR_NID, 0,
2291 INTEL_GET_VENDOR_VERB, 0);
2292 if (vendor_param == -1 || vendor_param & INTEL_EN_DP12)
2293 return;
2294
2295 /* enable DP1.2 mode */
2296 vendor_param |= INTEL_EN_DP12;
2297 snd_hda_codec_write_cache(codec, INTEL_VENDOR_NID, 0,
2298 INTEL_SET_VENDOR_VERB, vendor_param);
2299}
2300
Takashi Iwai17df3f52013-05-08 08:09:34 +02002301/* Haswell needs to re-issue the vendor-specific verbs before turning to D0.
2302 * Otherwise you may get severe h/w communication errors.
2303 */
2304static void haswell_set_power_state(struct hda_codec *codec, hda_nid_t fg,
2305 unsigned int power_state)
2306{
2307 if (power_state == AC_PWRST_D0) {
2308 intel_haswell_enable_all_pins(codec, false);
2309 intel_haswell_fixup_enable_dp12(codec);
2310 }
Takashi Iwaic88d4e82013-02-08 17:10:04 -05002311
Takashi Iwai17df3f52013-05-08 08:09:34 +02002312 snd_hda_codec_read(codec, fg, 0, AC_VERB_SET_POWER_STATE, power_state);
2313 snd_hda_codec_set_power_to_all(codec, fg, power_state);
2314}
Mengdong Lin6ffe1682012-12-18 16:59:15 -05002315
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002316static int patch_generic_hdmi(struct hda_codec *codec)
2317{
2318 struct hdmi_spec *spec;
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002319
2320 spec = kzalloc(sizeof(*spec), GFP_KERNEL);
2321 if (spec == NULL)
2322 return -ENOMEM;
2323
Anssi Hannula307229d2013-10-24 21:10:34 +03002324 spec->ops = generic_standard_hdmi_ops;
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002325 codec->spec = spec;
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01002326 hdmi_array_init(spec, 4);
Mengdong Lin6ffe1682012-12-18 16:59:15 -05002327
Mengdong Lin75dcbe42014-01-08 15:55:32 -05002328 if (is_haswell_plus(codec)) {
Takashi Iwai17df3f52013-05-08 08:09:34 +02002329 intel_haswell_enable_all_pins(codec, true);
Takashi Iwaic88d4e82013-02-08 17:10:04 -05002330 intel_haswell_fixup_enable_dp12(codec);
Takashi Iwai17df3f52013-05-08 08:09:34 +02002331 }
Mengdong Lin6ffe1682012-12-18 16:59:15 -05002332
Mengdong Lin5b8620b2013-12-05 18:35:48 -05002333 if (is_haswell(codec) || is_valleyview(codec)) {
2334 codec->depop_delay = 0;
2335 }
2336
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002337 if (hdmi_parse_codec(codec) < 0) {
2338 codec->spec = NULL;
2339 kfree(spec);
2340 return -EINVAL;
2341 }
2342 codec->patch_ops = generic_hdmi_patch_ops;
Mengdong Lin75dcbe42014-01-08 15:55:32 -05002343 if (is_haswell_plus(codec)) {
Takashi Iwai17df3f52013-05-08 08:09:34 +02002344 codec->patch_ops.set_power_state = haswell_set_power_state;
Mengdong Lin5dc989b2013-08-26 21:35:41 -04002345 codec->dp_mst = true;
2346 }
Takashi Iwai17df3f52013-05-08 08:09:34 +02002347
Takashi Iwai8b8d6542012-06-20 16:32:22 +02002348 generic_hdmi_init_per_pins(codec);
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002349
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002350 init_channel_allocations();
2351
2352 return 0;
2353}
2354
2355/*
Stephen Warren3aaf8982011-06-01 11:14:19 -06002356 * Shared non-generic implementations
2357 */
2358
2359static int simple_playback_build_pcms(struct hda_codec *codec)
2360{
2361 struct hdmi_spec *spec = codec->spec;
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01002362 struct hda_pcm *info;
Takashi Iwai8ceb3322012-06-21 08:23:27 +02002363 unsigned int chans;
2364 struct hda_pcm_stream *pstr;
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01002365 struct hdmi_spec_per_cvt *per_cvt;
Stephen Warren3aaf8982011-06-01 11:14:19 -06002366
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01002367 per_cvt = get_cvt(spec, 0);
2368 chans = get_wcaps(codec, per_cvt->cvt_nid);
Takashi Iwai8ceb3322012-06-21 08:23:27 +02002369 chans = get_wcaps_channels(chans);
Stephen Warren3aaf8982011-06-01 11:14:19 -06002370
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01002371 info = snd_array_new(&spec->pcm_rec);
2372 if (!info)
2373 return -ENOMEM;
2374 info->name = get_pin(spec, 0)->pcm_name;
2375 sprintf(info->name, "HDMI 0");
Takashi Iwai8ceb3322012-06-21 08:23:27 +02002376 info->pcm_type = HDA_PCM_TYPE_HDMI;
2377 pstr = &info->stream[SNDRV_PCM_STREAM_PLAYBACK];
2378 *pstr = spec->pcm_playback;
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01002379 pstr->nid = per_cvt->cvt_nid;
Takashi Iwai8ceb3322012-06-21 08:23:27 +02002380 if (pstr->channels_max <= 2 && chans && chans <= 16)
2381 pstr->channels_max = chans;
Stephen Warren3aaf8982011-06-01 11:14:19 -06002382
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01002383 codec->num_pcms = 1;
2384 codec->pcm_info = info;
2385
Stephen Warren3aaf8982011-06-01 11:14:19 -06002386 return 0;
2387}
2388
Takashi Iwai4b6ace92012-06-15 11:53:32 +02002389/* unsolicited event for jack sensing */
2390static void simple_hdmi_unsol_event(struct hda_codec *codec,
2391 unsigned int res)
2392{
Takashi Iwai9dd8cf12012-06-21 10:43:15 +02002393 snd_hda_jack_set_dirty_all(codec);
Takashi Iwai4b6ace92012-06-15 11:53:32 +02002394 snd_hda_jack_report_sync(codec);
2395}
2396
2397/* generic_hdmi_build_jack can be used for simple_hdmi, too,
2398 * as long as spec->pins[] is set correctly
2399 */
2400#define simple_hdmi_build_jack generic_hdmi_build_jack
2401
Stephen Warren3aaf8982011-06-01 11:14:19 -06002402static int simple_playback_build_controls(struct hda_codec *codec)
2403{
2404 struct hdmi_spec *spec = codec->spec;
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01002405 struct hdmi_spec_per_cvt *per_cvt;
Stephen Warren3aaf8982011-06-01 11:14:19 -06002406 int err;
Stephen Warren3aaf8982011-06-01 11:14:19 -06002407
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01002408 per_cvt = get_cvt(spec, 0);
Anssi Hannulac9a63382013-12-10 22:46:34 +02002409 err = snd_hda_create_dig_out_ctls(codec, per_cvt->cvt_nid,
2410 per_cvt->cvt_nid,
2411 HDA_PCM_TYPE_HDMI);
Takashi Iwai8ceb3322012-06-21 08:23:27 +02002412 if (err < 0)
2413 return err;
2414 return simple_hdmi_build_jack(codec, 0);
Stephen Warren3aaf8982011-06-01 11:14:19 -06002415}
2416
Takashi Iwai4f0110c2012-06-15 12:45:43 +02002417static int simple_playback_init(struct hda_codec *codec)
2418{
2419 struct hdmi_spec *spec = codec->spec;
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01002420 struct hdmi_spec_per_pin *per_pin = get_pin(spec, 0);
2421 hda_nid_t pin = per_pin->pin_nid;
Takashi Iwai4f0110c2012-06-15 12:45:43 +02002422
Takashi Iwai8ceb3322012-06-21 08:23:27 +02002423 snd_hda_codec_write(codec, pin, 0,
2424 AC_VERB_SET_PIN_WIDGET_CONTROL, PIN_OUT);
2425 /* some codecs require to unmute the pin */
2426 if (get_wcaps(codec, pin) & AC_WCAP_OUT_AMP)
2427 snd_hda_codec_write(codec, pin, 0, AC_VERB_SET_AMP_GAIN_MUTE,
2428 AMP_OUT_UNMUTE);
2429 snd_hda_jack_detect_enable(codec, pin, pin);
Takashi Iwai4f0110c2012-06-15 12:45:43 +02002430 return 0;
2431}
2432
Stephen Warren3aaf8982011-06-01 11:14:19 -06002433static void simple_playback_free(struct hda_codec *codec)
2434{
2435 struct hdmi_spec *spec = codec->spec;
2436
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01002437 hdmi_array_free(spec);
Stephen Warren3aaf8982011-06-01 11:14:19 -06002438 kfree(spec);
2439}
2440
2441/*
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002442 * Nvidia specific implementations
2443 */
2444
2445#define Nv_VERB_SET_Channel_Allocation 0xF79
2446#define Nv_VERB_SET_Info_Frame_Checksum 0xF7A
2447#define Nv_VERB_SET_Audio_Protection_On 0xF98
2448#define Nv_VERB_SET_Audio_Protection_Off 0xF99
2449
2450#define nvhdmi_master_con_nid_7x 0x04
2451#define nvhdmi_master_pin_nid_7x 0x05
2452
Takashi Iwaifb79e1e2011-05-02 12:17:41 +02002453static const hda_nid_t nvhdmi_con_nids_7x[4] = {
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002454 /*front, rear, clfe, rear_surr */
2455 0x6, 0x8, 0xa, 0xc,
2456};
2457
Takashi Iwaiceaa86b2012-06-15 14:38:31 +02002458static const struct hda_verb nvhdmi_basic_init_7x_2ch[] = {
2459 /* set audio protect on */
2460 { 0x1, Nv_VERB_SET_Audio_Protection_On, 0x1},
2461 /* enable digital output on pin widget */
2462 { 0x5, AC_VERB_SET_PIN_WIDGET_CONTROL, PIN_OUT | 0x5 },
2463 {} /* terminator */
2464};
2465
2466static const struct hda_verb nvhdmi_basic_init_7x_8ch[] = {
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002467 /* set audio protect on */
2468 { 0x1, Nv_VERB_SET_Audio_Protection_On, 0x1},
2469 /* enable digital output on pin widget */
2470 { 0x5, AC_VERB_SET_PIN_WIDGET_CONTROL, PIN_OUT | 0x5 },
2471 { 0x7, AC_VERB_SET_PIN_WIDGET_CONTROL, PIN_OUT | 0x5 },
2472 { 0x9, AC_VERB_SET_PIN_WIDGET_CONTROL, PIN_OUT | 0x5 },
2473 { 0xb, AC_VERB_SET_PIN_WIDGET_CONTROL, PIN_OUT | 0x5 },
2474 { 0xd, AC_VERB_SET_PIN_WIDGET_CONTROL, PIN_OUT | 0x5 },
2475 {} /* terminator */
2476};
2477
2478#ifdef LIMITED_RATE_FMT_SUPPORT
2479/* support only the safe format and rate */
2480#define SUPPORTED_RATES SNDRV_PCM_RATE_48000
2481#define SUPPORTED_MAXBPS 16
2482#define SUPPORTED_FORMATS SNDRV_PCM_FMTBIT_S16_LE
2483#else
2484/* support all rates and formats */
2485#define SUPPORTED_RATES \
2486 (SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_44100 | SNDRV_PCM_RATE_48000 |\
2487 SNDRV_PCM_RATE_88200 | SNDRV_PCM_RATE_96000 | SNDRV_PCM_RATE_176400 |\
2488 SNDRV_PCM_RATE_192000)
2489#define SUPPORTED_MAXBPS 24
2490#define SUPPORTED_FORMATS \
2491 (SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S32_LE)
2492#endif
2493
Takashi Iwaiceaa86b2012-06-15 14:38:31 +02002494static int nvhdmi_7x_init_2ch(struct hda_codec *codec)
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002495{
Takashi Iwaiceaa86b2012-06-15 14:38:31 +02002496 snd_hda_sequence_write(codec, nvhdmi_basic_init_7x_2ch);
2497 return 0;
2498}
2499
2500static int nvhdmi_7x_init_8ch(struct hda_codec *codec)
2501{
2502 snd_hda_sequence_write(codec, nvhdmi_basic_init_7x_8ch);
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002503 return 0;
2504}
2505
Nitin Daga393004b2011-01-10 21:49:31 +05302506static unsigned int channels_2_6_8[] = {
2507 2, 6, 8
2508};
2509
2510static unsigned int channels_2_8[] = {
2511 2, 8
2512};
2513
2514static struct snd_pcm_hw_constraint_list hw_constraints_2_6_8_channels = {
2515 .count = ARRAY_SIZE(channels_2_6_8),
2516 .list = channels_2_6_8,
2517 .mask = 0,
2518};
2519
2520static struct snd_pcm_hw_constraint_list hw_constraints_2_8_channels = {
2521 .count = ARRAY_SIZE(channels_2_8),
2522 .list = channels_2_8,
2523 .mask = 0,
2524};
2525
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002526static int simple_playback_pcm_open(struct hda_pcm_stream *hinfo,
2527 struct hda_codec *codec,
2528 struct snd_pcm_substream *substream)
2529{
2530 struct hdmi_spec *spec = codec->spec;
Nitin Daga393004b2011-01-10 21:49:31 +05302531 struct snd_pcm_hw_constraint_list *hw_constraints_channels = NULL;
2532
2533 switch (codec->preset->id) {
2534 case 0x10de0002:
2535 case 0x10de0003:
2536 case 0x10de0005:
2537 case 0x10de0006:
2538 hw_constraints_channels = &hw_constraints_2_8_channels;
2539 break;
2540 case 0x10de0007:
2541 hw_constraints_channels = &hw_constraints_2_6_8_channels;
2542 break;
2543 default:
2544 break;
2545 }
2546
2547 if (hw_constraints_channels != NULL) {
2548 snd_pcm_hw_constraint_list(substream->runtime, 0,
2549 SNDRV_PCM_HW_PARAM_CHANNELS,
2550 hw_constraints_channels);
Takashi Iwaiad09fc92011-01-14 09:42:27 +01002551 } else {
2552 snd_pcm_hw_constraint_step(substream->runtime, 0,
2553 SNDRV_PCM_HW_PARAM_CHANNELS, 2);
Nitin Daga393004b2011-01-10 21:49:31 +05302554 }
2555
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002556 return snd_hda_multi_out_dig_open(codec, &spec->multiout);
2557}
2558
2559static int simple_playback_pcm_close(struct hda_pcm_stream *hinfo,
2560 struct hda_codec *codec,
2561 struct snd_pcm_substream *substream)
2562{
2563 struct hdmi_spec *spec = codec->spec;
2564 return snd_hda_multi_out_dig_close(codec, &spec->multiout);
2565}
2566
2567static int simple_playback_pcm_prepare(struct hda_pcm_stream *hinfo,
2568 struct hda_codec *codec,
2569 unsigned int stream_tag,
2570 unsigned int format,
2571 struct snd_pcm_substream *substream)
2572{
2573 struct hdmi_spec *spec = codec->spec;
2574 return snd_hda_multi_out_dig_prepare(codec, &spec->multiout,
2575 stream_tag, format, substream);
2576}
2577
Takashi Iwaid0b12522012-06-15 14:34:42 +02002578static const struct hda_pcm_stream simple_pcm_playback = {
2579 .substreams = 1,
2580 .channels_min = 2,
2581 .channels_max = 2,
2582 .ops = {
2583 .open = simple_playback_pcm_open,
2584 .close = simple_playback_pcm_close,
2585 .prepare = simple_playback_pcm_prepare
2586 },
2587};
2588
2589static const struct hda_codec_ops simple_hdmi_patch_ops = {
2590 .build_controls = simple_playback_build_controls,
2591 .build_pcms = simple_playback_build_pcms,
2592 .init = simple_playback_init,
2593 .free = simple_playback_free,
Takashi Iwai250e41a2012-06-15 14:40:21 +02002594 .unsol_event = simple_hdmi_unsol_event,
Takashi Iwaid0b12522012-06-15 14:34:42 +02002595};
2596
2597static int patch_simple_hdmi(struct hda_codec *codec,
2598 hda_nid_t cvt_nid, hda_nid_t pin_nid)
2599{
2600 struct hdmi_spec *spec;
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01002601 struct hdmi_spec_per_cvt *per_cvt;
2602 struct hdmi_spec_per_pin *per_pin;
Takashi Iwaid0b12522012-06-15 14:34:42 +02002603
2604 spec = kzalloc(sizeof(*spec), GFP_KERNEL);
2605 if (!spec)
2606 return -ENOMEM;
2607
2608 codec->spec = spec;
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01002609 hdmi_array_init(spec, 1);
Takashi Iwaid0b12522012-06-15 14:34:42 +02002610
2611 spec->multiout.num_dacs = 0; /* no analog */
2612 spec->multiout.max_channels = 2;
2613 spec->multiout.dig_out_nid = cvt_nid;
2614 spec->num_cvts = 1;
2615 spec->num_pins = 1;
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01002616 per_pin = snd_array_new(&spec->pins);
2617 per_cvt = snd_array_new(&spec->cvts);
2618 if (!per_pin || !per_cvt) {
2619 simple_playback_free(codec);
2620 return -ENOMEM;
2621 }
2622 per_cvt->cvt_nid = cvt_nid;
2623 per_pin->pin_nid = pin_nid;
Takashi Iwaid0b12522012-06-15 14:34:42 +02002624 spec->pcm_playback = simple_pcm_playback;
2625
2626 codec->patch_ops = simple_hdmi_patch_ops;
2627
2628 return 0;
2629}
2630
Aaron Plattner1f348522011-04-06 17:19:04 -07002631static void nvhdmi_8ch_7x_set_info_frame_parameters(struct hda_codec *codec,
2632 int channels)
2633{
2634 unsigned int chanmask;
2635 int chan = channels ? (channels - 1) : 1;
2636
2637 switch (channels) {
2638 default:
2639 case 0:
2640 case 2:
2641 chanmask = 0x00;
2642 break;
2643 case 4:
2644 chanmask = 0x08;
2645 break;
2646 case 6:
2647 chanmask = 0x0b;
2648 break;
2649 case 8:
2650 chanmask = 0x13;
2651 break;
2652 }
2653
2654 /* Set the audio infoframe channel allocation and checksum fields. The
2655 * channel count is computed implicitly by the hardware. */
2656 snd_hda_codec_write(codec, 0x1, 0,
2657 Nv_VERB_SET_Channel_Allocation, chanmask);
2658
2659 snd_hda_codec_write(codec, 0x1, 0,
2660 Nv_VERB_SET_Info_Frame_Checksum,
2661 (0x71 - chan - chanmask));
2662}
2663
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002664static int nvhdmi_8ch_7x_pcm_close(struct hda_pcm_stream *hinfo,
2665 struct hda_codec *codec,
2666 struct snd_pcm_substream *substream)
2667{
2668 struct hdmi_spec *spec = codec->spec;
2669 int i;
2670
2671 snd_hda_codec_write(codec, nvhdmi_master_con_nid_7x,
2672 0, AC_VERB_SET_CHANNEL_STREAMID, 0);
2673 for (i = 0; i < 4; i++) {
2674 /* set the stream id */
2675 snd_hda_codec_write(codec, nvhdmi_con_nids_7x[i], 0,
2676 AC_VERB_SET_CHANNEL_STREAMID, 0);
2677 /* set the stream format */
2678 snd_hda_codec_write(codec, nvhdmi_con_nids_7x[i], 0,
2679 AC_VERB_SET_STREAM_FORMAT, 0);
2680 }
2681
Aaron Plattner1f348522011-04-06 17:19:04 -07002682 /* The audio hardware sends a channel count of 0x7 (8ch) when all the
2683 * streams are disabled. */
2684 nvhdmi_8ch_7x_set_info_frame_parameters(codec, 8);
2685
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002686 return snd_hda_multi_out_dig_close(codec, &spec->multiout);
2687}
2688
2689static int nvhdmi_8ch_7x_pcm_prepare(struct hda_pcm_stream *hinfo,
2690 struct hda_codec *codec,
2691 unsigned int stream_tag,
2692 unsigned int format,
2693 struct snd_pcm_substream *substream)
2694{
2695 int chs;
Takashi Iwai112daa72011-11-02 21:40:06 +01002696 unsigned int dataDCC2, channel_id;
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002697 int i;
Stephen Warren7c935972011-06-01 11:14:17 -06002698 struct hdmi_spec *spec = codec->spec;
Takashi Iwaie3245cd2012-05-10 10:21:29 +02002699 struct hda_spdif_out *spdif;
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01002700 struct hdmi_spec_per_cvt *per_cvt;
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002701
2702 mutex_lock(&codec->spdif_mutex);
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01002703 per_cvt = get_cvt(spec, 0);
2704 spdif = snd_hda_spdif_out_of_nid(codec, per_cvt->cvt_nid);
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002705
2706 chs = substream->runtime->channels;
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002707
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002708 dataDCC2 = 0x2;
2709
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002710 /* turn off SPDIF once; otherwise the IEC958 bits won't be updated */
Stephen Warren7c935972011-06-01 11:14:17 -06002711 if (codec->spdif_status_reset && (spdif->ctls & AC_DIG1_ENABLE))
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002712 snd_hda_codec_write(codec,
2713 nvhdmi_master_con_nid_7x,
2714 0,
2715 AC_VERB_SET_DIGI_CONVERT_1,
Stephen Warren7c935972011-06-01 11:14:17 -06002716 spdif->ctls & ~AC_DIG1_ENABLE & 0xff);
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002717
2718 /* set the stream id */
2719 snd_hda_codec_write(codec, nvhdmi_master_con_nid_7x, 0,
2720 AC_VERB_SET_CHANNEL_STREAMID, (stream_tag << 4) | 0x0);
2721
2722 /* set the stream format */
2723 snd_hda_codec_write(codec, nvhdmi_master_con_nid_7x, 0,
2724 AC_VERB_SET_STREAM_FORMAT, format);
2725
2726 /* turn on again (if needed) */
2727 /* enable and set the channel status audio/data flag */
Stephen Warren7c935972011-06-01 11:14:17 -06002728 if (codec->spdif_status_reset && (spdif->ctls & AC_DIG1_ENABLE)) {
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002729 snd_hda_codec_write(codec,
2730 nvhdmi_master_con_nid_7x,
2731 0,
2732 AC_VERB_SET_DIGI_CONVERT_1,
Stephen Warren7c935972011-06-01 11:14:17 -06002733 spdif->ctls & 0xff);
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002734 snd_hda_codec_write(codec,
2735 nvhdmi_master_con_nid_7x,
2736 0,
2737 AC_VERB_SET_DIGI_CONVERT_2, dataDCC2);
2738 }
2739
2740 for (i = 0; i < 4; i++) {
2741 if (chs == 2)
2742 channel_id = 0;
2743 else
2744 channel_id = i * 2;
2745
2746 /* turn off SPDIF once;
2747 *otherwise the IEC958 bits won't be updated
2748 */
2749 if (codec->spdif_status_reset &&
Stephen Warren7c935972011-06-01 11:14:17 -06002750 (spdif->ctls & AC_DIG1_ENABLE))
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002751 snd_hda_codec_write(codec,
2752 nvhdmi_con_nids_7x[i],
2753 0,
2754 AC_VERB_SET_DIGI_CONVERT_1,
Stephen Warren7c935972011-06-01 11:14:17 -06002755 spdif->ctls & ~AC_DIG1_ENABLE & 0xff);
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002756 /* set the stream id */
2757 snd_hda_codec_write(codec,
2758 nvhdmi_con_nids_7x[i],
2759 0,
2760 AC_VERB_SET_CHANNEL_STREAMID,
2761 (stream_tag << 4) | channel_id);
2762 /* set the stream format */
2763 snd_hda_codec_write(codec,
2764 nvhdmi_con_nids_7x[i],
2765 0,
2766 AC_VERB_SET_STREAM_FORMAT,
2767 format);
2768 /* turn on again (if needed) */
2769 /* enable and set the channel status audio/data flag */
2770 if (codec->spdif_status_reset &&
Stephen Warren7c935972011-06-01 11:14:17 -06002771 (spdif->ctls & AC_DIG1_ENABLE)) {
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002772 snd_hda_codec_write(codec,
2773 nvhdmi_con_nids_7x[i],
2774 0,
2775 AC_VERB_SET_DIGI_CONVERT_1,
Stephen Warren7c935972011-06-01 11:14:17 -06002776 spdif->ctls & 0xff);
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002777 snd_hda_codec_write(codec,
2778 nvhdmi_con_nids_7x[i],
2779 0,
2780 AC_VERB_SET_DIGI_CONVERT_2, dataDCC2);
2781 }
2782 }
2783
Aaron Plattner1f348522011-04-06 17:19:04 -07002784 nvhdmi_8ch_7x_set_info_frame_parameters(codec, chs);
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002785
2786 mutex_unlock(&codec->spdif_mutex);
2787 return 0;
2788}
2789
Takashi Iwaifb79e1e2011-05-02 12:17:41 +02002790static const struct hda_pcm_stream nvhdmi_pcm_playback_8ch_7x = {
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002791 .substreams = 1,
2792 .channels_min = 2,
2793 .channels_max = 8,
2794 .nid = nvhdmi_master_con_nid_7x,
2795 .rates = SUPPORTED_RATES,
2796 .maxbps = SUPPORTED_MAXBPS,
2797 .formats = SUPPORTED_FORMATS,
2798 .ops = {
2799 .open = simple_playback_pcm_open,
2800 .close = nvhdmi_8ch_7x_pcm_close,
2801 .prepare = nvhdmi_8ch_7x_pcm_prepare
2802 },
2803};
2804
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002805static int patch_nvhdmi_2ch(struct hda_codec *codec)
2806{
2807 struct hdmi_spec *spec;
Takashi Iwaid0b12522012-06-15 14:34:42 +02002808 int err = patch_simple_hdmi(codec, nvhdmi_master_con_nid_7x,
2809 nvhdmi_master_pin_nid_7x);
2810 if (err < 0)
2811 return err;
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002812
Takashi Iwaiceaa86b2012-06-15 14:38:31 +02002813 codec->patch_ops.init = nvhdmi_7x_init_2ch;
Takashi Iwaid0b12522012-06-15 14:34:42 +02002814 /* override the PCM rates, etc, as the codec doesn't give full list */
2815 spec = codec->spec;
2816 spec->pcm_playback.rates = SUPPORTED_RATES;
2817 spec->pcm_playback.maxbps = SUPPORTED_MAXBPS;
2818 spec->pcm_playback.formats = SUPPORTED_FORMATS;
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002819 return 0;
2820}
2821
Takashi Iwai53775b02012-08-01 12:17:41 +02002822static int nvhdmi_7x_8ch_build_pcms(struct hda_codec *codec)
2823{
2824 struct hdmi_spec *spec = codec->spec;
2825 int err = simple_playback_build_pcms(codec);
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01002826 if (!err) {
2827 struct hda_pcm *info = get_pcm_rec(spec, 0);
2828 info->own_chmap = true;
2829 }
Takashi Iwai53775b02012-08-01 12:17:41 +02002830 return err;
2831}
2832
2833static int nvhdmi_7x_8ch_build_controls(struct hda_codec *codec)
2834{
2835 struct hdmi_spec *spec = codec->spec;
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01002836 struct hda_pcm *info;
Takashi Iwai53775b02012-08-01 12:17:41 +02002837 struct snd_pcm_chmap *chmap;
2838 int err;
2839
2840 err = simple_playback_build_controls(codec);
2841 if (err < 0)
2842 return err;
2843
2844 /* add channel maps */
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01002845 info = get_pcm_rec(spec, 0);
2846 err = snd_pcm_add_chmap_ctls(info->pcm,
Takashi Iwai53775b02012-08-01 12:17:41 +02002847 SNDRV_PCM_STREAM_PLAYBACK,
2848 snd_pcm_alt_chmaps, 8, 0, &chmap);
2849 if (err < 0)
2850 return err;
2851 switch (codec->preset->id) {
2852 case 0x10de0002:
2853 case 0x10de0003:
2854 case 0x10de0005:
2855 case 0x10de0006:
2856 chmap->channel_mask = (1U << 2) | (1U << 8);
2857 break;
2858 case 0x10de0007:
2859 chmap->channel_mask = (1U << 2) | (1U << 6) | (1U << 8);
2860 }
2861 return 0;
2862}
2863
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002864static int patch_nvhdmi_8ch_7x(struct hda_codec *codec)
2865{
2866 struct hdmi_spec *spec;
2867 int err = patch_nvhdmi_2ch(codec);
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002868 if (err < 0)
2869 return err;
2870 spec = codec->spec;
2871 spec->multiout.max_channels = 8;
Takashi Iwaid0b12522012-06-15 14:34:42 +02002872 spec->pcm_playback = nvhdmi_pcm_playback_8ch_7x;
Takashi Iwaiceaa86b2012-06-15 14:38:31 +02002873 codec->patch_ops.init = nvhdmi_7x_init_8ch;
Takashi Iwai53775b02012-08-01 12:17:41 +02002874 codec->patch_ops.build_pcms = nvhdmi_7x_8ch_build_pcms;
2875 codec->patch_ops.build_controls = nvhdmi_7x_8ch_build_controls;
Aaron Plattner1f348522011-04-06 17:19:04 -07002876
2877 /* Initialize the audio infoframe channel mask and checksum to something
2878 * valid */
2879 nvhdmi_8ch_7x_set_info_frame_parameters(codec, 8);
2880
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002881 return 0;
2882}
2883
2884/*
Anssi Hannula611885b2013-11-03 17:15:00 +02002885 * NVIDIA codecs ignore ASP mapping for 2ch - confirmed on:
2886 * - 0x10de0015
2887 * - 0x10de0040
2888 */
2889static int nvhdmi_chmap_cea_alloc_validate_get_type(struct cea_channel_speaker_allocation *cap,
2890 int channels)
2891{
2892 if (cap->ca_index == 0x00 && channels == 2)
2893 return SNDRV_CTL_TLVT_CHMAP_FIXED;
2894
2895 return hdmi_chmap_cea_alloc_validate_get_type(cap, channels);
2896}
2897
2898static int nvhdmi_chmap_validate(int ca, int chs, unsigned char *map)
2899{
2900 if (ca == 0x00 && (map[0] != SNDRV_CHMAP_FL || map[1] != SNDRV_CHMAP_FR))
2901 return -EINVAL;
2902
2903 return 0;
2904}
2905
2906static int patch_nvhdmi(struct hda_codec *codec)
2907{
2908 struct hdmi_spec *spec;
2909 int err;
2910
2911 err = patch_generic_hdmi(codec);
2912 if (err)
2913 return err;
2914
2915 spec = codec->spec;
Stephen Warren75fae112014-01-30 11:52:16 -07002916 spec->dyn_pin_out = true;
Anssi Hannula611885b2013-11-03 17:15:00 +02002917
2918 spec->ops.chmap_cea_alloc_validate_get_type =
2919 nvhdmi_chmap_cea_alloc_validate_get_type;
2920 spec->ops.chmap_validate = nvhdmi_chmap_validate;
2921
2922 return 0;
2923}
2924
2925/*
Anssi Hannula5a6135842013-10-24 21:10:35 +03002926 * ATI/AMD-specific implementations
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002927 */
2928
Anssi Hannula5a6135842013-10-24 21:10:35 +03002929#define is_amdhdmi_rev3_or_later(codec) \
2930 ((codec)->vendor_id == 0x1002aa01 && ((codec)->revision_id & 0xff00) >= 0x0300)
2931#define has_amd_full_remap_support(codec) is_amdhdmi_rev3_or_later(codec)
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002932
Anssi Hannula5a6135842013-10-24 21:10:35 +03002933/* ATI/AMD specific HDA pin verbs, see the AMD HDA Verbs specification */
2934#define ATI_VERB_SET_CHANNEL_ALLOCATION 0x771
2935#define ATI_VERB_SET_DOWNMIX_INFO 0x772
2936#define ATI_VERB_SET_MULTICHANNEL_01 0x777
2937#define ATI_VERB_SET_MULTICHANNEL_23 0x778
2938#define ATI_VERB_SET_MULTICHANNEL_45 0x779
2939#define ATI_VERB_SET_MULTICHANNEL_67 0x77a
Anssi Hannula461cf6b2013-10-24 21:10:37 +03002940#define ATI_VERB_SET_HBR_CONTROL 0x77c
Anssi Hannula5a6135842013-10-24 21:10:35 +03002941#define ATI_VERB_SET_MULTICHANNEL_1 0x785
2942#define ATI_VERB_SET_MULTICHANNEL_3 0x786
2943#define ATI_VERB_SET_MULTICHANNEL_5 0x787
2944#define ATI_VERB_SET_MULTICHANNEL_7 0x788
2945#define ATI_VERB_SET_MULTICHANNEL_MODE 0x789
2946#define ATI_VERB_GET_CHANNEL_ALLOCATION 0xf71
2947#define ATI_VERB_GET_DOWNMIX_INFO 0xf72
2948#define ATI_VERB_GET_MULTICHANNEL_01 0xf77
2949#define ATI_VERB_GET_MULTICHANNEL_23 0xf78
2950#define ATI_VERB_GET_MULTICHANNEL_45 0xf79
2951#define ATI_VERB_GET_MULTICHANNEL_67 0xf7a
Anssi Hannula461cf6b2013-10-24 21:10:37 +03002952#define ATI_VERB_GET_HBR_CONTROL 0xf7c
Anssi Hannula5a6135842013-10-24 21:10:35 +03002953#define ATI_VERB_GET_MULTICHANNEL_1 0xf85
2954#define ATI_VERB_GET_MULTICHANNEL_3 0xf86
2955#define ATI_VERB_GET_MULTICHANNEL_5 0xf87
2956#define ATI_VERB_GET_MULTICHANNEL_7 0xf88
2957#define ATI_VERB_GET_MULTICHANNEL_MODE 0xf89
2958
Anssi Hannula84d69e72013-10-24 21:10:38 +03002959/* AMD specific HDA cvt verbs */
2960#define ATI_VERB_SET_RAMP_RATE 0x770
2961#define ATI_VERB_GET_RAMP_RATE 0xf70
2962
Anssi Hannula5a6135842013-10-24 21:10:35 +03002963#define ATI_OUT_ENABLE 0x1
2964
2965#define ATI_MULTICHANNEL_MODE_PAIRED 0
2966#define ATI_MULTICHANNEL_MODE_SINGLE 1
2967
Anssi Hannula461cf6b2013-10-24 21:10:37 +03002968#define ATI_HBR_CAPABLE 0x01
2969#define ATI_HBR_ENABLE 0x10
2970
Anssi Hannula89250f82013-10-24 21:10:36 +03002971static int atihdmi_pin_get_eld(struct hda_codec *codec, hda_nid_t nid,
2972 unsigned char *buf, int *eld_size)
2973{
2974 /* call hda_eld.c ATI/AMD-specific function */
2975 return snd_hdmi_get_eld_ati(codec, nid, buf, eld_size,
2976 is_amdhdmi_rev3_or_later(codec));
2977}
2978
Anssi Hannula5a6135842013-10-24 21:10:35 +03002979static void atihdmi_pin_setup_infoframe(struct hda_codec *codec, hda_nid_t pin_nid, int ca,
2980 int active_channels, int conn_type)
2981{
2982 snd_hda_codec_write(codec, pin_nid, 0, ATI_VERB_SET_CHANNEL_ALLOCATION, ca);
2983}
2984
2985static int atihdmi_paired_swap_fc_lfe(int pos)
2986{
2987 /*
2988 * ATI/AMD have automatic FC/LFE swap built-in
2989 * when in pairwise mapping mode.
2990 */
2991
2992 switch (pos) {
2993 /* see channel_allocations[].speakers[] */
2994 case 2: return 3;
2995 case 3: return 2;
2996 default: break;
2997 }
2998
2999 return pos;
3000}
3001
3002static int atihdmi_paired_chmap_validate(int ca, int chs, unsigned char *map)
3003{
3004 struct cea_channel_speaker_allocation *cap;
3005 int i, j;
3006
3007 /* check that only channel pairs need to be remapped on old pre-rev3 ATI/AMD */
3008
3009 cap = &channel_allocations[get_channel_allocation_order(ca)];
3010 for (i = 0; i < chs; ++i) {
3011 int mask = to_spk_mask(map[i]);
3012 bool ok = false;
3013 bool companion_ok = false;
3014
3015 if (!mask)
3016 continue;
3017
3018 for (j = 0 + i % 2; j < 8; j += 2) {
3019 int chan_idx = 7 - atihdmi_paired_swap_fc_lfe(j);
3020 if (cap->speakers[chan_idx] == mask) {
3021 /* channel is in a supported position */
3022 ok = true;
3023
3024 if (i % 2 == 0 && i + 1 < chs) {
3025 /* even channel, check the odd companion */
3026 int comp_chan_idx = 7 - atihdmi_paired_swap_fc_lfe(j + 1);
3027 int comp_mask_req = to_spk_mask(map[i+1]);
3028 int comp_mask_act = cap->speakers[comp_chan_idx];
3029
3030 if (comp_mask_req == comp_mask_act)
3031 companion_ok = true;
3032 else
3033 return -EINVAL;
3034 }
3035 break;
3036 }
3037 }
3038
3039 if (!ok)
3040 return -EINVAL;
3041
3042 if (companion_ok)
3043 i++; /* companion channel already checked */
3044 }
3045
3046 return 0;
3047}
3048
3049static int atihdmi_pin_set_slot_channel(struct hda_codec *codec, hda_nid_t pin_nid,
3050 int hdmi_slot, int stream_channel)
3051{
3052 int verb;
3053 int ati_channel_setup = 0;
3054
3055 if (hdmi_slot > 7)
3056 return -EINVAL;
3057
3058 if (!has_amd_full_remap_support(codec)) {
3059 hdmi_slot = atihdmi_paired_swap_fc_lfe(hdmi_slot);
3060
3061 /* In case this is an odd slot but without stream channel, do not
3062 * disable the slot since the corresponding even slot could have a
3063 * channel. In case neither have a channel, the slot pair will be
3064 * disabled when this function is called for the even slot. */
3065 if (hdmi_slot % 2 != 0 && stream_channel == 0xf)
3066 return 0;
3067
3068 hdmi_slot -= hdmi_slot % 2;
3069
3070 if (stream_channel != 0xf)
3071 stream_channel -= stream_channel % 2;
3072 }
3073
3074 verb = ATI_VERB_SET_MULTICHANNEL_01 + hdmi_slot/2 + (hdmi_slot % 2) * 0x00e;
3075
3076 /* ati_channel_setup format: [7..4] = stream_channel_id, [1] = mute, [0] = enable */
3077
3078 if (stream_channel != 0xf)
3079 ati_channel_setup = (stream_channel << 4) | ATI_OUT_ENABLE;
3080
3081 return snd_hda_codec_write(codec, pin_nid, 0, verb, ati_channel_setup);
3082}
3083
3084static int atihdmi_pin_get_slot_channel(struct hda_codec *codec, hda_nid_t pin_nid,
3085 int asp_slot)
3086{
3087 bool was_odd = false;
3088 int ati_asp_slot = asp_slot;
3089 int verb;
3090 int ati_channel_setup;
3091
3092 if (asp_slot > 7)
3093 return -EINVAL;
3094
3095 if (!has_amd_full_remap_support(codec)) {
3096 ati_asp_slot = atihdmi_paired_swap_fc_lfe(asp_slot);
3097 if (ati_asp_slot % 2 != 0) {
3098 ati_asp_slot -= 1;
3099 was_odd = true;
3100 }
3101 }
3102
3103 verb = ATI_VERB_GET_MULTICHANNEL_01 + ati_asp_slot/2 + (ati_asp_slot % 2) * 0x00e;
3104
3105 ati_channel_setup = snd_hda_codec_read(codec, pin_nid, 0, verb, 0);
3106
3107 if (!(ati_channel_setup & ATI_OUT_ENABLE))
3108 return 0xf;
3109
3110 return ((ati_channel_setup & 0xf0) >> 4) + !!was_odd;
3111}
3112
3113static int atihdmi_paired_chmap_cea_alloc_validate_get_type(struct cea_channel_speaker_allocation *cap,
3114 int channels)
3115{
3116 int c;
3117
3118 /*
3119 * Pre-rev3 ATI/AMD codecs operate in a paired channel mode, so
3120 * we need to take that into account (a single channel may take 2
3121 * channel slots if we need to carry a silent channel next to it).
3122 * On Rev3+ AMD codecs this function is not used.
3123 */
3124 int chanpairs = 0;
3125
3126 /* We only produce even-numbered channel count TLVs */
3127 if ((channels % 2) != 0)
3128 return -1;
3129
3130 for (c = 0; c < 7; c += 2) {
3131 if (cap->speakers[c] || cap->speakers[c+1])
3132 chanpairs++;
3133 }
3134
3135 if (chanpairs * 2 != channels)
3136 return -1;
3137
3138 return SNDRV_CTL_TLVT_CHMAP_PAIRED;
3139}
3140
3141static void atihdmi_paired_cea_alloc_to_tlv_chmap(struct cea_channel_speaker_allocation *cap,
3142 unsigned int *chmap, int channels)
3143{
3144 /* produce paired maps for pre-rev3 ATI/AMD codecs */
3145 int count = 0;
3146 int c;
3147
3148 for (c = 7; c >= 0; c--) {
3149 int chan = 7 - atihdmi_paired_swap_fc_lfe(7 - c);
3150 int spk = cap->speakers[chan];
3151 if (!spk) {
3152 /* add N/A channel if the companion channel is occupied */
3153 if (cap->speakers[chan + (chan % 2 ? -1 : 1)])
3154 chmap[count++] = SNDRV_CHMAP_NA;
3155
3156 continue;
3157 }
3158
3159 chmap[count++] = spk_to_chmap(spk);
3160 }
3161
3162 WARN_ON(count != channels);
3163}
3164
Anssi Hannula461cf6b2013-10-24 21:10:37 +03003165static int atihdmi_pin_hbr_setup(struct hda_codec *codec, hda_nid_t pin_nid,
3166 bool hbr)
3167{
3168 int hbr_ctl, hbr_ctl_new;
3169
3170 hbr_ctl = snd_hda_codec_read(codec, pin_nid, 0, ATI_VERB_GET_HBR_CONTROL, 0);
Anssi Hannula13122e62013-11-10 20:56:10 +02003171 if (hbr_ctl >= 0 && (hbr_ctl & ATI_HBR_CAPABLE)) {
Anssi Hannula461cf6b2013-10-24 21:10:37 +03003172 if (hbr)
3173 hbr_ctl_new = hbr_ctl | ATI_HBR_ENABLE;
3174 else
3175 hbr_ctl_new = hbr_ctl & ~ATI_HBR_ENABLE;
3176
Takashi Iwai4e76a882014-02-25 12:21:03 +01003177 codec_dbg(codec,
3178 "atihdmi_pin_hbr_setup: NID=0x%x, %shbr-ctl=0x%x\n",
Anssi Hannula461cf6b2013-10-24 21:10:37 +03003179 pin_nid,
3180 hbr_ctl == hbr_ctl_new ? "" : "new-",
3181 hbr_ctl_new);
3182
3183 if (hbr_ctl != hbr_ctl_new)
3184 snd_hda_codec_write(codec, pin_nid, 0,
3185 ATI_VERB_SET_HBR_CONTROL,
3186 hbr_ctl_new);
3187
3188 } else if (hbr)
3189 return -EINVAL;
3190
3191 return 0;
3192}
3193
Anssi Hannula84d69e72013-10-24 21:10:38 +03003194static int atihdmi_setup_stream(struct hda_codec *codec, hda_nid_t cvt_nid,
3195 hda_nid_t pin_nid, u32 stream_tag, int format)
3196{
3197
3198 if (is_amdhdmi_rev3_or_later(codec)) {
3199 int ramp_rate = 180; /* default as per AMD spec */
3200 /* disable ramp-up/down for non-pcm as per AMD spec */
3201 if (format & AC_FMT_TYPE_NON_PCM)
3202 ramp_rate = 0;
3203
3204 snd_hda_codec_write(codec, cvt_nid, 0, ATI_VERB_SET_RAMP_RATE, ramp_rate);
3205 }
3206
3207 return hdmi_setup_stream(codec, cvt_nid, pin_nid, stream_tag, format);
3208}
3209
3210
Anssi Hannula5a6135842013-10-24 21:10:35 +03003211static int atihdmi_init(struct hda_codec *codec)
Takashi Iwai84eb01b2010-09-07 12:27:25 +02003212{
3213 struct hdmi_spec *spec = codec->spec;
Anssi Hannula5a6135842013-10-24 21:10:35 +03003214 int pin_idx, err;
Takashi Iwai84eb01b2010-09-07 12:27:25 +02003215
Anssi Hannula5a6135842013-10-24 21:10:35 +03003216 err = generic_hdmi_init(codec);
3217
3218 if (err)
Takashi Iwai84eb01b2010-09-07 12:27:25 +02003219 return err;
Anssi Hannula5a6135842013-10-24 21:10:35 +03003220
3221 for (pin_idx = 0; pin_idx < spec->num_pins; pin_idx++) {
3222 struct hdmi_spec_per_pin *per_pin = get_pin(spec, pin_idx);
3223
3224 /* make sure downmix information in infoframe is zero */
3225 snd_hda_codec_write(codec, per_pin->pin_nid, 0, ATI_VERB_SET_DOWNMIX_INFO, 0);
3226
3227 /* enable channel-wise remap mode if supported */
3228 if (has_amd_full_remap_support(codec))
3229 snd_hda_codec_write(codec, per_pin->pin_nid, 0,
3230 ATI_VERB_SET_MULTICHANNEL_MODE,
3231 ATI_MULTICHANNEL_MODE_SINGLE);
Takashi Iwai84eb01b2010-09-07 12:27:25 +02003232 }
Anssi Hannula5a6135842013-10-24 21:10:35 +03003233
Takashi Iwai84eb01b2010-09-07 12:27:25 +02003234 return 0;
3235}
3236
Takashi Iwai84eb01b2010-09-07 12:27:25 +02003237static int patch_atihdmi(struct hda_codec *codec)
3238{
3239 struct hdmi_spec *spec;
Anssi Hannula5a6135842013-10-24 21:10:35 +03003240 struct hdmi_spec_per_cvt *per_cvt;
3241 int err, cvt_idx;
3242
3243 err = patch_generic_hdmi(codec);
3244
3245 if (err)
Takashi Iwaid0b12522012-06-15 14:34:42 +02003246 return err;
Anssi Hannula5a6135842013-10-24 21:10:35 +03003247
3248 codec->patch_ops.init = atihdmi_init;
3249
Takashi Iwaid0b12522012-06-15 14:34:42 +02003250 spec = codec->spec;
Anssi Hannula5a6135842013-10-24 21:10:35 +03003251
Anssi Hannula89250f82013-10-24 21:10:36 +03003252 spec->ops.pin_get_eld = atihdmi_pin_get_eld;
Anssi Hannula5a6135842013-10-24 21:10:35 +03003253 spec->ops.pin_get_slot_channel = atihdmi_pin_get_slot_channel;
3254 spec->ops.pin_set_slot_channel = atihdmi_pin_set_slot_channel;
3255 spec->ops.pin_setup_infoframe = atihdmi_pin_setup_infoframe;
Anssi Hannula461cf6b2013-10-24 21:10:37 +03003256 spec->ops.pin_hbr_setup = atihdmi_pin_hbr_setup;
Anssi Hannula84d69e72013-10-24 21:10:38 +03003257 spec->ops.setup_stream = atihdmi_setup_stream;
Anssi Hannula5a6135842013-10-24 21:10:35 +03003258
3259 if (!has_amd_full_remap_support(codec)) {
3260 /* override to ATI/AMD-specific versions with pairwise mapping */
3261 spec->ops.chmap_cea_alloc_validate_get_type =
3262 atihdmi_paired_chmap_cea_alloc_validate_get_type;
3263 spec->ops.cea_alloc_to_tlv_chmap = atihdmi_paired_cea_alloc_to_tlv_chmap;
3264 spec->ops.chmap_validate = atihdmi_paired_chmap_validate;
3265 }
3266
3267 /* ATI/AMD converters do not advertise all of their capabilities */
3268 for (cvt_idx = 0; cvt_idx < spec->num_cvts; cvt_idx++) {
3269 per_cvt = get_cvt(spec, cvt_idx);
3270 per_cvt->channels_max = max(per_cvt->channels_max, 8u);
3271 per_cvt->rates |= SUPPORTED_RATES;
3272 per_cvt->formats |= SUPPORTED_FORMATS;
3273 per_cvt->maxbps = max(per_cvt->maxbps, 24u);
3274 }
3275
3276 spec->channels_max = max(spec->channels_max, 8u);
3277
Takashi Iwai84eb01b2010-09-07 12:27:25 +02003278 return 0;
3279}
3280
Annie Liu3de5ff82012-06-08 19:18:42 +08003281/* VIA HDMI Implementation */
3282#define VIAHDMI_CVT_NID 0x02 /* audio converter1 */
3283#define VIAHDMI_PIN_NID 0x03 /* HDMI output pin1 */
3284
Annie Liu3de5ff82012-06-08 19:18:42 +08003285static int patch_via_hdmi(struct hda_codec *codec)
3286{
Takashi Iwai250e41a2012-06-15 14:40:21 +02003287 return patch_simple_hdmi(codec, VIAHDMI_CVT_NID, VIAHDMI_PIN_NID);
Annie Liu3de5ff82012-06-08 19:18:42 +08003288}
Takashi Iwai84eb01b2010-09-07 12:27:25 +02003289
3290/*
Takashi Iwaif0639272013-11-18 12:07:29 +01003291 * called from hda_codec.c for generic HDMI support
3292 */
3293int snd_hda_parse_hdmi_codec(struct hda_codec *codec)
3294{
3295 return patch_generic_hdmi(codec);
3296}
Takashi Iwai2698ea92013-12-18 07:45:52 +01003297EXPORT_SYMBOL_GPL(snd_hda_parse_hdmi_codec);
Takashi Iwaif0639272013-11-18 12:07:29 +01003298
3299/*
Takashi Iwai84eb01b2010-09-07 12:27:25 +02003300 * patch entries
3301 */
Takashi Iwaifb79e1e2011-05-02 12:17:41 +02003302static const struct hda_codec_preset snd_hda_preset_hdmi[] = {
Takashi Iwai84eb01b2010-09-07 12:27:25 +02003303{ .id = 0x1002793c, .name = "RS600 HDMI", .patch = patch_atihdmi },
3304{ .id = 0x10027919, .name = "RS600 HDMI", .patch = patch_atihdmi },
3305{ .id = 0x1002791a, .name = "RS690/780 HDMI", .patch = patch_atihdmi },
Anssi Hannula5a6135842013-10-24 21:10:35 +03003306{ .id = 0x1002aa01, .name = "R6xx HDMI", .patch = patch_atihdmi },
Takashi Iwai84eb01b2010-09-07 12:27:25 +02003307{ .id = 0x10951390, .name = "SiI1390 HDMI", .patch = patch_generic_hdmi },
3308{ .id = 0x10951392, .name = "SiI1392 HDMI", .patch = patch_generic_hdmi },
3309{ .id = 0x17e80047, .name = "Chrontel HDMI", .patch = patch_generic_hdmi },
3310{ .id = 0x10de0002, .name = "MCP77/78 HDMI", .patch = patch_nvhdmi_8ch_7x },
3311{ .id = 0x10de0003, .name = "MCP77/78 HDMI", .patch = patch_nvhdmi_8ch_7x },
3312{ .id = 0x10de0005, .name = "MCP77/78 HDMI", .patch = patch_nvhdmi_8ch_7x },
3313{ .id = 0x10de0006, .name = "MCP77/78 HDMI", .patch = patch_nvhdmi_8ch_7x },
3314{ .id = 0x10de0007, .name = "MCP79/7A HDMI", .patch = patch_nvhdmi_8ch_7x },
Anssi Hannula611885b2013-11-03 17:15:00 +02003315{ .id = 0x10de000a, .name = "GPU 0a HDMI/DP", .patch = patch_nvhdmi },
3316{ .id = 0x10de000b, .name = "GPU 0b HDMI/DP", .patch = patch_nvhdmi },
3317{ .id = 0x10de000c, .name = "MCP89 HDMI", .patch = patch_nvhdmi },
3318{ .id = 0x10de000d, .name = "GPU 0d HDMI/DP", .patch = patch_nvhdmi },
3319{ .id = 0x10de0010, .name = "GPU 10 HDMI/DP", .patch = patch_nvhdmi },
3320{ .id = 0x10de0011, .name = "GPU 11 HDMI/DP", .patch = patch_nvhdmi },
3321{ .id = 0x10de0012, .name = "GPU 12 HDMI/DP", .patch = patch_nvhdmi },
3322{ .id = 0x10de0013, .name = "GPU 13 HDMI/DP", .patch = patch_nvhdmi },
3323{ .id = 0x10de0014, .name = "GPU 14 HDMI/DP", .patch = patch_nvhdmi },
3324{ .id = 0x10de0015, .name = "GPU 15 HDMI/DP", .patch = patch_nvhdmi },
3325{ .id = 0x10de0016, .name = "GPU 16 HDMI/DP", .patch = patch_nvhdmi },
Richard Samsonc8900a02011-03-03 12:46:13 +01003326/* 17 is known to be absent */
Anssi Hannula611885b2013-11-03 17:15:00 +02003327{ .id = 0x10de0018, .name = "GPU 18 HDMI/DP", .patch = patch_nvhdmi },
3328{ .id = 0x10de0019, .name = "GPU 19 HDMI/DP", .patch = patch_nvhdmi },
3329{ .id = 0x10de001a, .name = "GPU 1a HDMI/DP", .patch = patch_nvhdmi },
3330{ .id = 0x10de001b, .name = "GPU 1b HDMI/DP", .patch = patch_nvhdmi },
3331{ .id = 0x10de001c, .name = "GPU 1c HDMI/DP", .patch = patch_nvhdmi },
Sumit Bhattacharya96746782014-05-19 19:17:39 -07003332{ .id = 0x10de0028, .name = "Tegra12x HDMI", .patch = patch_nvhdmi },
Anssi Hannula611885b2013-11-03 17:15:00 +02003333{ .id = 0x10de0040, .name = "GPU 40 HDMI/DP", .patch = patch_nvhdmi },
3334{ .id = 0x10de0041, .name = "GPU 41 HDMI/DP", .patch = patch_nvhdmi },
3335{ .id = 0x10de0042, .name = "GPU 42 HDMI/DP", .patch = patch_nvhdmi },
3336{ .id = 0x10de0043, .name = "GPU 43 HDMI/DP", .patch = patch_nvhdmi },
3337{ .id = 0x10de0044, .name = "GPU 44 HDMI/DP", .patch = patch_nvhdmi },
3338{ .id = 0x10de0051, .name = "GPU 51 HDMI/DP", .patch = patch_nvhdmi },
3339{ .id = 0x10de0060, .name = "GPU 60 HDMI/DP", .patch = patch_nvhdmi },
Takashi Iwai84eb01b2010-09-07 12:27:25 +02003340{ .id = 0x10de0067, .name = "MCP67 HDMI", .patch = patch_nvhdmi_2ch },
Aaron Plattner91947d82014-07-08 00:21:38 -07003341{ .id = 0x10de0070, .name = "GPU 70 HDMI/DP", .patch = patch_nvhdmi },
Aaron Plattnerec5fe982014-05-12 20:05:02 -07003342{ .id = 0x10de0071, .name = "GPU 71 HDMI/DP", .patch = patch_nvhdmi },
Takashi Iwai84eb01b2010-09-07 12:27:25 +02003343{ .id = 0x10de8001, .name = "MCP73 HDMI", .patch = patch_nvhdmi_2ch },
Annie Liu3de5ff82012-06-08 19:18:42 +08003344{ .id = 0x11069f80, .name = "VX900 HDMI/DP", .patch = patch_via_hdmi },
3345{ .id = 0x11069f81, .name = "VX900 HDMI/DP", .patch = patch_via_hdmi },
3346{ .id = 0x11069f84, .name = "VX11 HDMI/DP", .patch = patch_generic_hdmi },
3347{ .id = 0x11069f85, .name = "VX11 HDMI/DP", .patch = patch_generic_hdmi },
Takashi Iwai84eb01b2010-09-07 12:27:25 +02003348{ .id = 0x80860054, .name = "IbexPeak HDMI", .patch = patch_generic_hdmi },
3349{ .id = 0x80862801, .name = "Bearlake HDMI", .patch = patch_generic_hdmi },
3350{ .id = 0x80862802, .name = "Cantiga HDMI", .patch = patch_generic_hdmi },
3351{ .id = 0x80862803, .name = "Eaglelake HDMI", .patch = patch_generic_hdmi },
3352{ .id = 0x80862804, .name = "IbexPeak HDMI", .patch = patch_generic_hdmi },
3353{ .id = 0x80862805, .name = "CougarPoint HDMI", .patch = patch_generic_hdmi },
Wu Fengguang591e6102011-05-20 15:35:43 +08003354{ .id = 0x80862806, .name = "PantherPoint HDMI", .patch = patch_generic_hdmi },
Wang Xingchao1c766842012-06-13 10:23:52 +08003355{ .id = 0x80862807, .name = "Haswell HDMI", .patch = patch_generic_hdmi },
Mengdong Lin3adadd22014-01-08 15:55:24 -05003356{ .id = 0x80862808, .name = "Broadwell HDMI", .patch = patch_generic_hdmi },
Wu Fengguang6edc59e2012-02-23 15:07:44 +08003357{ .id = 0x80862880, .name = "CedarTrail HDMI", .patch = patch_generic_hdmi },
Mengdong Lincc1a95d2013-10-20 23:03:31 -04003358{ .id = 0x80862882, .name = "Valleyview2 HDMI", .patch = patch_generic_hdmi },
Libin Yangd1585c82014-08-04 09:22:45 +08003359{ .id = 0x80862883, .name = "Braswell HDMI", .patch = patch_generic_hdmi },
Takashi Iwai84eb01b2010-09-07 12:27:25 +02003360{ .id = 0x808629fb, .name = "Crestline HDMI", .patch = patch_generic_hdmi },
3361{} /* terminator */
3362};
3363
3364MODULE_ALIAS("snd-hda-codec-id:1002793c");
3365MODULE_ALIAS("snd-hda-codec-id:10027919");
3366MODULE_ALIAS("snd-hda-codec-id:1002791a");
3367MODULE_ALIAS("snd-hda-codec-id:1002aa01");
3368MODULE_ALIAS("snd-hda-codec-id:10951390");
3369MODULE_ALIAS("snd-hda-codec-id:10951392");
3370MODULE_ALIAS("snd-hda-codec-id:10de0002");
3371MODULE_ALIAS("snd-hda-codec-id:10de0003");
3372MODULE_ALIAS("snd-hda-codec-id:10de0005");
3373MODULE_ALIAS("snd-hda-codec-id:10de0006");
3374MODULE_ALIAS("snd-hda-codec-id:10de0007");
3375MODULE_ALIAS("snd-hda-codec-id:10de000a");
3376MODULE_ALIAS("snd-hda-codec-id:10de000b");
3377MODULE_ALIAS("snd-hda-codec-id:10de000c");
3378MODULE_ALIAS("snd-hda-codec-id:10de000d");
3379MODULE_ALIAS("snd-hda-codec-id:10de0010");
3380MODULE_ALIAS("snd-hda-codec-id:10de0011");
3381MODULE_ALIAS("snd-hda-codec-id:10de0012");
3382MODULE_ALIAS("snd-hda-codec-id:10de0013");
3383MODULE_ALIAS("snd-hda-codec-id:10de0014");
Richard Samsonc8900a02011-03-03 12:46:13 +01003384MODULE_ALIAS("snd-hda-codec-id:10de0015");
3385MODULE_ALIAS("snd-hda-codec-id:10de0016");
Takashi Iwai84eb01b2010-09-07 12:27:25 +02003386MODULE_ALIAS("snd-hda-codec-id:10de0018");
3387MODULE_ALIAS("snd-hda-codec-id:10de0019");
3388MODULE_ALIAS("snd-hda-codec-id:10de001a");
3389MODULE_ALIAS("snd-hda-codec-id:10de001b");
3390MODULE_ALIAS("snd-hda-codec-id:10de001c");
Sumit Bhattacharya96746782014-05-19 19:17:39 -07003391MODULE_ALIAS("snd-hda-codec-id:10de0028");
Takashi Iwai84eb01b2010-09-07 12:27:25 +02003392MODULE_ALIAS("snd-hda-codec-id:10de0040");
3393MODULE_ALIAS("snd-hda-codec-id:10de0041");
3394MODULE_ALIAS("snd-hda-codec-id:10de0042");
3395MODULE_ALIAS("snd-hda-codec-id:10de0043");
3396MODULE_ALIAS("snd-hda-codec-id:10de0044");
Aaron Plattner7ae48b52012-07-16 17:10:04 -07003397MODULE_ALIAS("snd-hda-codec-id:10de0051");
Aaron Plattnerd52392b2013-07-12 11:01:37 -07003398MODULE_ALIAS("snd-hda-codec-id:10de0060");
Takashi Iwai84eb01b2010-09-07 12:27:25 +02003399MODULE_ALIAS("snd-hda-codec-id:10de0067");
Aaron Plattner91947d82014-07-08 00:21:38 -07003400MODULE_ALIAS("snd-hda-codec-id:10de0070");
Aaron Plattnerec5fe982014-05-12 20:05:02 -07003401MODULE_ALIAS("snd-hda-codec-id:10de0071");
Takashi Iwai84eb01b2010-09-07 12:27:25 +02003402MODULE_ALIAS("snd-hda-codec-id:10de8001");
Annie Liu3de5ff82012-06-08 19:18:42 +08003403MODULE_ALIAS("snd-hda-codec-id:11069f80");
3404MODULE_ALIAS("snd-hda-codec-id:11069f81");
3405MODULE_ALIAS("snd-hda-codec-id:11069f84");
3406MODULE_ALIAS("snd-hda-codec-id:11069f85");
Takashi Iwai84eb01b2010-09-07 12:27:25 +02003407MODULE_ALIAS("snd-hda-codec-id:17e80047");
3408MODULE_ALIAS("snd-hda-codec-id:80860054");
3409MODULE_ALIAS("snd-hda-codec-id:80862801");
3410MODULE_ALIAS("snd-hda-codec-id:80862802");
3411MODULE_ALIAS("snd-hda-codec-id:80862803");
3412MODULE_ALIAS("snd-hda-codec-id:80862804");
3413MODULE_ALIAS("snd-hda-codec-id:80862805");
Wu Fengguang591e6102011-05-20 15:35:43 +08003414MODULE_ALIAS("snd-hda-codec-id:80862806");
Wang Xingchao1c766842012-06-13 10:23:52 +08003415MODULE_ALIAS("snd-hda-codec-id:80862807");
Mengdong Lin3adadd22014-01-08 15:55:24 -05003416MODULE_ALIAS("snd-hda-codec-id:80862808");
Wu Fengguang6edc59e2012-02-23 15:07:44 +08003417MODULE_ALIAS("snd-hda-codec-id:80862880");
Mengdong Lincc1a95d2013-10-20 23:03:31 -04003418MODULE_ALIAS("snd-hda-codec-id:80862882");
Libin Yangd1585c82014-08-04 09:22:45 +08003419MODULE_ALIAS("snd-hda-codec-id:80862883");
Takashi Iwai84eb01b2010-09-07 12:27:25 +02003420MODULE_ALIAS("snd-hda-codec-id:808629fb");
3421
3422MODULE_LICENSE("GPL");
3423MODULE_DESCRIPTION("HDMI HD-audio codec");
3424MODULE_ALIAS("snd-hda-codec-intelhdmi");
3425MODULE_ALIAS("snd-hda-codec-nvhdmi");
3426MODULE_ALIAS("snd-hda-codec-atihdmi");
3427
3428static struct hda_codec_preset_list intel_list = {
3429 .preset = snd_hda_preset_hdmi,
3430 .owner = THIS_MODULE,
3431};
3432
3433static int __init patch_hdmi_init(void)
3434{
3435 return snd_hda_add_codec_preset(&intel_list);
3436}
3437
3438static void __exit patch_hdmi_exit(void)
3439{
3440 snd_hda_delete_codec_preset(&intel_list);
3441}
3442
3443module_init(patch_hdmi_init)
3444module_exit(patch_hdmi_exit)