blob: 110e0205c4270b4d38335719de3cf6dc21722e8f [file] [log] [blame]
Roland Dreier225c7b12007-05-08 18:00:38 -07001/*
2 * Copyright (c) 2004, 2005 Topspin Communications. All rights reserved.
3 * Copyright (c) 2005 Sun Microsystems, Inc. All rights reserved.
Jack Morgenstein51a379d2008-07-25 10:32:52 -07004 * Copyright (c) 2005, 2006, 2007, 2008 Mellanox Technologies. All rights reserved.
Roland Dreier225c7b12007-05-08 18:00:38 -07005 * Copyright (c) 2006, 2007 Cisco Systems, Inc. All rights reserved.
6 *
7 * This software is available to you under a choice of one of two
8 * licenses. You may choose to be licensed under the terms of the GNU
9 * General Public License (GPL) Version 2, available from the file
10 * COPYING in the main directory of this source tree, or the
11 * OpenIB.org BSD license below:
12 *
13 * Redistribution and use in source and binary forms, with or
14 * without modification, are permitted provided that the following
15 * conditions are met:
16 *
17 * - Redistributions of source code must retain the above
18 * copyright notice, this list of conditions and the following
19 * disclaimer.
20 *
21 * - Redistributions in binary form must reproduce the above
22 * copyright notice, this list of conditions and the following
23 * disclaimer in the documentation and/or other materials
24 * provided with the distribution.
25 *
26 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
27 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
28 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
29 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
30 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
31 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
32 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
33 * SOFTWARE.
34 */
35
36#include <linux/module.h>
37#include <linux/init.h>
38#include <linux/errno.h>
39#include <linux/pci.h>
40#include <linux/dma-mapping.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090041#include <linux/slab.h>
Eli Cohenc1b43dc2011-03-22 22:38:41 +000042#include <linux/io-mapping.h>
Jack Morgensteinab9c17a2011-12-13 04:18:30 +000043#include <linux/delay.h>
Eyal Perryb046ffe2013-10-15 16:55:24 +020044#include <linux/kmod.h>
Roland Dreier225c7b12007-05-08 18:00:38 -070045
46#include <linux/mlx4/device.h>
47#include <linux/mlx4/doorbell.h>
48
49#include "mlx4.h"
50#include "fw.h"
51#include "icm.h"
52
53MODULE_AUTHOR("Roland Dreier");
54MODULE_DESCRIPTION("Mellanox ConnectX HCA low-level driver");
55MODULE_LICENSE("Dual BSD/GPL");
56MODULE_VERSION(DRV_VERSION);
57
Yevgeny Petrilin27bf91d2009-03-18 19:45:11 -070058struct workqueue_struct *mlx4_wq;
59
Roland Dreier225c7b12007-05-08 18:00:38 -070060#ifdef CONFIG_MLX4_DEBUG
61
62int mlx4_debug_level = 0;
63module_param_named(debug_level, mlx4_debug_level, int, 0644);
64MODULE_PARM_DESC(debug_level, "Enable debug tracing if > 0");
65
66#endif /* CONFIG_MLX4_DEBUG */
67
68#ifdef CONFIG_PCI_MSI
69
Michael S. Tsirkin08fb1052007-08-07 16:08:28 +030070static int msi_x = 1;
Roland Dreier225c7b12007-05-08 18:00:38 -070071module_param(msi_x, int, 0444);
72MODULE_PARM_DESC(msi_x, "attempt to use MSI-X if nonzero");
73
74#else /* CONFIG_PCI_MSI */
75
76#define msi_x (0)
77
78#endif /* CONFIG_PCI_MSI */
79
Matan Barakdd41cc32014-03-19 18:11:53 +020080static uint8_t num_vfs[3] = {0, 0, 0};
81static int num_vfs_argc = 3;
82module_param_array(num_vfs, byte , &num_vfs_argc, 0444);
83MODULE_PARM_DESC(num_vfs, "enable #num_vfs functions if num_vfs > 0\n"
84 "num_vfs=port1,port2,port1+2");
Jack Morgensteinab9c17a2011-12-13 04:18:30 +000085
Matan Barakdd41cc32014-03-19 18:11:53 +020086static uint8_t probe_vf[3] = {0, 0, 0};
87static int probe_vfs_argc = 3;
88module_param_array(probe_vf, byte, &probe_vfs_argc, 0444);
89MODULE_PARM_DESC(probe_vf, "number of vfs to probe by pf driver (num_vfs > 0)\n"
90 "probe_vf=port1,port2,port1+2");
Jack Morgensteinab9c17a2011-12-13 04:18:30 +000091
Jack Morgenstein3c439b52012-12-06 17:12:00 +000092int mlx4_log_num_mgm_entry_size = MLX4_DEFAULT_MGM_LOG_ENTRY_SIZE;
Eugenia Emantayev0ec2c0f2011-12-13 04:16:02 +000093module_param_named(log_num_mgm_entry_size,
94 mlx4_log_num_mgm_entry_size, int, 0444);
95MODULE_PARM_DESC(log_num_mgm_entry_size, "log mgm size, that defines the num"
96 " of qp per mcg, for example:"
Jack Morgenstein3c439b52012-12-06 17:12:00 +000097 " 10 gives 248.range: 7 <="
Hadar Hen Zion0ff1fb62012-07-05 04:03:46 +000098 " log_num_mgm_entry_size <= 12."
Jack Morgenstein3c439b52012-12-06 17:12:00 +000099 " To activate device managed"
100 " flow steering when available, set to -1");
Eugenia Emantayev0ec2c0f2011-12-13 04:16:02 +0000101
Eyal Perrybe902ab2013-12-19 21:20:15 +0200102static bool enable_64b_cqe_eqe = true;
Or Gerlitz08ff3232012-10-21 14:59:24 +0000103module_param(enable_64b_cqe_eqe, bool, 0444);
104MODULE_PARM_DESC(enable_64b_cqe_eqe,
Eyal Perrybe902ab2013-12-19 21:20:15 +0200105 "Enable 64 byte CQEs/EQEs when the FW supports this (default: True)");
Or Gerlitz08ff3232012-10-21 14:59:24 +0000106
Or Gerlitz08ff3232012-10-21 14:59:24 +0000107#define PF_CONTEXT_BEHAVIOUR_MASK MLX4_FUNC_CAP_64B_EQE_CQE
Jack Morgensteinab9c17a2011-12-13 04:18:30 +0000108
Bill Pembertonf57e6842012-12-03 09:23:15 -0500109static char mlx4_version[] =
Roland Dreier225c7b12007-05-08 18:00:38 -0700110 DRV_NAME ": Mellanox ConnectX core driver v"
111 DRV_VERSION " (" DRV_RELDATE ")\n";
112
113static struct mlx4_profile default_profile = {
Jack Morgensteinab9c17a2011-12-13 04:18:30 +0000114 .num_qp = 1 << 18,
Roland Dreier225c7b12007-05-08 18:00:38 -0700115 .num_srq = 1 << 16,
Jack Morgensteinc9f2ba52007-07-17 13:11:43 +0300116 .rdmarc_per_qp = 1 << 4,
Roland Dreier225c7b12007-05-08 18:00:38 -0700117 .num_cq = 1 << 16,
118 .num_mcg = 1 << 13,
Jack Morgensteinab9c17a2011-12-13 04:18:30 +0000119 .num_mpt = 1 << 19,
Marcel Apfelbaum9fd7a1e2012-01-19 09:45:31 +0000120 .num_mtt = 1 << 20, /* It is really num mtt segements */
Roland Dreier225c7b12007-05-08 18:00:38 -0700121};
122
Amir Vadai2599d852014-07-22 15:44:11 +0300123static struct mlx4_profile low_mem_profile = {
124 .num_qp = 1 << 17,
125 .num_srq = 1 << 6,
126 .rdmarc_per_qp = 1 << 4,
127 .num_cq = 1 << 8,
128 .num_mcg = 1 << 8,
129 .num_mpt = 1 << 9,
130 .num_mtt = 1 << 7,
131};
132
Jack Morgensteinab9c17a2011-12-13 04:18:30 +0000133static int log_num_mac = 7;
Yevgeny Petrilin93fc9e12008-10-22 10:25:29 -0700134module_param_named(log_num_mac, log_num_mac, int, 0444);
135MODULE_PARM_DESC(log_num_mac, "Log2 max number of MACs per ETH port (1-7)");
136
137static int log_num_vlan;
138module_param_named(log_num_vlan, log_num_vlan, int, 0444);
139MODULE_PARM_DESC(log_num_vlan, "Log2 max number of VLANs per ETH port (0-7)");
Or Gerlitzcb296882011-10-16 10:26:21 +0200140/* Log2 max number of VLANs per ETH port (0-7) */
141#define MLX4_LOG_NUM_VLANS 7
Amir Vadai2599d852014-07-22 15:44:11 +0300142#define MLX4_MIN_LOG_NUM_VLANS 0
143#define MLX4_MIN_LOG_NUM_MAC 1
Yevgeny Petrilin93fc9e12008-10-22 10:25:29 -0700144
Rusty Russelleb939922011-12-19 14:08:01 +0000145static bool use_prio;
Yevgeny Petrilin93fc9e12008-10-22 10:25:29 -0700146module_param_named(use_prio, use_prio, bool, 0444);
Amir Vadaiecc8fb12014-05-22 15:55:39 +0300147MODULE_PARM_DESC(use_prio, "Enable steering by VLAN priority on ETH ports (deprecated)");
Yevgeny Petrilin93fc9e12008-10-22 10:25:29 -0700148
Marcel Apfelbaum2b8fb282011-12-13 04:16:56 +0000149int log_mtts_per_seg = ilog2(MLX4_MTT_ENTRY_PER_SEG);
Eli Cohenab6bf422009-05-27 14:38:34 -0700150module_param_named(log_mtts_per_seg, log_mtts_per_seg, int, 0444);
Eli Cohen04986282010-09-20 08:42:38 +0200151MODULE_PARM_DESC(log_mtts_per_seg, "Log2 number of MTT entries per segment (1-7)");
Eli Cohenab6bf422009-05-27 14:38:34 -0700152
Yevgeny Petrilin8d0fc7b2011-12-19 04:00:34 +0000153static int port_type_array[2] = {MLX4_PORT_TYPE_NONE, MLX4_PORT_TYPE_NONE};
Jack Morgensteinab9c17a2011-12-13 04:18:30 +0000154static int arr_argc = 2;
155module_param_array(port_type_array, int, &arr_argc, 0444);
Yevgeny Petrilin8d0fc7b2011-12-19 04:00:34 +0000156MODULE_PARM_DESC(port_type_array, "Array of port types: HW_DEFAULT (0) is default "
157 "1 for IB, 2 for Ethernet");
Jack Morgensteinab9c17a2011-12-13 04:18:30 +0000158
159struct mlx4_port_config {
160 struct list_head list;
161 enum mlx4_port_type port_type[MLX4_MAX_PORTS + 1];
162 struct pci_dev *pdev;
163};
164
Amir Vadai97989352014-03-06 18:28:17 +0200165static atomic_t pf_loading = ATOMIC_INIT(0);
166
Yevgeny Petrilin27bf91d2009-03-18 19:45:11 -0700167int mlx4_check_port_params(struct mlx4_dev *dev,
168 enum mlx4_port_type *port_type)
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -0700169{
170 int i;
171
172 for (i = 0; i < dev->caps.num_ports - 1; i++) {
Yevgeny Petrilin27bf91d2009-03-18 19:45:11 -0700173 if (port_type[i] != port_type[i + 1]) {
174 if (!(dev->caps.flags & MLX4_DEV_CAP_FLAG_DPDP)) {
Joe Perches1a91de22014-05-07 12:52:57 -0700175 mlx4_err(dev, "Only same port types supported on this HCA, aborting\n");
Yevgeny Petrilin27bf91d2009-03-18 19:45:11 -0700176 return -EINVAL;
177 }
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -0700178 }
179 }
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -0700180
181 for (i = 0; i < dev->caps.num_ports; i++) {
182 if (!(port_type[i] & dev->caps.supported_type[i+1])) {
Joe Perches1a91de22014-05-07 12:52:57 -0700183 mlx4_err(dev, "Requested port type for port %d is not supported on this HCA\n",
184 i + 1);
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -0700185 return -EINVAL;
186 }
187 }
188 return 0;
189}
190
191static void mlx4_set_port_mask(struct mlx4_dev *dev)
192{
193 int i;
194
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -0700195 for (i = 1; i <= dev->caps.num_ports; ++i)
Jack Morgenstein65dab252011-12-13 04:10:41 +0000196 dev->caps.port_mask[i] = dev->caps.port_type[i];
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -0700197}
Or Gerlitzf2a3f6a2011-06-15 14:47:14 +0000198
Roland Dreier3d73c282007-10-10 15:43:54 -0700199static int mlx4_dev_cap(struct mlx4_dev *dev, struct mlx4_dev_cap *dev_cap)
Roland Dreier225c7b12007-05-08 18:00:38 -0700200{
201 int err;
Roland Dreier5ae2a7a2007-06-18 08:15:02 -0700202 int i;
Roland Dreier225c7b12007-05-08 18:00:38 -0700203
204 err = mlx4_QUERY_DEV_CAP(dev, dev_cap);
205 if (err) {
Joe Perches1a91de22014-05-07 12:52:57 -0700206 mlx4_err(dev, "QUERY_DEV_CAP command failed, aborting\n");
Roland Dreier225c7b12007-05-08 18:00:38 -0700207 return err;
208 }
209
210 if (dev_cap->min_page_sz > PAGE_SIZE) {
Joe Perches1a91de22014-05-07 12:52:57 -0700211 mlx4_err(dev, "HCA minimum page size of %d bigger than kernel PAGE_SIZE of %ld, aborting\n",
Roland Dreier225c7b12007-05-08 18:00:38 -0700212 dev_cap->min_page_sz, PAGE_SIZE);
213 return -ENODEV;
214 }
215 if (dev_cap->num_ports > MLX4_MAX_PORTS) {
Joe Perches1a91de22014-05-07 12:52:57 -0700216 mlx4_err(dev, "HCA has %d ports, but we only support %d, aborting\n",
Roland Dreier225c7b12007-05-08 18:00:38 -0700217 dev_cap->num_ports, MLX4_MAX_PORTS);
218 return -ENODEV;
219 }
220
221 if (dev_cap->uar_size > pci_resource_len(dev->pdev, 2)) {
Joe Perches1a91de22014-05-07 12:52:57 -0700222 mlx4_err(dev, "HCA reported UAR size of 0x%x bigger than PCI resource 2 size of 0x%llx, aborting\n",
Roland Dreier225c7b12007-05-08 18:00:38 -0700223 dev_cap->uar_size,
224 (unsigned long long) pci_resource_len(dev->pdev, 2));
225 return -ENODEV;
226 }
227
228 dev->caps.num_ports = dev_cap->num_ports;
Marcel Apfelbaum3fc929e2012-05-30 09:14:51 +0000229 dev->phys_caps.num_phys_eqs = MLX4_MAX_EQ_NUM;
Roland Dreier5ae2a7a2007-06-18 08:15:02 -0700230 for (i = 1; i <= dev->caps.num_ports; ++i) {
231 dev->caps.vl_cap[i] = dev_cap->max_vl[i];
Yevgeny Petrilinb79acb42008-10-22 10:56:48 -0700232 dev->caps.ib_mtu_cap[i] = dev_cap->ib_mtu[i];
Jack Morgenstein66349612012-06-19 11:21:44 +0300233 dev->phys_caps.gid_phys_table_len[i] = dev_cap->max_gids[i];
234 dev->phys_caps.pkey_phys_table_len[i] = dev_cap->max_pkeys[i];
235 /* set gid and pkey table operating lengths by default
236 * to non-sriov values */
Roland Dreier5ae2a7a2007-06-18 08:15:02 -0700237 dev->caps.gid_table_len[i] = dev_cap->max_gids[i];
238 dev->caps.pkey_table_len[i] = dev_cap->max_pkeys[i];
239 dev->caps.port_width_cap[i] = dev_cap->max_port_width[i];
Yevgeny Petrilinb79acb42008-10-22 10:56:48 -0700240 dev->caps.eth_mtu_cap[i] = dev_cap->eth_mtu[i];
241 dev->caps.def_mac[i] = dev_cap->def_mac[i];
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -0700242 dev->caps.supported_type[i] = dev_cap->supported_port_types[i];
Yevgeny Petrilin8d0fc7b2011-12-19 04:00:34 +0000243 dev->caps.suggested_type[i] = dev_cap->suggested_type[i];
244 dev->caps.default_sense[i] = dev_cap->default_sense[i];
Yevgeny Petrilin76995172010-08-24 03:46:23 +0000245 dev->caps.trans_type[i] = dev_cap->trans_type[i];
246 dev->caps.vendor_oui[i] = dev_cap->vendor_oui[i];
247 dev->caps.wavelength[i] = dev_cap->wavelength[i];
248 dev->caps.trans_code[i] = dev_cap->trans_code[i];
Roland Dreier5ae2a7a2007-06-18 08:15:02 -0700249 }
250
Jack Morgensteinab9c17a2011-12-13 04:18:30 +0000251 dev->caps.uar_page_size = PAGE_SIZE;
Roland Dreier225c7b12007-05-08 18:00:38 -0700252 dev->caps.num_uars = dev_cap->uar_size / PAGE_SIZE;
Roland Dreier225c7b12007-05-08 18:00:38 -0700253 dev->caps.local_ca_ack_delay = dev_cap->local_ca_ack_delay;
254 dev->caps.bf_reg_size = dev_cap->bf_reg_size;
255 dev->caps.bf_regs_per_page = dev_cap->bf_regs_per_page;
256 dev->caps.max_sq_sg = dev_cap->max_sq_sg;
257 dev->caps.max_rq_sg = dev_cap->max_rq_sg;
258 dev->caps.max_wqes = dev_cap->max_qp_sz;
259 dev->caps.max_qp_init_rdma = dev_cap->max_requester_per_qp;
Roland Dreier225c7b12007-05-08 18:00:38 -0700260 dev->caps.max_srq_wqes = dev_cap->max_srq_sz;
261 dev->caps.max_srq_sge = dev_cap->max_rq_sg - 1;
262 dev->caps.reserved_srqs = dev_cap->reserved_srqs;
263 dev->caps.max_sq_desc_sz = dev_cap->max_sq_desc_sz;
264 dev->caps.max_rq_desc_sz = dev_cap->max_rq_desc_sz;
Roland Dreier225c7b12007-05-08 18:00:38 -0700265 /*
266 * Subtract 1 from the limit because we need to allocate a
267 * spare CQE so the HCA HW can tell the difference between an
268 * empty CQ and a full CQ.
269 */
270 dev->caps.max_cqes = dev_cap->max_cq_sz - 1;
271 dev->caps.reserved_cqs = dev_cap->reserved_cqs;
272 dev->caps.reserved_eqs = dev_cap->reserved_eqs;
Marcel Apfelbaum2b8fb282011-12-13 04:16:56 +0000273 dev->caps.reserved_mtts = dev_cap->reserved_mtts;
Roland Dreier225c7b12007-05-08 18:00:38 -0700274 dev->caps.reserved_mrws = dev_cap->reserved_mrws;
Jack Morgensteinab9c17a2011-12-13 04:18:30 +0000275
276 /* The first 128 UARs are used for EQ doorbells */
277 dev->caps.reserved_uars = max_t(int, 128, dev_cap->reserved_uars);
Roland Dreier225c7b12007-05-08 18:00:38 -0700278 dev->caps.reserved_pds = dev_cap->reserved_pds;
Sean Hefty012a8ff2011-06-02 09:01:33 -0700279 dev->caps.reserved_xrcds = (dev->caps.flags & MLX4_DEV_CAP_FLAG_XRC) ?
280 dev_cap->reserved_xrcds : 0;
281 dev->caps.max_xrcds = (dev->caps.flags & MLX4_DEV_CAP_FLAG_XRC) ?
282 dev_cap->max_xrcds : 0;
Marcel Apfelbaum2b8fb282011-12-13 04:16:56 +0000283 dev->caps.mtt_entry_sz = dev_cap->mtt_entry_sz;
284
Dotan Barak149983af2007-06-26 15:55:28 +0300285 dev->caps.max_msg_sz = dev_cap->max_msg_sz;
Roland Dreier225c7b12007-05-08 18:00:38 -0700286 dev->caps.page_size_cap = ~(u32) (dev_cap->min_page_sz - 1);
287 dev->caps.flags = dev_cap->flags;
Shlomo Pongratzb3416f42012-04-29 17:04:25 +0300288 dev->caps.flags2 = dev_cap->flags2;
Roland Dreier95d04f02008-07-23 08:12:26 -0700289 dev->caps.bmme_flags = dev_cap->bmme_flags;
290 dev->caps.reserved_lkey = dev_cap->reserved_lkey;
Roland Dreier225c7b12007-05-08 18:00:38 -0700291 dev->caps.stat_rate_support = dev_cap->stat_rate_support;
Eli Cohenb832be12008-04-16 21:09:27 -0700292 dev->caps.max_gso_sz = dev_cap->max_gso_sz;
Shlomo Pongratzb3416f42012-04-29 17:04:25 +0300293 dev->caps.max_rss_tbl_sz = dev_cap->max_rss_tbl_sz;
Roland Dreier225c7b12007-05-08 18:00:38 -0700294
Roland Dreierca3e57a2012-09-27 09:53:05 -0700295 /* Sense port always allowed on supported devices for ConnectX-1 and -2 */
296 if (mlx4_priv(dev)->pci_dev_data & MLX4_PCI_DEV_FORCE_SENSE_PORT)
Yevgeny Petrilin58a60162011-12-19 04:00:26 +0000297 dev->caps.flags |= MLX4_DEV_CAP_FLAG_SENSE_SUPPORT;
Roland Dreieraadf4f32012-09-27 10:01:19 -0700298 /* Don't do sense port on multifunction devices (for now at least) */
299 if (mlx4_is_mfunc(dev))
300 dev->caps.flags &= ~MLX4_DEV_CAP_FLAG_SENSE_SUPPORT;
Yevgeny Petrilin58a60162011-12-19 04:00:26 +0000301
Amir Vadai2599d852014-07-22 15:44:11 +0300302 if (mlx4_low_memory_profile()) {
303 dev->caps.log_num_macs = MLX4_MIN_LOG_NUM_MAC;
304 dev->caps.log_num_vlans = MLX4_MIN_LOG_NUM_VLANS;
305 } else {
306 dev->caps.log_num_macs = log_num_mac;
307 dev->caps.log_num_vlans = MLX4_LOG_NUM_VLANS;
308 }
Yevgeny Petrilin93fc9e12008-10-22 10:25:29 -0700309
310 for (i = 1; i <= dev->caps.num_ports; ++i) {
Jack Morgensteinab9c17a2011-12-13 04:18:30 +0000311 dev->caps.port_type[i] = MLX4_PORT_TYPE_NONE;
312 if (dev->caps.supported_type[i]) {
313 /* if only ETH is supported - assign ETH */
314 if (dev->caps.supported_type[i] == MLX4_PORT_TYPE_ETH)
315 dev->caps.port_type[i] = MLX4_PORT_TYPE_ETH;
Jack Morgenstein105c3202012-06-19 11:21:43 +0300316 /* if only IB is supported, assign IB */
Jack Morgensteinab9c17a2011-12-13 04:18:30 +0000317 else if (dev->caps.supported_type[i] ==
Jack Morgenstein105c3202012-06-19 11:21:43 +0300318 MLX4_PORT_TYPE_IB)
319 dev->caps.port_type[i] = MLX4_PORT_TYPE_IB;
Jack Morgensteinab9c17a2011-12-13 04:18:30 +0000320 else {
Jack Morgenstein105c3202012-06-19 11:21:43 +0300321 /* if IB and ETH are supported, we set the port
322 * type according to user selection of port type;
323 * if user selected none, take the FW hint */
324 if (port_type_array[i - 1] == MLX4_PORT_TYPE_NONE)
Yevgeny Petrilin8d0fc7b2011-12-19 04:00:34 +0000325 dev->caps.port_type[i] = dev->caps.suggested_type[i] ?
326 MLX4_PORT_TYPE_ETH : MLX4_PORT_TYPE_IB;
Jack Morgensteinab9c17a2011-12-13 04:18:30 +0000327 else
Jack Morgenstein105c3202012-06-19 11:21:43 +0300328 dev->caps.port_type[i] = port_type_array[i - 1];
Jack Morgensteinab9c17a2011-12-13 04:18:30 +0000329 }
330 }
Yevgeny Petrilin8d0fc7b2011-12-19 04:00:34 +0000331 /*
332 * Link sensing is allowed on the port if 3 conditions are true:
333 * 1. Both protocols are supported on the port.
334 * 2. Different types are supported on the port
335 * 3. FW declared that it supports link sensing
336 */
Yevgeny Petrilin27bf91d2009-03-18 19:45:11 -0700337 mlx4_priv(dev)->sense.sense_allowed[i] =
Yevgeny Petrilin58a60162011-12-19 04:00:26 +0000338 ((dev->caps.supported_type[i] == MLX4_PORT_TYPE_AUTO) &&
Yevgeny Petrilin8d0fc7b2011-12-19 04:00:34 +0000339 (dev->caps.flags & MLX4_DEV_CAP_FLAG_DPDP) &&
Yevgeny Petrilin58a60162011-12-19 04:00:26 +0000340 (dev->caps.flags & MLX4_DEV_CAP_FLAG_SENSE_SUPPORT));
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -0700341
Yevgeny Petrilin8d0fc7b2011-12-19 04:00:34 +0000342 /*
343 * If "default_sense" bit is set, we move the port to "AUTO" mode
344 * and perform sense_port FW command to try and set the correct
345 * port type from beginning
346 */
Yevgeny Petrilin46c46742011-12-29 07:42:34 +0000347 if (mlx4_priv(dev)->sense.sense_allowed[i] && dev->caps.default_sense[i]) {
Yevgeny Petrilin8d0fc7b2011-12-19 04:00:34 +0000348 enum mlx4_port_type sensed_port = MLX4_PORT_TYPE_NONE;
349 dev->caps.possible_type[i] = MLX4_PORT_TYPE_AUTO;
350 mlx4_SENSE_PORT(dev, i, &sensed_port);
351 if (sensed_port != MLX4_PORT_TYPE_NONE)
352 dev->caps.port_type[i] = sensed_port;
353 } else {
354 dev->caps.possible_type[i] = dev->caps.port_type[i];
355 }
356
Yevgeny Petrilin93fc9e12008-10-22 10:25:29 -0700357 if (dev->caps.log_num_macs > dev_cap->log_max_macs[i]) {
358 dev->caps.log_num_macs = dev_cap->log_max_macs[i];
Joe Perches1a91de22014-05-07 12:52:57 -0700359 mlx4_warn(dev, "Requested number of MACs is too much for port %d, reducing to %d\n",
Yevgeny Petrilin93fc9e12008-10-22 10:25:29 -0700360 i, 1 << dev->caps.log_num_macs);
361 }
362 if (dev->caps.log_num_vlans > dev_cap->log_max_vlans[i]) {
363 dev->caps.log_num_vlans = dev_cap->log_max_vlans[i];
Joe Perches1a91de22014-05-07 12:52:57 -0700364 mlx4_warn(dev, "Requested number of VLANs is too much for port %d, reducing to %d\n",
Yevgeny Petrilin93fc9e12008-10-22 10:25:29 -0700365 i, 1 << dev->caps.log_num_vlans);
366 }
367 }
368
Or Gerlitzf2a3f6a2011-06-15 14:47:14 +0000369 dev->caps.max_counters = 1 << ilog2(dev_cap->max_counters);
370
Yevgeny Petrilin93fc9e12008-10-22 10:25:29 -0700371 dev->caps.reserved_qps_cnt[MLX4_QP_REGION_FW] = dev_cap->reserved_qps;
372 dev->caps.reserved_qps_cnt[MLX4_QP_REGION_ETH_ADDR] =
373 dev->caps.reserved_qps_cnt[MLX4_QP_REGION_FC_ADDR] =
374 (1 << dev->caps.log_num_macs) *
375 (1 << dev->caps.log_num_vlans) *
Yevgeny Petrilin93fc9e12008-10-22 10:25:29 -0700376 dev->caps.num_ports;
377 dev->caps.reserved_qps_cnt[MLX4_QP_REGION_FC_EXCH] = MLX4_NUM_FEXCH;
378
379 dev->caps.reserved_qps = dev->caps.reserved_qps_cnt[MLX4_QP_REGION_FW] +
380 dev->caps.reserved_qps_cnt[MLX4_QP_REGION_ETH_ADDR] +
381 dev->caps.reserved_qps_cnt[MLX4_QP_REGION_FC_ADDR] +
382 dev->caps.reserved_qps_cnt[MLX4_QP_REGION_FC_EXCH];
383
Jack Morgensteine2c76822012-08-03 08:40:41 +0000384 dev->caps.sqp_demux = (mlx4_is_master(dev)) ? MLX4_MAX_NUM_SLAVES : 0;
Or Gerlitz08ff3232012-10-21 14:59:24 +0000385
Jack Morgensteinb3051322013-08-01 19:55:01 +0300386 if (!enable_64b_cqe_eqe && !mlx4_is_slave(dev)) {
Or Gerlitz08ff3232012-10-21 14:59:24 +0000387 if (dev_cap->flags &
388 (MLX4_DEV_CAP_FLAG_64B_CQE | MLX4_DEV_CAP_FLAG_64B_EQE)) {
389 mlx4_warn(dev, "64B EQEs/CQEs supported by the device but not enabled\n");
390 dev->caps.flags &= ~MLX4_DEV_CAP_FLAG_64B_CQE;
391 dev->caps.flags &= ~MLX4_DEV_CAP_FLAG_64B_EQE;
392 }
393 }
394
Or Gerlitzf97b4b52013-01-10 15:18:35 +0000395 if ((dev->caps.flags &
Or Gerlitz08ff3232012-10-21 14:59:24 +0000396 (MLX4_DEV_CAP_FLAG_64B_CQE | MLX4_DEV_CAP_FLAG_64B_EQE)) &&
397 mlx4_is_master(dev))
398 dev->caps.function_caps |= MLX4_FUNC_CAP_64B_EQE_CQE;
399
Roland Dreier225c7b12007-05-08 18:00:38 -0700400 return 0;
401}
Eyal Perryb912b2f2014-01-05 17:41:08 +0200402
403static int mlx4_get_pcie_dev_link_caps(struct mlx4_dev *dev,
404 enum pci_bus_speed *speed,
405 enum pcie_link_width *width)
406{
407 u32 lnkcap1, lnkcap2;
408 int err1, err2;
409
410#define PCIE_MLW_CAP_SHIFT 4 /* start of MLW mask in link capabilities */
411
412 *speed = PCI_SPEED_UNKNOWN;
413 *width = PCIE_LNK_WIDTH_UNKNOWN;
414
415 err1 = pcie_capability_read_dword(dev->pdev, PCI_EXP_LNKCAP, &lnkcap1);
416 err2 = pcie_capability_read_dword(dev->pdev, PCI_EXP_LNKCAP2, &lnkcap2);
417 if (!err2 && lnkcap2) { /* PCIe r3.0-compliant */
418 if (lnkcap2 & PCI_EXP_LNKCAP2_SLS_8_0GB)
419 *speed = PCIE_SPEED_8_0GT;
420 else if (lnkcap2 & PCI_EXP_LNKCAP2_SLS_5_0GB)
421 *speed = PCIE_SPEED_5_0GT;
422 else if (lnkcap2 & PCI_EXP_LNKCAP2_SLS_2_5GB)
423 *speed = PCIE_SPEED_2_5GT;
424 }
425 if (!err1) {
426 *width = (lnkcap1 & PCI_EXP_LNKCAP_MLW) >> PCIE_MLW_CAP_SHIFT;
427 if (!lnkcap2) { /* pre-r3.0 */
428 if (lnkcap1 & PCI_EXP_LNKCAP_SLS_5_0GB)
429 *speed = PCIE_SPEED_5_0GT;
430 else if (lnkcap1 & PCI_EXP_LNKCAP_SLS_2_5GB)
431 *speed = PCIE_SPEED_2_5GT;
432 }
433 }
434
435 if (*speed == PCI_SPEED_UNKNOWN || *width == PCIE_LNK_WIDTH_UNKNOWN) {
436 return err1 ? err1 :
437 err2 ? err2 : -EINVAL;
438 }
439 return 0;
440}
441
442static void mlx4_check_pcie_caps(struct mlx4_dev *dev)
443{
444 enum pcie_link_width width, width_cap;
445 enum pci_bus_speed speed, speed_cap;
446 int err;
447
448#define PCIE_SPEED_STR(speed) \
449 (speed == PCIE_SPEED_8_0GT ? "8.0GT/s" : \
450 speed == PCIE_SPEED_5_0GT ? "5.0GT/s" : \
451 speed == PCIE_SPEED_2_5GT ? "2.5GT/s" : \
452 "Unknown")
453
454 err = mlx4_get_pcie_dev_link_caps(dev, &speed_cap, &width_cap);
455 if (err) {
456 mlx4_warn(dev,
457 "Unable to determine PCIe device BW capabilities\n");
458 return;
459 }
460
461 err = pcie_get_minimum_link(dev->pdev, &speed, &width);
462 if (err || speed == PCI_SPEED_UNKNOWN ||
463 width == PCIE_LNK_WIDTH_UNKNOWN) {
464 mlx4_warn(dev,
465 "Unable to determine PCI device chain minimum BW\n");
466 return;
467 }
468
469 if (width != width_cap || speed != speed_cap)
470 mlx4_warn(dev,
471 "PCIe BW is different than device's capability\n");
472
473 mlx4_info(dev, "PCIe link speed is %s, device supports %s\n",
474 PCIE_SPEED_STR(speed), PCIE_SPEED_STR(speed_cap));
475 mlx4_info(dev, "PCIe link width is x%d, device supports x%d\n",
476 width, width_cap);
477 return;
478}
479
Jack Morgensteinab9c17a2011-12-13 04:18:30 +0000480/*The function checks if there are live vf, return the num of them*/
481static int mlx4_how_many_lives_vf(struct mlx4_dev *dev)
482{
483 struct mlx4_priv *priv = mlx4_priv(dev);
484 struct mlx4_slave_state *s_state;
485 int i;
486 int ret = 0;
487
488 for (i = 1/*the ppf is 0*/; i < dev->num_slaves; ++i) {
489 s_state = &priv->mfunc.master.slave_state[i];
490 if (s_state->active && s_state->last_cmd !=
491 MLX4_COMM_CMD_RESET) {
492 mlx4_warn(dev, "%s: slave: %d is still active\n",
493 __func__, i);
494 ret++;
495 }
496 }
497 return ret;
498}
499
Jack Morgenstein396f2fe2012-06-19 11:21:42 +0300500int mlx4_get_parav_qkey(struct mlx4_dev *dev, u32 qpn, u32 *qkey)
501{
502 u32 qk = MLX4_RESERVED_QKEY_BASE;
Jack Morgenstein47605df2012-08-03 08:40:57 +0000503
504 if (qpn >= dev->phys_caps.base_tunnel_sqpn + 8 * MLX4_MFUNC_MAX ||
505 qpn < dev->phys_caps.base_proxy_sqpn)
Jack Morgenstein396f2fe2012-06-19 11:21:42 +0300506 return -EINVAL;
507
Jack Morgenstein47605df2012-08-03 08:40:57 +0000508 if (qpn >= dev->phys_caps.base_tunnel_sqpn)
Jack Morgenstein396f2fe2012-06-19 11:21:42 +0300509 /* tunnel qp */
Jack Morgenstein47605df2012-08-03 08:40:57 +0000510 qk += qpn - dev->phys_caps.base_tunnel_sqpn;
Jack Morgenstein396f2fe2012-06-19 11:21:42 +0300511 else
Jack Morgenstein47605df2012-08-03 08:40:57 +0000512 qk += qpn - dev->phys_caps.base_proxy_sqpn;
Jack Morgenstein396f2fe2012-06-19 11:21:42 +0300513 *qkey = qk;
514 return 0;
515}
516EXPORT_SYMBOL(mlx4_get_parav_qkey);
517
Jack Morgenstein54679e12012-08-03 08:40:43 +0000518void mlx4_sync_pkey_table(struct mlx4_dev *dev, int slave, int port, int i, int val)
519{
520 struct mlx4_priv *priv = container_of(dev, struct mlx4_priv, dev);
521
522 if (!mlx4_is_master(dev))
523 return;
524
525 priv->virt2phys_pkey[slave][port - 1][i] = val;
526}
527EXPORT_SYMBOL(mlx4_sync_pkey_table);
528
Jack Morgensteinafa8fd12012-08-03 08:40:56 +0000529void mlx4_put_slave_node_guid(struct mlx4_dev *dev, int slave, __be64 guid)
530{
531 struct mlx4_priv *priv = container_of(dev, struct mlx4_priv, dev);
532
533 if (!mlx4_is_master(dev))
534 return;
535
536 priv->slave_node_guids[slave] = guid;
537}
538EXPORT_SYMBOL(mlx4_put_slave_node_guid);
539
540__be64 mlx4_get_slave_node_guid(struct mlx4_dev *dev, int slave)
541{
542 struct mlx4_priv *priv = container_of(dev, struct mlx4_priv, dev);
543
544 if (!mlx4_is_master(dev))
545 return 0;
546
547 return priv->slave_node_guids[slave];
548}
549EXPORT_SYMBOL(mlx4_get_slave_node_guid);
550
Roland Dreiere10903b2012-02-26 01:48:12 -0800551int mlx4_is_slave_active(struct mlx4_dev *dev, int slave)
Jack Morgensteinab9c17a2011-12-13 04:18:30 +0000552{
553 struct mlx4_priv *priv = mlx4_priv(dev);
554 struct mlx4_slave_state *s_slave;
555
556 if (!mlx4_is_master(dev))
557 return 0;
558
559 s_slave = &priv->mfunc.master.slave_state[slave];
560 return !!s_slave->active;
561}
562EXPORT_SYMBOL(mlx4_is_slave_active);
563
Jack Morgenstein7b8157b2012-12-06 17:11:59 +0000564static void slave_adjust_steering_mode(struct mlx4_dev *dev,
565 struct mlx4_dev_cap *dev_cap,
566 struct mlx4_init_hca_param *hca_param)
567{
568 dev->caps.steering_mode = hca_param->steering_mode;
569 if (dev->caps.steering_mode == MLX4_STEERING_MODE_DEVICE_MANAGED) {
570 dev->caps.num_qp_per_mgm = dev_cap->fs_max_num_qp_per_entry;
571 dev->caps.fs_log_max_ucast_qp_range_size =
572 dev_cap->fs_log_max_ucast_qp_range_size;
573 } else
574 dev->caps.num_qp_per_mgm =
575 4 * ((1 << hca_param->log_mc_entry_sz)/16 - 2);
576
577 mlx4_dbg(dev, "Steering mode is: %s\n",
578 mlx4_steering_mode_str(dev->caps.steering_mode));
579}
580
Jack Morgensteinab9c17a2011-12-13 04:18:30 +0000581static int mlx4_slave_cap(struct mlx4_dev *dev)
582{
583 int err;
584 u32 page_size;
585 struct mlx4_dev_cap dev_cap;
586 struct mlx4_func_cap func_cap;
587 struct mlx4_init_hca_param hca_param;
588 int i;
589
590 memset(&hca_param, 0, sizeof(hca_param));
591 err = mlx4_QUERY_HCA(dev, &hca_param);
592 if (err) {
Joe Perches1a91de22014-05-07 12:52:57 -0700593 mlx4_err(dev, "QUERY_HCA command failed, aborting\n");
Jack Morgensteinab9c17a2011-12-13 04:18:30 +0000594 return err;
595 }
596
Eyal Perry483e0132014-05-14 12:15:14 +0300597 /* fail if the hca has an unknown global capability
598 * at this time global_caps should be always zeroed
599 */
600 if (hca_param.global_caps) {
Jack Morgensteinab9c17a2011-12-13 04:18:30 +0000601 mlx4_err(dev, "Unknown hca global capabilities\n");
602 return -ENOSYS;
603 }
604
605 mlx4_log_num_mgm_entry_size = hca_param.log_mc_entry_sz;
606
Eugenia Emantayevddd8a6c2013-04-23 06:06:48 +0000607 dev->caps.hca_core_clock = hca_param.hca_core_clock;
608
Jack Morgensteinab9c17a2011-12-13 04:18:30 +0000609 memset(&dev_cap, 0, sizeof(dev_cap));
Jack Morgensteinb91cb3e2012-05-30 09:14:53 +0000610 dev->caps.max_qp_dest_rdma = 1 << hca_param.log_rd_per_qp;
Jack Morgensteinab9c17a2011-12-13 04:18:30 +0000611 err = mlx4_dev_cap(dev, &dev_cap);
612 if (err) {
Joe Perches1a91de22014-05-07 12:52:57 -0700613 mlx4_err(dev, "QUERY_DEV_CAP command failed, aborting\n");
Jack Morgensteinab9c17a2011-12-13 04:18:30 +0000614 return err;
615 }
616
Jack Morgensteinb91cb3e2012-05-30 09:14:53 +0000617 err = mlx4_QUERY_FW(dev);
618 if (err)
Joe Perches1a91de22014-05-07 12:52:57 -0700619 mlx4_err(dev, "QUERY_FW command failed: could not get FW version\n");
Jack Morgensteinb91cb3e2012-05-30 09:14:53 +0000620
Jack Morgensteinab9c17a2011-12-13 04:18:30 +0000621 page_size = ~dev->caps.page_size_cap + 1;
622 mlx4_warn(dev, "HCA minimum page size:%d\n", page_size);
623 if (page_size > PAGE_SIZE) {
Joe Perches1a91de22014-05-07 12:52:57 -0700624 mlx4_err(dev, "HCA minimum page size of %d bigger than kernel PAGE_SIZE of %ld, aborting\n",
Jack Morgensteinab9c17a2011-12-13 04:18:30 +0000625 page_size, PAGE_SIZE);
626 return -ENODEV;
627 }
628
629 /* slave gets uar page size from QUERY_HCA fw command */
630 dev->caps.uar_page_size = 1 << (hca_param.uar_page_sz + 12);
631
632 /* TODO: relax this assumption */
633 if (dev->caps.uar_page_size != PAGE_SIZE) {
634 mlx4_err(dev, "UAR size:%d != kernel PAGE_SIZE of %ld\n",
635 dev->caps.uar_page_size, PAGE_SIZE);
636 return -ENODEV;
637 }
638
639 memset(&func_cap, 0, sizeof(func_cap));
Jack Morgenstein47605df2012-08-03 08:40:57 +0000640 err = mlx4_QUERY_FUNC_CAP(dev, 0, &func_cap);
Jack Morgensteinab9c17a2011-12-13 04:18:30 +0000641 if (err) {
Joe Perches1a91de22014-05-07 12:52:57 -0700642 mlx4_err(dev, "QUERY_FUNC_CAP general command failed, aborting (%d)\n",
643 err);
Jack Morgensteinab9c17a2011-12-13 04:18:30 +0000644 return err;
645 }
646
647 if ((func_cap.pf_context_behaviour | PF_CONTEXT_BEHAVIOUR_MASK) !=
648 PF_CONTEXT_BEHAVIOUR_MASK) {
649 mlx4_err(dev, "Unknown pf context behaviour\n");
650 return -ENOSYS;
651 }
652
Jack Morgensteinab9c17a2011-12-13 04:18:30 +0000653 dev->caps.num_ports = func_cap.num_ports;
Jack Morgenstein5a0d0a62013-11-03 10:03:23 +0200654 dev->quotas.qp = func_cap.qp_quota;
655 dev->quotas.srq = func_cap.srq_quota;
656 dev->quotas.cq = func_cap.cq_quota;
657 dev->quotas.mpt = func_cap.mpt_quota;
658 dev->quotas.mtt = func_cap.mtt_quota;
659 dev->caps.num_qps = 1 << hca_param.log_num_qps;
660 dev->caps.num_srqs = 1 << hca_param.log_num_srqs;
661 dev->caps.num_cqs = 1 << hca_param.log_num_cqs;
662 dev->caps.num_mpts = 1 << hca_param.log_mpt_sz;
663 dev->caps.num_eqs = func_cap.max_eq;
664 dev->caps.reserved_eqs = func_cap.reserved_eq;
Jack Morgensteinab9c17a2011-12-13 04:18:30 +0000665 dev->caps.num_pds = MLX4_NUM_PDS;
666 dev->caps.num_mgms = 0;
667 dev->caps.num_amgms = 0;
668
Jack Morgensteinab9c17a2011-12-13 04:18:30 +0000669 if (dev->caps.num_ports > MLX4_MAX_PORTS) {
Joe Perches1a91de22014-05-07 12:52:57 -0700670 mlx4_err(dev, "HCA has %d ports, but we only support %d, aborting\n",
671 dev->caps.num_ports, MLX4_MAX_PORTS);
Jack Morgensteinab9c17a2011-12-13 04:18:30 +0000672 return -ENODEV;
673 }
674
Jack Morgenstein99ec41d2014-05-29 16:31:03 +0300675 dev->caps.qp0_qkey = kcalloc(dev->caps.num_ports, sizeof(u32), GFP_KERNEL);
Jack Morgenstein47605df2012-08-03 08:40:57 +0000676 dev->caps.qp0_tunnel = kcalloc(dev->caps.num_ports, sizeof (u32), GFP_KERNEL);
677 dev->caps.qp0_proxy = kcalloc(dev->caps.num_ports, sizeof (u32), GFP_KERNEL);
678 dev->caps.qp1_tunnel = kcalloc(dev->caps.num_ports, sizeof (u32), GFP_KERNEL);
679 dev->caps.qp1_proxy = kcalloc(dev->caps.num_ports, sizeof (u32), GFP_KERNEL);
680
681 if (!dev->caps.qp0_tunnel || !dev->caps.qp0_proxy ||
Jack Morgenstein99ec41d2014-05-29 16:31:03 +0300682 !dev->caps.qp1_tunnel || !dev->caps.qp1_proxy ||
683 !dev->caps.qp0_qkey) {
Jack Morgenstein47605df2012-08-03 08:40:57 +0000684 err = -ENOMEM;
685 goto err_mem;
686 }
687
Jack Morgenstein66349612012-06-19 11:21:44 +0300688 for (i = 1; i <= dev->caps.num_ports; ++i) {
Jack Morgenstein47605df2012-08-03 08:40:57 +0000689 err = mlx4_QUERY_FUNC_CAP(dev, (u32) i, &func_cap);
690 if (err) {
Joe Perches1a91de22014-05-07 12:52:57 -0700691 mlx4_err(dev, "QUERY_FUNC_CAP port command failed for port %d, aborting (%d)\n",
692 i, err);
Jack Morgenstein47605df2012-08-03 08:40:57 +0000693 goto err_mem;
694 }
Jack Morgenstein99ec41d2014-05-29 16:31:03 +0300695 dev->caps.qp0_qkey[i - 1] = func_cap.qp0_qkey;
Jack Morgenstein47605df2012-08-03 08:40:57 +0000696 dev->caps.qp0_tunnel[i - 1] = func_cap.qp0_tunnel_qpn;
697 dev->caps.qp0_proxy[i - 1] = func_cap.qp0_proxy_qpn;
698 dev->caps.qp1_tunnel[i - 1] = func_cap.qp1_tunnel_qpn;
699 dev->caps.qp1_proxy[i - 1] = func_cap.qp1_proxy_qpn;
Jack Morgenstein6230bb22012-05-30 09:14:54 +0000700 dev->caps.port_mask[i] = dev->caps.port_type[i];
Hadar Hen Zion8e1a28e2013-12-19 21:20:12 +0200701 dev->caps.phys_port_id[i] = func_cap.phys_port_id;
Jack Morgenstein66349612012-06-19 11:21:44 +0300702 if (mlx4_get_slave_pkey_gid_tbl_len(dev, i,
703 &dev->caps.gid_table_len[i],
704 &dev->caps.pkey_table_len[i]))
Jack Morgenstein47605df2012-08-03 08:40:57 +0000705 goto err_mem;
Jack Morgenstein66349612012-06-19 11:21:44 +0300706 }
Jack Morgenstein6230bb22012-05-30 09:14:54 +0000707
Jack Morgensteinab9c17a2011-12-13 04:18:30 +0000708 if (dev->caps.uar_page_size * (dev->caps.num_uars -
709 dev->caps.reserved_uars) >
710 pci_resource_len(dev->pdev, 2)) {
Joe Perches1a91de22014-05-07 12:52:57 -0700711 mlx4_err(dev, "HCA reported UAR region size of 0x%x bigger than PCI resource 2 size of 0x%llx, aborting\n",
Jack Morgensteinab9c17a2011-12-13 04:18:30 +0000712 dev->caps.uar_page_size * dev->caps.num_uars,
713 (unsigned long long) pci_resource_len(dev->pdev, 2));
Jack Morgenstein47605df2012-08-03 08:40:57 +0000714 goto err_mem;
Jack Morgensteinab9c17a2011-12-13 04:18:30 +0000715 }
716
Or Gerlitz08ff3232012-10-21 14:59:24 +0000717 if (hca_param.dev_cap_enabled & MLX4_DEV_CAP_64B_EQE_ENABLED) {
718 dev->caps.eqe_size = 64;
719 dev->caps.eqe_factor = 1;
720 } else {
721 dev->caps.eqe_size = 32;
722 dev->caps.eqe_factor = 0;
723 }
724
725 if (hca_param.dev_cap_enabled & MLX4_DEV_CAP_64B_CQE_ENABLED) {
726 dev->caps.cqe_size = 64;
727 dev->caps.userspace_caps |= MLX4_USER_DEV_CAP_64B_CQE;
728 } else {
729 dev->caps.cqe_size = 32;
730 }
731
Amir Vadaif9bd2d72013-06-20 14:58:10 +0300732 dev->caps.flags2 &= ~MLX4_DEV_CAP_FLAG2_TS;
Joe Perches1a91de22014-05-07 12:52:57 -0700733 mlx4_warn(dev, "Timestamping is not supported in slave mode\n");
Amir Vadaif9bd2d72013-06-20 14:58:10 +0300734
Jack Morgenstein7b8157b2012-12-06 17:11:59 +0000735 slave_adjust_steering_mode(dev, &dev_cap, &hca_param);
736
Jack Morgensteinab9c17a2011-12-13 04:18:30 +0000737 return 0;
Jack Morgenstein47605df2012-08-03 08:40:57 +0000738
739err_mem:
Jack Morgenstein99ec41d2014-05-29 16:31:03 +0300740 kfree(dev->caps.qp0_qkey);
Jack Morgenstein47605df2012-08-03 08:40:57 +0000741 kfree(dev->caps.qp0_tunnel);
742 kfree(dev->caps.qp0_proxy);
743 kfree(dev->caps.qp1_tunnel);
744 kfree(dev->caps.qp1_proxy);
Jack Morgenstein99ec41d2014-05-29 16:31:03 +0300745 dev->caps.qp0_qkey = NULL;
746 dev->caps.qp0_tunnel = NULL;
747 dev->caps.qp0_proxy = NULL;
748 dev->caps.qp1_tunnel = NULL;
749 dev->caps.qp1_proxy = NULL;
Jack Morgenstein47605df2012-08-03 08:40:57 +0000750
751 return err;
Jack Morgensteinab9c17a2011-12-13 04:18:30 +0000752}
Roland Dreier225c7b12007-05-08 18:00:38 -0700753
Eyal Perryb046ffe2013-10-15 16:55:24 +0200754static void mlx4_request_modules(struct mlx4_dev *dev)
755{
756 int port;
757 int has_ib_port = false;
758 int has_eth_port = false;
759#define EN_DRV_NAME "mlx4_en"
760#define IB_DRV_NAME "mlx4_ib"
761
762 for (port = 1; port <= dev->caps.num_ports; port++) {
763 if (dev->caps.port_type[port] == MLX4_PORT_TYPE_IB)
764 has_ib_port = true;
765 else if (dev->caps.port_type[port] == MLX4_PORT_TYPE_ETH)
766 has_eth_port = true;
767 }
768
Eyal Perryb046ffe2013-10-15 16:55:24 +0200769 if (has_eth_port)
770 request_module_nowait(EN_DRV_NAME);
Or Gerlitzf24f7902014-05-04 17:07:24 +0300771 if (has_ib_port || (dev->caps.flags & MLX4_DEV_CAP_FLAG_IBOE))
772 request_module_nowait(IB_DRV_NAME);
Eyal Perryb046ffe2013-10-15 16:55:24 +0200773}
774
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -0700775/*
776 * Change the port configuration of the device.
777 * Every user of this function must hold the port mutex.
778 */
Yevgeny Petrilin27bf91d2009-03-18 19:45:11 -0700779int mlx4_change_port_types(struct mlx4_dev *dev,
780 enum mlx4_port_type *port_types)
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -0700781{
782 int err = 0;
783 int change = 0;
784 int port;
785
786 for (port = 0; port < dev->caps.num_ports; port++) {
Yevgeny Petrilin27bf91d2009-03-18 19:45:11 -0700787 /* Change the port type only if the new type is different
788 * from the current, and not set to Auto */
Yevgeny Petrilin3d8f9302012-02-21 03:41:07 +0000789 if (port_types[port] != dev->caps.port_type[port + 1])
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -0700790 change = 1;
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -0700791 }
792 if (change) {
793 mlx4_unregister_device(dev);
794 for (port = 1; port <= dev->caps.num_ports; port++) {
795 mlx4_CLOSE_PORT(dev, port);
Yevgeny Petrilin1e0f03d2012-02-23 07:04:35 +0000796 dev->caps.port_type[port] = port_types[port - 1];
Jack Morgenstein66349612012-06-19 11:21:44 +0300797 err = mlx4_SET_PORT(dev, port, -1);
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -0700798 if (err) {
Joe Perches1a91de22014-05-07 12:52:57 -0700799 mlx4_err(dev, "Failed to set port %d, aborting\n",
800 port);
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -0700801 goto out;
802 }
803 }
804 mlx4_set_port_mask(dev);
805 err = mlx4_register_device(dev);
Eyal Perryb046ffe2013-10-15 16:55:24 +0200806 if (err) {
807 mlx4_err(dev, "Failed to register device\n");
808 goto out;
809 }
810 mlx4_request_modules(dev);
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -0700811 }
812
813out:
814 return err;
815}
816
817static ssize_t show_port_type(struct device *dev,
818 struct device_attribute *attr,
819 char *buf)
820{
821 struct mlx4_port_info *info = container_of(attr, struct mlx4_port_info,
822 port_attr);
823 struct mlx4_dev *mdev = info->dev;
Yevgeny Petrilin27bf91d2009-03-18 19:45:11 -0700824 char type[8];
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -0700825
Yevgeny Petrilin27bf91d2009-03-18 19:45:11 -0700826 sprintf(type, "%s",
827 (mdev->caps.port_type[info->port] == MLX4_PORT_TYPE_IB) ?
828 "ib" : "eth");
829 if (mdev->caps.possible_type[info->port] == MLX4_PORT_TYPE_AUTO)
830 sprintf(buf, "auto (%s)\n", type);
831 else
832 sprintf(buf, "%s\n", type);
833
834 return strlen(buf);
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -0700835}
836
837static ssize_t set_port_type(struct device *dev,
838 struct device_attribute *attr,
839 const char *buf, size_t count)
840{
841 struct mlx4_port_info *info = container_of(attr, struct mlx4_port_info,
842 port_attr);
843 struct mlx4_dev *mdev = info->dev;
844 struct mlx4_priv *priv = mlx4_priv(mdev);
845 enum mlx4_port_type types[MLX4_MAX_PORTS];
Yevgeny Petrilin27bf91d2009-03-18 19:45:11 -0700846 enum mlx4_port_type new_types[MLX4_MAX_PORTS];
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -0700847 int i;
848 int err = 0;
849
850 if (!strcmp(buf, "ib\n"))
851 info->tmp_type = MLX4_PORT_TYPE_IB;
852 else if (!strcmp(buf, "eth\n"))
853 info->tmp_type = MLX4_PORT_TYPE_ETH;
Yevgeny Petrilin27bf91d2009-03-18 19:45:11 -0700854 else if (!strcmp(buf, "auto\n"))
855 info->tmp_type = MLX4_PORT_TYPE_AUTO;
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -0700856 else {
857 mlx4_err(mdev, "%s is not supported port type\n", buf);
858 return -EINVAL;
859 }
860
Yevgeny Petrilin27bf91d2009-03-18 19:45:11 -0700861 mlx4_stop_sense(mdev);
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -0700862 mutex_lock(&priv->port_mutex);
Yevgeny Petrilin27bf91d2009-03-18 19:45:11 -0700863 /* Possible type is always the one that was delivered */
864 mdev->caps.possible_type[info->port] = info->tmp_type;
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -0700865
Yevgeny Petrilin27bf91d2009-03-18 19:45:11 -0700866 for (i = 0; i < mdev->caps.num_ports; i++) {
867 types[i] = priv->port[i+1].tmp_type ? priv->port[i+1].tmp_type :
868 mdev->caps.possible_type[i+1];
869 if (types[i] == MLX4_PORT_TYPE_AUTO)
870 types[i] = mdev->caps.port_type[i+1];
871 }
872
Yevgeny Petrilin58a60162011-12-19 04:00:26 +0000873 if (!(mdev->caps.flags & MLX4_DEV_CAP_FLAG_DPDP) &&
874 !(mdev->caps.flags & MLX4_DEV_CAP_FLAG_SENSE_SUPPORT)) {
Yevgeny Petrilin27bf91d2009-03-18 19:45:11 -0700875 for (i = 1; i <= mdev->caps.num_ports; i++) {
876 if (mdev->caps.possible_type[i] == MLX4_PORT_TYPE_AUTO) {
877 mdev->caps.possible_type[i] = mdev->caps.port_type[i];
878 err = -EINVAL;
879 }
880 }
881 }
882 if (err) {
Joe Perches1a91de22014-05-07 12:52:57 -0700883 mlx4_err(mdev, "Auto sensing is not supported on this HCA. Set only 'eth' or 'ib' for both ports (should be the same)\n");
Yevgeny Petrilin27bf91d2009-03-18 19:45:11 -0700884 goto out;
885 }
886
887 mlx4_do_sense_ports(mdev, new_types, types);
888
889 err = mlx4_check_port_params(mdev, new_types);
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -0700890 if (err)
891 goto out;
892
Yevgeny Petrilin27bf91d2009-03-18 19:45:11 -0700893 /* We are about to apply the changes after the configuration
894 * was verified, no need to remember the temporary types
895 * any more */
896 for (i = 0; i < mdev->caps.num_ports; i++)
897 priv->port[i + 1].tmp_type = 0;
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -0700898
Yevgeny Petrilin27bf91d2009-03-18 19:45:11 -0700899 err = mlx4_change_port_types(mdev, new_types);
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -0700900
901out:
Yevgeny Petrilin27bf91d2009-03-18 19:45:11 -0700902 mlx4_start_sense(mdev);
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -0700903 mutex_unlock(&priv->port_mutex);
904 return err ? err : count;
905}
906
Or Gerlitz096335b2012-01-11 19:02:17 +0200907enum ibta_mtu {
908 IB_MTU_256 = 1,
909 IB_MTU_512 = 2,
910 IB_MTU_1024 = 3,
911 IB_MTU_2048 = 4,
912 IB_MTU_4096 = 5
913};
914
915static inline int int_to_ibta_mtu(int mtu)
916{
917 switch (mtu) {
918 case 256: return IB_MTU_256;
919 case 512: return IB_MTU_512;
920 case 1024: return IB_MTU_1024;
921 case 2048: return IB_MTU_2048;
922 case 4096: return IB_MTU_4096;
923 default: return -1;
924 }
925}
926
927static inline int ibta_mtu_to_int(enum ibta_mtu mtu)
928{
929 switch (mtu) {
930 case IB_MTU_256: return 256;
931 case IB_MTU_512: return 512;
932 case IB_MTU_1024: return 1024;
933 case IB_MTU_2048: return 2048;
934 case IB_MTU_4096: return 4096;
935 default: return -1;
936 }
937}
938
939static ssize_t show_port_ib_mtu(struct device *dev,
940 struct device_attribute *attr,
941 char *buf)
942{
943 struct mlx4_port_info *info = container_of(attr, struct mlx4_port_info,
944 port_mtu_attr);
945 struct mlx4_dev *mdev = info->dev;
946
947 if (mdev->caps.port_type[info->port] == MLX4_PORT_TYPE_ETH)
948 mlx4_warn(mdev, "port level mtu is only used for IB ports\n");
949
950 sprintf(buf, "%d\n",
951 ibta_mtu_to_int(mdev->caps.port_ib_mtu[info->port]));
952 return strlen(buf);
953}
954
955static ssize_t set_port_ib_mtu(struct device *dev,
956 struct device_attribute *attr,
957 const char *buf, size_t count)
958{
959 struct mlx4_port_info *info = container_of(attr, struct mlx4_port_info,
960 port_mtu_attr);
961 struct mlx4_dev *mdev = info->dev;
962 struct mlx4_priv *priv = mlx4_priv(mdev);
963 int err, port, mtu, ibta_mtu = -1;
964
965 if (mdev->caps.port_type[info->port] == MLX4_PORT_TYPE_ETH) {
966 mlx4_warn(mdev, "port level mtu is only used for IB ports\n");
967 return -EINVAL;
968 }
969
Dotan Barak618fad92013-06-25 12:09:36 +0300970 err = kstrtoint(buf, 0, &mtu);
971 if (!err)
Or Gerlitz096335b2012-01-11 19:02:17 +0200972 ibta_mtu = int_to_ibta_mtu(mtu);
973
Dotan Barak618fad92013-06-25 12:09:36 +0300974 if (err || ibta_mtu < 0) {
Or Gerlitz096335b2012-01-11 19:02:17 +0200975 mlx4_err(mdev, "%s is invalid IBTA mtu\n", buf);
976 return -EINVAL;
977 }
978
979 mdev->caps.port_ib_mtu[info->port] = ibta_mtu;
980
981 mlx4_stop_sense(mdev);
982 mutex_lock(&priv->port_mutex);
983 mlx4_unregister_device(mdev);
984 for (port = 1; port <= mdev->caps.num_ports; port++) {
985 mlx4_CLOSE_PORT(mdev, port);
Jack Morgenstein66349612012-06-19 11:21:44 +0300986 err = mlx4_SET_PORT(mdev, port, -1);
Or Gerlitz096335b2012-01-11 19:02:17 +0200987 if (err) {
Joe Perches1a91de22014-05-07 12:52:57 -0700988 mlx4_err(mdev, "Failed to set port %d, aborting\n",
989 port);
Or Gerlitz096335b2012-01-11 19:02:17 +0200990 goto err_set_port;
991 }
992 }
993 err = mlx4_register_device(mdev);
994err_set_port:
995 mutex_unlock(&priv->port_mutex);
996 mlx4_start_sense(mdev);
997 return err ? err : count;
998}
999
Roland Dreiere8f9b2e2008-02-04 20:20:41 -08001000static int mlx4_load_fw(struct mlx4_dev *dev)
Roland Dreier225c7b12007-05-08 18:00:38 -07001001{
1002 struct mlx4_priv *priv = mlx4_priv(dev);
1003 int err;
1004
1005 priv->fw.fw_icm = mlx4_alloc_icm(dev, priv->fw.fw_pages,
Jack Morgenstein5b0bf5e2007-08-01 12:28:20 +03001006 GFP_HIGHUSER | __GFP_NOWARN, 0);
Roland Dreier225c7b12007-05-08 18:00:38 -07001007 if (!priv->fw.fw_icm) {
Joe Perches1a91de22014-05-07 12:52:57 -07001008 mlx4_err(dev, "Couldn't allocate FW area, aborting\n");
Roland Dreier225c7b12007-05-08 18:00:38 -07001009 return -ENOMEM;
1010 }
1011
1012 err = mlx4_MAP_FA(dev, priv->fw.fw_icm);
1013 if (err) {
Joe Perches1a91de22014-05-07 12:52:57 -07001014 mlx4_err(dev, "MAP_FA command failed, aborting\n");
Roland Dreier225c7b12007-05-08 18:00:38 -07001015 goto err_free;
1016 }
1017
1018 err = mlx4_RUN_FW(dev);
1019 if (err) {
Joe Perches1a91de22014-05-07 12:52:57 -07001020 mlx4_err(dev, "RUN_FW command failed, aborting\n");
Roland Dreier225c7b12007-05-08 18:00:38 -07001021 goto err_unmap_fa;
1022 }
1023
1024 return 0;
1025
1026err_unmap_fa:
1027 mlx4_UNMAP_FA(dev);
1028
1029err_free:
Jack Morgenstein5b0bf5e2007-08-01 12:28:20 +03001030 mlx4_free_icm(dev, priv->fw.fw_icm, 0);
Roland Dreier225c7b12007-05-08 18:00:38 -07001031 return err;
1032}
1033
Roland Dreiere8f9b2e2008-02-04 20:20:41 -08001034static int mlx4_init_cmpt_table(struct mlx4_dev *dev, u64 cmpt_base,
1035 int cmpt_entry_sz)
Roland Dreier225c7b12007-05-08 18:00:38 -07001036{
1037 struct mlx4_priv *priv = mlx4_priv(dev);
1038 int err;
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00001039 int num_eqs;
Roland Dreier225c7b12007-05-08 18:00:38 -07001040
1041 err = mlx4_init_icm_table(dev, &priv->qp_table.cmpt_table,
1042 cmpt_base +
1043 ((u64) (MLX4_CMPT_TYPE_QP *
1044 cmpt_entry_sz) << MLX4_CMPT_SHIFT),
1045 cmpt_entry_sz, dev->caps.num_qps,
Yevgeny Petrilin93fc9e12008-10-22 10:25:29 -07001046 dev->caps.reserved_qps_cnt[MLX4_QP_REGION_FW],
1047 0, 0);
Roland Dreier225c7b12007-05-08 18:00:38 -07001048 if (err)
1049 goto err;
1050
1051 err = mlx4_init_icm_table(dev, &priv->srq_table.cmpt_table,
1052 cmpt_base +
1053 ((u64) (MLX4_CMPT_TYPE_SRQ *
1054 cmpt_entry_sz) << MLX4_CMPT_SHIFT),
1055 cmpt_entry_sz, dev->caps.num_srqs,
Jack Morgenstein5b0bf5e2007-08-01 12:28:20 +03001056 dev->caps.reserved_srqs, 0, 0);
Roland Dreier225c7b12007-05-08 18:00:38 -07001057 if (err)
1058 goto err_qp;
1059
1060 err = mlx4_init_icm_table(dev, &priv->cq_table.cmpt_table,
1061 cmpt_base +
1062 ((u64) (MLX4_CMPT_TYPE_CQ *
1063 cmpt_entry_sz) << MLX4_CMPT_SHIFT),
1064 cmpt_entry_sz, dev->caps.num_cqs,
Jack Morgenstein5b0bf5e2007-08-01 12:28:20 +03001065 dev->caps.reserved_cqs, 0, 0);
Roland Dreier225c7b12007-05-08 18:00:38 -07001066 if (err)
1067 goto err_srq;
1068
Marcel Apfelbaum3fc929e2012-05-30 09:14:51 +00001069 num_eqs = (mlx4_is_master(dev)) ? dev->phys_caps.num_phys_eqs :
1070 dev->caps.num_eqs;
Roland Dreier225c7b12007-05-08 18:00:38 -07001071 err = mlx4_init_icm_table(dev, &priv->eq_table.cmpt_table,
1072 cmpt_base +
1073 ((u64) (MLX4_CMPT_TYPE_EQ *
1074 cmpt_entry_sz) << MLX4_CMPT_SHIFT),
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00001075 cmpt_entry_sz, num_eqs, num_eqs, 0, 0);
Roland Dreier225c7b12007-05-08 18:00:38 -07001076 if (err)
1077 goto err_cq;
1078
1079 return 0;
1080
1081err_cq:
1082 mlx4_cleanup_icm_table(dev, &priv->cq_table.cmpt_table);
1083
1084err_srq:
1085 mlx4_cleanup_icm_table(dev, &priv->srq_table.cmpt_table);
1086
1087err_qp:
1088 mlx4_cleanup_icm_table(dev, &priv->qp_table.cmpt_table);
1089
1090err:
1091 return err;
1092}
1093
Roland Dreier3d73c282007-10-10 15:43:54 -07001094static int mlx4_init_icm(struct mlx4_dev *dev, struct mlx4_dev_cap *dev_cap,
1095 struct mlx4_init_hca_param *init_hca, u64 icm_size)
Roland Dreier225c7b12007-05-08 18:00:38 -07001096{
1097 struct mlx4_priv *priv = mlx4_priv(dev);
1098 u64 aux_pages;
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00001099 int num_eqs;
Roland Dreier225c7b12007-05-08 18:00:38 -07001100 int err;
1101
1102 err = mlx4_SET_ICM_SIZE(dev, icm_size, &aux_pages);
1103 if (err) {
Joe Perches1a91de22014-05-07 12:52:57 -07001104 mlx4_err(dev, "SET_ICM_SIZE command failed, aborting\n");
Roland Dreier225c7b12007-05-08 18:00:38 -07001105 return err;
1106 }
1107
Joe Perches1a91de22014-05-07 12:52:57 -07001108 mlx4_dbg(dev, "%lld KB of HCA context requires %lld KB aux memory\n",
Roland Dreier225c7b12007-05-08 18:00:38 -07001109 (unsigned long long) icm_size >> 10,
1110 (unsigned long long) aux_pages << 2);
1111
1112 priv->fw.aux_icm = mlx4_alloc_icm(dev, aux_pages,
Jack Morgenstein5b0bf5e2007-08-01 12:28:20 +03001113 GFP_HIGHUSER | __GFP_NOWARN, 0);
Roland Dreier225c7b12007-05-08 18:00:38 -07001114 if (!priv->fw.aux_icm) {
Joe Perches1a91de22014-05-07 12:52:57 -07001115 mlx4_err(dev, "Couldn't allocate aux memory, aborting\n");
Roland Dreier225c7b12007-05-08 18:00:38 -07001116 return -ENOMEM;
1117 }
1118
1119 err = mlx4_MAP_ICM_AUX(dev, priv->fw.aux_icm);
1120 if (err) {
Joe Perches1a91de22014-05-07 12:52:57 -07001121 mlx4_err(dev, "MAP_ICM_AUX command failed, aborting\n");
Roland Dreier225c7b12007-05-08 18:00:38 -07001122 goto err_free_aux;
1123 }
1124
1125 err = mlx4_init_cmpt_table(dev, init_hca->cmpt_base, dev_cap->cmpt_entry_sz);
1126 if (err) {
Joe Perches1a91de22014-05-07 12:52:57 -07001127 mlx4_err(dev, "Failed to map cMPT context memory, aborting\n");
Roland Dreier225c7b12007-05-08 18:00:38 -07001128 goto err_unmap_aux;
1129 }
1130
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00001131
Marcel Apfelbaum3fc929e2012-05-30 09:14:51 +00001132 num_eqs = (mlx4_is_master(dev)) ? dev->phys_caps.num_phys_eqs :
1133 dev->caps.num_eqs;
Roland Dreierfa0681d2009-09-05 20:24:49 -07001134 err = mlx4_init_icm_table(dev, &priv->eq_table.table,
1135 init_hca->eqc_base, dev_cap->eqc_entry_sz,
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00001136 num_eqs, num_eqs, 0, 0);
Roland Dreier225c7b12007-05-08 18:00:38 -07001137 if (err) {
Joe Perches1a91de22014-05-07 12:52:57 -07001138 mlx4_err(dev, "Failed to map EQ context memory, aborting\n");
Roland Dreier225c7b12007-05-08 18:00:38 -07001139 goto err_unmap_cmpt;
1140 }
1141
Jack Morgensteind7bb58f2007-08-01 12:28:53 +03001142 /*
1143 * Reserved MTT entries must be aligned up to a cacheline
1144 * boundary, since the FW will write to them, while the driver
1145 * writes to all other MTT entries. (The variable
1146 * dev->caps.mtt_entry_sz below is really the MTT segment
1147 * size, not the raw entry size)
1148 */
1149 dev->caps.reserved_mtts =
1150 ALIGN(dev->caps.reserved_mtts * dev->caps.mtt_entry_sz,
1151 dma_get_cache_alignment()) / dev->caps.mtt_entry_sz;
1152
Roland Dreier225c7b12007-05-08 18:00:38 -07001153 err = mlx4_init_icm_table(dev, &priv->mr_table.mtt_table,
1154 init_hca->mtt_base,
1155 dev->caps.mtt_entry_sz,
Marcel Apfelbaum2b8fb282011-12-13 04:16:56 +00001156 dev->caps.num_mtts,
Jack Morgenstein5b0bf5e2007-08-01 12:28:20 +03001157 dev->caps.reserved_mtts, 1, 0);
Roland Dreier225c7b12007-05-08 18:00:38 -07001158 if (err) {
Joe Perches1a91de22014-05-07 12:52:57 -07001159 mlx4_err(dev, "Failed to map MTT context memory, aborting\n");
Roland Dreier225c7b12007-05-08 18:00:38 -07001160 goto err_unmap_eq;
1161 }
1162
1163 err = mlx4_init_icm_table(dev, &priv->mr_table.dmpt_table,
1164 init_hca->dmpt_base,
1165 dev_cap->dmpt_entry_sz,
1166 dev->caps.num_mpts,
Jack Morgenstein5b0bf5e2007-08-01 12:28:20 +03001167 dev->caps.reserved_mrws, 1, 1);
Roland Dreier225c7b12007-05-08 18:00:38 -07001168 if (err) {
Joe Perches1a91de22014-05-07 12:52:57 -07001169 mlx4_err(dev, "Failed to map dMPT context memory, aborting\n");
Roland Dreier225c7b12007-05-08 18:00:38 -07001170 goto err_unmap_mtt;
1171 }
1172
1173 err = mlx4_init_icm_table(dev, &priv->qp_table.qp_table,
1174 init_hca->qpc_base,
1175 dev_cap->qpc_entry_sz,
1176 dev->caps.num_qps,
Yevgeny Petrilin93fc9e12008-10-22 10:25:29 -07001177 dev->caps.reserved_qps_cnt[MLX4_QP_REGION_FW],
1178 0, 0);
Roland Dreier225c7b12007-05-08 18:00:38 -07001179 if (err) {
Joe Perches1a91de22014-05-07 12:52:57 -07001180 mlx4_err(dev, "Failed to map QP context memory, aborting\n");
Roland Dreier225c7b12007-05-08 18:00:38 -07001181 goto err_unmap_dmpt;
1182 }
1183
1184 err = mlx4_init_icm_table(dev, &priv->qp_table.auxc_table,
1185 init_hca->auxc_base,
1186 dev_cap->aux_entry_sz,
1187 dev->caps.num_qps,
Yevgeny Petrilin93fc9e12008-10-22 10:25:29 -07001188 dev->caps.reserved_qps_cnt[MLX4_QP_REGION_FW],
1189 0, 0);
Roland Dreier225c7b12007-05-08 18:00:38 -07001190 if (err) {
Joe Perches1a91de22014-05-07 12:52:57 -07001191 mlx4_err(dev, "Failed to map AUXC context memory, aborting\n");
Roland Dreier225c7b12007-05-08 18:00:38 -07001192 goto err_unmap_qp;
1193 }
1194
1195 err = mlx4_init_icm_table(dev, &priv->qp_table.altc_table,
1196 init_hca->altc_base,
1197 dev_cap->altc_entry_sz,
1198 dev->caps.num_qps,
Yevgeny Petrilin93fc9e12008-10-22 10:25:29 -07001199 dev->caps.reserved_qps_cnt[MLX4_QP_REGION_FW],
1200 0, 0);
Roland Dreier225c7b12007-05-08 18:00:38 -07001201 if (err) {
Joe Perches1a91de22014-05-07 12:52:57 -07001202 mlx4_err(dev, "Failed to map ALTC context memory, aborting\n");
Roland Dreier225c7b12007-05-08 18:00:38 -07001203 goto err_unmap_auxc;
1204 }
1205
1206 err = mlx4_init_icm_table(dev, &priv->qp_table.rdmarc_table,
1207 init_hca->rdmarc_base,
1208 dev_cap->rdmarc_entry_sz << priv->qp_table.rdmarc_shift,
1209 dev->caps.num_qps,
Yevgeny Petrilin93fc9e12008-10-22 10:25:29 -07001210 dev->caps.reserved_qps_cnt[MLX4_QP_REGION_FW],
1211 0, 0);
Roland Dreier225c7b12007-05-08 18:00:38 -07001212 if (err) {
1213 mlx4_err(dev, "Failed to map RDMARC context memory, aborting\n");
1214 goto err_unmap_altc;
1215 }
1216
1217 err = mlx4_init_icm_table(dev, &priv->cq_table.table,
1218 init_hca->cqc_base,
1219 dev_cap->cqc_entry_sz,
1220 dev->caps.num_cqs,
Jack Morgenstein5b0bf5e2007-08-01 12:28:20 +03001221 dev->caps.reserved_cqs, 0, 0);
Roland Dreier225c7b12007-05-08 18:00:38 -07001222 if (err) {
Joe Perches1a91de22014-05-07 12:52:57 -07001223 mlx4_err(dev, "Failed to map CQ context memory, aborting\n");
Roland Dreier225c7b12007-05-08 18:00:38 -07001224 goto err_unmap_rdmarc;
1225 }
1226
1227 err = mlx4_init_icm_table(dev, &priv->srq_table.table,
1228 init_hca->srqc_base,
1229 dev_cap->srq_entry_sz,
1230 dev->caps.num_srqs,
Jack Morgenstein5b0bf5e2007-08-01 12:28:20 +03001231 dev->caps.reserved_srqs, 0, 0);
Roland Dreier225c7b12007-05-08 18:00:38 -07001232 if (err) {
Joe Perches1a91de22014-05-07 12:52:57 -07001233 mlx4_err(dev, "Failed to map SRQ context memory, aborting\n");
Roland Dreier225c7b12007-05-08 18:00:38 -07001234 goto err_unmap_cq;
1235 }
1236
1237 /*
Hadar Hen Zion0ff1fb62012-07-05 04:03:46 +00001238 * For flow steering device managed mode it is required to use
1239 * mlx4_init_icm_table. For B0 steering mode it's not strictly
1240 * required, but for simplicity just map the whole multicast
1241 * group table now. The table isn't very big and it's a lot
1242 * easier than trying to track ref counts.
Roland Dreier225c7b12007-05-08 18:00:38 -07001243 */
1244 err = mlx4_init_icm_table(dev, &priv->mcg_table.table,
Eugenia Emantayev0ec2c0f2011-12-13 04:16:02 +00001245 init_hca->mc_base,
1246 mlx4_get_mgm_entry_size(dev),
Roland Dreier225c7b12007-05-08 18:00:38 -07001247 dev->caps.num_mgms + dev->caps.num_amgms,
1248 dev->caps.num_mgms + dev->caps.num_amgms,
Jack Morgenstein5b0bf5e2007-08-01 12:28:20 +03001249 0, 0);
Roland Dreier225c7b12007-05-08 18:00:38 -07001250 if (err) {
Joe Perches1a91de22014-05-07 12:52:57 -07001251 mlx4_err(dev, "Failed to map MCG context memory, aborting\n");
Roland Dreier225c7b12007-05-08 18:00:38 -07001252 goto err_unmap_srq;
1253 }
1254
1255 return 0;
1256
1257err_unmap_srq:
1258 mlx4_cleanup_icm_table(dev, &priv->srq_table.table);
1259
1260err_unmap_cq:
1261 mlx4_cleanup_icm_table(dev, &priv->cq_table.table);
1262
1263err_unmap_rdmarc:
1264 mlx4_cleanup_icm_table(dev, &priv->qp_table.rdmarc_table);
1265
1266err_unmap_altc:
1267 mlx4_cleanup_icm_table(dev, &priv->qp_table.altc_table);
1268
1269err_unmap_auxc:
1270 mlx4_cleanup_icm_table(dev, &priv->qp_table.auxc_table);
1271
1272err_unmap_qp:
1273 mlx4_cleanup_icm_table(dev, &priv->qp_table.qp_table);
1274
1275err_unmap_dmpt:
1276 mlx4_cleanup_icm_table(dev, &priv->mr_table.dmpt_table);
1277
1278err_unmap_mtt:
1279 mlx4_cleanup_icm_table(dev, &priv->mr_table.mtt_table);
1280
1281err_unmap_eq:
Roland Dreierfa0681d2009-09-05 20:24:49 -07001282 mlx4_cleanup_icm_table(dev, &priv->eq_table.table);
Roland Dreier225c7b12007-05-08 18:00:38 -07001283
1284err_unmap_cmpt:
1285 mlx4_cleanup_icm_table(dev, &priv->eq_table.cmpt_table);
1286 mlx4_cleanup_icm_table(dev, &priv->cq_table.cmpt_table);
1287 mlx4_cleanup_icm_table(dev, &priv->srq_table.cmpt_table);
1288 mlx4_cleanup_icm_table(dev, &priv->qp_table.cmpt_table);
1289
1290err_unmap_aux:
1291 mlx4_UNMAP_ICM_AUX(dev);
1292
1293err_free_aux:
Jack Morgenstein5b0bf5e2007-08-01 12:28:20 +03001294 mlx4_free_icm(dev, priv->fw.aux_icm, 0);
Roland Dreier225c7b12007-05-08 18:00:38 -07001295
1296 return err;
1297}
1298
1299static void mlx4_free_icms(struct mlx4_dev *dev)
1300{
1301 struct mlx4_priv *priv = mlx4_priv(dev);
1302
1303 mlx4_cleanup_icm_table(dev, &priv->mcg_table.table);
1304 mlx4_cleanup_icm_table(dev, &priv->srq_table.table);
1305 mlx4_cleanup_icm_table(dev, &priv->cq_table.table);
1306 mlx4_cleanup_icm_table(dev, &priv->qp_table.rdmarc_table);
1307 mlx4_cleanup_icm_table(dev, &priv->qp_table.altc_table);
1308 mlx4_cleanup_icm_table(dev, &priv->qp_table.auxc_table);
1309 mlx4_cleanup_icm_table(dev, &priv->qp_table.qp_table);
1310 mlx4_cleanup_icm_table(dev, &priv->mr_table.dmpt_table);
1311 mlx4_cleanup_icm_table(dev, &priv->mr_table.mtt_table);
Roland Dreierfa0681d2009-09-05 20:24:49 -07001312 mlx4_cleanup_icm_table(dev, &priv->eq_table.table);
Roland Dreier225c7b12007-05-08 18:00:38 -07001313 mlx4_cleanup_icm_table(dev, &priv->eq_table.cmpt_table);
1314 mlx4_cleanup_icm_table(dev, &priv->cq_table.cmpt_table);
1315 mlx4_cleanup_icm_table(dev, &priv->srq_table.cmpt_table);
1316 mlx4_cleanup_icm_table(dev, &priv->qp_table.cmpt_table);
Roland Dreier225c7b12007-05-08 18:00:38 -07001317
1318 mlx4_UNMAP_ICM_AUX(dev);
Jack Morgenstein5b0bf5e2007-08-01 12:28:20 +03001319 mlx4_free_icm(dev, priv->fw.aux_icm, 0);
Roland Dreier225c7b12007-05-08 18:00:38 -07001320}
1321
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00001322static void mlx4_slave_exit(struct mlx4_dev *dev)
1323{
1324 struct mlx4_priv *priv = mlx4_priv(dev);
1325
Roland Dreierf3d4c892012-09-25 21:24:07 -07001326 mutex_lock(&priv->cmd.slave_cmd_mutex);
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00001327 if (mlx4_comm_cmd(dev, MLX4_COMM_CMD_RESET, 0, MLX4_COMM_TIME))
Joe Perches1a91de22014-05-07 12:52:57 -07001328 mlx4_warn(dev, "Failed to close slave function\n");
Roland Dreierf3d4c892012-09-25 21:24:07 -07001329 mutex_unlock(&priv->cmd.slave_cmd_mutex);
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00001330}
1331
Eli Cohenc1b43dc2011-03-22 22:38:41 +00001332static int map_bf_area(struct mlx4_dev *dev)
1333{
1334 struct mlx4_priv *priv = mlx4_priv(dev);
1335 resource_size_t bf_start;
1336 resource_size_t bf_len;
1337 int err = 0;
1338
Jack Morgenstein3d747472012-02-19 21:38:52 +00001339 if (!dev->caps.bf_reg_size)
1340 return -ENXIO;
1341
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00001342 bf_start = pci_resource_start(dev->pdev, 2) +
1343 (dev->caps.num_uars << PAGE_SHIFT);
1344 bf_len = pci_resource_len(dev->pdev, 2) -
1345 (dev->caps.num_uars << PAGE_SHIFT);
Eli Cohenc1b43dc2011-03-22 22:38:41 +00001346 priv->bf_mapping = io_mapping_create_wc(bf_start, bf_len);
1347 if (!priv->bf_mapping)
1348 err = -ENOMEM;
1349
1350 return err;
1351}
1352
1353static void unmap_bf_area(struct mlx4_dev *dev)
1354{
1355 if (mlx4_priv(dev)->bf_mapping)
1356 io_mapping_free(mlx4_priv(dev)->bf_mapping);
1357}
1358
Amir Vadaiec693d42013-04-23 06:06:49 +00001359cycle_t mlx4_read_clock(struct mlx4_dev *dev)
1360{
1361 u32 clockhi, clocklo, clockhi1;
1362 cycle_t cycles;
1363 int i;
1364 struct mlx4_priv *priv = mlx4_priv(dev);
1365
1366 for (i = 0; i < 10; i++) {
1367 clockhi = swab32(readl(priv->clock_mapping));
1368 clocklo = swab32(readl(priv->clock_mapping + 4));
1369 clockhi1 = swab32(readl(priv->clock_mapping));
1370 if (clockhi == clockhi1)
1371 break;
1372 }
1373
1374 cycles = (u64) clockhi << 32 | (u64) clocklo;
1375
1376 return cycles;
1377}
1378EXPORT_SYMBOL_GPL(mlx4_read_clock);
1379
1380
Eugenia Emantayevddd8a6c2013-04-23 06:06:48 +00001381static int map_internal_clock(struct mlx4_dev *dev)
1382{
1383 struct mlx4_priv *priv = mlx4_priv(dev);
1384
1385 priv->clock_mapping =
1386 ioremap(pci_resource_start(dev->pdev, priv->fw.clock_bar) +
1387 priv->fw.clock_offset, MLX4_CLOCK_SIZE);
1388
1389 if (!priv->clock_mapping)
1390 return -ENOMEM;
1391
1392 return 0;
1393}
1394
1395static void unmap_internal_clock(struct mlx4_dev *dev)
1396{
1397 struct mlx4_priv *priv = mlx4_priv(dev);
1398
1399 if (priv->clock_mapping)
1400 iounmap(priv->clock_mapping);
1401}
1402
Roland Dreier225c7b12007-05-08 18:00:38 -07001403static void mlx4_close_hca(struct mlx4_dev *dev)
1404{
Eugenia Emantayevddd8a6c2013-04-23 06:06:48 +00001405 unmap_internal_clock(dev);
Eli Cohenc1b43dc2011-03-22 22:38:41 +00001406 unmap_bf_area(dev);
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00001407 if (mlx4_is_slave(dev))
1408 mlx4_slave_exit(dev);
1409 else {
1410 mlx4_CLOSE_HCA(dev, 0);
1411 mlx4_free_icms(dev);
1412 mlx4_UNMAP_FA(dev);
1413 mlx4_free_icm(dev, mlx4_priv(dev)->fw.fw_icm, 0);
1414 }
1415}
1416
1417static int mlx4_init_slave(struct mlx4_dev *dev)
1418{
1419 struct mlx4_priv *priv = mlx4_priv(dev);
1420 u64 dma = (u64) priv->mfunc.vhcr_dma;
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00001421 int ret_from_reset = 0;
1422 u32 slave_read;
1423 u32 cmd_channel_ver;
1424
Amir Vadai97989352014-03-06 18:28:17 +02001425 if (atomic_read(&pf_loading)) {
Joe Perches1a91de22014-05-07 12:52:57 -07001426 mlx4_warn(dev, "PF is not ready - Deferring probe\n");
Amir Vadai97989352014-03-06 18:28:17 +02001427 return -EPROBE_DEFER;
1428 }
1429
Roland Dreierf3d4c892012-09-25 21:24:07 -07001430 mutex_lock(&priv->cmd.slave_cmd_mutex);
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00001431 priv->cmd.max_cmds = 1;
1432 mlx4_warn(dev, "Sending reset\n");
1433 ret_from_reset = mlx4_comm_cmd(dev, MLX4_COMM_CMD_RESET, 0,
1434 MLX4_COMM_TIME);
1435 /* if we are in the middle of flr the slave will try
1436 * NUM_OF_RESET_RETRIES times before leaving.*/
1437 if (ret_from_reset) {
1438 if (MLX4_DELAY_RESET_SLAVE == ret_from_reset) {
Joe Perches1a91de22014-05-07 12:52:57 -07001439 mlx4_warn(dev, "slave is currently in the middle of FLR - Deferring probe\n");
Jack Morgenstein5efe5352013-06-04 05:13:27 +00001440 mutex_unlock(&priv->cmd.slave_cmd_mutex);
1441 return -EPROBE_DEFER;
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00001442 } else
1443 goto err;
1444 }
1445
1446 /* check the driver version - the slave I/F revision
1447 * must match the master's */
1448 slave_read = swab32(readl(&priv->mfunc.comm->slave_read));
1449 cmd_channel_ver = mlx4_comm_get_version();
1450
1451 if (MLX4_COMM_GET_IF_REV(cmd_channel_ver) !=
1452 MLX4_COMM_GET_IF_REV(slave_read)) {
Joe Perches1a91de22014-05-07 12:52:57 -07001453 mlx4_err(dev, "slave driver version is not supported by the master\n");
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00001454 goto err;
1455 }
1456
1457 mlx4_warn(dev, "Sending vhcr0\n");
1458 if (mlx4_comm_cmd(dev, MLX4_COMM_CMD_VHCR0, dma >> 48,
1459 MLX4_COMM_TIME))
1460 goto err;
1461 if (mlx4_comm_cmd(dev, MLX4_COMM_CMD_VHCR1, dma >> 32,
1462 MLX4_COMM_TIME))
1463 goto err;
1464 if (mlx4_comm_cmd(dev, MLX4_COMM_CMD_VHCR2, dma >> 16,
1465 MLX4_COMM_TIME))
1466 goto err;
1467 if (mlx4_comm_cmd(dev, MLX4_COMM_CMD_VHCR_EN, dma, MLX4_COMM_TIME))
1468 goto err;
Roland Dreierf3d4c892012-09-25 21:24:07 -07001469
1470 mutex_unlock(&priv->cmd.slave_cmd_mutex);
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00001471 return 0;
1472
1473err:
1474 mlx4_comm_cmd(dev, MLX4_COMM_CMD_RESET, 0, 0);
Roland Dreierf3d4c892012-09-25 21:24:07 -07001475 mutex_unlock(&priv->cmd.slave_cmd_mutex);
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00001476 return -EIO;
Roland Dreier225c7b12007-05-08 18:00:38 -07001477}
1478
Jack Morgenstein66349612012-06-19 11:21:44 +03001479static void mlx4_parav_master_pf_caps(struct mlx4_dev *dev)
1480{
1481 int i;
1482
1483 for (i = 1; i <= dev->caps.num_ports; i++) {
Jack Morgensteinb6ffaef2014-03-12 12:00:39 +02001484 if (dev->caps.port_type[i] == MLX4_PORT_TYPE_ETH)
1485 dev->caps.gid_table_len[i] =
Matan Barak449fc482014-03-19 18:11:52 +02001486 mlx4_get_slave_num_gids(dev, 0, i);
Jack Morgensteinb6ffaef2014-03-12 12:00:39 +02001487 else
1488 dev->caps.gid_table_len[i] = 1;
Jack Morgenstein66349612012-06-19 11:21:44 +03001489 dev->caps.pkey_table_len[i] =
1490 dev->phys_caps.pkey_phys_table_len[i] - 1;
1491 }
1492}
1493
Jack Morgenstein3c439b52012-12-06 17:12:00 +00001494static int choose_log_fs_mgm_entry_size(int qp_per_entry)
1495{
1496 int i = MLX4_MIN_MGM_LOG_ENTRY_SIZE;
1497
1498 for (i = MLX4_MIN_MGM_LOG_ENTRY_SIZE; i <= MLX4_MAX_MGM_LOG_ENTRY_SIZE;
1499 i++) {
1500 if (qp_per_entry <= 4 * ((1 << i) / 16 - 2))
1501 break;
1502 }
1503
1504 return (i <= MLX4_MAX_MGM_LOG_ENTRY_SIZE) ? i : -1;
1505}
1506
Jack Morgenstein7b8157b2012-12-06 17:11:59 +00001507static void choose_steering_mode(struct mlx4_dev *dev,
1508 struct mlx4_dev_cap *dev_cap)
1509{
Jack Morgenstein3c439b52012-12-06 17:12:00 +00001510 if (mlx4_log_num_mgm_entry_size == -1 &&
1511 dev_cap->flags2 & MLX4_DEV_CAP_FLAG2_FS_EN &&
Jack Morgenstein7b8157b2012-12-06 17:11:59 +00001512 (!mlx4_is_mfunc(dev) ||
Matan Barak449fc482014-03-19 18:11:52 +02001513 (dev_cap->fs_max_num_qp_per_entry >= (dev->num_vfs + 1))) &&
Jack Morgenstein3c439b52012-12-06 17:12:00 +00001514 choose_log_fs_mgm_entry_size(dev_cap->fs_max_num_qp_per_entry) >=
1515 MLX4_MIN_MGM_LOG_ENTRY_SIZE) {
1516 dev->oper_log_mgm_entry_size =
1517 choose_log_fs_mgm_entry_size(dev_cap->fs_max_num_qp_per_entry);
Jack Morgenstein7b8157b2012-12-06 17:11:59 +00001518 dev->caps.steering_mode = MLX4_STEERING_MODE_DEVICE_MANAGED;
1519 dev->caps.num_qp_per_mgm = dev_cap->fs_max_num_qp_per_entry;
1520 dev->caps.fs_log_max_ucast_qp_range_size =
1521 dev_cap->fs_log_max_ucast_qp_range_size;
1522 } else {
1523 if (dev->caps.flags & MLX4_DEV_CAP_FLAG_VEP_UC_STEER &&
1524 dev->caps.flags & MLX4_DEV_CAP_FLAG_VEP_MC_STEER)
1525 dev->caps.steering_mode = MLX4_STEERING_MODE_B0;
1526 else {
1527 dev->caps.steering_mode = MLX4_STEERING_MODE_A0;
1528
1529 if (dev->caps.flags & MLX4_DEV_CAP_FLAG_VEP_UC_STEER ||
1530 dev->caps.flags & MLX4_DEV_CAP_FLAG_VEP_MC_STEER)
Joe Perches1a91de22014-05-07 12:52:57 -07001531 mlx4_warn(dev, "Must have both UC_STEER and MC_STEER flags set to use B0 steering - falling back to A0 steering mode\n");
Jack Morgenstein7b8157b2012-12-06 17:11:59 +00001532 }
Jack Morgenstein3c439b52012-12-06 17:12:00 +00001533 dev->oper_log_mgm_entry_size =
1534 mlx4_log_num_mgm_entry_size > 0 ?
1535 mlx4_log_num_mgm_entry_size :
1536 MLX4_DEFAULT_MGM_LOG_ENTRY_SIZE;
Jack Morgenstein7b8157b2012-12-06 17:11:59 +00001537 dev->caps.num_qp_per_mgm = mlx4_get_qp_per_mgm(dev);
1538 }
Joe Perches1a91de22014-05-07 12:52:57 -07001539 mlx4_dbg(dev, "Steering mode is: %s, oper_log_mgm_entry_size = %d, modparam log_num_mgm_entry_size = %d\n",
Jack Morgenstein3c439b52012-12-06 17:12:00 +00001540 mlx4_steering_mode_str(dev->caps.steering_mode),
1541 dev->oper_log_mgm_entry_size,
1542 mlx4_log_num_mgm_entry_size);
Jack Morgenstein7b8157b2012-12-06 17:11:59 +00001543}
1544
Or Gerlitz7ffdf722013-12-23 16:09:43 +02001545static void choose_tunnel_offload_mode(struct mlx4_dev *dev,
1546 struct mlx4_dev_cap *dev_cap)
1547{
1548 if (dev->caps.steering_mode == MLX4_STEERING_MODE_DEVICE_MANAGED &&
1549 dev_cap->flags2 & MLX4_DEV_CAP_FLAG2_VXLAN_OFFLOADS)
1550 dev->caps.tunnel_offload_mode = MLX4_TUNNEL_OFFLOAD_MODE_VXLAN;
1551 else
1552 dev->caps.tunnel_offload_mode = MLX4_TUNNEL_OFFLOAD_MODE_NONE;
1553
1554 mlx4_dbg(dev, "Tunneling offload mode is: %s\n", (dev->caps.tunnel_offload_mode
1555 == MLX4_TUNNEL_OFFLOAD_MODE_VXLAN) ? "vxlan" : "none");
1556}
1557
Roland Dreier3d73c282007-10-10 15:43:54 -07001558static int mlx4_init_hca(struct mlx4_dev *dev)
Roland Dreier225c7b12007-05-08 18:00:38 -07001559{
1560 struct mlx4_priv *priv = mlx4_priv(dev);
1561 struct mlx4_adapter adapter;
1562 struct mlx4_dev_cap dev_cap;
Vladimir Sokolovsky2d928652008-07-14 23:48:53 -07001563 struct mlx4_mod_stat_cfg mlx4_cfg;
Roland Dreier225c7b12007-05-08 18:00:38 -07001564 struct mlx4_profile profile;
1565 struct mlx4_init_hca_param init_hca;
1566 u64 icm_size;
1567 int err;
1568
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00001569 if (!mlx4_is_slave(dev)) {
1570 err = mlx4_QUERY_FW(dev);
1571 if (err) {
1572 if (err == -EACCES)
Joe Perches1a91de22014-05-07 12:52:57 -07001573 mlx4_info(dev, "non-primary physical function, skipping\n");
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00001574 else
Joe Perches1a91de22014-05-07 12:52:57 -07001575 mlx4_err(dev, "QUERY_FW command failed, aborting\n");
Aviad Yehezkelbef772e2012-09-05 22:50:51 +00001576 return err;
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00001577 }
Roland Dreier225c7b12007-05-08 18:00:38 -07001578
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00001579 err = mlx4_load_fw(dev);
1580 if (err) {
Joe Perches1a91de22014-05-07 12:52:57 -07001581 mlx4_err(dev, "Failed to start FW, aborting\n");
Aviad Yehezkelbef772e2012-09-05 22:50:51 +00001582 return err;
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00001583 }
Roland Dreier225c7b12007-05-08 18:00:38 -07001584
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00001585 mlx4_cfg.log_pg_sz_m = 1;
1586 mlx4_cfg.log_pg_sz = 0;
1587 err = mlx4_MOD_STAT_CFG(dev, &mlx4_cfg);
1588 if (err)
1589 mlx4_warn(dev, "Failed to override log_pg_sz parameter\n");
Vladimir Sokolovsky2d928652008-07-14 23:48:53 -07001590
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00001591 err = mlx4_dev_cap(dev, &dev_cap);
1592 if (err) {
Joe Perches1a91de22014-05-07 12:52:57 -07001593 mlx4_err(dev, "QUERY_DEV_CAP command failed, aborting\n");
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00001594 goto err_stop_fw;
1595 }
Roland Dreier225c7b12007-05-08 18:00:38 -07001596
Jack Morgenstein7b8157b2012-12-06 17:11:59 +00001597 choose_steering_mode(dev, &dev_cap);
Or Gerlitz7ffdf722013-12-23 16:09:43 +02001598 choose_tunnel_offload_mode(dev, &dev_cap);
Jack Morgenstein7b8157b2012-12-06 17:11:59 +00001599
Hadar Hen Zion8e1a28e2013-12-19 21:20:12 +02001600 err = mlx4_get_phys_port_id(dev);
1601 if (err)
1602 mlx4_err(dev, "Fail to get physical port id\n");
1603
Jack Morgenstein66349612012-06-19 11:21:44 +03001604 if (mlx4_is_master(dev))
1605 mlx4_parav_master_pf_caps(dev);
1606
Amir Vadai2599d852014-07-22 15:44:11 +03001607 if (mlx4_low_memory_profile()) {
1608 mlx4_info(dev, "Running from within kdump kernel. Using low memory profile\n");
1609 profile = low_mem_profile;
1610 } else {
1611 profile = default_profile;
1612 }
Hadar Hen Zion0ff1fb62012-07-05 04:03:46 +00001613 if (dev->caps.steering_mode ==
1614 MLX4_STEERING_MODE_DEVICE_MANAGED)
1615 profile.num_mcg = MLX4_FS_NUM_MCG;
Roland Dreier225c7b12007-05-08 18:00:38 -07001616
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00001617 icm_size = mlx4_make_profile(dev, &profile, &dev_cap,
1618 &init_hca);
1619 if ((long long) icm_size < 0) {
1620 err = icm_size;
1621 goto err_stop_fw;
1622 }
1623
Eli Cohena5bbe892012-02-09 18:10:06 +02001624 dev->caps.max_fmr_maps = (1 << (32 - ilog2(dev->caps.num_mpts))) - 1;
1625
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00001626 init_hca.log_uar_sz = ilog2(dev->caps.num_uars);
1627 init_hca.uar_page_sz = PAGE_SHIFT - 12;
Shani Michaelie4488342013-02-06 16:19:11 +00001628 init_hca.mw_enabled = 0;
1629 if (dev->caps.flags & MLX4_DEV_CAP_FLAG_MEM_WINDOW ||
1630 dev->caps.bmme_flags & MLX4_BMME_FLAG_TYPE_2_WIN)
1631 init_hca.mw_enabled = INIT_HCA_TPT_MW_ENABLE;
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00001632
1633 err = mlx4_init_icm(dev, &dev_cap, &init_hca, icm_size);
1634 if (err)
1635 goto err_stop_fw;
1636
1637 err = mlx4_INIT_HCA(dev, &init_hca);
1638 if (err) {
Joe Perches1a91de22014-05-07 12:52:57 -07001639 mlx4_err(dev, "INIT_HCA command failed, aborting\n");
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00001640 goto err_free_icm;
1641 }
Eugenia Emantayevddd8a6c2013-04-23 06:06:48 +00001642 /*
1643 * If TS is supported by FW
1644 * read HCA frequency by QUERY_HCA command
1645 */
1646 if (dev->caps.flags2 & MLX4_DEV_CAP_FLAG2_TS) {
1647 memset(&init_hca, 0, sizeof(init_hca));
1648 err = mlx4_QUERY_HCA(dev, &init_hca);
1649 if (err) {
Joe Perches1a91de22014-05-07 12:52:57 -07001650 mlx4_err(dev, "QUERY_HCA command failed, disable timestamp\n");
Eugenia Emantayevddd8a6c2013-04-23 06:06:48 +00001651 dev->caps.flags2 &= ~MLX4_DEV_CAP_FLAG2_TS;
1652 } else {
1653 dev->caps.hca_core_clock =
1654 init_hca.hca_core_clock;
1655 }
1656
1657 /* In case we got HCA frequency 0 - disable timestamping
1658 * to avoid dividing by zero
1659 */
1660 if (!dev->caps.hca_core_clock) {
1661 dev->caps.flags2 &= ~MLX4_DEV_CAP_FLAG2_TS;
1662 mlx4_err(dev,
Joe Perches1a91de22014-05-07 12:52:57 -07001663 "HCA frequency is 0 - timestamping is not supported\n");
Eugenia Emantayevddd8a6c2013-04-23 06:06:48 +00001664 } else if (map_internal_clock(dev)) {
1665 /*
1666 * Map internal clock,
1667 * in case of failure disable timestamping
1668 */
1669 dev->caps.flags2 &= ~MLX4_DEV_CAP_FLAG2_TS;
Joe Perches1a91de22014-05-07 12:52:57 -07001670 mlx4_err(dev, "Failed to map internal clock. Timestamping is not supported\n");
Eugenia Emantayevddd8a6c2013-04-23 06:06:48 +00001671 }
1672 }
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00001673 } else {
1674 err = mlx4_init_slave(dev);
1675 if (err) {
Jack Morgenstein5efe5352013-06-04 05:13:27 +00001676 if (err != -EPROBE_DEFER)
1677 mlx4_err(dev, "Failed to initialize slave\n");
Aviad Yehezkelbef772e2012-09-05 22:50:51 +00001678 return err;
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00001679 }
1680
1681 err = mlx4_slave_cap(dev);
1682 if (err) {
1683 mlx4_err(dev, "Failed to obtain slave caps\n");
1684 goto err_close;
1685 }
Roland Dreier225c7b12007-05-08 18:00:38 -07001686 }
1687
Eli Cohenc1b43dc2011-03-22 22:38:41 +00001688 if (map_bf_area(dev))
1689 mlx4_dbg(dev, "Failed to map blue flame area\n");
1690
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00001691 /*Only the master set the ports, all the rest got it from it.*/
1692 if (!mlx4_is_slave(dev))
1693 mlx4_set_port_mask(dev);
Roland Dreier225c7b12007-05-08 18:00:38 -07001694
1695 err = mlx4_QUERY_ADAPTER(dev, &adapter);
1696 if (err) {
Joe Perches1a91de22014-05-07 12:52:57 -07001697 mlx4_err(dev, "QUERY_ADAPTER command failed, aborting\n");
Aviad Yehezkelbef772e2012-09-05 22:50:51 +00001698 goto unmap_bf;
Roland Dreier225c7b12007-05-08 18:00:38 -07001699 }
1700
1701 priv->eq_table.inta_pin = adapter.inta_pin;
Jack Morgensteincd9281d2007-09-18 09:14:18 +02001702 memcpy(dev->board_id, adapter.board_id, sizeof dev->board_id);
Roland Dreier225c7b12007-05-08 18:00:38 -07001703
1704 return 0;
1705
Aviad Yehezkelbef772e2012-09-05 22:50:51 +00001706unmap_bf:
Eugenia Emantayevddd8a6c2013-04-23 06:06:48 +00001707 unmap_internal_clock(dev);
Aviad Yehezkelbef772e2012-09-05 22:50:51 +00001708 unmap_bf_area(dev);
1709
Dotan Barakb38f2872014-05-29 16:30:59 +03001710 if (mlx4_is_slave(dev)) {
Jack Morgenstein99ec41d2014-05-29 16:31:03 +03001711 kfree(dev->caps.qp0_qkey);
Dotan Barakb38f2872014-05-29 16:30:59 +03001712 kfree(dev->caps.qp0_tunnel);
1713 kfree(dev->caps.qp0_proxy);
1714 kfree(dev->caps.qp1_tunnel);
1715 kfree(dev->caps.qp1_proxy);
1716 }
1717
Roland Dreier225c7b12007-05-08 18:00:38 -07001718err_close:
Dotan Barak41929ed2012-10-21 14:59:23 +00001719 if (mlx4_is_slave(dev))
1720 mlx4_slave_exit(dev);
1721 else
1722 mlx4_CLOSE_HCA(dev, 0);
Roland Dreier225c7b12007-05-08 18:00:38 -07001723
1724err_free_icm:
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00001725 if (!mlx4_is_slave(dev))
1726 mlx4_free_icms(dev);
Roland Dreier225c7b12007-05-08 18:00:38 -07001727
1728err_stop_fw:
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00001729 if (!mlx4_is_slave(dev)) {
1730 mlx4_UNMAP_FA(dev);
1731 mlx4_free_icm(dev, priv->fw.fw_icm, 0);
1732 }
Roland Dreier225c7b12007-05-08 18:00:38 -07001733 return err;
1734}
1735
Or Gerlitzf2a3f6a2011-06-15 14:47:14 +00001736static int mlx4_init_counters_table(struct mlx4_dev *dev)
1737{
1738 struct mlx4_priv *priv = mlx4_priv(dev);
1739 int nent;
1740
1741 if (!(dev->caps.flags & MLX4_DEV_CAP_FLAG_COUNTERS))
1742 return -ENOENT;
1743
1744 nent = dev->caps.max_counters;
1745 return mlx4_bitmap_init(&priv->counters_bitmap, nent, nent - 1, 0, 0);
1746}
1747
1748static void mlx4_cleanup_counters_table(struct mlx4_dev *dev)
1749{
1750 mlx4_bitmap_cleanup(&mlx4_priv(dev)->counters_bitmap);
1751}
1752
Jack Morgensteinba062d52012-05-15 10:35:03 +00001753int __mlx4_counter_alloc(struct mlx4_dev *dev, u32 *idx)
Or Gerlitzf2a3f6a2011-06-15 14:47:14 +00001754{
1755 struct mlx4_priv *priv = mlx4_priv(dev);
1756
1757 if (!(dev->caps.flags & MLX4_DEV_CAP_FLAG_COUNTERS))
1758 return -ENOENT;
1759
1760 *idx = mlx4_bitmap_alloc(&priv->counters_bitmap);
1761 if (*idx == -1)
1762 return -ENOMEM;
1763
1764 return 0;
1765}
Jack Morgensteinba062d52012-05-15 10:35:03 +00001766
1767int mlx4_counter_alloc(struct mlx4_dev *dev, u32 *idx)
1768{
1769 u64 out_param;
1770 int err;
1771
1772 if (mlx4_is_mfunc(dev)) {
1773 err = mlx4_cmd_imm(dev, 0, &out_param, RES_COUNTER,
1774 RES_OP_RESERVE, MLX4_CMD_ALLOC_RES,
1775 MLX4_CMD_TIME_CLASS_A, MLX4_CMD_WRAPPED);
1776 if (!err)
1777 *idx = get_param_l(&out_param);
1778
1779 return err;
1780 }
1781 return __mlx4_counter_alloc(dev, idx);
1782}
Or Gerlitzf2a3f6a2011-06-15 14:47:14 +00001783EXPORT_SYMBOL_GPL(mlx4_counter_alloc);
1784
Jack Morgensteinba062d52012-05-15 10:35:03 +00001785void __mlx4_counter_free(struct mlx4_dev *dev, u32 idx)
Or Gerlitzf2a3f6a2011-06-15 14:47:14 +00001786{
Jack Morgenstein7c6d74d2013-12-08 16:50:17 +02001787 mlx4_bitmap_free(&mlx4_priv(dev)->counters_bitmap, idx, MLX4_USE_RR);
Or Gerlitzf2a3f6a2011-06-15 14:47:14 +00001788 return;
1789}
Jack Morgensteinba062d52012-05-15 10:35:03 +00001790
1791void mlx4_counter_free(struct mlx4_dev *dev, u32 idx)
1792{
Jack Morgensteine7dbeba2013-03-07 03:46:54 +00001793 u64 in_param = 0;
Jack Morgensteinba062d52012-05-15 10:35:03 +00001794
1795 if (mlx4_is_mfunc(dev)) {
1796 set_param_l(&in_param, idx);
1797 mlx4_cmd(dev, in_param, RES_COUNTER, RES_OP_RESERVE,
1798 MLX4_CMD_FREE_RES, MLX4_CMD_TIME_CLASS_A,
1799 MLX4_CMD_WRAPPED);
1800 return;
1801 }
1802 __mlx4_counter_free(dev, idx);
1803}
Or Gerlitzf2a3f6a2011-06-15 14:47:14 +00001804EXPORT_SYMBOL_GPL(mlx4_counter_free);
1805
Roland Dreier3d73c282007-10-10 15:43:54 -07001806static int mlx4_setup_hca(struct mlx4_dev *dev)
Roland Dreier225c7b12007-05-08 18:00:38 -07001807{
1808 struct mlx4_priv *priv = mlx4_priv(dev);
1809 int err;
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -07001810 int port;
Jack Morgenstein9a5aa622008-11-28 21:29:46 -08001811 __be32 ib_port_default_caps;
Roland Dreier225c7b12007-05-08 18:00:38 -07001812
Roland Dreier225c7b12007-05-08 18:00:38 -07001813 err = mlx4_init_uar_table(dev);
1814 if (err) {
Joe Perches1a91de22014-05-07 12:52:57 -07001815 mlx4_err(dev, "Failed to initialize user access region table, aborting\n");
1816 return err;
Roland Dreier225c7b12007-05-08 18:00:38 -07001817 }
1818
1819 err = mlx4_uar_alloc(dev, &priv->driver_uar);
1820 if (err) {
Joe Perches1a91de22014-05-07 12:52:57 -07001821 mlx4_err(dev, "Failed to allocate driver access region, aborting\n");
Roland Dreier225c7b12007-05-08 18:00:38 -07001822 goto err_uar_table_free;
1823 }
1824
Roland Dreier4979d182011-01-12 09:50:36 -08001825 priv->kar = ioremap((phys_addr_t) priv->driver_uar.pfn << PAGE_SHIFT, PAGE_SIZE);
Roland Dreier225c7b12007-05-08 18:00:38 -07001826 if (!priv->kar) {
Joe Perches1a91de22014-05-07 12:52:57 -07001827 mlx4_err(dev, "Couldn't map kernel access region, aborting\n");
Roland Dreier225c7b12007-05-08 18:00:38 -07001828 err = -ENOMEM;
1829 goto err_uar_free;
1830 }
1831
1832 err = mlx4_init_pd_table(dev);
1833 if (err) {
Joe Perches1a91de22014-05-07 12:52:57 -07001834 mlx4_err(dev, "Failed to initialize protection domain table, aborting\n");
Roland Dreier225c7b12007-05-08 18:00:38 -07001835 goto err_kar_unmap;
1836 }
1837
Sean Hefty012a8ff2011-06-02 09:01:33 -07001838 err = mlx4_init_xrcd_table(dev);
1839 if (err) {
Joe Perches1a91de22014-05-07 12:52:57 -07001840 mlx4_err(dev, "Failed to initialize reliable connection domain table, aborting\n");
Sean Hefty012a8ff2011-06-02 09:01:33 -07001841 goto err_pd_table_free;
1842 }
1843
Roland Dreier225c7b12007-05-08 18:00:38 -07001844 err = mlx4_init_mr_table(dev);
1845 if (err) {
Joe Perches1a91de22014-05-07 12:52:57 -07001846 mlx4_err(dev, "Failed to initialize memory region table, aborting\n");
Sean Hefty012a8ff2011-06-02 09:01:33 -07001847 goto err_xrcd_table_free;
Roland Dreier225c7b12007-05-08 18:00:38 -07001848 }
1849
Yevgeny Petrilinfe6f7002013-07-28 18:54:21 +03001850 if (!mlx4_is_slave(dev)) {
1851 err = mlx4_init_mcg_table(dev);
1852 if (err) {
Joe Perches1a91de22014-05-07 12:52:57 -07001853 mlx4_err(dev, "Failed to initialize multicast group table, aborting\n");
Yevgeny Petrilinfe6f7002013-07-28 18:54:21 +03001854 goto err_mr_table_free;
1855 }
1856 }
1857
Roland Dreier225c7b12007-05-08 18:00:38 -07001858 err = mlx4_init_eq_table(dev);
1859 if (err) {
Joe Perches1a91de22014-05-07 12:52:57 -07001860 mlx4_err(dev, "Failed to initialize event queue table, aborting\n");
Yevgeny Petrilinfe6f7002013-07-28 18:54:21 +03001861 goto err_mcg_table_free;
Roland Dreier225c7b12007-05-08 18:00:38 -07001862 }
1863
1864 err = mlx4_cmd_use_events(dev);
1865 if (err) {
Joe Perches1a91de22014-05-07 12:52:57 -07001866 mlx4_err(dev, "Failed to switch to event-driven firmware commands, aborting\n");
Roland Dreier225c7b12007-05-08 18:00:38 -07001867 goto err_eq_table_free;
1868 }
1869
1870 err = mlx4_NOP(dev);
1871 if (err) {
Michael S. Tsirkin08fb1052007-08-07 16:08:28 +03001872 if (dev->flags & MLX4_FLAG_MSI_X) {
Joe Perches1a91de22014-05-07 12:52:57 -07001873 mlx4_warn(dev, "NOP command failed to generate MSI-X interrupt IRQ %d)\n",
Yevgeny Petrilinb8dd7862008-12-22 07:15:03 -08001874 priv->eq_table.eq[dev->caps.num_comp_vectors].irq);
Joe Perches1a91de22014-05-07 12:52:57 -07001875 mlx4_warn(dev, "Trying again without MSI-X\n");
Michael S. Tsirkin08fb1052007-08-07 16:08:28 +03001876 } else {
Joe Perches1a91de22014-05-07 12:52:57 -07001877 mlx4_err(dev, "NOP command failed to generate interrupt (IRQ %d), aborting\n",
Yevgeny Petrilinb8dd7862008-12-22 07:15:03 -08001878 priv->eq_table.eq[dev->caps.num_comp_vectors].irq);
Roland Dreier225c7b12007-05-08 18:00:38 -07001879 mlx4_err(dev, "BIOS or ACPI interrupt routing problem?\n");
Michael S. Tsirkin08fb1052007-08-07 16:08:28 +03001880 }
Roland Dreier225c7b12007-05-08 18:00:38 -07001881
1882 goto err_cmd_poll;
1883 }
1884
1885 mlx4_dbg(dev, "NOP command IRQ test passed\n");
1886
1887 err = mlx4_init_cq_table(dev);
1888 if (err) {
Joe Perches1a91de22014-05-07 12:52:57 -07001889 mlx4_err(dev, "Failed to initialize completion queue table, aborting\n");
Roland Dreier225c7b12007-05-08 18:00:38 -07001890 goto err_cmd_poll;
1891 }
1892
1893 err = mlx4_init_srq_table(dev);
1894 if (err) {
Joe Perches1a91de22014-05-07 12:52:57 -07001895 mlx4_err(dev, "Failed to initialize shared receive queue table, aborting\n");
Roland Dreier225c7b12007-05-08 18:00:38 -07001896 goto err_cq_table_free;
1897 }
1898
1899 err = mlx4_init_qp_table(dev);
1900 if (err) {
Joe Perches1a91de22014-05-07 12:52:57 -07001901 mlx4_err(dev, "Failed to initialize queue pair table, aborting\n");
Roland Dreier225c7b12007-05-08 18:00:38 -07001902 goto err_srq_table_free;
1903 }
1904
Or Gerlitzf2a3f6a2011-06-15 14:47:14 +00001905 err = mlx4_init_counters_table(dev);
1906 if (err && err != -ENOENT) {
Joe Perches1a91de22014-05-07 12:52:57 -07001907 mlx4_err(dev, "Failed to initialize counters table, aborting\n");
Yevgeny Petrilinfe6f7002013-07-28 18:54:21 +03001908 goto err_qp_table_free;
Or Gerlitzf2a3f6a2011-06-15 14:47:14 +00001909 }
1910
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00001911 if (!mlx4_is_slave(dev)) {
1912 for (port = 1; port <= dev->caps.num_ports; port++) {
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00001913 ib_port_default_caps = 0;
1914 err = mlx4_get_port_ib_caps(dev, port,
1915 &ib_port_default_caps);
1916 if (err)
Joe Perches1a91de22014-05-07 12:52:57 -07001917 mlx4_warn(dev, "failed to get port %d default ib capabilities (%d). Continuing with caps = 0\n",
1918 port, err);
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00001919 dev->caps.ib_port_def_cap[port] = ib_port_default_caps;
Marcel Apfelbaum97285b72011-10-24 11:02:34 +02001920
Jack Morgenstein2aca1172012-06-19 11:21:41 +03001921 /* initialize per-slave default ib port capabilities */
1922 if (mlx4_is_master(dev)) {
1923 int i;
1924 for (i = 0; i < dev->num_slaves; i++) {
1925 if (i == mlx4_master_func_num(dev))
1926 continue;
1927 priv->mfunc.master.slave_state[i].ib_cap_mask[port] =
Joe Perches1a91de22014-05-07 12:52:57 -07001928 ib_port_default_caps;
Jack Morgenstein2aca1172012-06-19 11:21:41 +03001929 }
1930 }
1931
Or Gerlitz096335b2012-01-11 19:02:17 +02001932 if (mlx4_is_mfunc(dev))
1933 dev->caps.port_ib_mtu[port] = IB_MTU_2048;
1934 else
1935 dev->caps.port_ib_mtu[port] = IB_MTU_4096;
Marcel Apfelbaum97285b72011-10-24 11:02:34 +02001936
Jack Morgenstein66349612012-06-19 11:21:44 +03001937 err = mlx4_SET_PORT(dev, port, mlx4_is_master(dev) ?
1938 dev->caps.pkey_table_len[port] : -1);
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00001939 if (err) {
1940 mlx4_err(dev, "Failed to set port %d, aborting\n",
Joe Perches1a91de22014-05-07 12:52:57 -07001941 port);
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00001942 goto err_counters_table_free;
1943 }
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -07001944 }
1945 }
1946
Roland Dreier225c7b12007-05-08 18:00:38 -07001947 return 0;
1948
Or Gerlitzf2a3f6a2011-06-15 14:47:14 +00001949err_counters_table_free:
1950 mlx4_cleanup_counters_table(dev);
1951
Roland Dreier225c7b12007-05-08 18:00:38 -07001952err_qp_table_free:
1953 mlx4_cleanup_qp_table(dev);
1954
1955err_srq_table_free:
1956 mlx4_cleanup_srq_table(dev);
1957
1958err_cq_table_free:
1959 mlx4_cleanup_cq_table(dev);
1960
1961err_cmd_poll:
1962 mlx4_cmd_use_polling(dev);
1963
1964err_eq_table_free:
1965 mlx4_cleanup_eq_table(dev);
1966
Yevgeny Petrilinfe6f7002013-07-28 18:54:21 +03001967err_mcg_table_free:
1968 if (!mlx4_is_slave(dev))
1969 mlx4_cleanup_mcg_table(dev);
1970
Jack Morgensteinee49bd92007-07-12 17:50:45 +03001971err_mr_table_free:
Roland Dreier225c7b12007-05-08 18:00:38 -07001972 mlx4_cleanup_mr_table(dev);
1973
Sean Hefty012a8ff2011-06-02 09:01:33 -07001974err_xrcd_table_free:
1975 mlx4_cleanup_xrcd_table(dev);
1976
Roland Dreier225c7b12007-05-08 18:00:38 -07001977err_pd_table_free:
1978 mlx4_cleanup_pd_table(dev);
1979
1980err_kar_unmap:
1981 iounmap(priv->kar);
1982
1983err_uar_free:
1984 mlx4_uar_free(dev, &priv->driver_uar);
1985
1986err_uar_table_free:
1987 mlx4_cleanup_uar_table(dev);
1988 return err;
1989}
1990
Roland Dreiere8f9b2e2008-02-04 20:20:41 -08001991static void mlx4_enable_msi_x(struct mlx4_dev *dev)
Roland Dreier225c7b12007-05-08 18:00:38 -07001992{
1993 struct mlx4_priv *priv = mlx4_priv(dev);
Yevgeny Petrilinb8dd7862008-12-22 07:15:03 -08001994 struct msix_entry *entries;
Yevgeny Petrilin0b7ca5a2011-03-22 22:37:47 +00001995 int nreq = min_t(int, dev->caps.num_ports *
Ido Shamaybb2146b2014-02-21 12:39:18 +02001996 min_t(int, num_online_cpus() + 1,
Yuval Mintz90b1ebe2012-07-01 03:18:51 +00001997 MAX_MSIX_P_PORT) + MSIX_LEGACY_SZ, MAX_MSIX);
Roland Dreier225c7b12007-05-08 18:00:38 -07001998 int i;
1999
2000 if (msi_x) {
Or Gerlitzca4c7b32013-01-17 05:30:43 +00002001 nreq = min_t(int, dev->caps.num_eqs - dev->caps.reserved_eqs,
2002 nreq);
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002003
Yevgeny Petrilinb8dd7862008-12-22 07:15:03 -08002004 entries = kcalloc(nreq, sizeof *entries, GFP_KERNEL);
2005 if (!entries)
2006 goto no_msi;
2007
2008 for (i = 0; i < nreq; ++i)
Roland Dreier225c7b12007-05-08 18:00:38 -07002009 entries[i].entry = i;
2010
Alexander Gordeev66e2f9c2014-02-18 11:11:47 +01002011 nreq = pci_enable_msix_range(dev->pdev, entries, 2, nreq);
2012
2013 if (nreq < 0) {
Nicolas Morey-Chaisemartin5bf0da72009-04-21 10:11:06 -07002014 kfree(entries);
Roland Dreier225c7b12007-05-08 18:00:38 -07002015 goto no_msi;
Alexander Gordeev66e2f9c2014-02-18 11:11:47 +01002016 } else if (nreq < MSIX_LEGACY_SZ +
Joe Perches1a91de22014-05-07 12:52:57 -07002017 dev->caps.num_ports * MIN_MSIX_P_PORT) {
Yevgeny Petrilin0b7ca5a2011-03-22 22:37:47 +00002018 /*Working in legacy mode , all EQ's shared*/
2019 dev->caps.comp_pool = 0;
2020 dev->caps.num_comp_vectors = nreq - 1;
2021 } else {
2022 dev->caps.comp_pool = nreq - MSIX_LEGACY_SZ;
2023 dev->caps.num_comp_vectors = MSIX_LEGACY_SZ - 1;
2024 }
Yevgeny Petrilinb8dd7862008-12-22 07:15:03 -08002025 for (i = 0; i < nreq; ++i)
Roland Dreier225c7b12007-05-08 18:00:38 -07002026 priv->eq_table.eq[i].irq = entries[i].vector;
2027
2028 dev->flags |= MLX4_FLAG_MSI_X;
Yevgeny Petrilinb8dd7862008-12-22 07:15:03 -08002029
2030 kfree(entries);
Roland Dreier225c7b12007-05-08 18:00:38 -07002031 return;
2032 }
2033
2034no_msi:
Yevgeny Petrilinb8dd7862008-12-22 07:15:03 -08002035 dev->caps.num_comp_vectors = 1;
Yevgeny Petrilin0b7ca5a2011-03-22 22:37:47 +00002036 dev->caps.comp_pool = 0;
Yevgeny Petrilinb8dd7862008-12-22 07:15:03 -08002037
2038 for (i = 0; i < 2; ++i)
Roland Dreier225c7b12007-05-08 18:00:38 -07002039 priv->eq_table.eq[i].irq = dev->pdev->irq;
2040}
2041
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -07002042static int mlx4_init_port_info(struct mlx4_dev *dev, int port)
Yevgeny Petrilin2a2336f2008-10-22 11:44:46 -07002043{
2044 struct mlx4_port_info *info = &mlx4_priv(dev)->port[port];
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -07002045 int err = 0;
Yevgeny Petrilin2a2336f2008-10-22 11:44:46 -07002046
2047 info->dev = dev;
2048 info->port = port;
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002049 if (!mlx4_is_slave(dev)) {
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002050 mlx4_init_mac_table(dev, &info->mac_table);
2051 mlx4_init_vlan_table(dev, &info->vlan_table);
Jack Morgenstein111c6092014-05-27 09:26:38 +03002052 mlx4_init_roce_gid_table(dev, &info->gid_table);
Yan Burman16a10ff2013-02-07 02:25:22 +00002053 info->base_qpn = mlx4_get_base_qpn(dev, port);
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002054 }
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -07002055
2056 sprintf(info->dev_name, "mlx4_port%d", port);
2057 info->port_attr.attr.name = info->dev_name;
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002058 if (mlx4_is_mfunc(dev))
2059 info->port_attr.attr.mode = S_IRUGO;
2060 else {
2061 info->port_attr.attr.mode = S_IRUGO | S_IWUSR;
2062 info->port_attr.store = set_port_type;
2063 }
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -07002064 info->port_attr.show = show_port_type;
Greg Kroah-Hartman3691c9642010-03-15 14:01:55 -07002065 sysfs_attr_init(&info->port_attr.attr);
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -07002066
2067 err = device_create_file(&dev->pdev->dev, &info->port_attr);
2068 if (err) {
2069 mlx4_err(dev, "Failed to create file for port %d\n", port);
2070 info->port = -1;
2071 }
2072
Or Gerlitz096335b2012-01-11 19:02:17 +02002073 sprintf(info->dev_mtu_name, "mlx4_port%d_mtu", port);
2074 info->port_mtu_attr.attr.name = info->dev_mtu_name;
2075 if (mlx4_is_mfunc(dev))
2076 info->port_mtu_attr.attr.mode = S_IRUGO;
2077 else {
2078 info->port_mtu_attr.attr.mode = S_IRUGO | S_IWUSR;
2079 info->port_mtu_attr.store = set_port_ib_mtu;
2080 }
2081 info->port_mtu_attr.show = show_port_ib_mtu;
2082 sysfs_attr_init(&info->port_mtu_attr.attr);
2083
2084 err = device_create_file(&dev->pdev->dev, &info->port_mtu_attr);
2085 if (err) {
2086 mlx4_err(dev, "Failed to create mtu file for port %d\n", port);
2087 device_remove_file(&info->dev->pdev->dev, &info->port_attr);
2088 info->port = -1;
2089 }
2090
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -07002091 return err;
2092}
2093
2094static void mlx4_cleanup_port_info(struct mlx4_port_info *info)
2095{
2096 if (info->port < 0)
2097 return;
2098
2099 device_remove_file(&info->dev->pdev->dev, &info->port_attr);
Or Gerlitz096335b2012-01-11 19:02:17 +02002100 device_remove_file(&info->dev->pdev->dev, &info->port_mtu_attr);
Yevgeny Petrilin2a2336f2008-10-22 11:44:46 -07002101}
2102
Yevgeny Petrilinb12d93d2011-03-22 22:38:24 +00002103static int mlx4_init_steering(struct mlx4_dev *dev)
2104{
2105 struct mlx4_priv *priv = mlx4_priv(dev);
2106 int num_entries = dev->caps.num_ports;
2107 int i, j;
2108
2109 priv->steer = kzalloc(sizeof(struct mlx4_steer) * num_entries, GFP_KERNEL);
2110 if (!priv->steer)
2111 return -ENOMEM;
2112
Eugenia Emantayev45b51362012-02-14 06:37:41 +00002113 for (i = 0; i < num_entries; i++)
Yevgeny Petrilinb12d93d2011-03-22 22:38:24 +00002114 for (j = 0; j < MLX4_NUM_STEERS; j++) {
2115 INIT_LIST_HEAD(&priv->steer[i].promisc_qps[j]);
2116 INIT_LIST_HEAD(&priv->steer[i].steer_entries[j]);
2117 }
Yevgeny Petrilinb12d93d2011-03-22 22:38:24 +00002118 return 0;
2119}
2120
2121static void mlx4_clear_steering(struct mlx4_dev *dev)
2122{
2123 struct mlx4_priv *priv = mlx4_priv(dev);
2124 struct mlx4_steer_index *entry, *tmp_entry;
2125 struct mlx4_promisc_qp *pqp, *tmp_pqp;
2126 int num_entries = dev->caps.num_ports;
2127 int i, j;
2128
2129 for (i = 0; i < num_entries; i++) {
2130 for (j = 0; j < MLX4_NUM_STEERS; j++) {
2131 list_for_each_entry_safe(pqp, tmp_pqp,
2132 &priv->steer[i].promisc_qps[j],
2133 list) {
2134 list_del(&pqp->list);
2135 kfree(pqp);
2136 }
2137 list_for_each_entry_safe(entry, tmp_entry,
2138 &priv->steer[i].steer_entries[j],
2139 list) {
2140 list_del(&entry->list);
2141 list_for_each_entry_safe(pqp, tmp_pqp,
2142 &entry->duplicates,
2143 list) {
2144 list_del(&pqp->list);
2145 kfree(pqp);
2146 }
2147 kfree(entry);
2148 }
2149 }
2150 }
2151 kfree(priv->steer);
2152}
2153
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002154static int extended_func_num(struct pci_dev *pdev)
2155{
2156 return PCI_SLOT(pdev->devfn) * 8 + PCI_FUNC(pdev->devfn);
2157}
2158
2159#define MLX4_OWNER_BASE 0x8069c
2160#define MLX4_OWNER_SIZE 4
2161
2162static int mlx4_get_ownership(struct mlx4_dev *dev)
2163{
2164 void __iomem *owner;
2165 u32 ret;
2166
Kleber Sacilotto de Souza57dbf292012-07-20 09:55:43 +00002167 if (pci_channel_offline(dev->pdev))
2168 return -EIO;
2169
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002170 owner = ioremap(pci_resource_start(dev->pdev, 0) + MLX4_OWNER_BASE,
2171 MLX4_OWNER_SIZE);
2172 if (!owner) {
2173 mlx4_err(dev, "Failed to obtain ownership bit\n");
2174 return -ENOMEM;
2175 }
2176
2177 ret = readl(owner);
2178 iounmap(owner);
2179 return (int) !!ret;
2180}
2181
2182static void mlx4_free_ownership(struct mlx4_dev *dev)
2183{
2184 void __iomem *owner;
2185
Kleber Sacilotto de Souza57dbf292012-07-20 09:55:43 +00002186 if (pci_channel_offline(dev->pdev))
2187 return;
2188
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002189 owner = ioremap(pci_resource_start(dev->pdev, 0) + MLX4_OWNER_BASE,
2190 MLX4_OWNER_SIZE);
2191 if (!owner) {
2192 mlx4_err(dev, "Failed to obtain ownership bit\n");
2193 return;
2194 }
2195 writel(0, owner);
2196 msleep(1000);
2197 iounmap(owner);
2198}
2199
Roland Dreier839f1242012-09-27 09:23:41 -07002200static int __mlx4_init_one(struct pci_dev *pdev, int pci_dev_data)
Roland Dreier225c7b12007-05-08 18:00:38 -07002201{
Roland Dreier225c7b12007-05-08 18:00:38 -07002202 struct mlx4_priv *priv;
2203 struct mlx4_dev *dev;
2204 int err;
Yevgeny Petrilin2a2336f2008-10-22 11:44:46 -07002205 int port;
Matan Barakdd41cc32014-03-19 18:11:53 +02002206 int nvfs[MLX4_MAX_PORTS + 1] = {0, 0, 0};
2207 int prb_vf[MLX4_MAX_PORTS + 1] = {0, 0, 0};
2208 const int param_map[MLX4_MAX_PORTS + 1][MLX4_MAX_PORTS + 1] = {
2209 {2, 0, 0}, {0, 1, 2}, {0, 1, 2} };
Matan Barak1ab95d32014-03-19 18:11:50 +02002210 unsigned total_vfs = 0;
2211 int sriov_initialized = 0;
2212 unsigned int i;
Roland Dreier225c7b12007-05-08 18:00:38 -07002213
Joe Perches0a645e82010-07-10 07:22:46 +00002214 pr_info(DRV_NAME ": Initializing %s\n", pci_name(pdev));
Roland Dreier225c7b12007-05-08 18:00:38 -07002215
2216 err = pci_enable_device(pdev);
2217 if (err) {
Joe Perches1a91de22014-05-07 12:52:57 -07002218 dev_err(&pdev->dev, "Cannot enable PCI device, aborting\n");
Roland Dreier225c7b12007-05-08 18:00:38 -07002219 return err;
2220 }
Jack Morgenstein5a0d0a62013-11-03 10:03:23 +02002221
2222 /* Due to requirement that all VFs and the PF are *guaranteed* 2 MACS
2223 * per port, we must limit the number of VFs to 63 (since their are
2224 * 128 MACs)
2225 */
Matan Barakdd41cc32014-03-19 18:11:53 +02002226 for (i = 0; i < sizeof(nvfs)/sizeof(nvfs[0]) && i < num_vfs_argc;
2227 total_vfs += nvfs[param_map[num_vfs_argc - 1][i]], i++) {
2228 nvfs[param_map[num_vfs_argc - 1][i]] = num_vfs[i];
Matan Barak1ab95d32014-03-19 18:11:50 +02002229 if (nvfs[i] < 0) {
2230 dev_err(&pdev->dev, "num_vfs module parameter cannot be negative\n");
2231 return -EINVAL;
2232 }
2233 }
Matan Barakdd41cc32014-03-19 18:11:53 +02002234 for (i = 0; i < sizeof(prb_vf)/sizeof(prb_vf[0]) && i < probe_vfs_argc;
2235 i++) {
2236 prb_vf[param_map[probe_vfs_argc - 1][i]] = probe_vf[i];
Matan Barak1ab95d32014-03-19 18:11:50 +02002237 if (prb_vf[i] < 0 || prb_vf[i] > nvfs[i]) {
2238 dev_err(&pdev->dev, "probe_vf module parameter cannot be negative or greater than num_vfs\n");
2239 return -EINVAL;
2240 }
2241 }
2242 if (total_vfs >= MLX4_MAX_NUM_VF) {
Jack Morgenstein5a0d0a62013-11-03 10:03:23 +02002243 dev_err(&pdev->dev,
2244 "Requested more VF's (%d) than allowed (%d)\n",
Matan Barak1ab95d32014-03-19 18:11:50 +02002245 total_vfs, MLX4_MAX_NUM_VF - 1);
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002246 return -EINVAL;
2247 }
Jack Morgenstein30e514a2013-06-25 12:09:38 +03002248
Matan Barak1ab95d32014-03-19 18:11:50 +02002249 for (i = 0; i < MLX4_MAX_PORTS; i++) {
2250 if (nvfs[i] + nvfs[2] >= MLX4_MAX_NUM_VF_P_PORT) {
2251 dev_err(&pdev->dev,
2252 "Requested more VF's (%d) for port (%d) than allowed (%d)\n",
2253 nvfs[i] + nvfs[2], i + 1,
2254 MLX4_MAX_NUM_VF_P_PORT - 1);
2255 return -EINVAL;
2256 }
Jack Morgenstein30e514a2013-06-25 12:09:38 +03002257 }
Matan Barak1ab95d32014-03-19 18:11:50 +02002258
2259
Roland Dreier225c7b12007-05-08 18:00:38 -07002260 /*
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002261 * Check for BARs.
Roland Dreier225c7b12007-05-08 18:00:38 -07002262 */
Roland Dreier839f1242012-09-27 09:23:41 -07002263 if (!(pci_dev_data & MLX4_PCI_DEV_IS_VF) &&
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002264 !(pci_resource_flags(pdev, 0) & IORESOURCE_MEM)) {
Joe Perches1a91de22014-05-07 12:52:57 -07002265 dev_err(&pdev->dev, "Missing DCS, aborting (driver_data: 0x%x, pci_resource_flags(pdev, 0):0x%lx)\n",
Roland Dreier839f1242012-09-27 09:23:41 -07002266 pci_dev_data, pci_resource_flags(pdev, 0));
Roland Dreier225c7b12007-05-08 18:00:38 -07002267 err = -ENODEV;
2268 goto err_disable_pdev;
2269 }
2270 if (!(pci_resource_flags(pdev, 2) & IORESOURCE_MEM)) {
Joe Perches1a91de22014-05-07 12:52:57 -07002271 dev_err(&pdev->dev, "Missing UAR, aborting\n");
Roland Dreier225c7b12007-05-08 18:00:38 -07002272 err = -ENODEV;
2273 goto err_disable_pdev;
2274 }
2275
Roland Dreiera01df0f2009-09-05 20:24:48 -07002276 err = pci_request_regions(pdev, DRV_NAME);
Roland Dreier225c7b12007-05-08 18:00:38 -07002277 if (err) {
Roland Dreiera01df0f2009-09-05 20:24:48 -07002278 dev_err(&pdev->dev, "Couldn't get PCI resources, aborting\n");
Roland Dreier225c7b12007-05-08 18:00:38 -07002279 goto err_disable_pdev;
2280 }
2281
Roland Dreier225c7b12007-05-08 18:00:38 -07002282 pci_set_master(pdev);
2283
Yang Hongyang6a355282009-04-06 19:01:13 -07002284 err = pci_set_dma_mask(pdev, DMA_BIT_MASK(64));
Roland Dreier225c7b12007-05-08 18:00:38 -07002285 if (err) {
Joe Perches1a91de22014-05-07 12:52:57 -07002286 dev_warn(&pdev->dev, "Warning: couldn't set 64-bit PCI DMA mask\n");
Yang Hongyang284901a2009-04-06 19:01:15 -07002287 err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
Roland Dreier225c7b12007-05-08 18:00:38 -07002288 if (err) {
Joe Perches1a91de22014-05-07 12:52:57 -07002289 dev_err(&pdev->dev, "Can't set PCI DMA mask, aborting\n");
Roland Dreiera01df0f2009-09-05 20:24:48 -07002290 goto err_release_regions;
Roland Dreier225c7b12007-05-08 18:00:38 -07002291 }
2292 }
Yang Hongyang6a355282009-04-06 19:01:13 -07002293 err = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(64));
Roland Dreier225c7b12007-05-08 18:00:38 -07002294 if (err) {
Joe Perches1a91de22014-05-07 12:52:57 -07002295 dev_warn(&pdev->dev, "Warning: couldn't set 64-bit consistent PCI DMA mask\n");
Yang Hongyang284901a2009-04-06 19:01:15 -07002296 err = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32));
Roland Dreier225c7b12007-05-08 18:00:38 -07002297 if (err) {
Joe Perches1a91de22014-05-07 12:52:57 -07002298 dev_err(&pdev->dev, "Can't set consistent PCI DMA mask, aborting\n");
Roland Dreiera01df0f2009-09-05 20:24:48 -07002299 goto err_release_regions;
Roland Dreier225c7b12007-05-08 18:00:38 -07002300 }
2301 }
2302
David Dillow7f9e5c482011-01-17 02:09:44 +00002303 /* Allow large DMA segments, up to the firmware limit of 1 GB */
2304 dma_set_max_seg_size(&pdev->dev, 1024 * 1024 * 1024);
2305
Wei Yangbefdf892014-04-14 09:51:19 +08002306 dev = pci_get_drvdata(pdev);
2307 priv = mlx4_priv(dev);
Roland Dreier225c7b12007-05-08 18:00:38 -07002308 dev->pdev = pdev;
Roland Dreierb5814012007-06-07 11:51:58 -07002309 INIT_LIST_HEAD(&priv->ctx_list);
2310 spin_lock_init(&priv->ctx_lock);
Roland Dreier225c7b12007-05-08 18:00:38 -07002311
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -07002312 mutex_init(&priv->port_mutex);
2313
Yevgeny Petrilin62968832008-04-23 11:55:45 -07002314 INIT_LIST_HEAD(&priv->pgdir_list);
2315 mutex_init(&priv->pgdir_mutex);
2316
Eli Cohenc1b43dc2011-03-22 22:38:41 +00002317 INIT_LIST_HEAD(&priv->bf_list);
2318 mutex_init(&priv->bf_mutex);
2319
Sergei Shtylyovaca7a3a2011-06-23 04:44:30 +00002320 dev->rev_id = pdev->revision;
Eugenia Emantayev6e7136e2013-11-07 12:19:53 +02002321 dev->numa_node = dev_to_node(&pdev->dev);
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002322 /* Detect if this device is a virtual function */
Roland Dreier839f1242012-09-27 09:23:41 -07002323 if (pci_dev_data & MLX4_PCI_DEV_IS_VF) {
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002324 /* When acting as pf, we normally skip vfs unless explicitly
2325 * requested to probe them. */
Matan Barak1ab95d32014-03-19 18:11:50 +02002326 if (total_vfs) {
2327 unsigned vfs_offset = 0;
2328 for (i = 0; i < sizeof(nvfs)/sizeof(nvfs[0]) &&
Joe Perches1a91de22014-05-07 12:52:57 -07002329 vfs_offset + nvfs[i] < extended_func_num(pdev);
Matan Barak1ab95d32014-03-19 18:11:50 +02002330 vfs_offset += nvfs[i], i++)
2331 ;
2332 if (i == sizeof(nvfs)/sizeof(nvfs[0])) {
2333 err = -ENODEV;
2334 goto err_free_dev;
2335 }
2336 if ((extended_func_num(pdev) - vfs_offset)
2337 > prb_vf[i]) {
2338 mlx4_warn(dev, "Skipping virtual function:%d\n",
2339 extended_func_num(pdev));
2340 err = -ENODEV;
2341 goto err_free_dev;
2342 }
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002343 }
2344 mlx4_warn(dev, "Detected virtual function - running in slave mode\n");
2345 dev->flags |= MLX4_FLAG_SLAVE;
2346 } else {
2347 /* We reset the device and enable SRIOV only for physical
2348 * devices. Try to claim ownership on the device;
2349 * if already taken, skip -- do not allow multiple PFs */
2350 err = mlx4_get_ownership(dev);
2351 if (err) {
2352 if (err < 0)
2353 goto err_free_dev;
2354 else {
Joe Perches1a91de22014-05-07 12:52:57 -07002355 mlx4_warn(dev, "Multiple PFs not yet supported - Skipping PF\n");
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002356 err = -EINVAL;
2357 goto err_free_dev;
2358 }
2359 }
Sergei Shtylyovaca7a3a2011-06-23 04:44:30 +00002360
Matan Barak1ab95d32014-03-19 18:11:50 +02002361 if (total_vfs) {
2362 mlx4_warn(dev, "Enabling SR-IOV with %d VFs\n",
2363 total_vfs);
2364 dev->dev_vfs = kzalloc(
Joe Perches1a91de22014-05-07 12:52:57 -07002365 total_vfs * sizeof(*dev->dev_vfs),
2366 GFP_KERNEL);
Matan Barak1ab95d32014-03-19 18:11:50 +02002367 if (NULL == dev->dev_vfs) {
2368 mlx4_err(dev, "Failed to allocate memory for VFs\n");
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002369 err = 0;
2370 } else {
Matan Barak1ab95d32014-03-19 18:11:50 +02002371 atomic_inc(&pf_loading);
2372 err = pci_enable_sriov(pdev, total_vfs);
Matan Barak1ab95d32014-03-19 18:11:50 +02002373 if (err) {
Joe Perches1a91de22014-05-07 12:52:57 -07002374 mlx4_err(dev, "Failed to enable SR-IOV, continuing without SR-IOV (err = %d)\n",
Matan Barak1ab95d32014-03-19 18:11:50 +02002375 err);
Amir Vadaie1a5ddc2014-04-14 11:17:22 +03002376 atomic_dec(&pf_loading);
Matan Barak1ab95d32014-03-19 18:11:50 +02002377 err = 0;
2378 } else {
2379 mlx4_warn(dev, "Running in master mode\n");
2380 dev->flags |= MLX4_FLAG_SRIOV |
Joe Perches1a91de22014-05-07 12:52:57 -07002381 MLX4_FLAG_MASTER;
Matan Barak1ab95d32014-03-19 18:11:50 +02002382 dev->num_vfs = total_vfs;
2383 sriov_initialized = 1;
2384 }
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002385 }
2386 }
2387
Yevgeny Petrilinfe6f7002013-07-28 18:54:21 +03002388 atomic_set(&priv->opreq_count, 0);
2389 INIT_WORK(&priv->opreq_task, mlx4_opreq_action);
2390
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002391 /*
2392 * Now reset the HCA before we touch the PCI capabilities or
2393 * attempt a firmware command, since a boot ROM may have left
2394 * the HCA in an undefined state.
2395 */
2396 err = mlx4_reset(dev);
2397 if (err) {
Joe Perches1a91de22014-05-07 12:52:57 -07002398 mlx4_err(dev, "Failed to reset HCA, aborting\n");
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002399 goto err_rel_own;
2400 }
Roland Dreier225c7b12007-05-08 18:00:38 -07002401 }
2402
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002403slave_start:
Eugenia Emantayev521130d2012-09-05 22:50:52 +00002404 err = mlx4_cmd_init(dev);
2405 if (err) {
Joe Perches1a91de22014-05-07 12:52:57 -07002406 mlx4_err(dev, "Failed to init command interface, aborting\n");
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002407 goto err_sriov;
2408 }
2409
2410 /* In slave functions, the communication channel must be initialized
2411 * before posting commands. Also, init num_slaves before calling
2412 * mlx4_init_hca */
2413 if (mlx4_is_mfunc(dev)) {
2414 if (mlx4_is_master(dev))
2415 dev->num_slaves = MLX4_MAX_NUM_SLAVES;
2416 else {
2417 dev->num_slaves = 0;
Jack Morgensteinf356fcbe2013-01-24 01:54:17 +00002418 err = mlx4_multi_func_init(dev);
2419 if (err) {
Joe Perches1a91de22014-05-07 12:52:57 -07002420 mlx4_err(dev, "Failed to init slave mfunc interface, aborting\n");
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002421 goto err_cmd;
2422 }
2423 }
Roland Dreier225c7b12007-05-08 18:00:38 -07002424 }
2425
2426 err = mlx4_init_hca(dev);
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002427 if (err) {
2428 if (err == -EACCES) {
2429 /* Not primary Physical function
2430 * Running in slave mode */
2431 mlx4_cmd_cleanup(dev);
2432 dev->flags |= MLX4_FLAG_SLAVE;
2433 dev->flags &= ~MLX4_FLAG_MASTER;
2434 goto slave_start;
2435 } else
2436 goto err_mfunc;
2437 }
2438
Eyal Perryb912b2f2014-01-05 17:41:08 +02002439 /* check if the device is functioning at its maximum possible speed.
2440 * No return code for this call, just warn the user in case of PCI
2441 * express device capabilities are under-satisfied by the bus.
2442 */
Eyal Perry83d34592014-05-04 17:07:25 +03002443 if (!mlx4_is_slave(dev))
2444 mlx4_check_pcie_caps(dev);
Eyal Perryb912b2f2014-01-05 17:41:08 +02002445
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002446 /* In master functions, the communication channel must be initialized
2447 * after obtaining its address from fw */
2448 if (mlx4_is_master(dev)) {
Matan Barak1ab95d32014-03-19 18:11:50 +02002449 unsigned sum = 0;
Jack Morgensteinf356fcbe2013-01-24 01:54:17 +00002450 err = mlx4_multi_func_init(dev);
2451 if (err) {
Joe Perches1a91de22014-05-07 12:52:57 -07002452 mlx4_err(dev, "Failed to init master mfunc interface, aborting\n");
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002453 goto err_close;
2454 }
Matan Barak1ab95d32014-03-19 18:11:50 +02002455 if (sriov_initialized) {
Matan Barakdd41cc32014-03-19 18:11:53 +02002456 int ib_ports = 0;
2457 mlx4_foreach_port(i, dev, MLX4_PORT_TYPE_IB)
2458 ib_ports++;
2459
2460 if (ib_ports &&
2461 (num_vfs_argc > 1 || probe_vfs_argc > 1)) {
2462 mlx4_err(dev,
Joe Perches1a91de22014-05-07 12:52:57 -07002463 "Invalid syntax of num_vfs/probe_vfs with IB port - single port VFs syntax is only supported when all ports are configured as ethernet\n");
Or Gerlitz960b1f42014-06-22 13:21:34 +03002464 err = -EINVAL;
2465 goto err_master_mfunc;
Matan Barakdd41cc32014-03-19 18:11:53 +02002466 }
Matan Barak1ab95d32014-03-19 18:11:50 +02002467 for (i = 0; i < sizeof(nvfs)/sizeof(nvfs[0]); i++) {
2468 unsigned j;
2469 for (j = 0; j < nvfs[i]; ++sum, ++j) {
2470 dev->dev_vfs[sum].min_port =
2471 i < 2 ? i + 1 : 1;
2472 dev->dev_vfs[sum].n_ports = i < 2 ? 1 :
2473 dev->caps.num_ports;
2474 }
2475 }
2476 }
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002477 }
Roland Dreier225c7b12007-05-08 18:00:38 -07002478
Yevgeny Petrilinb8dd7862008-12-22 07:15:03 -08002479 err = mlx4_alloc_eq_table(dev);
2480 if (err)
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002481 goto err_master_mfunc;
Yevgeny Petrilinb8dd7862008-12-22 07:15:03 -08002482
Yevgeny Petrilin0b7ca5a2011-03-22 22:37:47 +00002483 priv->msix_ctl.pool_bm = 0;
Yevgeny Petrilin730c41d2012-02-21 03:39:32 +00002484 mutex_init(&priv->msix_ctl.pool_lock);
Yevgeny Petrilin0b7ca5a2011-03-22 22:37:47 +00002485
Michael S. Tsirkin08fb1052007-08-07 16:08:28 +03002486 mlx4_enable_msi_x(dev);
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002487 if ((mlx4_is_mfunc(dev)) &&
2488 !(dev->flags & MLX4_FLAG_MSI_X)) {
Jack Morgensteinf356fcbe2013-01-24 01:54:17 +00002489 err = -ENOSYS;
Joe Perches1a91de22014-05-07 12:52:57 -07002490 mlx4_err(dev, "INTx is not supported in multi-function mode, aborting\n");
Yevgeny Petrilinb12d93d2011-03-22 22:38:24 +00002491 goto err_free_eq;
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002492 }
2493
2494 if (!mlx4_is_slave(dev)) {
2495 err = mlx4_init_steering(dev);
2496 if (err)
2497 goto err_free_eq;
2498 }
Yevgeny Petrilinb12d93d2011-03-22 22:38:24 +00002499
Roland Dreier225c7b12007-05-08 18:00:38 -07002500 err = mlx4_setup_hca(dev);
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002501 if (err == -EBUSY && (dev->flags & MLX4_FLAG_MSI_X) &&
2502 !mlx4_is_mfunc(dev)) {
Michael S. Tsirkin08fb1052007-08-07 16:08:28 +03002503 dev->flags &= ~MLX4_FLAG_MSI_X;
Yevgeny Petrilin9858d2d2012-06-25 00:24:12 +00002504 dev->caps.num_comp_vectors = 1;
2505 dev->caps.comp_pool = 0;
Michael S. Tsirkin08fb1052007-08-07 16:08:28 +03002506 pci_disable_msix(pdev);
2507 err = mlx4_setup_hca(dev);
2508 }
2509
Roland Dreier225c7b12007-05-08 18:00:38 -07002510 if (err)
Yevgeny Petrilinb12d93d2011-03-22 22:38:24 +00002511 goto err_steer;
Roland Dreier225c7b12007-05-08 18:00:38 -07002512
Jack Morgenstein5a0d0a62013-11-03 10:03:23 +02002513 mlx4_init_quotas(dev);
2514
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -07002515 for (port = 1; port <= dev->caps.num_ports; port++) {
2516 err = mlx4_init_port_info(dev, port);
2517 if (err)
2518 goto err_port;
2519 }
Yevgeny Petrilin2a2336f2008-10-22 11:44:46 -07002520
Roland Dreier225c7b12007-05-08 18:00:38 -07002521 err = mlx4_register_device(dev);
2522 if (err)
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -07002523 goto err_port;
Roland Dreier225c7b12007-05-08 18:00:38 -07002524
Eyal Perryb046ffe2013-10-15 16:55:24 +02002525 mlx4_request_modules(dev);
2526
Yevgeny Petrilin27bf91d2009-03-18 19:45:11 -07002527 mlx4_sense_init(dev);
2528 mlx4_start_sense(dev);
2529
Wei Yangbefdf892014-04-14 09:51:19 +08002530 priv->removed = 0;
Roland Dreier225c7b12007-05-08 18:00:38 -07002531
Amir Vadaie1a5ddc2014-04-14 11:17:22 +03002532 if (mlx4_is_master(dev) && dev->num_vfs)
2533 atomic_dec(&pf_loading);
2534
Roland Dreier225c7b12007-05-08 18:00:38 -07002535 return 0;
2536
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -07002537err_port:
Eli Cohenb4f77262010-01-06 12:54:39 -08002538 for (--port; port >= 1; --port)
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -07002539 mlx4_cleanup_port_info(&priv->port[port]);
2540
Or Gerlitzf2a3f6a2011-06-15 14:47:14 +00002541 mlx4_cleanup_counters_table(dev);
Roland Dreier225c7b12007-05-08 18:00:38 -07002542 mlx4_cleanup_qp_table(dev);
2543 mlx4_cleanup_srq_table(dev);
2544 mlx4_cleanup_cq_table(dev);
2545 mlx4_cmd_use_polling(dev);
2546 mlx4_cleanup_eq_table(dev);
Yevgeny Petrilinfe6f7002013-07-28 18:54:21 +03002547 mlx4_cleanup_mcg_table(dev);
Roland Dreier225c7b12007-05-08 18:00:38 -07002548 mlx4_cleanup_mr_table(dev);
Sean Hefty012a8ff2011-06-02 09:01:33 -07002549 mlx4_cleanup_xrcd_table(dev);
Roland Dreier225c7b12007-05-08 18:00:38 -07002550 mlx4_cleanup_pd_table(dev);
2551 mlx4_cleanup_uar_table(dev);
2552
Yevgeny Petrilinb12d93d2011-03-22 22:38:24 +00002553err_steer:
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002554 if (!mlx4_is_slave(dev))
2555 mlx4_clear_steering(dev);
Yevgeny Petrilinb12d93d2011-03-22 22:38:24 +00002556
Yevgeny Petrilinb8dd7862008-12-22 07:15:03 -08002557err_free_eq:
2558 mlx4_free_eq_table(dev);
2559
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002560err_master_mfunc:
2561 if (mlx4_is_master(dev))
2562 mlx4_multi_func_cleanup(dev);
2563
Dotan Barakb38f2872014-05-29 16:30:59 +03002564 if (mlx4_is_slave(dev)) {
Jack Morgenstein99ec41d2014-05-29 16:31:03 +03002565 kfree(dev->caps.qp0_qkey);
Dotan Barakb38f2872014-05-29 16:30:59 +03002566 kfree(dev->caps.qp0_tunnel);
2567 kfree(dev->caps.qp0_proxy);
2568 kfree(dev->caps.qp1_tunnel);
2569 kfree(dev->caps.qp1_proxy);
2570 }
2571
Roland Dreier225c7b12007-05-08 18:00:38 -07002572err_close:
Michael S. Tsirkin08fb1052007-08-07 16:08:28 +03002573 if (dev->flags & MLX4_FLAG_MSI_X)
2574 pci_disable_msix(pdev);
2575
Roland Dreier225c7b12007-05-08 18:00:38 -07002576 mlx4_close_hca(dev);
2577
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002578err_mfunc:
2579 if (mlx4_is_slave(dev))
2580 mlx4_multi_func_cleanup(dev);
2581
Roland Dreier225c7b12007-05-08 18:00:38 -07002582err_cmd:
2583 mlx4_cmd_cleanup(dev);
2584
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002585err_sriov:
Jack Morgenstein681372a2012-05-15 10:35:01 +00002586 if (dev->flags & MLX4_FLAG_SRIOV)
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002587 pci_disable_sriov(pdev);
2588
2589err_rel_own:
2590 if (!mlx4_is_slave(dev))
2591 mlx4_free_ownership(dev);
2592
Amir Vadaie1a5ddc2014-04-14 11:17:22 +03002593 if (mlx4_is_master(dev) && dev->num_vfs)
2594 atomic_dec(&pf_loading);
2595
Matan Barak1ab95d32014-03-19 18:11:50 +02002596 kfree(priv->dev.dev_vfs);
2597
Roland Dreier225c7b12007-05-08 18:00:38 -07002598err_free_dev:
Roland Dreier225c7b12007-05-08 18:00:38 -07002599 kfree(priv);
2600
Roland Dreiera01df0f2009-09-05 20:24:48 -07002601err_release_regions:
2602 pci_release_regions(pdev);
Roland Dreier225c7b12007-05-08 18:00:38 -07002603
2604err_disable_pdev:
2605 pci_disable_device(pdev);
2606 pci_set_drvdata(pdev, NULL);
2607 return err;
2608}
2609
Greg Kroah-Hartman1dd06ae2012-12-06 14:30:56 +00002610static int mlx4_init_one(struct pci_dev *pdev, const struct pci_device_id *id)
Roland Dreier3d73c282007-10-10 15:43:54 -07002611{
Wei Yangbefdf892014-04-14 09:51:19 +08002612 struct mlx4_priv *priv;
2613 struct mlx4_dev *dev;
2614
Joe Perches0a645e82010-07-10 07:22:46 +00002615 printk_once(KERN_INFO "%s", mlx4_version);
Roland Dreier3d73c282007-10-10 15:43:54 -07002616
Wei Yangbefdf892014-04-14 09:51:19 +08002617 priv = kzalloc(sizeof(*priv), GFP_KERNEL);
2618 if (!priv)
2619 return -ENOMEM;
2620
2621 dev = &priv->dev;
2622 pci_set_drvdata(pdev, dev);
2623 priv->pci_dev_data = id->driver_data;
2624
Roland Dreier839f1242012-09-27 09:23:41 -07002625 return __mlx4_init_one(pdev, id->driver_data);
Roland Dreier3d73c282007-10-10 15:43:54 -07002626}
2627
Wei Yangbefdf892014-04-14 09:51:19 +08002628static void __mlx4_remove_one(struct pci_dev *pdev)
2629{
2630 struct mlx4_dev *dev = pci_get_drvdata(pdev);
2631 struct mlx4_priv *priv = mlx4_priv(dev);
2632 int pci_dev_data;
2633 int p;
2634
2635 if (priv->removed)
2636 return;
2637
2638 pci_dev_data = priv->pci_dev_data;
2639
2640 /* in SRIOV it is not allowed to unload the pf's
2641 * driver while there are alive vf's */
2642 if (mlx4_is_master(dev) && mlx4_how_many_lives_vf(dev))
Amir Vadaic20862c2014-05-22 15:55:40 +03002643 pr_warn("Removing PF when there are assigned VF's !!!\n");
Wei Yangbefdf892014-04-14 09:51:19 +08002644 mlx4_stop_sense(dev);
2645 mlx4_unregister_device(dev);
2646
2647 for (p = 1; p <= dev->caps.num_ports; p++) {
2648 mlx4_cleanup_port_info(&priv->port[p]);
2649 mlx4_CLOSE_PORT(dev, p);
2650 }
2651
2652 if (mlx4_is_master(dev))
2653 mlx4_free_resource_tracker(dev,
2654 RES_TR_FREE_SLAVES_ONLY);
2655
2656 mlx4_cleanup_counters_table(dev);
2657 mlx4_cleanup_qp_table(dev);
2658 mlx4_cleanup_srq_table(dev);
2659 mlx4_cleanup_cq_table(dev);
2660 mlx4_cmd_use_polling(dev);
2661 mlx4_cleanup_eq_table(dev);
2662 mlx4_cleanup_mcg_table(dev);
2663 mlx4_cleanup_mr_table(dev);
2664 mlx4_cleanup_xrcd_table(dev);
2665 mlx4_cleanup_pd_table(dev);
2666
2667 if (mlx4_is_master(dev))
2668 mlx4_free_resource_tracker(dev,
2669 RES_TR_FREE_STRUCTS_ONLY);
2670
2671 iounmap(priv->kar);
2672 mlx4_uar_free(dev, &priv->driver_uar);
2673 mlx4_cleanup_uar_table(dev);
2674 if (!mlx4_is_slave(dev))
2675 mlx4_clear_steering(dev);
2676 mlx4_free_eq_table(dev);
2677 if (mlx4_is_master(dev))
2678 mlx4_multi_func_cleanup(dev);
2679 mlx4_close_hca(dev);
2680 if (mlx4_is_slave(dev))
2681 mlx4_multi_func_cleanup(dev);
2682 mlx4_cmd_cleanup(dev);
2683
2684 if (dev->flags & MLX4_FLAG_MSI_X)
2685 pci_disable_msix(pdev);
2686 if (dev->flags & MLX4_FLAG_SRIOV) {
2687 mlx4_warn(dev, "Disabling SR-IOV\n");
2688 pci_disable_sriov(pdev);
Amir Vadaie1a5ddc2014-04-14 11:17:22 +03002689 dev->num_vfs = 0;
Wei Yangbefdf892014-04-14 09:51:19 +08002690 }
2691
2692 if (!mlx4_is_slave(dev))
2693 mlx4_free_ownership(dev);
2694
Jack Morgenstein99ec41d2014-05-29 16:31:03 +03002695 kfree(dev->caps.qp0_qkey);
Wei Yangbefdf892014-04-14 09:51:19 +08002696 kfree(dev->caps.qp0_tunnel);
2697 kfree(dev->caps.qp0_proxy);
2698 kfree(dev->caps.qp1_tunnel);
2699 kfree(dev->caps.qp1_proxy);
2700 kfree(dev->dev_vfs);
2701
2702 pci_release_regions(pdev);
2703 pci_disable_device(pdev);
2704 memset(priv, 0, sizeof(*priv));
2705 priv->pci_dev_data = pci_dev_data;
2706 priv->removed = 1;
2707}
2708
Roland Dreier3d73c282007-10-10 15:43:54 -07002709static void mlx4_remove_one(struct pci_dev *pdev)
Roland Dreier225c7b12007-05-08 18:00:38 -07002710{
2711 struct mlx4_dev *dev = pci_get_drvdata(pdev);
2712 struct mlx4_priv *priv = mlx4_priv(dev);
Roland Dreier225c7b12007-05-08 18:00:38 -07002713
Wei Yangbefdf892014-04-14 09:51:19 +08002714 __mlx4_remove_one(pdev);
2715 kfree(priv);
2716 pci_set_drvdata(pdev, NULL);
Roland Dreier225c7b12007-05-08 18:00:38 -07002717}
2718
Jack Morgensteinee49bd92007-07-12 17:50:45 +03002719int mlx4_restart_one(struct pci_dev *pdev)
2720{
Roland Dreier839f1242012-09-27 09:23:41 -07002721 struct mlx4_dev *dev = pci_get_drvdata(pdev);
2722 struct mlx4_priv *priv = mlx4_priv(dev);
2723 int pci_dev_data;
2724
2725 pci_dev_data = priv->pci_dev_data;
Wei Yangbefdf892014-04-14 09:51:19 +08002726 __mlx4_remove_one(pdev);
Roland Dreier839f1242012-09-27 09:23:41 -07002727 return __mlx4_init_one(pdev, pci_dev_data);
Jack Morgensteinee49bd92007-07-12 17:50:45 +03002728}
2729
Benoit Taine9baa3c32014-08-08 15:56:03 +02002730static const struct pci_device_id mlx4_pci_table[] = {
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002731 /* MT25408 "Hermon" SDR */
Roland Dreierca3e57a2012-09-27 09:53:05 -07002732 { PCI_VDEVICE(MELLANOX, 0x6340), MLX4_PCI_DEV_FORCE_SENSE_PORT },
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002733 /* MT25408 "Hermon" DDR */
Roland Dreierca3e57a2012-09-27 09:53:05 -07002734 { PCI_VDEVICE(MELLANOX, 0x634a), MLX4_PCI_DEV_FORCE_SENSE_PORT },
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002735 /* MT25408 "Hermon" QDR */
Roland Dreierca3e57a2012-09-27 09:53:05 -07002736 { PCI_VDEVICE(MELLANOX, 0x6354), MLX4_PCI_DEV_FORCE_SENSE_PORT },
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002737 /* MT25408 "Hermon" DDR PCIe gen2 */
Roland Dreierca3e57a2012-09-27 09:53:05 -07002738 { PCI_VDEVICE(MELLANOX, 0x6732), MLX4_PCI_DEV_FORCE_SENSE_PORT },
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002739 /* MT25408 "Hermon" QDR PCIe gen2 */
Roland Dreierca3e57a2012-09-27 09:53:05 -07002740 { PCI_VDEVICE(MELLANOX, 0x673c), MLX4_PCI_DEV_FORCE_SENSE_PORT },
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002741 /* MT25408 "Hermon" EN 10GigE */
Roland Dreierca3e57a2012-09-27 09:53:05 -07002742 { PCI_VDEVICE(MELLANOX, 0x6368), MLX4_PCI_DEV_FORCE_SENSE_PORT },
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002743 /* MT25408 "Hermon" EN 10GigE PCIe gen2 */
Roland Dreierca3e57a2012-09-27 09:53:05 -07002744 { PCI_VDEVICE(MELLANOX, 0x6750), MLX4_PCI_DEV_FORCE_SENSE_PORT },
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002745 /* MT25458 ConnectX EN 10GBASE-T 10GigE */
Roland Dreierca3e57a2012-09-27 09:53:05 -07002746 { PCI_VDEVICE(MELLANOX, 0x6372), MLX4_PCI_DEV_FORCE_SENSE_PORT },
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002747 /* MT25458 ConnectX EN 10GBASE-T+Gen2 10GigE */
Roland Dreierca3e57a2012-09-27 09:53:05 -07002748 { PCI_VDEVICE(MELLANOX, 0x675a), MLX4_PCI_DEV_FORCE_SENSE_PORT },
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002749 /* MT26468 ConnectX EN 10GigE PCIe gen2*/
Roland Dreierca3e57a2012-09-27 09:53:05 -07002750 { PCI_VDEVICE(MELLANOX, 0x6764), MLX4_PCI_DEV_FORCE_SENSE_PORT },
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002751 /* MT26438 ConnectX EN 40GigE PCIe gen2 5GT/s */
Roland Dreierca3e57a2012-09-27 09:53:05 -07002752 { PCI_VDEVICE(MELLANOX, 0x6746), MLX4_PCI_DEV_FORCE_SENSE_PORT },
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002753 /* MT26478 ConnectX2 40GigE PCIe gen2 */
Roland Dreierca3e57a2012-09-27 09:53:05 -07002754 { PCI_VDEVICE(MELLANOX, 0x676e), MLX4_PCI_DEV_FORCE_SENSE_PORT },
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002755 /* MT25400 Family [ConnectX-2 Virtual Function] */
Roland Dreier839f1242012-09-27 09:23:41 -07002756 { PCI_VDEVICE(MELLANOX, 0x1002), MLX4_PCI_DEV_IS_VF },
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002757 /* MT27500 Family [ConnectX-3] */
2758 { PCI_VDEVICE(MELLANOX, 0x1003), 0 },
2759 /* MT27500 Family [ConnectX-3 Virtual Function] */
Roland Dreier839f1242012-09-27 09:23:41 -07002760 { PCI_VDEVICE(MELLANOX, 0x1004), MLX4_PCI_DEV_IS_VF },
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002761 { PCI_VDEVICE(MELLANOX, 0x1005), 0 }, /* MT27510 Family */
2762 { PCI_VDEVICE(MELLANOX, 0x1006), 0 }, /* MT27511 Family */
2763 { PCI_VDEVICE(MELLANOX, 0x1007), 0 }, /* MT27520 Family */
2764 { PCI_VDEVICE(MELLANOX, 0x1008), 0 }, /* MT27521 Family */
2765 { PCI_VDEVICE(MELLANOX, 0x1009), 0 }, /* MT27530 Family */
2766 { PCI_VDEVICE(MELLANOX, 0x100a), 0 }, /* MT27531 Family */
2767 { PCI_VDEVICE(MELLANOX, 0x100b), 0 }, /* MT27540 Family */
2768 { PCI_VDEVICE(MELLANOX, 0x100c), 0 }, /* MT27541 Family */
2769 { PCI_VDEVICE(MELLANOX, 0x100d), 0 }, /* MT27550 Family */
2770 { PCI_VDEVICE(MELLANOX, 0x100e), 0 }, /* MT27551 Family */
2771 { PCI_VDEVICE(MELLANOX, 0x100f), 0 }, /* MT27560 Family */
2772 { PCI_VDEVICE(MELLANOX, 0x1010), 0 }, /* MT27561 Family */
Roland Dreier225c7b12007-05-08 18:00:38 -07002773 { 0, }
2774};
2775
2776MODULE_DEVICE_TABLE(pci, mlx4_pci_table);
2777
Kleber Sacilotto de Souza57dbf292012-07-20 09:55:43 +00002778static pci_ers_result_t mlx4_pci_err_detected(struct pci_dev *pdev,
2779 pci_channel_state_t state)
2780{
Wei Yangbefdf892014-04-14 09:51:19 +08002781 __mlx4_remove_one(pdev);
Kleber Sacilotto de Souza57dbf292012-07-20 09:55:43 +00002782
2783 return state == pci_channel_io_perm_failure ?
2784 PCI_ERS_RESULT_DISCONNECT : PCI_ERS_RESULT_NEED_RESET;
2785}
2786
2787static pci_ers_result_t mlx4_pci_slot_reset(struct pci_dev *pdev)
2788{
Wei Yangbefdf892014-04-14 09:51:19 +08002789 struct mlx4_dev *dev = pci_get_drvdata(pdev);
2790 struct mlx4_priv *priv = mlx4_priv(dev);
2791 int ret;
Wei Yang97a52212014-03-27 09:28:31 +08002792
Wei Yangbefdf892014-04-14 09:51:19 +08002793 ret = __mlx4_init_one(pdev, priv->pci_dev_data);
Kleber Sacilotto de Souza57dbf292012-07-20 09:55:43 +00002794
2795 return ret ? PCI_ERS_RESULT_DISCONNECT : PCI_ERS_RESULT_RECOVERED;
2796}
2797
Stephen Hemminger3646f0e2012-09-07 09:33:15 -07002798static const struct pci_error_handlers mlx4_err_handler = {
Kleber Sacilotto de Souza57dbf292012-07-20 09:55:43 +00002799 .error_detected = mlx4_pci_err_detected,
2800 .slot_reset = mlx4_pci_slot_reset,
2801};
2802
Roland Dreier225c7b12007-05-08 18:00:38 -07002803static struct pci_driver mlx4_driver = {
2804 .name = DRV_NAME,
2805 .id_table = mlx4_pci_table,
2806 .probe = mlx4_init_one,
Wei Yangda1de8d2014-06-08 13:49:46 +03002807 .shutdown = __mlx4_remove_one,
Bill Pembertonf57e6842012-12-03 09:23:15 -05002808 .remove = mlx4_remove_one,
Kleber Sacilotto de Souza57dbf292012-07-20 09:55:43 +00002809 .err_handler = &mlx4_err_handler,
Roland Dreier225c7b12007-05-08 18:00:38 -07002810};
2811
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -07002812static int __init mlx4_verify_params(void)
2813{
2814 if ((log_num_mac < 0) || (log_num_mac > 7)) {
Amir Vadaic20862c2014-05-22 15:55:40 +03002815 pr_warn("mlx4_core: bad num_mac: %d\n", log_num_mac);
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -07002816 return -1;
2817 }
2818
Or Gerlitzcb296882011-10-16 10:26:21 +02002819 if (log_num_vlan != 0)
Amir Vadaic20862c2014-05-22 15:55:40 +03002820 pr_warn("mlx4_core: log_num_vlan - obsolete module param, using %d\n",
2821 MLX4_LOG_NUM_VLANS);
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -07002822
Amir Vadaiecc8fb12014-05-22 15:55:39 +03002823 if (use_prio != 0)
2824 pr_warn("mlx4_core: use_prio - obsolete module param, ignored\n");
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -07002825
Eli Cohen04986282010-09-20 08:42:38 +02002826 if ((log_mtts_per_seg < 1) || (log_mtts_per_seg > 7)) {
Amir Vadaic20862c2014-05-22 15:55:40 +03002827 pr_warn("mlx4_core: bad log_mtts_per_seg: %d\n",
2828 log_mtts_per_seg);
Eli Cohenab6bf422009-05-27 14:38:34 -07002829 return -1;
2830 }
2831
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002832 /* Check if module param for ports type has legal combination */
2833 if (port_type_array[0] == false && port_type_array[1] == true) {
Amir Vadaic20862c2014-05-22 15:55:40 +03002834 pr_warn("Module parameter configuration ETH/IB is not supported. Switching to default configuration IB/IB\n");
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002835 port_type_array[0] = true;
2836 }
2837
Jack Morgenstein3c439b52012-12-06 17:12:00 +00002838 if (mlx4_log_num_mgm_entry_size != -1 &&
2839 (mlx4_log_num_mgm_entry_size < MLX4_MIN_MGM_LOG_ENTRY_SIZE ||
2840 mlx4_log_num_mgm_entry_size > MLX4_MAX_MGM_LOG_ENTRY_SIZE)) {
Joe Perches1a91de22014-05-07 12:52:57 -07002841 pr_warn("mlx4_core: mlx4_log_num_mgm_entry_size (%d) not in legal range (-1 or %d..%d)\n",
2842 mlx4_log_num_mgm_entry_size,
2843 MLX4_MIN_MGM_LOG_ENTRY_SIZE,
2844 MLX4_MAX_MGM_LOG_ENTRY_SIZE);
Jack Morgenstein3c439b52012-12-06 17:12:00 +00002845 return -1;
2846 }
2847
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -07002848 return 0;
2849}
2850
Roland Dreier225c7b12007-05-08 18:00:38 -07002851static int __init mlx4_init(void)
2852{
2853 int ret;
2854
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -07002855 if (mlx4_verify_params())
2856 return -EINVAL;
2857
Yevgeny Petrilin27bf91d2009-03-18 19:45:11 -07002858 mlx4_catas_init();
2859
2860 mlx4_wq = create_singlethread_workqueue("mlx4");
2861 if (!mlx4_wq)
2862 return -ENOMEM;
Jack Morgensteinee49bd92007-07-12 17:50:45 +03002863
Roland Dreier225c7b12007-05-08 18:00:38 -07002864 ret = pci_register_driver(&mlx4_driver);
Wei Yang1b85ee02013-12-03 10:04:10 +08002865 if (ret < 0)
2866 destroy_workqueue(mlx4_wq);
Roland Dreier225c7b12007-05-08 18:00:38 -07002867 return ret < 0 ? ret : 0;
2868}
2869
2870static void __exit mlx4_cleanup(void)
2871{
2872 pci_unregister_driver(&mlx4_driver);
Yevgeny Petrilin27bf91d2009-03-18 19:45:11 -07002873 destroy_workqueue(mlx4_wq);
Roland Dreier225c7b12007-05-08 18:00:38 -07002874}
2875
2876module_init(mlx4_init);
2877module_exit(mlx4_cleanup);