Philippe De Muyter | 5291fa9 | 2010-10-27 14:57:47 +0200 | [diff] [blame] | 1 | /* |
| 2 | * Bit definitions for the MCF54xx ACR and CACR registers. |
| 3 | */ |
| 4 | |
| 5 | #ifndef m54xxacr_h |
| 6 | #define m54xxacr_h |
| 7 | |
| 8 | /* |
| 9 | * Define the Cache register flags. |
| 10 | */ |
| 11 | #define CACR_DEC 0x80000000 /* Enable data cache */ |
| 12 | #define CACR_DWP 0x40000000 /* Data write protection */ |
| 13 | #define CACR_DESB 0x20000000 /* Enable data store buffer */ |
| 14 | #define CACR_DDPI 0x10000000 /* Disable invalidation by CPUSHL */ |
| 15 | #define CACR_DHCLK 0x08000000 /* Half data cache lock mode */ |
| 16 | #define CACR_DDCM_WT 0x00000000 /* Write through cache*/ |
| 17 | #define CACR_DDCM_CP 0x02000000 /* Copyback cache */ |
| 18 | #define CACR_DDCM_P 0x04000000 /* No cache, precise */ |
| 19 | #define CACR_DDCM_IMP 0x06000000 /* No cache, imprecise */ |
| 20 | #define CACR_DCINVA 0x01000000 /* Invalidate data cache */ |
| 21 | #define CACR_BEC 0x00080000 /* Enable branch cache */ |
| 22 | #define CACR_BCINVA 0x00040000 /* Invalidate branch cache */ |
| 23 | #define CACR_IEC 0x00008000 /* Enable instruction cache */ |
| 24 | #define CACR_DNFB 0x00002000 /* Inhibited fill buffer */ |
| 25 | #define CACR_IDPI 0x00001000 /* Disable CPUSHL */ |
| 26 | #define CACR_IHLCK 0x00000800 /* Intruction cache half lock */ |
| 27 | #define CACR_IDCM 0x00000400 /* Intruction cache inhibit */ |
| 28 | #define CACR_ICINVA 0x00000100 /* Invalidate instr cache */ |
Greg Ungerer | 1c83af5 | 2010-11-04 13:53:26 +1000 | [diff] [blame] | 29 | #define CACR_EUSP 0x00000020 /* Enable separate user a7 */ |
Philippe De Muyter | 5291fa9 | 2010-10-27 14:57:47 +0200 | [diff] [blame] | 30 | |
| 31 | #define ACR_BASE_POS 24 /* Address Base */ |
| 32 | #define ACR_MASK_POS 16 /* Address Mask */ |
| 33 | #define ACR_ENABLE 0x00008000 /* Enable address */ |
| 34 | #define ACR_USER 0x00000000 /* User mode access only */ |
| 35 | #define ACR_SUPER 0x00002000 /* Supervisor mode only */ |
| 36 | #define ACR_ANY 0x00004000 /* Match any access mode */ |
| 37 | #define ACR_CM_WT 0x00000000 /* Write through mode */ |
| 38 | #define ACR_CM_CP 0x00000020 /* Copyback mode */ |
| 39 | #define ACR_CM_OFF_PRE 0x00000040 /* No cache, precise */ |
| 40 | #define ACR_CM_OFF_IMP 0x00000060 /* No cache, imprecise */ |
| 41 | #define ACR_CM 0x00000060 /* Cache mode mask */ |
Greg Ungerer | 0b0b808 | 2011-10-17 14:56:45 +1000 | [diff] [blame] | 42 | #define ACR_SP 0x00000008 /* Supervisor protect */ |
Philippe De Muyter | 5291fa9 | 2010-10-27 14:57:47 +0200 | [diff] [blame] | 43 | #define ACR_WPROTECT 0x00000004 /* Write protect */ |
| 44 | |
Greg Ungerer | 0b0b808 | 2011-10-17 14:56:45 +1000 | [diff] [blame] | 45 | #define ACR_BA(x) ((x) & 0xff000000) |
| 46 | #define ACR_ADMSK(x) ((((x) - 1) & 0xff000000) >> 8) |
| 47 | |
Philippe De Muyter | 9c68015 | 2010-10-27 14:57:49 +0200 | [diff] [blame] | 48 | #if defined(CONFIG_M5407) |
| 49 | |
| 50 | #define ICACHE_SIZE 0x4000 /* instruction - 16k */ |
| 51 | #define DCACHE_SIZE 0x2000 /* data - 8k */ |
| 52 | |
Greg Ungerer | 5b2e655 | 2010-11-02 12:05:29 +1000 | [diff] [blame] | 53 | #elif defined(CONFIG_M54xx) |
Philippe De Muyter | 9c68015 | 2010-10-27 14:57:49 +0200 | [diff] [blame] | 54 | |
| 55 | #define ICACHE_SIZE 0x8000 /* instruction - 32k */ |
| 56 | #define DCACHE_SIZE 0x8000 /* data - 32k */ |
| 57 | |
| 58 | #endif |
| 59 | |
| 60 | #define CACHE_LINE_SIZE 0x0010 /* 16 bytes */ |
| 61 | #define CACHE_WAYS 4 /* 4 ways */ |
| 62 | |
Greg Ungerer | 0b0b808 | 2011-10-17 14:56:45 +1000 | [diff] [blame] | 63 | #define ICACHE_SET_MASK ((ICACHE_SIZE / 64 - 1) << CACHE_WAYS) |
| 64 | #define DCACHE_SET_MASK ((DCACHE_SIZE / 64 - 1) << CACHE_WAYS) |
| 65 | #define ICACHE_MAX_ADDR ICACHE_SET_MASK |
| 66 | #define DCACHE_MAX_ADDR DCACHE_SET_MASK |
| 67 | |
Philippe De Muyter | 9c68015 | 2010-10-27 14:57:49 +0200 | [diff] [blame] | 68 | /* |
| 69 | * Version 4 cores have a true harvard style separate instruction |
| 70 | * and data cache. Enable data and instruction caches, also enable write |
| 71 | * buffers and branch accelerator. |
| 72 | */ |
| 73 | /* attention : enabling CACR_DESB requires a "nop" to flush the store buffer */ |
| 74 | /* use '+' instead of '|' for assembler's sake */ |
| 75 | |
| 76 | /* Enable data cache */ |
| 77 | /* Enable data store buffer */ |
| 78 | /* outside ACRs : No cache, precise */ |
| 79 | /* Enable instruction+branch caches */ |
Greg Ungerer | 1c83af5 | 2010-11-04 13:53:26 +1000 | [diff] [blame] | 80 | #if defined(CONFIG_M5407) |
Philippe De Muyter | 9c68015 | 2010-10-27 14:57:49 +0200 | [diff] [blame] | 81 | #define CACHE_MODE (CACR_DEC+CACR_DESB+CACR_DDCM_P+CACR_BEC+CACR_IEC) |
Greg Ungerer | 1c83af5 | 2010-11-04 13:53:26 +1000 | [diff] [blame] | 82 | #else |
| 83 | #define CACHE_MODE (CACR_DEC+CACR_DESB+CACR_DDCM_P+CACR_BEC+CACR_IEC+CACR_EUSP) |
| 84 | #endif |
Greg Ungerer | 0b0b808 | 2011-10-17 14:56:45 +1000 | [diff] [blame] | 85 | #define CACHE_INIT (CACR_DCINVA+CACR_BCINVA+CACR_ICINVA) |
| 86 | |
| 87 | #if defined(CONFIG_MMU) |
| 88 | /* |
| 89 | * If running with the MMU enabled then we need to map the internal |
| 90 | * register region as non-cacheable. And then we map all our RAM as |
| 91 | * cacheable and supervisor access only. |
| 92 | */ |
| 93 | #define ACR0_MODE (ACR_BA(CONFIG_MBAR)+ACR_ADMSK(0x1000000)+ \ |
| 94 | ACR_ENABLE+ACR_SUPER+ACR_CM_OFF_PRE+ACR_SP) |
| 95 | #define ACR1_MODE (ACR_BA(CONFIG_RAMBASE)+ACR_ADMSK(CONFIG_RAMSIZE)+ \ |
| 96 | ACR_ENABLE+ACR_SUPER+ACR_SP) |
| 97 | #define ACR2_MODE 0 |
| 98 | #define ACR3_MODE (ACR_BA(CONFIG_RAMBASE)+ACR_ADMSK(CONFIG_RAMSIZE)+ \ |
| 99 | ACR_ENABLE+ACR_SUPER+ACR_SP) |
| 100 | |
| 101 | #else |
| 102 | |
| 103 | /* |
| 104 | * For the non-MMU enabled case we map all of RAM as cacheable. |
| 105 | */ |
Greg Ungerer | 4a5bae4 | 2010-11-09 16:00:17 +1000 | [diff] [blame] | 106 | #if defined(CONFIG_CACHE_COPYBACK) |
| 107 | #define DATA_CACHE_MODE (ACR_ENABLE+ACR_ANY+ACR_CM_CP) |
| 108 | #else |
Philippe De Muyter | 9c68015 | 2010-10-27 14:57:49 +0200 | [diff] [blame] | 109 | #define DATA_CACHE_MODE (ACR_ENABLE+ACR_ANY+ACR_CM_WT) |
Greg Ungerer | 4a5bae4 | 2010-11-09 16:00:17 +1000 | [diff] [blame] | 110 | #endif |
Philippe De Muyter | 9c68015 | 2010-10-27 14:57:49 +0200 | [diff] [blame] | 111 | #define INSN_CACHE_MODE (ACR_ENABLE+ACR_ANY) |
| 112 | |
Greg Ungerer | 07ffee5 | 2010-11-10 15:22:19 +1000 | [diff] [blame] | 113 | #define CACHE_INVALIDATE (CACHE_MODE+CACR_DCINVA+CACR_BCINVA+CACR_ICINVA) |
| 114 | #define CACHE_INVALIDATEI (CACHE_MODE+CACR_BCINVA+CACR_ICINVA) |
| 115 | #define CACHE_INVALIDATED (CACHE_MODE+CACR_DCINVA) |
Greg Ungerer | 8ce877a | 2010-11-09 13:35:55 +1000 | [diff] [blame] | 116 | #define ACR0_MODE (0x000f0000+DATA_CACHE_MODE) |
| 117 | #define ACR1_MODE 0 |
| 118 | #define ACR2_MODE (0x000f0000+INSN_CACHE_MODE) |
| 119 | #define ACR3_MODE 0 |
| 120 | |
Philippe De Muyter | 9c68015 | 2010-10-27 14:57:49 +0200 | [diff] [blame] | 121 | #if ((DATA_CACHE_MODE & ACR_CM) == ACR_CM_CP) |
Greg Ungerer | d475e3e4 | 2010-11-09 14:27:50 +1000 | [diff] [blame] | 122 | /* Copyback cache mode must push dirty cache lines first */ |
| 123 | #define CACHE_PUSH |
Philippe De Muyter | 9c68015 | 2010-10-27 14:57:49 +0200 | [diff] [blame] | 124 | #endif |
Philippe De Muyter | b3d75b0 | 2010-10-27 14:57:48 +0200 | [diff] [blame] | 125 | |
Greg Ungerer | 0b0b808 | 2011-10-17 14:56:45 +1000 | [diff] [blame] | 126 | #endif /* CONFIG_MMU */ |
Philippe De Muyter | 5291fa9 | 2010-10-27 14:57:47 +0200 | [diff] [blame] | 127 | #endif /* m54xxacr_h */ |