blob: d3453ee072fc8aa859544e07598398884239d56f [file] [log] [blame]
Russell Kingf27ecac2005-08-18 21:31:00 +01001/*
Rob Herring520f7bd2012-12-27 13:10:24 -06002 * include/linux/irqchip/arm-gic.h
Russell Kingf27ecac2005-08-18 21:31:00 +01003 *
4 * Copyright (C) 2002 ARM Limited, All Rights Reserved.
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License version 2 as
8 * published by the Free Software Foundation.
9 */
Rob Herring520f7bd2012-12-27 13:10:24 -060010#ifndef __LINUX_IRQCHIP_ARM_GIC_H
11#define __LINUX_IRQCHIP_ARM_GIC_H
Russell Kingf27ecac2005-08-18 21:31:00 +010012
Russell Kingf27ecac2005-08-18 21:31:00 +010013#define GIC_CPU_CTRL 0x00
14#define GIC_CPU_PRIMASK 0x04
15#define GIC_CPU_BINPOINT 0x08
16#define GIC_CPU_INTACK 0x0c
17#define GIC_CPU_EOI 0x10
18#define GIC_CPU_RUNNINGPRI 0x14
19#define GIC_CPU_HIGHPRI 0x18
Christoffer Dall0307e172013-09-23 14:55:56 -070020#define GIC_CPU_ALIAS_BINPOINT 0x1c
21#define GIC_CPU_ACTIVEPRIO 0xd0
22#define GIC_CPU_IDENT 0xfc
Marc Zyngier0b996fd2015-08-26 17:00:44 +010023#define GIC_CPU_DEACTIVATE 0x1000
Russell Kingf27ecac2005-08-18 21:31:00 +010024
Feng Kane5f81532014-07-30 14:56:58 -070025#define GICC_ENABLE 0x1
26#define GICC_INT_PRI_THRESHOLD 0xf0
Marc Zyngier0b996fd2015-08-26 17:00:44 +010027
Christoffer Dall28232a42017-05-20 14:12:34 +020028#define GIC_CPU_CTRL_EnableGrp0_SHIFT 0
29#define GIC_CPU_CTRL_EnableGrp0 (1 << GIC_CPU_CTRL_EnableGrp0_SHIFT)
30#define GIC_CPU_CTRL_EnableGrp1_SHIFT 1
31#define GIC_CPU_CTRL_EnableGrp1 (1 << GIC_CPU_CTRL_EnableGrp1_SHIFT)
32#define GIC_CPU_CTRL_AckCtl_SHIFT 2
33#define GIC_CPU_CTRL_AckCtl (1 << GIC_CPU_CTRL_AckCtl_SHIFT)
34#define GIC_CPU_CTRL_FIQEn_SHIFT 3
35#define GIC_CPU_CTRL_FIQEn (1 << GIC_CPU_CTRL_FIQEn_SHIFT)
36#define GIC_CPU_CTRL_CBPR_SHIFT 4
37#define GIC_CPU_CTRL_CBPR (1 << GIC_CPU_CTRL_CBPR_SHIFT)
38#define GIC_CPU_CTRL_EOImodeNS_SHIFT 9
39#define GIC_CPU_CTRL_EOImodeNS (1 << GIC_CPU_CTRL_EOImodeNS_SHIFT)
Marc Zyngier0b996fd2015-08-26 17:00:44 +010040
Haojian Zhuangb8802f72014-05-11 16:05:58 +080041#define GICC_IAR_INT_ID_MASK 0x3ff
Feng Kane5f81532014-07-30 14:56:58 -070042#define GICC_INT_SPURIOUS 1023
Feng Kan32289502014-07-30 14:56:59 -070043#define GICC_DIS_BYPASS_MASK 0x1e0
Haojian Zhuangb8802f72014-05-11 16:05:58 +080044
Russell Kingf27ecac2005-08-18 21:31:00 +010045#define GIC_DIST_CTRL 0x000
46#define GIC_DIST_CTR 0x004
Marc Zyngier2b0cda82016-04-26 11:06:47 +010047#define GIC_DIST_IIDR 0x008
Christoffer Dall7c7945a2013-01-23 13:18:03 -050048#define GIC_DIST_IGROUP 0x080
Russell Kingf27ecac2005-08-18 21:31:00 +010049#define GIC_DIST_ENABLE_SET 0x100
50#define GIC_DIST_ENABLE_CLEAR 0x180
51#define GIC_DIST_PENDING_SET 0x200
52#define GIC_DIST_PENDING_CLEAR 0x280
Christoffer Dall7c7945a2013-01-23 13:18:03 -050053#define GIC_DIST_ACTIVE_SET 0x300
54#define GIC_DIST_ACTIVE_CLEAR 0x380
Russell Kingf27ecac2005-08-18 21:31:00 +010055#define GIC_DIST_PRI 0x400
56#define GIC_DIST_TARGET 0x800
57#define GIC_DIST_CONFIG 0xc00
58#define GIC_DIST_SOFTINT 0xf00
Nicolas Pitre1a6b69b2012-04-12 01:40:31 -040059#define GIC_DIST_SGI_PENDING_CLEAR 0xf10
60#define GIC_DIST_SGI_PENDING_SET 0xf20
Russell Kingf27ecac2005-08-18 21:31:00 +010061
Feng Kane5f81532014-07-30 14:56:58 -070062#define GICD_ENABLE 0x1
63#define GICD_DISABLE 0x0
64#define GICD_INT_ACTLOW_LVLTRIG 0x0
65#define GICD_INT_EN_CLR_X32 0xffffffff
66#define GICD_INT_EN_SET_SGI 0x0000ffff
67#define GICD_INT_EN_CLR_PPI 0xffff0000
68#define GICD_INT_DEF_PRI 0xa0
69#define GICD_INT_DEF_PRI_X4 ((GICD_INT_DEF_PRI << 24) |\
70 (GICD_INT_DEF_PRI << 16) |\
71 (GICD_INT_DEF_PRI << 8) |\
72 GICD_INT_DEF_PRI)
73
Marc Zyngierfdf77a72013-01-21 19:36:11 -050074#define GICH_HCR 0x0
75#define GICH_VTR 0x4
76#define GICH_VMCR 0x8
77#define GICH_MISR 0x10
78#define GICH_EISR0 0x20
79#define GICH_EISR1 0x24
80#define GICH_ELRSR0 0x30
81#define GICH_ELRSR1 0x34
82#define GICH_APR 0xf0
83#define GICH_LR0 0x100
84
85#define GICH_HCR_EN (1 << 0)
86#define GICH_HCR_UIE (1 << 1)
87
88#define GICH_LR_VIRTUALID (0x3ff << 0)
89#define GICH_LR_PHYSID_CPUID_SHIFT (10)
Marc Zyngierfb182cf2015-06-08 15:37:26 +010090#define GICH_LR_PHYSID_CPUID (0x3ff << GICH_LR_PHYSID_CPUID_SHIFT)
Marc Zyngier140b0862015-11-26 17:19:25 +000091#define GICH_LR_PRIORITY_SHIFT 23
Marc Zyngierfdf77a72013-01-21 19:36:11 -050092#define GICH_LR_STATE (3 << 28)
93#define GICH_LR_PENDING_BIT (1 << 28)
94#define GICH_LR_ACTIVE_BIT (1 << 29)
95#define GICH_LR_EOI (1 << 19)
Marc Zyngierfb182cf2015-06-08 15:37:26 +010096#define GICH_LR_HW (1 << 31)
Marc Zyngierfdf77a72013-01-21 19:36:11 -050097
Christoffer Dall28232a42017-05-20 14:12:34 +020098#define GICH_VMCR_ENABLE_GRP0_SHIFT 0
99#define GICH_VMCR_ENABLE_GRP0_MASK (1 << GICH_VMCR_ENABLE_GRP0_SHIFT)
100#define GICH_VMCR_ENABLE_GRP1_SHIFT 1
101#define GICH_VMCR_ENABLE_GRP1_MASK (1 << GICH_VMCR_ENABLE_GRP1_SHIFT)
102#define GICH_VMCR_ACK_CTL_SHIFT 2
103#define GICH_VMCR_ACK_CTL_MASK (1 << GICH_VMCR_ACK_CTL_SHIFT)
104#define GICH_VMCR_FIQ_EN_SHIFT 3
105#define GICH_VMCR_FIQ_EN_MASK (1 << GICH_VMCR_FIQ_EN_SHIFT)
106#define GICH_VMCR_CBPR_SHIFT 4
107#define GICH_VMCR_CBPR_MASK (1 << GICH_VMCR_CBPR_SHIFT)
108#define GICH_VMCR_EOI_MODE_SHIFT 9
109#define GICH_VMCR_EOI_MODE_MASK (1 << GICH_VMCR_EOI_MODE_SHIFT)
110
Christoffer Dall0307e172013-09-23 14:55:56 -0700111#define GICH_VMCR_PRIMASK_SHIFT 27
112#define GICH_VMCR_PRIMASK_MASK (0x1f << GICH_VMCR_PRIMASK_SHIFT)
113#define GICH_VMCR_BINPOINT_SHIFT 21
114#define GICH_VMCR_BINPOINT_MASK (0x7 << GICH_VMCR_BINPOINT_SHIFT)
115#define GICH_VMCR_ALIAS_BINPOINT_SHIFT 18
116#define GICH_VMCR_ALIAS_BINPOINT_MASK (0x7 << GICH_VMCR_ALIAS_BINPOINT_SHIFT)
117
Marc Zyngierfdf77a72013-01-21 19:36:11 -0500118#define GICH_MISR_EOI (1 << 0)
119#define GICH_MISR_U (1 << 1)
120
Christoffer Dall6d561112017-03-21 22:05:22 +0100121#define GICV_PMR_PRIORITY_SHIFT 3
122#define GICV_PMR_PRIORITY_MASK (0x1f << GICV_PMR_PRIORITY_SHIFT)
123
Marc Zyngiera96ab032013-01-24 13:39:43 +0000124#ifndef __ASSEMBLY__
125
Jason Cooperdf870c72014-11-27 18:27:49 +0000126#include <linux/irqdomain.h>
127
Rob Herring4294f8b2011-09-28 21:25:31 -0500128struct device_node;
Jon Huntercdbb8132016-06-07 16:12:32 +0100129struct gic_chip_data;
Rob Herring4294f8b2011-09-28 21:25:31 -0500130
Catalin Marinasb3a1bde2007-02-14 19:14:56 +0100131void gic_cascade_irq(unsigned int gic_nr, unsigned int irq);
Jon Hunter4c2880b2015-07-31 09:44:12 +0100132int gic_cpu_if_down(unsigned int gic_nr);
Jon Huntercdbb8132016-06-07 16:12:32 +0100133void gic_cpu_save(struct gic_chip_data *gic);
134void gic_cpu_restore(struct gic_chip_data *gic);
135void gic_dist_save(struct gic_chip_data *gic);
136void gic_dist_restore(struct gic_chip_data *gic);
Changhwan Youne807acb2011-07-16 10:49:47 +0900137
Linus Walleij8673c1d2015-10-24 00:15:52 +0200138/*
139 * Subdrivers that need some preparatory work can initialize their
140 * chips and call this to register their GICs.
141 */
142int gic_of_init(struct device_node *node, struct device_node *parent);
143
144/*
Jon Hunter9c8eddd2016-06-07 16:12:34 +0100145 * Initialises and registers a non-root or child GIC chip. Memory for
146 * the gic_chip_data structure is dynamically allocated.
147 */
148int gic_of_init_child(struct device *dev, struct gic_chip_data **gic, int irq);
149
150/*
Linus Walleij8673c1d2015-10-24 00:15:52 +0200151 * Legacy platforms not converted to DT yet must use this to init
152 * their GIC
153 */
Marc Zyngiere81a7cd2015-10-13 12:51:39 +0100154void gic_init(unsigned int nr, int start,
155 void __iomem *dist , void __iomem *cpu);
Marc Zyngierdb0d4db2011-11-12 16:09:49 +0000156
Suravee Suthikulpanit0644b3d2015-12-10 08:55:30 -0800157int gicv2m_init(struct fwnode_handle *parent_handle,
158 struct irq_domain *parent);
Suravee Suthikulpanit853a33c2014-11-25 18:47:22 +0000159
Nicolas Pitre14d2ca62012-11-28 18:48:19 -0500160void gic_send_sgi(unsigned int cpu_id, unsigned int irq);
Nicolas Pitreed967622012-07-05 21:33:26 -0400161int gic_get_cpu_id(unsigned int cpu);
Nicolas Pitre1a6b69b2012-04-12 01:40:31 -0400162void gic_migrate_target(unsigned int new_cpu_id);
Nicolas Pitreeeb44652012-11-28 18:17:25 -0500163unsigned long gic_get_sgir_physaddr(void);
Nicolas Pitre1a6b69b2012-04-12 01:40:31 -0400164
Marc Zyngiera96ab032013-01-24 13:39:43 +0000165#endif /* __ASSEMBLY */
Russell Kingf27ecac2005-08-18 21:31:00 +0100166#endif