blob: 8f001fa155a1ca510512674f0e207bfc3dd89e48 [file] [log] [blame]
Eric Anholt673a3942008-07-30 12:06:12 -07001/*
2 * Copyright © 2008 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 *
26 */
27
28#include "drmP.h"
29#include "drm.h"
30#include "i915_drm.h"
31#include "i915_drv.h"
Chris Wilson1c5d22f2009-08-25 11:15:50 +010032#include "i915_trace.h"
Jesse Barnes652c3932009-08-17 13:31:43 -070033#include "intel_drv.h"
Hugh Dickins5949eac2011-06-27 16:18:18 -070034#include <linux/shmem_fs.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090035#include <linux/slab.h>
Eric Anholt673a3942008-07-30 12:06:12 -070036#include <linux/swap.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080037#include <linux/pci.h>
Daniel Vetter1286ff72012-05-10 15:25:09 +020038#include <linux/dma-buf.h>
Eric Anholt673a3942008-07-30 12:06:12 -070039
Chris Wilson05394f32010-11-08 19:18:58 +000040static void i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj);
41static void i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj);
Chris Wilson88241782011-01-07 17:09:48 +000042static __must_check int i915_gem_object_bind_to_gtt(struct drm_i915_gem_object *obj,
43 unsigned alignment,
Chris Wilson86a1ee22012-08-11 15:41:04 +010044 bool map_and_fenceable,
45 bool nonblocking);
Chris Wilson05394f32010-11-08 19:18:58 +000046static int i915_gem_phys_pwrite(struct drm_device *dev,
47 struct drm_i915_gem_object *obj,
Dave Airlie71acb5e2008-12-30 20:31:46 +100048 struct drm_i915_gem_pwrite *args,
Chris Wilson05394f32010-11-08 19:18:58 +000049 struct drm_file *file);
Eric Anholt673a3942008-07-30 12:06:12 -070050
Chris Wilson61050802012-04-17 15:31:31 +010051static void i915_gem_write_fence(struct drm_device *dev, int reg,
52 struct drm_i915_gem_object *obj);
53static void i915_gem_object_update_fence(struct drm_i915_gem_object *obj,
54 struct drm_i915_fence_reg *fence,
55 bool enable);
56
Chris Wilson17250b72010-10-28 12:51:39 +010057static int i915_gem_inactive_shrink(struct shrinker *shrinker,
Ying Han1495f232011-05-24 17:12:27 -070058 struct shrink_control *sc);
Chris Wilson6c085a72012-08-20 11:40:46 +020059static long i915_gem_purge(struct drm_i915_private *dev_priv, long target);
60static void i915_gem_shrink_all(struct drm_i915_private *dev_priv);
Daniel Vetter8c599672011-12-14 13:57:31 +010061static void i915_gem_object_truncate(struct drm_i915_gem_object *obj);
Chris Wilson31169712009-09-14 16:50:28 +010062
Chris Wilson61050802012-04-17 15:31:31 +010063static inline void i915_gem_object_fence_lost(struct drm_i915_gem_object *obj)
64{
65 if (obj->tiling_mode)
66 i915_gem_release_mmap(obj);
67
68 /* As we do not have an associated fence register, we will force
69 * a tiling change if we ever need to acquire one.
70 */
Chris Wilson5d82e3e2012-04-21 16:23:23 +010071 obj->fence_dirty = false;
Chris Wilson61050802012-04-17 15:31:31 +010072 obj->fence_reg = I915_FENCE_REG_NONE;
73}
74
Chris Wilson73aa8082010-09-30 11:46:12 +010075/* some bookkeeping */
76static void i915_gem_info_add_obj(struct drm_i915_private *dev_priv,
77 size_t size)
78{
79 dev_priv->mm.object_count++;
80 dev_priv->mm.object_memory += size;
81}
82
83static void i915_gem_info_remove_obj(struct drm_i915_private *dev_priv,
84 size_t size)
85{
86 dev_priv->mm.object_count--;
87 dev_priv->mm.object_memory -= size;
88}
89
Chris Wilson21dd3732011-01-26 15:55:56 +000090static int
91i915_gem_wait_for_error(struct drm_device *dev)
Chris Wilson30dbf0c2010-09-25 10:19:17 +010092{
93 struct drm_i915_private *dev_priv = dev->dev_private;
94 struct completion *x = &dev_priv->error_completion;
95 unsigned long flags;
96 int ret;
97
98 if (!atomic_read(&dev_priv->mm.wedged))
99 return 0;
100
Daniel Vetter0a6759c2012-07-04 22:18:41 +0200101 /*
102 * Only wait 10 seconds for the gpu reset to complete to avoid hanging
103 * userspace. If it takes that long something really bad is going on and
104 * we should simply try to bail out and fail as gracefully as possible.
105 */
106 ret = wait_for_completion_interruptible_timeout(x, 10*HZ);
107 if (ret == 0) {
108 DRM_ERROR("Timed out waiting for the gpu reset to complete\n");
109 return -EIO;
110 } else if (ret < 0) {
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100111 return ret;
Daniel Vetter0a6759c2012-07-04 22:18:41 +0200112 }
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100113
Chris Wilson21dd3732011-01-26 15:55:56 +0000114 if (atomic_read(&dev_priv->mm.wedged)) {
115 /* GPU is hung, bump the completion count to account for
116 * the token we just consumed so that we never hit zero and
117 * end up waiting upon a subsequent completion event that
118 * will never happen.
119 */
120 spin_lock_irqsave(&x->wait.lock, flags);
121 x->done++;
122 spin_unlock_irqrestore(&x->wait.lock, flags);
123 }
124 return 0;
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100125}
126
Chris Wilson54cf91d2010-11-25 18:00:26 +0000127int i915_mutex_lock_interruptible(struct drm_device *dev)
Chris Wilson76c1dec2010-09-25 11:22:51 +0100128{
Chris Wilson76c1dec2010-09-25 11:22:51 +0100129 int ret;
130
Chris Wilson21dd3732011-01-26 15:55:56 +0000131 ret = i915_gem_wait_for_error(dev);
Chris Wilson76c1dec2010-09-25 11:22:51 +0100132 if (ret)
133 return ret;
134
135 ret = mutex_lock_interruptible(&dev->struct_mutex);
136 if (ret)
137 return ret;
138
Chris Wilson23bc5982010-09-29 16:10:57 +0100139 WARN_ON(i915_verify_lists(dev));
Chris Wilson76c1dec2010-09-25 11:22:51 +0100140 return 0;
141}
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100142
Chris Wilson7d1c4802010-08-07 21:45:03 +0100143static inline bool
Chris Wilson05394f32010-11-08 19:18:58 +0000144i915_gem_object_is_inactive(struct drm_i915_gem_object *obj)
Chris Wilson7d1c4802010-08-07 21:45:03 +0100145{
Chris Wilson6c085a72012-08-20 11:40:46 +0200146 return obj->gtt_space && !obj->active;
Chris Wilson7d1c4802010-08-07 21:45:03 +0100147}
148
Eric Anholt673a3942008-07-30 12:06:12 -0700149int
150i915_gem_init_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +0000151 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700152{
Eric Anholt673a3942008-07-30 12:06:12 -0700153 struct drm_i915_gem_init *args = data;
Chris Wilson20217462010-11-23 15:26:33 +0000154
Daniel Vetter7bb6fb82012-04-24 08:22:52 +0200155 if (drm_core_check_feature(dev, DRIVER_MODESET))
156 return -ENODEV;
157
Chris Wilson20217462010-11-23 15:26:33 +0000158 if (args->gtt_start >= args->gtt_end ||
159 (args->gtt_end | args->gtt_start) & (PAGE_SIZE - 1))
160 return -EINVAL;
Eric Anholt673a3942008-07-30 12:06:12 -0700161
Daniel Vetterf534bc02012-03-26 22:37:04 +0200162 /* GEM with user mode setting was never supported on ilk and later. */
163 if (INTEL_INFO(dev)->gen >= 5)
164 return -ENODEV;
165
Eric Anholt673a3942008-07-30 12:06:12 -0700166 mutex_lock(&dev->struct_mutex);
Daniel Vetter644ec022012-03-26 09:45:40 +0200167 i915_gem_init_global_gtt(dev, args->gtt_start,
168 args->gtt_end, args->gtt_end);
Eric Anholt673a3942008-07-30 12:06:12 -0700169 mutex_unlock(&dev->struct_mutex);
170
Chris Wilson20217462010-11-23 15:26:33 +0000171 return 0;
Eric Anholt673a3942008-07-30 12:06:12 -0700172}
173
Eric Anholt5a125c32008-10-22 21:40:13 -0700174int
175i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +0000176 struct drm_file *file)
Eric Anholt5a125c32008-10-22 21:40:13 -0700177{
Chris Wilson73aa8082010-09-30 11:46:12 +0100178 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholt5a125c32008-10-22 21:40:13 -0700179 struct drm_i915_gem_get_aperture *args = data;
Chris Wilson6299f992010-11-24 12:23:44 +0000180 struct drm_i915_gem_object *obj;
181 size_t pinned;
Eric Anholt5a125c32008-10-22 21:40:13 -0700182
Chris Wilson6299f992010-11-24 12:23:44 +0000183 pinned = 0;
Chris Wilson73aa8082010-09-30 11:46:12 +0100184 mutex_lock(&dev->struct_mutex);
Chris Wilson6c085a72012-08-20 11:40:46 +0200185 list_for_each_entry(obj, &dev_priv->mm.bound_list, gtt_list)
Chris Wilson1b502472012-04-24 15:47:30 +0100186 if (obj->pin_count)
187 pinned += obj->gtt_space->size;
Chris Wilson73aa8082010-09-30 11:46:12 +0100188 mutex_unlock(&dev->struct_mutex);
Eric Anholt5a125c32008-10-22 21:40:13 -0700189
Chris Wilson6299f992010-11-24 12:23:44 +0000190 args->aper_size = dev_priv->mm.gtt_total;
Akshay Joshi0206e352011-08-16 15:34:10 -0400191 args->aper_available_size = args->aper_size - pinned;
Chris Wilson6299f992010-11-24 12:23:44 +0000192
Eric Anholt5a125c32008-10-22 21:40:13 -0700193 return 0;
194}
195
Dave Airlieff72145b2011-02-07 12:16:14 +1000196static int
197i915_gem_create(struct drm_file *file,
198 struct drm_device *dev,
199 uint64_t size,
200 uint32_t *handle_p)
Eric Anholt673a3942008-07-30 12:06:12 -0700201{
Chris Wilson05394f32010-11-08 19:18:58 +0000202 struct drm_i915_gem_object *obj;
Pekka Paalanena1a2d1d2009-08-23 12:40:55 +0300203 int ret;
204 u32 handle;
Eric Anholt673a3942008-07-30 12:06:12 -0700205
Dave Airlieff72145b2011-02-07 12:16:14 +1000206 size = roundup(size, PAGE_SIZE);
Chris Wilson8ffc0242011-09-14 14:14:28 +0200207 if (size == 0)
208 return -EINVAL;
Eric Anholt673a3942008-07-30 12:06:12 -0700209
210 /* Allocate the new object */
Dave Airlieff72145b2011-02-07 12:16:14 +1000211 obj = i915_gem_alloc_object(dev, size);
Eric Anholt673a3942008-07-30 12:06:12 -0700212 if (obj == NULL)
213 return -ENOMEM;
214
Chris Wilson05394f32010-11-08 19:18:58 +0000215 ret = drm_gem_handle_create(file, &obj->base, &handle);
Chris Wilson1dfd9752010-09-06 14:44:14 +0100216 if (ret) {
Chris Wilson05394f32010-11-08 19:18:58 +0000217 drm_gem_object_release(&obj->base);
218 i915_gem_info_remove_obj(dev->dev_private, obj->base.size);
Chris Wilson202f2fe2010-10-14 13:20:40 +0100219 kfree(obj);
Eric Anholt673a3942008-07-30 12:06:12 -0700220 return ret;
Chris Wilson1dfd9752010-09-06 14:44:14 +0100221 }
222
Chris Wilson202f2fe2010-10-14 13:20:40 +0100223 /* drop reference from allocate - handle holds it now */
Chris Wilson05394f32010-11-08 19:18:58 +0000224 drm_gem_object_unreference(&obj->base);
Chris Wilson202f2fe2010-10-14 13:20:40 +0100225 trace_i915_gem_object_create(obj);
226
Dave Airlieff72145b2011-02-07 12:16:14 +1000227 *handle_p = handle;
Eric Anholt673a3942008-07-30 12:06:12 -0700228 return 0;
229}
230
Dave Airlieff72145b2011-02-07 12:16:14 +1000231int
232i915_gem_dumb_create(struct drm_file *file,
233 struct drm_device *dev,
234 struct drm_mode_create_dumb *args)
235{
236 /* have to work out size/pitch and return them */
Chris Wilsoned0291f2011-03-19 08:21:45 +0000237 args->pitch = ALIGN(args->width * ((args->bpp + 7) / 8), 64);
Dave Airlieff72145b2011-02-07 12:16:14 +1000238 args->size = args->pitch * args->height;
239 return i915_gem_create(file, dev,
240 args->size, &args->handle);
241}
242
243int i915_gem_dumb_destroy(struct drm_file *file,
244 struct drm_device *dev,
245 uint32_t handle)
246{
247 return drm_gem_handle_delete(file, handle);
248}
249
250/**
251 * Creates a new mm object and returns a handle to it.
252 */
253int
254i915_gem_create_ioctl(struct drm_device *dev, void *data,
255 struct drm_file *file)
256{
257 struct drm_i915_gem_create *args = data;
Daniel Vetter63ed2cb2012-04-23 16:50:50 +0200258
Dave Airlieff72145b2011-02-07 12:16:14 +1000259 return i915_gem_create(file, dev,
260 args->size, &args->handle);
261}
262
Chris Wilson05394f32010-11-08 19:18:58 +0000263static int i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
Eric Anholt280b7132009-03-12 16:56:27 -0700264{
Chris Wilson05394f32010-11-08 19:18:58 +0000265 drm_i915_private_t *dev_priv = obj->base.dev->dev_private;
Eric Anholt280b7132009-03-12 16:56:27 -0700266
267 return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
Chris Wilson05394f32010-11-08 19:18:58 +0000268 obj->tiling_mode != I915_TILING_NONE;
Eric Anholt280b7132009-03-12 16:56:27 -0700269}
270
Daniel Vetter8c599672011-12-14 13:57:31 +0100271static inline int
Daniel Vetter8461d222011-12-14 13:57:32 +0100272__copy_to_user_swizzled(char __user *cpu_vaddr,
273 const char *gpu_vaddr, int gpu_offset,
274 int length)
275{
276 int ret, cpu_offset = 0;
277
278 while (length > 0) {
279 int cacheline_end = ALIGN(gpu_offset + 1, 64);
280 int this_length = min(cacheline_end - gpu_offset, length);
281 int swizzled_gpu_offset = gpu_offset ^ 64;
282
283 ret = __copy_to_user(cpu_vaddr + cpu_offset,
284 gpu_vaddr + swizzled_gpu_offset,
285 this_length);
286 if (ret)
287 return ret + length;
288
289 cpu_offset += this_length;
290 gpu_offset += this_length;
291 length -= this_length;
292 }
293
294 return 0;
295}
296
297static inline int
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -0700298__copy_from_user_swizzled(char *gpu_vaddr, int gpu_offset,
299 const char __user *cpu_vaddr,
Daniel Vetter8c599672011-12-14 13:57:31 +0100300 int length)
301{
302 int ret, cpu_offset = 0;
303
304 while (length > 0) {
305 int cacheline_end = ALIGN(gpu_offset + 1, 64);
306 int this_length = min(cacheline_end - gpu_offset, length);
307 int swizzled_gpu_offset = gpu_offset ^ 64;
308
309 ret = __copy_from_user(gpu_vaddr + swizzled_gpu_offset,
310 cpu_vaddr + cpu_offset,
311 this_length);
312 if (ret)
313 return ret + length;
314
315 cpu_offset += this_length;
316 gpu_offset += this_length;
317 length -= this_length;
318 }
319
320 return 0;
321}
322
Daniel Vetterd174bd62012-03-25 19:47:40 +0200323/* Per-page copy function for the shmem pread fastpath.
324 * Flushes invalid cachelines before reading the target if
325 * needs_clflush is set. */
Eric Anholteb014592009-03-10 11:44:52 -0700326static int
Daniel Vetterd174bd62012-03-25 19:47:40 +0200327shmem_pread_fast(struct page *page, int shmem_page_offset, int page_length,
328 char __user *user_data,
329 bool page_do_bit17_swizzling, bool needs_clflush)
330{
331 char *vaddr;
332 int ret;
333
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200334 if (unlikely(page_do_bit17_swizzling))
Daniel Vetterd174bd62012-03-25 19:47:40 +0200335 return -EINVAL;
336
337 vaddr = kmap_atomic(page);
338 if (needs_clflush)
339 drm_clflush_virt_range(vaddr + shmem_page_offset,
340 page_length);
341 ret = __copy_to_user_inatomic(user_data,
342 vaddr + shmem_page_offset,
343 page_length);
344 kunmap_atomic(vaddr);
345
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100346 return ret ? -EFAULT : 0;
Daniel Vetterd174bd62012-03-25 19:47:40 +0200347}
348
Daniel Vetter23c18c72012-03-25 19:47:42 +0200349static void
350shmem_clflush_swizzled_range(char *addr, unsigned long length,
351 bool swizzled)
352{
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200353 if (unlikely(swizzled)) {
Daniel Vetter23c18c72012-03-25 19:47:42 +0200354 unsigned long start = (unsigned long) addr;
355 unsigned long end = (unsigned long) addr + length;
356
357 /* For swizzling simply ensure that we always flush both
358 * channels. Lame, but simple and it works. Swizzled
359 * pwrite/pread is far from a hotpath - current userspace
360 * doesn't use it at all. */
361 start = round_down(start, 128);
362 end = round_up(end, 128);
363
364 drm_clflush_virt_range((void *)start, end - start);
365 } else {
366 drm_clflush_virt_range(addr, length);
367 }
368
369}
370
Daniel Vetterd174bd62012-03-25 19:47:40 +0200371/* Only difference to the fast-path function is that this can handle bit17
372 * and uses non-atomic copy and kmap functions. */
373static int
374shmem_pread_slow(struct page *page, int shmem_page_offset, int page_length,
375 char __user *user_data,
376 bool page_do_bit17_swizzling, bool needs_clflush)
377{
378 char *vaddr;
379 int ret;
380
381 vaddr = kmap(page);
382 if (needs_clflush)
Daniel Vetter23c18c72012-03-25 19:47:42 +0200383 shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
384 page_length,
385 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200386
387 if (page_do_bit17_swizzling)
388 ret = __copy_to_user_swizzled(user_data,
389 vaddr, shmem_page_offset,
390 page_length);
391 else
392 ret = __copy_to_user(user_data,
393 vaddr + shmem_page_offset,
394 page_length);
395 kunmap(page);
396
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100397 return ret ? - EFAULT : 0;
Daniel Vetterd174bd62012-03-25 19:47:40 +0200398}
399
Eric Anholteb014592009-03-10 11:44:52 -0700400static int
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200401i915_gem_shmem_pread(struct drm_device *dev,
402 struct drm_i915_gem_object *obj,
403 struct drm_i915_gem_pread *args,
404 struct drm_file *file)
Eric Anholteb014592009-03-10 11:44:52 -0700405{
Daniel Vetter8461d222011-12-14 13:57:32 +0100406 char __user *user_data;
Eric Anholteb014592009-03-10 11:44:52 -0700407 ssize_t remain;
Daniel Vetter8461d222011-12-14 13:57:32 +0100408 loff_t offset;
Ben Widawskyeb2c0c82012-02-15 14:42:43 +0100409 int shmem_page_offset, page_length, ret = 0;
Daniel Vetter8461d222011-12-14 13:57:32 +0100410 int obj_do_bit17_swizzling, page_do_bit17_swizzling;
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200411 int hit_slowpath = 0;
Daniel Vetter96d79b52012-03-25 19:47:36 +0200412 int prefaulted = 0;
Daniel Vetter84897312012-03-25 19:47:31 +0200413 int needs_clflush = 0;
Chris Wilson9da3da62012-06-01 15:20:22 +0100414 struct scatterlist *sg;
415 int i;
Eric Anholteb014592009-03-10 11:44:52 -0700416
Daniel Vetter8461d222011-12-14 13:57:32 +0100417 user_data = (char __user *) (uintptr_t) args->data_ptr;
Eric Anholteb014592009-03-10 11:44:52 -0700418 remain = args->size;
419
Daniel Vetter8461d222011-12-14 13:57:32 +0100420 obj_do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
Eric Anholteb014592009-03-10 11:44:52 -0700421
Daniel Vetter84897312012-03-25 19:47:31 +0200422 if (!(obj->base.read_domains & I915_GEM_DOMAIN_CPU)) {
423 /* If we're not in the cpu read domain, set ourself into the gtt
424 * read domain and manually flush cachelines (if required). This
425 * optimizes for the case when the gpu will dirty the data
426 * anyway again before the next pread happens. */
427 if (obj->cache_level == I915_CACHE_NONE)
428 needs_clflush = 1;
Chris Wilson6c085a72012-08-20 11:40:46 +0200429 if (obj->gtt_space) {
430 ret = i915_gem_object_set_to_gtt_domain(obj, false);
431 if (ret)
432 return ret;
433 }
Daniel Vetter84897312012-03-25 19:47:31 +0200434 }
Eric Anholteb014592009-03-10 11:44:52 -0700435
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100436 ret = i915_gem_object_get_pages(obj);
437 if (ret)
438 return ret;
439
440 i915_gem_object_pin_pages(obj);
441
Eric Anholteb014592009-03-10 11:44:52 -0700442 offset = args->offset;
Daniel Vetter8461d222011-12-14 13:57:32 +0100443
Chris Wilson9da3da62012-06-01 15:20:22 +0100444 for_each_sg(obj->pages->sgl, sg, obj->pages->nents, i) {
Chris Wilsone5281cc2010-10-28 13:45:36 +0100445 struct page *page;
446
Chris Wilson9da3da62012-06-01 15:20:22 +0100447 if (i < offset >> PAGE_SHIFT)
448 continue;
449
450 if (remain <= 0)
451 break;
452
Eric Anholteb014592009-03-10 11:44:52 -0700453 /* Operation in this page
454 *
Eric Anholteb014592009-03-10 11:44:52 -0700455 * shmem_page_offset = offset within page in shmem file
Eric Anholteb014592009-03-10 11:44:52 -0700456 * page_length = bytes to copy for this page
457 */
Chris Wilsonc8cbbb82011-05-12 22:17:11 +0100458 shmem_page_offset = offset_in_page(offset);
Eric Anholteb014592009-03-10 11:44:52 -0700459 page_length = remain;
460 if ((shmem_page_offset + page_length) > PAGE_SIZE)
461 page_length = PAGE_SIZE - shmem_page_offset;
Eric Anholteb014592009-03-10 11:44:52 -0700462
Chris Wilson9da3da62012-06-01 15:20:22 +0100463 page = sg_page(sg);
Daniel Vetter8461d222011-12-14 13:57:32 +0100464 page_do_bit17_swizzling = obj_do_bit17_swizzling &&
465 (page_to_phys(page) & (1 << 17)) != 0;
466
Daniel Vetterd174bd62012-03-25 19:47:40 +0200467 ret = shmem_pread_fast(page, shmem_page_offset, page_length,
468 user_data, page_do_bit17_swizzling,
469 needs_clflush);
470 if (ret == 0)
471 goto next_page;
Eric Anholteb014592009-03-10 11:44:52 -0700472
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200473 hit_slowpath = 1;
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200474 mutex_unlock(&dev->struct_mutex);
475
Daniel Vetter96d79b52012-03-25 19:47:36 +0200476 if (!prefaulted) {
Daniel Vetterf56f8212012-03-25 19:47:41 +0200477 ret = fault_in_multipages_writeable(user_data, remain);
Daniel Vetter96d79b52012-03-25 19:47:36 +0200478 /* Userspace is tricking us, but we've already clobbered
479 * its pages with the prefault and promised to write the
480 * data up to the first fault. Hence ignore any errors
481 * and just continue. */
482 (void)ret;
483 prefaulted = 1;
484 }
485
Daniel Vetterd174bd62012-03-25 19:47:40 +0200486 ret = shmem_pread_slow(page, shmem_page_offset, page_length,
487 user_data, page_do_bit17_swizzling,
488 needs_clflush);
Eric Anholteb014592009-03-10 11:44:52 -0700489
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200490 mutex_lock(&dev->struct_mutex);
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100491
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200492next_page:
Chris Wilsone5281cc2010-10-28 13:45:36 +0100493 mark_page_accessed(page);
Chris Wilsone5281cc2010-10-28 13:45:36 +0100494
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100495 if (ret)
Daniel Vetter8461d222011-12-14 13:57:32 +0100496 goto out;
Daniel Vetter8461d222011-12-14 13:57:32 +0100497
Eric Anholteb014592009-03-10 11:44:52 -0700498 remain -= page_length;
Daniel Vetter8461d222011-12-14 13:57:32 +0100499 user_data += page_length;
Eric Anholteb014592009-03-10 11:44:52 -0700500 offset += page_length;
501 }
502
Chris Wilson4f27b752010-10-14 15:26:45 +0100503out:
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100504 i915_gem_object_unpin_pages(obj);
505
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200506 if (hit_slowpath) {
507 /* Fixup: Kill any reinstated backing storage pages */
508 if (obj->madv == __I915_MADV_PURGED)
509 i915_gem_object_truncate(obj);
510 }
Eric Anholteb014592009-03-10 11:44:52 -0700511
512 return ret;
513}
514
Eric Anholt673a3942008-07-30 12:06:12 -0700515/**
516 * Reads data from the object referenced by handle.
517 *
518 * On error, the contents of *data are undefined.
519 */
520int
521i915_gem_pread_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +0000522 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700523{
524 struct drm_i915_gem_pread *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +0000525 struct drm_i915_gem_object *obj;
Chris Wilson35b62a82010-09-26 20:23:38 +0100526 int ret = 0;
Eric Anholt673a3942008-07-30 12:06:12 -0700527
Chris Wilson51311d02010-11-17 09:10:42 +0000528 if (args->size == 0)
529 return 0;
530
531 if (!access_ok(VERIFY_WRITE,
532 (char __user *)(uintptr_t)args->data_ptr,
533 args->size))
534 return -EFAULT;
535
Chris Wilson4f27b752010-10-14 15:26:45 +0100536 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100537 if (ret)
Chris Wilson4f27b752010-10-14 15:26:45 +0100538 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700539
Chris Wilson05394f32010-11-08 19:18:58 +0000540 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +0000541 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100542 ret = -ENOENT;
543 goto unlock;
Chris Wilson4f27b752010-10-14 15:26:45 +0100544 }
Eric Anholt673a3942008-07-30 12:06:12 -0700545
Chris Wilson7dcd2492010-09-26 20:21:44 +0100546 /* Bounds check source. */
Chris Wilson05394f32010-11-08 19:18:58 +0000547 if (args->offset > obj->base.size ||
548 args->size > obj->base.size - args->offset) {
Chris Wilsonce9d4192010-09-26 20:50:05 +0100549 ret = -EINVAL;
Chris Wilson35b62a82010-09-26 20:23:38 +0100550 goto out;
Chris Wilsonce9d4192010-09-26 20:50:05 +0100551 }
552
Daniel Vetter1286ff72012-05-10 15:25:09 +0200553 /* prime objects have no backing filp to GEM pread/pwrite
554 * pages from.
555 */
556 if (!obj->base.filp) {
557 ret = -EINVAL;
558 goto out;
559 }
560
Chris Wilsondb53a302011-02-03 11:57:46 +0000561 trace_i915_gem_object_pread(obj, args->offset, args->size);
562
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200563 ret = i915_gem_shmem_pread(dev, obj, args, file);
Eric Anholt673a3942008-07-30 12:06:12 -0700564
Chris Wilson35b62a82010-09-26 20:23:38 +0100565out:
Chris Wilson05394f32010-11-08 19:18:58 +0000566 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100567unlock:
Chris Wilson4f27b752010-10-14 15:26:45 +0100568 mutex_unlock(&dev->struct_mutex);
Eric Anholteb014592009-03-10 11:44:52 -0700569 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700570}
571
Keith Packard0839ccb2008-10-30 19:38:48 -0700572/* This is the fast write path which cannot handle
573 * page faults in the source data
Linus Torvalds9b7530cc2008-10-20 14:16:43 -0700574 */
Linus Torvalds9b7530cc2008-10-20 14:16:43 -0700575
Keith Packard0839ccb2008-10-30 19:38:48 -0700576static inline int
577fast_user_write(struct io_mapping *mapping,
578 loff_t page_base, int page_offset,
579 char __user *user_data,
580 int length)
581{
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -0700582 void __iomem *vaddr_atomic;
583 void *vaddr;
Keith Packard0839ccb2008-10-30 19:38:48 -0700584 unsigned long unwritten;
585
Peter Zijlstra3e4d3af2010-10-26 14:21:51 -0700586 vaddr_atomic = io_mapping_map_atomic_wc(mapping, page_base);
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -0700587 /* We can use the cpu mem copy function because this is X86. */
588 vaddr = (void __force*)vaddr_atomic + page_offset;
589 unwritten = __copy_from_user_inatomic_nocache(vaddr,
Keith Packard0839ccb2008-10-30 19:38:48 -0700590 user_data, length);
Peter Zijlstra3e4d3af2010-10-26 14:21:51 -0700591 io_mapping_unmap_atomic(vaddr_atomic);
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100592 return unwritten;
Keith Packard0839ccb2008-10-30 19:38:48 -0700593}
594
Eric Anholt3de09aa2009-03-09 09:42:23 -0700595/**
596 * This is the fast pwrite path, where we copy the data directly from the
597 * user into the GTT, uncached.
598 */
Eric Anholt673a3942008-07-30 12:06:12 -0700599static int
Chris Wilson05394f32010-11-08 19:18:58 +0000600i915_gem_gtt_pwrite_fast(struct drm_device *dev,
601 struct drm_i915_gem_object *obj,
Eric Anholt3de09aa2009-03-09 09:42:23 -0700602 struct drm_i915_gem_pwrite *args,
Chris Wilson05394f32010-11-08 19:18:58 +0000603 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700604{
Keith Packard0839ccb2008-10-30 19:38:48 -0700605 drm_i915_private_t *dev_priv = dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -0700606 ssize_t remain;
Keith Packard0839ccb2008-10-30 19:38:48 -0700607 loff_t offset, page_base;
Eric Anholt673a3942008-07-30 12:06:12 -0700608 char __user *user_data;
Daniel Vetter935aaa62012-03-25 19:47:35 +0200609 int page_offset, page_length, ret;
610
Chris Wilson86a1ee22012-08-11 15:41:04 +0100611 ret = i915_gem_object_pin(obj, 0, true, true);
Daniel Vetter935aaa62012-03-25 19:47:35 +0200612 if (ret)
613 goto out;
614
615 ret = i915_gem_object_set_to_gtt_domain(obj, true);
616 if (ret)
617 goto out_unpin;
618
619 ret = i915_gem_object_put_fence(obj);
620 if (ret)
621 goto out_unpin;
Eric Anholt673a3942008-07-30 12:06:12 -0700622
623 user_data = (char __user *) (uintptr_t) args->data_ptr;
624 remain = args->size;
Eric Anholt673a3942008-07-30 12:06:12 -0700625
Chris Wilson05394f32010-11-08 19:18:58 +0000626 offset = obj->gtt_offset + args->offset;
Eric Anholt673a3942008-07-30 12:06:12 -0700627
628 while (remain > 0) {
629 /* Operation in this page
630 *
Keith Packard0839ccb2008-10-30 19:38:48 -0700631 * page_base = page offset within aperture
632 * page_offset = offset within page
633 * page_length = bytes to copy for this page
Eric Anholt673a3942008-07-30 12:06:12 -0700634 */
Chris Wilsonc8cbbb82011-05-12 22:17:11 +0100635 page_base = offset & PAGE_MASK;
636 page_offset = offset_in_page(offset);
Keith Packard0839ccb2008-10-30 19:38:48 -0700637 page_length = remain;
638 if ((page_offset + remain) > PAGE_SIZE)
639 page_length = PAGE_SIZE - page_offset;
Eric Anholt673a3942008-07-30 12:06:12 -0700640
Keith Packard0839ccb2008-10-30 19:38:48 -0700641 /* If we get a fault while copying data, then (presumably) our
Eric Anholt3de09aa2009-03-09 09:42:23 -0700642 * source page isn't available. Return the error and we'll
643 * retry in the slow path.
Keith Packard0839ccb2008-10-30 19:38:48 -0700644 */
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100645 if (fast_user_write(dev_priv->mm.gtt_mapping, page_base,
Daniel Vetter935aaa62012-03-25 19:47:35 +0200646 page_offset, user_data, page_length)) {
647 ret = -EFAULT;
648 goto out_unpin;
649 }
Eric Anholt673a3942008-07-30 12:06:12 -0700650
Keith Packard0839ccb2008-10-30 19:38:48 -0700651 remain -= page_length;
652 user_data += page_length;
653 offset += page_length;
Eric Anholt673a3942008-07-30 12:06:12 -0700654 }
Eric Anholt673a3942008-07-30 12:06:12 -0700655
Daniel Vetter935aaa62012-03-25 19:47:35 +0200656out_unpin:
657 i915_gem_object_unpin(obj);
658out:
Eric Anholt3de09aa2009-03-09 09:42:23 -0700659 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700660}
661
Daniel Vetterd174bd62012-03-25 19:47:40 +0200662/* Per-page copy function for the shmem pwrite fastpath.
663 * Flushes invalid cachelines before writing to the target if
664 * needs_clflush_before is set and flushes out any written cachelines after
665 * writing if needs_clflush is set. */
Eric Anholt673a3942008-07-30 12:06:12 -0700666static int
Daniel Vetterd174bd62012-03-25 19:47:40 +0200667shmem_pwrite_fast(struct page *page, int shmem_page_offset, int page_length,
668 char __user *user_data,
669 bool page_do_bit17_swizzling,
670 bool needs_clflush_before,
671 bool needs_clflush_after)
Eric Anholt673a3942008-07-30 12:06:12 -0700672{
Daniel Vetterd174bd62012-03-25 19:47:40 +0200673 char *vaddr;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700674 int ret;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700675
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200676 if (unlikely(page_do_bit17_swizzling))
Daniel Vetterd174bd62012-03-25 19:47:40 +0200677 return -EINVAL;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700678
Daniel Vetterd174bd62012-03-25 19:47:40 +0200679 vaddr = kmap_atomic(page);
680 if (needs_clflush_before)
681 drm_clflush_virt_range(vaddr + shmem_page_offset,
682 page_length);
683 ret = __copy_from_user_inatomic_nocache(vaddr + shmem_page_offset,
684 user_data,
685 page_length);
686 if (needs_clflush_after)
687 drm_clflush_virt_range(vaddr + shmem_page_offset,
688 page_length);
689 kunmap_atomic(vaddr);
Eric Anholt3de09aa2009-03-09 09:42:23 -0700690
Chris Wilson755d2212012-09-04 21:02:55 +0100691 return ret ? -EFAULT : 0;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700692}
693
Daniel Vetterd174bd62012-03-25 19:47:40 +0200694/* Only difference to the fast-path function is that this can handle bit17
695 * and uses non-atomic copy and kmap functions. */
Eric Anholt3043c602008-10-02 12:24:47 -0700696static int
Daniel Vetterd174bd62012-03-25 19:47:40 +0200697shmem_pwrite_slow(struct page *page, int shmem_page_offset, int page_length,
698 char __user *user_data,
699 bool page_do_bit17_swizzling,
700 bool needs_clflush_before,
701 bool needs_clflush_after)
Eric Anholt673a3942008-07-30 12:06:12 -0700702{
Daniel Vetterd174bd62012-03-25 19:47:40 +0200703 char *vaddr;
704 int ret;
Eric Anholt40123c12009-03-09 13:42:30 -0700705
Daniel Vetterd174bd62012-03-25 19:47:40 +0200706 vaddr = kmap(page);
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200707 if (unlikely(needs_clflush_before || page_do_bit17_swizzling))
Daniel Vetter23c18c72012-03-25 19:47:42 +0200708 shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
709 page_length,
710 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200711 if (page_do_bit17_swizzling)
712 ret = __copy_from_user_swizzled(vaddr, shmem_page_offset,
Chris Wilsone5281cc2010-10-28 13:45:36 +0100713 user_data,
714 page_length);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200715 else
716 ret = __copy_from_user(vaddr + shmem_page_offset,
717 user_data,
718 page_length);
719 if (needs_clflush_after)
Daniel Vetter23c18c72012-03-25 19:47:42 +0200720 shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
721 page_length,
722 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200723 kunmap(page);
Chris Wilsone5281cc2010-10-28 13:45:36 +0100724
Chris Wilson755d2212012-09-04 21:02:55 +0100725 return ret ? -EFAULT : 0;
Eric Anholt40123c12009-03-09 13:42:30 -0700726}
727
Eric Anholt40123c12009-03-09 13:42:30 -0700728static int
Daniel Vettere244a442012-03-25 19:47:28 +0200729i915_gem_shmem_pwrite(struct drm_device *dev,
730 struct drm_i915_gem_object *obj,
731 struct drm_i915_gem_pwrite *args,
732 struct drm_file *file)
Eric Anholt40123c12009-03-09 13:42:30 -0700733{
Eric Anholt40123c12009-03-09 13:42:30 -0700734 ssize_t remain;
Daniel Vetter8c599672011-12-14 13:57:31 +0100735 loff_t offset;
736 char __user *user_data;
Ben Widawskyeb2c0c82012-02-15 14:42:43 +0100737 int shmem_page_offset, page_length, ret = 0;
Daniel Vetter8c599672011-12-14 13:57:31 +0100738 int obj_do_bit17_swizzling, page_do_bit17_swizzling;
Daniel Vettere244a442012-03-25 19:47:28 +0200739 int hit_slowpath = 0;
Daniel Vetter58642882012-03-25 19:47:37 +0200740 int needs_clflush_after = 0;
741 int needs_clflush_before = 0;
Chris Wilson9da3da62012-06-01 15:20:22 +0100742 int i;
743 struct scatterlist *sg;
Eric Anholt40123c12009-03-09 13:42:30 -0700744
Daniel Vetter8c599672011-12-14 13:57:31 +0100745 user_data = (char __user *) (uintptr_t) args->data_ptr;
Eric Anholt40123c12009-03-09 13:42:30 -0700746 remain = args->size;
747
Daniel Vetter8c599672011-12-14 13:57:31 +0100748 obj_do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
Eric Anholt40123c12009-03-09 13:42:30 -0700749
Daniel Vetter58642882012-03-25 19:47:37 +0200750 if (obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
751 /* If we're not in the cpu write domain, set ourself into the gtt
752 * write domain and manually flush cachelines (if required). This
753 * optimizes for the case when the gpu will use the data
754 * right away and we therefore have to clflush anyway. */
755 if (obj->cache_level == I915_CACHE_NONE)
756 needs_clflush_after = 1;
Chris Wilson6c085a72012-08-20 11:40:46 +0200757 if (obj->gtt_space) {
758 ret = i915_gem_object_set_to_gtt_domain(obj, true);
759 if (ret)
760 return ret;
761 }
Daniel Vetter58642882012-03-25 19:47:37 +0200762 }
763 /* Same trick applies for invalidate partially written cachelines before
764 * writing. */
765 if (!(obj->base.read_domains & I915_GEM_DOMAIN_CPU)
766 && obj->cache_level == I915_CACHE_NONE)
767 needs_clflush_before = 1;
768
Chris Wilson755d2212012-09-04 21:02:55 +0100769 ret = i915_gem_object_get_pages(obj);
770 if (ret)
771 return ret;
772
773 i915_gem_object_pin_pages(obj);
774
Eric Anholt40123c12009-03-09 13:42:30 -0700775 offset = args->offset;
Chris Wilson05394f32010-11-08 19:18:58 +0000776 obj->dirty = 1;
Eric Anholt40123c12009-03-09 13:42:30 -0700777
Chris Wilson9da3da62012-06-01 15:20:22 +0100778 for_each_sg(obj->pages->sgl, sg, obj->pages->nents, i) {
Chris Wilsone5281cc2010-10-28 13:45:36 +0100779 struct page *page;
Daniel Vetter58642882012-03-25 19:47:37 +0200780 int partial_cacheline_write;
Chris Wilsone5281cc2010-10-28 13:45:36 +0100781
Chris Wilson9da3da62012-06-01 15:20:22 +0100782 if (i < offset >> PAGE_SHIFT)
783 continue;
784
785 if (remain <= 0)
786 break;
787
Eric Anholt40123c12009-03-09 13:42:30 -0700788 /* Operation in this page
789 *
Eric Anholt40123c12009-03-09 13:42:30 -0700790 * shmem_page_offset = offset within page in shmem file
Eric Anholt40123c12009-03-09 13:42:30 -0700791 * page_length = bytes to copy for this page
792 */
Chris Wilsonc8cbbb82011-05-12 22:17:11 +0100793 shmem_page_offset = offset_in_page(offset);
Eric Anholt40123c12009-03-09 13:42:30 -0700794
795 page_length = remain;
796 if ((shmem_page_offset + page_length) > PAGE_SIZE)
797 page_length = PAGE_SIZE - shmem_page_offset;
Eric Anholt40123c12009-03-09 13:42:30 -0700798
Daniel Vetter58642882012-03-25 19:47:37 +0200799 /* If we don't overwrite a cacheline completely we need to be
800 * careful to have up-to-date data by first clflushing. Don't
801 * overcomplicate things and flush the entire patch. */
802 partial_cacheline_write = needs_clflush_before &&
803 ((shmem_page_offset | page_length)
804 & (boot_cpu_data.x86_clflush_size - 1));
805
Chris Wilson9da3da62012-06-01 15:20:22 +0100806 page = sg_page(sg);
Daniel Vetter8c599672011-12-14 13:57:31 +0100807 page_do_bit17_swizzling = obj_do_bit17_swizzling &&
808 (page_to_phys(page) & (1 << 17)) != 0;
809
Daniel Vetterd174bd62012-03-25 19:47:40 +0200810 ret = shmem_pwrite_fast(page, shmem_page_offset, page_length,
811 user_data, page_do_bit17_swizzling,
812 partial_cacheline_write,
813 needs_clflush_after);
814 if (ret == 0)
815 goto next_page;
Eric Anholt40123c12009-03-09 13:42:30 -0700816
Daniel Vettere244a442012-03-25 19:47:28 +0200817 hit_slowpath = 1;
Daniel Vettere244a442012-03-25 19:47:28 +0200818 mutex_unlock(&dev->struct_mutex);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200819 ret = shmem_pwrite_slow(page, shmem_page_offset, page_length,
820 user_data, page_do_bit17_swizzling,
821 partial_cacheline_write,
822 needs_clflush_after);
Eric Anholt40123c12009-03-09 13:42:30 -0700823
Daniel Vettere244a442012-03-25 19:47:28 +0200824 mutex_lock(&dev->struct_mutex);
Chris Wilson755d2212012-09-04 21:02:55 +0100825
Daniel Vettere244a442012-03-25 19:47:28 +0200826next_page:
Chris Wilsone5281cc2010-10-28 13:45:36 +0100827 set_page_dirty(page);
828 mark_page_accessed(page);
Chris Wilsone5281cc2010-10-28 13:45:36 +0100829
Chris Wilson755d2212012-09-04 21:02:55 +0100830 if (ret)
Daniel Vetter8c599672011-12-14 13:57:31 +0100831 goto out;
Daniel Vetter8c599672011-12-14 13:57:31 +0100832
Eric Anholt40123c12009-03-09 13:42:30 -0700833 remain -= page_length;
Daniel Vetter8c599672011-12-14 13:57:31 +0100834 user_data += page_length;
Eric Anholt40123c12009-03-09 13:42:30 -0700835 offset += page_length;
836 }
837
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100838out:
Chris Wilson755d2212012-09-04 21:02:55 +0100839 i915_gem_object_unpin_pages(obj);
840
Daniel Vettere244a442012-03-25 19:47:28 +0200841 if (hit_slowpath) {
842 /* Fixup: Kill any reinstated backing storage pages */
843 if (obj->madv == __I915_MADV_PURGED)
844 i915_gem_object_truncate(obj);
845 /* and flush dirty cachelines in case the object isn't in the cpu write
846 * domain anymore. */
847 if (obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
848 i915_gem_clflush_object(obj);
849 intel_gtt_chipset_flush();
850 }
Daniel Vetter8c599672011-12-14 13:57:31 +0100851 }
Eric Anholt40123c12009-03-09 13:42:30 -0700852
Daniel Vetter58642882012-03-25 19:47:37 +0200853 if (needs_clflush_after)
854 intel_gtt_chipset_flush();
855
Eric Anholt40123c12009-03-09 13:42:30 -0700856 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700857}
858
859/**
860 * Writes data to the object referenced by handle.
861 *
862 * On error, the contents of the buffer that were to be modified are undefined.
863 */
864int
865i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100866 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700867{
868 struct drm_i915_gem_pwrite *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +0000869 struct drm_i915_gem_object *obj;
Chris Wilson51311d02010-11-17 09:10:42 +0000870 int ret;
871
872 if (args->size == 0)
873 return 0;
874
875 if (!access_ok(VERIFY_READ,
876 (char __user *)(uintptr_t)args->data_ptr,
877 args->size))
878 return -EFAULT;
879
Daniel Vetterf56f8212012-03-25 19:47:41 +0200880 ret = fault_in_multipages_readable((char __user *)(uintptr_t)args->data_ptr,
881 args->size);
Chris Wilson51311d02010-11-17 09:10:42 +0000882 if (ret)
883 return -EFAULT;
Eric Anholt673a3942008-07-30 12:06:12 -0700884
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100885 ret = i915_mutex_lock_interruptible(dev);
886 if (ret)
887 return ret;
888
Chris Wilson05394f32010-11-08 19:18:58 +0000889 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +0000890 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100891 ret = -ENOENT;
892 goto unlock;
893 }
Eric Anholt673a3942008-07-30 12:06:12 -0700894
Chris Wilson7dcd2492010-09-26 20:21:44 +0100895 /* Bounds check destination. */
Chris Wilson05394f32010-11-08 19:18:58 +0000896 if (args->offset > obj->base.size ||
897 args->size > obj->base.size - args->offset) {
Chris Wilsonce9d4192010-09-26 20:50:05 +0100898 ret = -EINVAL;
Chris Wilson35b62a82010-09-26 20:23:38 +0100899 goto out;
Chris Wilsonce9d4192010-09-26 20:50:05 +0100900 }
901
Daniel Vetter1286ff72012-05-10 15:25:09 +0200902 /* prime objects have no backing filp to GEM pread/pwrite
903 * pages from.
904 */
905 if (!obj->base.filp) {
906 ret = -EINVAL;
907 goto out;
908 }
909
Chris Wilsondb53a302011-02-03 11:57:46 +0000910 trace_i915_gem_object_pwrite(obj, args->offset, args->size);
911
Daniel Vetter935aaa62012-03-25 19:47:35 +0200912 ret = -EFAULT;
Eric Anholt673a3942008-07-30 12:06:12 -0700913 /* We can only do the GTT pwrite on untiled buffers, as otherwise
914 * it would end up going through the fenced access, and we'll get
915 * different detiling behavior between reading and writing.
916 * pread/pwrite currently are reading and writing from the CPU
917 * perspective, requiring manual detiling by the client.
918 */
Daniel Vetter5c0480f2011-12-14 13:57:30 +0100919 if (obj->phys_obj) {
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100920 ret = i915_gem_phys_pwrite(dev, obj, args, file);
Daniel Vetter5c0480f2011-12-14 13:57:30 +0100921 goto out;
922 }
923
Chris Wilson86a1ee22012-08-11 15:41:04 +0100924 if (obj->cache_level == I915_CACHE_NONE &&
Daniel Vetterc07496f2012-04-13 15:51:51 +0200925 obj->tiling_mode == I915_TILING_NONE &&
Daniel Vetter5c0480f2011-12-14 13:57:30 +0100926 obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100927 ret = i915_gem_gtt_pwrite_fast(dev, obj, args, file);
Daniel Vetter935aaa62012-03-25 19:47:35 +0200928 /* Note that the gtt paths might fail with non-page-backed user
929 * pointers (e.g. gtt mappings when moving data between
930 * textures). Fallback to the shmem path in that case. */
Eric Anholt40123c12009-03-09 13:42:30 -0700931 }
Eric Anholt673a3942008-07-30 12:06:12 -0700932
Chris Wilson86a1ee22012-08-11 15:41:04 +0100933 if (ret == -EFAULT || ret == -ENOSPC)
Daniel Vetter935aaa62012-03-25 19:47:35 +0200934 ret = i915_gem_shmem_pwrite(dev, obj, args, file);
Daniel Vetter5c0480f2011-12-14 13:57:30 +0100935
Chris Wilson35b62a82010-09-26 20:23:38 +0100936out:
Chris Wilson05394f32010-11-08 19:18:58 +0000937 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100938unlock:
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100939 mutex_unlock(&dev->struct_mutex);
Eric Anholt673a3942008-07-30 12:06:12 -0700940 return ret;
941}
942
Chris Wilsonb3612372012-08-24 09:35:08 +0100943int
944i915_gem_check_wedge(struct drm_i915_private *dev_priv,
945 bool interruptible)
946{
947 if (atomic_read(&dev_priv->mm.wedged)) {
948 struct completion *x = &dev_priv->error_completion;
949 bool recovery_complete;
950 unsigned long flags;
951
952 /* Give the error handler a chance to run. */
953 spin_lock_irqsave(&x->wait.lock, flags);
954 recovery_complete = x->done > 0;
955 spin_unlock_irqrestore(&x->wait.lock, flags);
956
957 /* Non-interruptible callers can't handle -EAGAIN, hence return
958 * -EIO unconditionally for these. */
959 if (!interruptible)
960 return -EIO;
961
962 /* Recovery complete, but still wedged means reset failure. */
963 if (recovery_complete)
964 return -EIO;
965
966 return -EAGAIN;
967 }
968
969 return 0;
970}
971
972/*
973 * Compare seqno against outstanding lazy request. Emit a request if they are
974 * equal.
975 */
976static int
977i915_gem_check_olr(struct intel_ring_buffer *ring, u32 seqno)
978{
979 int ret;
980
981 BUG_ON(!mutex_is_locked(&ring->dev->struct_mutex));
982
983 ret = 0;
984 if (seqno == ring->outstanding_lazy_request)
985 ret = i915_add_request(ring, NULL, NULL);
986
987 return ret;
988}
989
990/**
991 * __wait_seqno - wait until execution of seqno has finished
992 * @ring: the ring expected to report seqno
993 * @seqno: duh!
994 * @interruptible: do an interruptible wait (normally yes)
995 * @timeout: in - how long to wait (NULL forever); out - how much time remaining
996 *
997 * Returns 0 if the seqno was found within the alloted time. Else returns the
998 * errno with remaining time filled in timeout argument.
999 */
1000static int __wait_seqno(struct intel_ring_buffer *ring, u32 seqno,
1001 bool interruptible, struct timespec *timeout)
1002{
1003 drm_i915_private_t *dev_priv = ring->dev->dev_private;
1004 struct timespec before, now, wait_time={1,0};
1005 unsigned long timeout_jiffies;
1006 long end;
1007 bool wait_forever = true;
1008 int ret;
1009
1010 if (i915_seqno_passed(ring->get_seqno(ring, true), seqno))
1011 return 0;
1012
1013 trace_i915_gem_request_wait_begin(ring, seqno);
1014
1015 if (timeout != NULL) {
1016 wait_time = *timeout;
1017 wait_forever = false;
1018 }
1019
1020 timeout_jiffies = timespec_to_jiffies(&wait_time);
1021
1022 if (WARN_ON(!ring->irq_get(ring)))
1023 return -ENODEV;
1024
1025 /* Record current time in case interrupted by signal, or wedged * */
1026 getrawmonotonic(&before);
1027
1028#define EXIT_COND \
1029 (i915_seqno_passed(ring->get_seqno(ring, false), seqno) || \
1030 atomic_read(&dev_priv->mm.wedged))
1031 do {
1032 if (interruptible)
1033 end = wait_event_interruptible_timeout(ring->irq_queue,
1034 EXIT_COND,
1035 timeout_jiffies);
1036 else
1037 end = wait_event_timeout(ring->irq_queue, EXIT_COND,
1038 timeout_jiffies);
1039
1040 ret = i915_gem_check_wedge(dev_priv, interruptible);
1041 if (ret)
1042 end = ret;
1043 } while (end == 0 && wait_forever);
1044
1045 getrawmonotonic(&now);
1046
1047 ring->irq_put(ring);
1048 trace_i915_gem_request_wait_end(ring, seqno);
1049#undef EXIT_COND
1050
1051 if (timeout) {
1052 struct timespec sleep_time = timespec_sub(now, before);
1053 *timeout = timespec_sub(*timeout, sleep_time);
1054 }
1055
1056 switch (end) {
1057 case -EIO:
1058 case -EAGAIN: /* Wedged */
1059 case -ERESTARTSYS: /* Signal */
1060 return (int)end;
1061 case 0: /* Timeout */
1062 if (timeout)
1063 set_normalized_timespec(timeout, 0, 0);
1064 return -ETIME;
1065 default: /* Completed */
1066 WARN_ON(end < 0); /* We're not aware of other errors */
1067 return 0;
1068 }
1069}
1070
1071/**
1072 * Waits for a sequence number to be signaled, and cleans up the
1073 * request and object lists appropriately for that event.
1074 */
1075int
1076i915_wait_seqno(struct intel_ring_buffer *ring, uint32_t seqno)
1077{
1078 struct drm_device *dev = ring->dev;
1079 struct drm_i915_private *dev_priv = dev->dev_private;
1080 bool interruptible = dev_priv->mm.interruptible;
1081 int ret;
1082
1083 BUG_ON(!mutex_is_locked(&dev->struct_mutex));
1084 BUG_ON(seqno == 0);
1085
1086 ret = i915_gem_check_wedge(dev_priv, interruptible);
1087 if (ret)
1088 return ret;
1089
1090 ret = i915_gem_check_olr(ring, seqno);
1091 if (ret)
1092 return ret;
1093
1094 return __wait_seqno(ring, seqno, interruptible, NULL);
1095}
1096
1097/**
1098 * Ensures that all rendering to the object has completed and the object is
1099 * safe to unbind from the GTT or access from the CPU.
1100 */
1101static __must_check int
1102i915_gem_object_wait_rendering(struct drm_i915_gem_object *obj,
1103 bool readonly)
1104{
1105 struct intel_ring_buffer *ring = obj->ring;
1106 u32 seqno;
1107 int ret;
1108
1109 seqno = readonly ? obj->last_write_seqno : obj->last_read_seqno;
1110 if (seqno == 0)
1111 return 0;
1112
1113 ret = i915_wait_seqno(ring, seqno);
1114 if (ret)
1115 return ret;
1116
1117 i915_gem_retire_requests_ring(ring);
1118
1119 /* Manually manage the write flush as we may have not yet
1120 * retired the buffer.
1121 */
1122 if (obj->last_write_seqno &&
1123 i915_seqno_passed(seqno, obj->last_write_seqno)) {
1124 obj->last_write_seqno = 0;
1125 obj->base.write_domain &= ~I915_GEM_GPU_DOMAINS;
1126 }
1127
1128 return 0;
1129}
1130
Chris Wilson3236f572012-08-24 09:35:09 +01001131/* A nonblocking variant of the above wait. This is a highly dangerous routine
1132 * as the object state may change during this call.
1133 */
1134static __must_check int
1135i915_gem_object_wait_rendering__nonblocking(struct drm_i915_gem_object *obj,
1136 bool readonly)
1137{
1138 struct drm_device *dev = obj->base.dev;
1139 struct drm_i915_private *dev_priv = dev->dev_private;
1140 struct intel_ring_buffer *ring = obj->ring;
1141 u32 seqno;
1142 int ret;
1143
1144 BUG_ON(!mutex_is_locked(&dev->struct_mutex));
1145 BUG_ON(!dev_priv->mm.interruptible);
1146
1147 seqno = readonly ? obj->last_write_seqno : obj->last_read_seqno;
1148 if (seqno == 0)
1149 return 0;
1150
1151 ret = i915_gem_check_wedge(dev_priv, true);
1152 if (ret)
1153 return ret;
1154
1155 ret = i915_gem_check_olr(ring, seqno);
1156 if (ret)
1157 return ret;
1158
1159 mutex_unlock(&dev->struct_mutex);
1160 ret = __wait_seqno(ring, seqno, true, NULL);
1161 mutex_lock(&dev->struct_mutex);
1162
1163 i915_gem_retire_requests_ring(ring);
1164
1165 /* Manually manage the write flush as we may have not yet
1166 * retired the buffer.
1167 */
1168 if (obj->last_write_seqno &&
1169 i915_seqno_passed(seqno, obj->last_write_seqno)) {
1170 obj->last_write_seqno = 0;
1171 obj->base.write_domain &= ~I915_GEM_GPU_DOMAINS;
1172 }
1173
1174 return ret;
1175}
1176
Eric Anholt673a3942008-07-30 12:06:12 -07001177/**
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001178 * Called when user space prepares to use an object with the CPU, either
1179 * through the mmap ioctl's mapping or a GTT mapping.
Eric Anholt673a3942008-07-30 12:06:12 -07001180 */
1181int
1182i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001183 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001184{
1185 struct drm_i915_gem_set_domain *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001186 struct drm_i915_gem_object *obj;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001187 uint32_t read_domains = args->read_domains;
1188 uint32_t write_domain = args->write_domain;
Eric Anholt673a3942008-07-30 12:06:12 -07001189 int ret;
1190
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001191 /* Only handle setting domains to types used by the CPU. */
Chris Wilson21d509e2009-06-06 09:46:02 +01001192 if (write_domain & I915_GEM_GPU_DOMAINS)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001193 return -EINVAL;
1194
Chris Wilson21d509e2009-06-06 09:46:02 +01001195 if (read_domains & I915_GEM_GPU_DOMAINS)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001196 return -EINVAL;
1197
1198 /* Having something in the write domain implies it's in the read
1199 * domain, and only that read domain. Enforce that in the request.
1200 */
1201 if (write_domain != 0 && read_domains != write_domain)
1202 return -EINVAL;
1203
Chris Wilson76c1dec2010-09-25 11:22:51 +01001204 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001205 if (ret)
Chris Wilson76c1dec2010-09-25 11:22:51 +01001206 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001207
Chris Wilson05394f32010-11-08 19:18:58 +00001208 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00001209 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001210 ret = -ENOENT;
1211 goto unlock;
Chris Wilson76c1dec2010-09-25 11:22:51 +01001212 }
Jesse Barnes652c3932009-08-17 13:31:43 -07001213
Chris Wilson3236f572012-08-24 09:35:09 +01001214 /* Try to flush the object off the GPU without holding the lock.
1215 * We will repeat the flush holding the lock in the normal manner
1216 * to catch cases where we are gazumped.
1217 */
1218 ret = i915_gem_object_wait_rendering__nonblocking(obj, !write_domain);
1219 if (ret)
1220 goto unref;
1221
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001222 if (read_domains & I915_GEM_DOMAIN_GTT) {
1223 ret = i915_gem_object_set_to_gtt_domain(obj, write_domain != 0);
Eric Anholt02354392008-11-26 13:58:13 -08001224
1225 /* Silently promote "you're not bound, there was nothing to do"
1226 * to success, since the client was just asking us to
1227 * make sure everything was done.
1228 */
1229 if (ret == -EINVAL)
1230 ret = 0;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001231 } else {
Eric Anholte47c68e2008-11-14 13:35:19 -08001232 ret = i915_gem_object_set_to_cpu_domain(obj, write_domain != 0);
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001233 }
1234
Chris Wilson3236f572012-08-24 09:35:09 +01001235unref:
Chris Wilson05394f32010-11-08 19:18:58 +00001236 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001237unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07001238 mutex_unlock(&dev->struct_mutex);
1239 return ret;
1240}
1241
1242/**
1243 * Called when user space has done writes to this buffer
1244 */
1245int
1246i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001247 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001248{
1249 struct drm_i915_gem_sw_finish *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001250 struct drm_i915_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07001251 int ret = 0;
1252
Chris Wilson76c1dec2010-09-25 11:22:51 +01001253 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001254 if (ret)
Chris Wilson76c1dec2010-09-25 11:22:51 +01001255 return ret;
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001256
Chris Wilson05394f32010-11-08 19:18:58 +00001257 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00001258 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001259 ret = -ENOENT;
1260 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07001261 }
1262
Eric Anholt673a3942008-07-30 12:06:12 -07001263 /* Pinned buffers may be scanout, so flush the cache */
Chris Wilson05394f32010-11-08 19:18:58 +00001264 if (obj->pin_count)
Eric Anholte47c68e2008-11-14 13:35:19 -08001265 i915_gem_object_flush_cpu_write_domain(obj);
1266
Chris Wilson05394f32010-11-08 19:18:58 +00001267 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001268unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07001269 mutex_unlock(&dev->struct_mutex);
1270 return ret;
1271}
1272
1273/**
1274 * Maps the contents of an object, returning the address it is mapped
1275 * into.
1276 *
1277 * While the mapping holds a reference on the contents of the object, it doesn't
1278 * imply a ref on the object itself.
1279 */
1280int
1281i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001282 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001283{
1284 struct drm_i915_gem_mmap *args = data;
1285 struct drm_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07001286 unsigned long addr;
1287
Chris Wilson05394f32010-11-08 19:18:58 +00001288 obj = drm_gem_object_lookup(dev, file, args->handle);
Eric Anholt673a3942008-07-30 12:06:12 -07001289 if (obj == NULL)
Chris Wilsonbf79cb92010-08-04 14:19:46 +01001290 return -ENOENT;
Eric Anholt673a3942008-07-30 12:06:12 -07001291
Daniel Vetter1286ff72012-05-10 15:25:09 +02001292 /* prime objects have no backing filp to GEM mmap
1293 * pages from.
1294 */
1295 if (!obj->filp) {
1296 drm_gem_object_unreference_unlocked(obj);
1297 return -EINVAL;
1298 }
1299
Linus Torvalds6be5ceb2012-04-20 17:13:58 -07001300 addr = vm_mmap(obj->filp, 0, args->size,
Eric Anholt673a3942008-07-30 12:06:12 -07001301 PROT_READ | PROT_WRITE, MAP_SHARED,
1302 args->offset);
Luca Barbieribc9025b2010-02-09 05:49:12 +00001303 drm_gem_object_unreference_unlocked(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001304 if (IS_ERR((void *)addr))
1305 return addr;
1306
1307 args->addr_ptr = (uint64_t) addr;
1308
1309 return 0;
1310}
1311
Jesse Barnesde151cf2008-11-12 10:03:55 -08001312/**
1313 * i915_gem_fault - fault a page into the GTT
1314 * vma: VMA in question
1315 * vmf: fault info
1316 *
1317 * The fault handler is set up by drm_gem_mmap() when a object is GTT mapped
1318 * from userspace. The fault handler takes care of binding the object to
1319 * the GTT (if needed), allocating and programming a fence register (again,
1320 * only if needed based on whether the old reg is still valid or the object
1321 * is tiled) and inserting a new PTE into the faulting process.
1322 *
1323 * Note that the faulting process may involve evicting existing objects
1324 * from the GTT and/or fence registers to make room. So performance may
1325 * suffer if the GTT working set is large or there are few fence registers
1326 * left.
1327 */
1328int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf)
1329{
Chris Wilson05394f32010-11-08 19:18:58 +00001330 struct drm_i915_gem_object *obj = to_intel_bo(vma->vm_private_data);
1331 struct drm_device *dev = obj->base.dev;
Chris Wilson7d1c4802010-08-07 21:45:03 +01001332 drm_i915_private_t *dev_priv = dev->dev_private;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001333 pgoff_t page_offset;
1334 unsigned long pfn;
1335 int ret = 0;
Jesse Barnes0f973f22009-01-26 17:10:45 -08001336 bool write = !!(vmf->flags & FAULT_FLAG_WRITE);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001337
1338 /* We don't use vmf->pgoff since that has the fake offset */
1339 page_offset = ((unsigned long)vmf->virtual_address - vma->vm_start) >>
1340 PAGE_SHIFT;
1341
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001342 ret = i915_mutex_lock_interruptible(dev);
1343 if (ret)
1344 goto out;
Chris Wilsona00b10c2010-09-24 21:15:47 +01001345
Chris Wilsondb53a302011-02-03 11:57:46 +00001346 trace_i915_gem_object_fault(obj, page_offset, true, write);
1347
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001348 /* Now bind it into the GTT if needed */
Chris Wilson919926a2010-11-12 13:42:53 +00001349 if (!obj->map_and_fenceable) {
1350 ret = i915_gem_object_unbind(obj);
1351 if (ret)
1352 goto unlock;
Chris Wilsona00b10c2010-09-24 21:15:47 +01001353 }
Chris Wilson05394f32010-11-08 19:18:58 +00001354 if (!obj->gtt_space) {
Chris Wilson86a1ee22012-08-11 15:41:04 +01001355 ret = i915_gem_object_bind_to_gtt(obj, 0, true, false);
Chris Wilsonc7150892009-09-23 00:43:56 +01001356 if (ret)
1357 goto unlock;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001358
Eric Anholte92d03b2011-06-14 16:43:09 -07001359 ret = i915_gem_object_set_to_gtt_domain(obj, write);
1360 if (ret)
1361 goto unlock;
1362 }
Chris Wilson4a684a42010-10-28 14:44:08 +01001363
Daniel Vetter74898d72012-02-15 23:50:22 +01001364 if (!obj->has_global_gtt_mapping)
1365 i915_gem_gtt_bind_object(obj, obj->cache_level);
1366
Chris Wilson06d98132012-04-17 15:31:24 +01001367 ret = i915_gem_object_get_fence(obj);
Chris Wilsond9e86c02010-11-10 16:40:20 +00001368 if (ret)
1369 goto unlock;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001370
Chris Wilson05394f32010-11-08 19:18:58 +00001371 if (i915_gem_object_is_inactive(obj))
1372 list_move_tail(&obj->mm_list, &dev_priv->mm.inactive_list);
Chris Wilson7d1c4802010-08-07 21:45:03 +01001373
Chris Wilson6299f992010-11-24 12:23:44 +00001374 obj->fault_mappable = true;
1375
Daniel Vetterdd2757f2012-06-07 15:55:57 +02001376 pfn = ((dev_priv->mm.gtt_base_addr + obj->gtt_offset) >> PAGE_SHIFT) +
Jesse Barnesde151cf2008-11-12 10:03:55 -08001377 page_offset;
1378
1379 /* Finally, remap it using the new GTT offset */
1380 ret = vm_insert_pfn(vma, (unsigned long)vmf->virtual_address, pfn);
Chris Wilsonc7150892009-09-23 00:43:56 +01001381unlock:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001382 mutex_unlock(&dev->struct_mutex);
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001383out:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001384 switch (ret) {
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001385 case -EIO:
Daniel Vettera9340cc2012-07-04 22:18:42 +02001386 /* If this -EIO is due to a gpu hang, give the reset code a
1387 * chance to clean up the mess. Otherwise return the proper
1388 * SIGBUS. */
1389 if (!atomic_read(&dev_priv->mm.wedged))
1390 return VM_FAULT_SIGBUS;
Chris Wilson045e7692010-11-07 09:18:22 +00001391 case -EAGAIN:
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001392 /* Give the error handler a chance to run and move the
1393 * objects off the GPU active list. Next time we service the
1394 * fault, we should be able to transition the page into the
1395 * GTT without touching the GPU (and so avoid further
1396 * EIO/EGAIN). If the GPU is wedged, then there is no issue
1397 * with coherency, just lost writes.
1398 */
Chris Wilson045e7692010-11-07 09:18:22 +00001399 set_need_resched();
Chris Wilsonc7150892009-09-23 00:43:56 +01001400 case 0:
1401 case -ERESTARTSYS:
Chris Wilsonbed636a2011-02-11 20:31:19 +00001402 case -EINTR:
Chris Wilsonc7150892009-09-23 00:43:56 +01001403 return VM_FAULT_NOPAGE;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001404 case -ENOMEM:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001405 return VM_FAULT_OOM;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001406 default:
Chris Wilsonc7150892009-09-23 00:43:56 +01001407 return VM_FAULT_SIGBUS;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001408 }
1409}
1410
1411/**
Chris Wilson901782b2009-07-10 08:18:50 +01001412 * i915_gem_release_mmap - remove physical page mappings
1413 * @obj: obj in question
1414 *
André Goddard Rosaaf901ca2009-11-14 13:09:05 -02001415 * Preserve the reservation of the mmapping with the DRM core code, but
Chris Wilson901782b2009-07-10 08:18:50 +01001416 * relinquish ownership of the pages back to the system.
1417 *
1418 * It is vital that we remove the page mapping if we have mapped a tiled
1419 * object through the GTT and then lose the fence register due to
1420 * resource pressure. Similarly if the object has been moved out of the
1421 * aperture, than pages mapped into userspace must be revoked. Removing the
1422 * mapping will then trigger a page fault on the next user access, allowing
1423 * fixup by i915_gem_fault().
1424 */
Eric Anholtd05ca302009-07-10 13:02:26 -07001425void
Chris Wilson05394f32010-11-08 19:18:58 +00001426i915_gem_release_mmap(struct drm_i915_gem_object *obj)
Chris Wilson901782b2009-07-10 08:18:50 +01001427{
Chris Wilson6299f992010-11-24 12:23:44 +00001428 if (!obj->fault_mappable)
1429 return;
Chris Wilson901782b2009-07-10 08:18:50 +01001430
Chris Wilsonf6e47882011-03-20 21:09:12 +00001431 if (obj->base.dev->dev_mapping)
1432 unmap_mapping_range(obj->base.dev->dev_mapping,
1433 (loff_t)obj->base.map_list.hash.key<<PAGE_SHIFT,
1434 obj->base.size, 1);
Daniel Vetterfb7d5162010-10-01 22:05:20 +02001435
Chris Wilson6299f992010-11-24 12:23:44 +00001436 obj->fault_mappable = false;
Chris Wilson901782b2009-07-10 08:18:50 +01001437}
1438
Chris Wilson92b88ae2010-11-09 11:47:32 +00001439static uint32_t
Chris Wilsone28f8712011-07-18 13:11:49 -07001440i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode)
Chris Wilson92b88ae2010-11-09 11:47:32 +00001441{
Chris Wilsone28f8712011-07-18 13:11:49 -07001442 uint32_t gtt_size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001443
1444 if (INTEL_INFO(dev)->gen >= 4 ||
Chris Wilsone28f8712011-07-18 13:11:49 -07001445 tiling_mode == I915_TILING_NONE)
1446 return size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001447
1448 /* Previous chips need a power-of-two fence region when tiling */
1449 if (INTEL_INFO(dev)->gen == 3)
Chris Wilsone28f8712011-07-18 13:11:49 -07001450 gtt_size = 1024*1024;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001451 else
Chris Wilsone28f8712011-07-18 13:11:49 -07001452 gtt_size = 512*1024;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001453
Chris Wilsone28f8712011-07-18 13:11:49 -07001454 while (gtt_size < size)
1455 gtt_size <<= 1;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001456
Chris Wilsone28f8712011-07-18 13:11:49 -07001457 return gtt_size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001458}
1459
Jesse Barnesde151cf2008-11-12 10:03:55 -08001460/**
1461 * i915_gem_get_gtt_alignment - return required GTT alignment for an object
1462 * @obj: object to check
1463 *
1464 * Return the required GTT alignment for an object, taking into account
Daniel Vetter5e783302010-11-14 22:32:36 +01001465 * potential fence register mapping.
Jesse Barnesde151cf2008-11-12 10:03:55 -08001466 */
1467static uint32_t
Chris Wilsone28f8712011-07-18 13:11:49 -07001468i915_gem_get_gtt_alignment(struct drm_device *dev,
1469 uint32_t size,
1470 int tiling_mode)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001471{
Jesse Barnesde151cf2008-11-12 10:03:55 -08001472 /*
1473 * Minimum alignment is 4k (GTT page size), but might be greater
1474 * if a fence register is needed for the object.
1475 */
Chris Wilsona00b10c2010-09-24 21:15:47 +01001476 if (INTEL_INFO(dev)->gen >= 4 ||
Chris Wilsone28f8712011-07-18 13:11:49 -07001477 tiling_mode == I915_TILING_NONE)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001478 return 4096;
1479
1480 /*
1481 * Previous chips need to be aligned to the size of the smallest
1482 * fence register that can contain the object.
1483 */
Chris Wilsone28f8712011-07-18 13:11:49 -07001484 return i915_gem_get_gtt_size(dev, size, tiling_mode);
Chris Wilsona00b10c2010-09-24 21:15:47 +01001485}
1486
Daniel Vetter5e783302010-11-14 22:32:36 +01001487/**
1488 * i915_gem_get_unfenced_gtt_alignment - return required GTT alignment for an
1489 * unfenced object
Chris Wilsone28f8712011-07-18 13:11:49 -07001490 * @dev: the device
1491 * @size: size of the object
1492 * @tiling_mode: tiling mode of the object
Daniel Vetter5e783302010-11-14 22:32:36 +01001493 *
1494 * Return the required GTT alignment for an object, only taking into account
1495 * unfenced tiled surface requirements.
1496 */
Chris Wilson467cffb2011-03-07 10:42:03 +00001497uint32_t
Chris Wilsone28f8712011-07-18 13:11:49 -07001498i915_gem_get_unfenced_gtt_alignment(struct drm_device *dev,
1499 uint32_t size,
1500 int tiling_mode)
Daniel Vetter5e783302010-11-14 22:32:36 +01001501{
Daniel Vetter5e783302010-11-14 22:32:36 +01001502 /*
1503 * Minimum alignment is 4k (GTT page size) for sane hw.
1504 */
1505 if (INTEL_INFO(dev)->gen >= 4 || IS_G33(dev) ||
Chris Wilsone28f8712011-07-18 13:11:49 -07001506 tiling_mode == I915_TILING_NONE)
Daniel Vetter5e783302010-11-14 22:32:36 +01001507 return 4096;
1508
Chris Wilsone28f8712011-07-18 13:11:49 -07001509 /* Previous hardware however needs to be aligned to a power-of-two
1510 * tile height. The simplest method for determining this is to reuse
1511 * the power-of-tile object size.
Daniel Vetter5e783302010-11-14 22:32:36 +01001512 */
Chris Wilsone28f8712011-07-18 13:11:49 -07001513 return i915_gem_get_gtt_size(dev, size, tiling_mode);
Daniel Vetter5e783302010-11-14 22:32:36 +01001514}
1515
Chris Wilsond8cb5082012-08-11 15:41:03 +01001516static int i915_gem_object_create_mmap_offset(struct drm_i915_gem_object *obj)
1517{
1518 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
1519 int ret;
1520
1521 if (obj->base.map_list.map)
1522 return 0;
1523
1524 ret = drm_gem_create_mmap_offset(&obj->base);
1525 if (ret != -ENOSPC)
1526 return ret;
1527
1528 /* Badly fragmented mmap space? The only way we can recover
1529 * space is by destroying unwanted objects. We can't randomly release
1530 * mmap_offsets as userspace expects them to be persistent for the
1531 * lifetime of the objects. The closest we can is to release the
1532 * offsets on purgeable objects by truncating it and marking it purged,
1533 * which prevents userspace from ever using that object again.
1534 */
1535 i915_gem_purge(dev_priv, obj->base.size >> PAGE_SHIFT);
1536 ret = drm_gem_create_mmap_offset(&obj->base);
1537 if (ret != -ENOSPC)
1538 return ret;
1539
1540 i915_gem_shrink_all(dev_priv);
1541 return drm_gem_create_mmap_offset(&obj->base);
1542}
1543
1544static void i915_gem_object_free_mmap_offset(struct drm_i915_gem_object *obj)
1545{
1546 if (!obj->base.map_list.map)
1547 return;
1548
1549 drm_gem_free_mmap_offset(&obj->base);
1550}
1551
Jesse Barnesde151cf2008-11-12 10:03:55 -08001552int
Dave Airlieff72145b2011-02-07 12:16:14 +10001553i915_gem_mmap_gtt(struct drm_file *file,
1554 struct drm_device *dev,
1555 uint32_t handle,
1556 uint64_t *offset)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001557{
Chris Wilsonda761a62010-10-27 17:37:08 +01001558 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson05394f32010-11-08 19:18:58 +00001559 struct drm_i915_gem_object *obj;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001560 int ret;
1561
Chris Wilson76c1dec2010-09-25 11:22:51 +01001562 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001563 if (ret)
Chris Wilson76c1dec2010-09-25 11:22:51 +01001564 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001565
Dave Airlieff72145b2011-02-07 12:16:14 +10001566 obj = to_intel_bo(drm_gem_object_lookup(dev, file, handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00001567 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001568 ret = -ENOENT;
1569 goto unlock;
1570 }
Jesse Barnesde151cf2008-11-12 10:03:55 -08001571
Chris Wilson05394f32010-11-08 19:18:58 +00001572 if (obj->base.size > dev_priv->mm.gtt_mappable_end) {
Chris Wilsonda761a62010-10-27 17:37:08 +01001573 ret = -E2BIG;
Eric Anholtff56b0b2011-10-31 23:16:21 -07001574 goto out;
Chris Wilsonda761a62010-10-27 17:37:08 +01001575 }
1576
Chris Wilson05394f32010-11-08 19:18:58 +00001577 if (obj->madv != I915_MADV_WILLNEED) {
Chris Wilsonab182822009-09-22 18:46:17 +01001578 DRM_ERROR("Attempting to mmap a purgeable buffer\n");
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001579 ret = -EINVAL;
1580 goto out;
Chris Wilsonab182822009-09-22 18:46:17 +01001581 }
1582
Chris Wilsond8cb5082012-08-11 15:41:03 +01001583 ret = i915_gem_object_create_mmap_offset(obj);
1584 if (ret)
1585 goto out;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001586
Dave Airlieff72145b2011-02-07 12:16:14 +10001587 *offset = (u64)obj->base.map_list.hash.key << PAGE_SHIFT;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001588
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001589out:
Chris Wilson05394f32010-11-08 19:18:58 +00001590 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001591unlock:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001592 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001593 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001594}
1595
Dave Airlieff72145b2011-02-07 12:16:14 +10001596/**
1597 * i915_gem_mmap_gtt_ioctl - prepare an object for GTT mmap'ing
1598 * @dev: DRM device
1599 * @data: GTT mapping ioctl data
1600 * @file: GEM object info
1601 *
1602 * Simply returns the fake offset to userspace so it can mmap it.
1603 * The mmap call will end up in drm_gem_mmap(), which will set things
1604 * up so we can get faults in the handler above.
1605 *
1606 * The fault handler will take care of binding the object into the GTT
1607 * (since it may have been evicted to make room for something), allocating
1608 * a fence register, and mapping the appropriate aperture address into
1609 * userspace.
1610 */
1611int
1612i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
1613 struct drm_file *file)
1614{
1615 struct drm_i915_gem_mmap_gtt *args = data;
1616
Dave Airlieff72145b2011-02-07 12:16:14 +10001617 return i915_gem_mmap_gtt(file, dev, args->handle, &args->offset);
1618}
1619
Daniel Vetter225067e2012-08-20 10:23:20 +02001620/* Immediately discard the backing storage */
1621static void
1622i915_gem_object_truncate(struct drm_i915_gem_object *obj)
Chris Wilsone5281cc2010-10-28 13:45:36 +01001623{
Chris Wilsone5281cc2010-10-28 13:45:36 +01001624 struct inode *inode;
Chris Wilsone5281cc2010-10-28 13:45:36 +01001625
Chris Wilson4d6294bf2012-08-11 15:41:05 +01001626 i915_gem_object_free_mmap_offset(obj);
Daniel Vetter1286ff72012-05-10 15:25:09 +02001627
Chris Wilson4d6294bf2012-08-11 15:41:05 +01001628 if (obj->base.filp == NULL)
1629 return;
1630
Daniel Vetter225067e2012-08-20 10:23:20 +02001631 /* Our goal here is to return as much of the memory as
1632 * is possible back to the system as we are called from OOM.
1633 * To do this we must instruct the shmfs to drop all of its
1634 * backing pages, *now*.
Chris Wilsone5281cc2010-10-28 13:45:36 +01001635 */
Chris Wilson05394f32010-11-08 19:18:58 +00001636 inode = obj->base.filp->f_path.dentry->d_inode;
Daniel Vetter225067e2012-08-20 10:23:20 +02001637 shmem_truncate_range(inode, 0, (loff_t)-1);
Hugh Dickins5949eac2011-06-27 16:18:18 -07001638
Daniel Vetter225067e2012-08-20 10:23:20 +02001639 obj->madv = __I915_MADV_PURGED;
Chris Wilsone5281cc2010-10-28 13:45:36 +01001640}
1641
Daniel Vetter225067e2012-08-20 10:23:20 +02001642static inline int
1643i915_gem_object_is_purgeable(struct drm_i915_gem_object *obj)
1644{
1645 return obj->madv == I915_MADV_DONTNEED;
1646}
1647
Chris Wilson37e680a2012-06-07 15:38:42 +01001648static void
Chris Wilson05394f32010-11-08 19:18:58 +00001649i915_gem_object_put_pages_gtt(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07001650{
Chris Wilson05394f32010-11-08 19:18:58 +00001651 int page_count = obj->base.size / PAGE_SIZE;
Chris Wilson9da3da62012-06-01 15:20:22 +01001652 struct scatterlist *sg;
Chris Wilson6c085a72012-08-20 11:40:46 +02001653 int ret, i;
Eric Anholt673a3942008-07-30 12:06:12 -07001654
Chris Wilson05394f32010-11-08 19:18:58 +00001655 BUG_ON(obj->madv == __I915_MADV_PURGED);
Eric Anholt856fa192009-03-19 14:10:50 -07001656
Chris Wilson6c085a72012-08-20 11:40:46 +02001657 ret = i915_gem_object_set_to_cpu_domain(obj, true);
1658 if (ret) {
1659 /* In the event of a disaster, abandon all caches and
1660 * hope for the best.
1661 */
1662 WARN_ON(ret != -EIO);
1663 i915_gem_clflush_object(obj);
1664 obj->base.read_domains = obj->base.write_domain = I915_GEM_DOMAIN_CPU;
1665 }
1666
Daniel Vetter6dacfd22011-09-12 21:30:02 +02001667 if (i915_gem_object_needs_bit17_swizzle(obj))
Eric Anholt280b7132009-03-12 16:56:27 -07001668 i915_gem_object_save_bit_17_swizzle(obj);
1669
Chris Wilson05394f32010-11-08 19:18:58 +00001670 if (obj->madv == I915_MADV_DONTNEED)
1671 obj->dirty = 0;
Chris Wilson3ef94da2009-09-14 16:50:29 +01001672
Chris Wilson9da3da62012-06-01 15:20:22 +01001673 for_each_sg(obj->pages->sgl, sg, page_count, i) {
1674 struct page *page = sg_page(sg);
1675
Chris Wilson05394f32010-11-08 19:18:58 +00001676 if (obj->dirty)
Chris Wilson9da3da62012-06-01 15:20:22 +01001677 set_page_dirty(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01001678
Chris Wilson05394f32010-11-08 19:18:58 +00001679 if (obj->madv == I915_MADV_WILLNEED)
Chris Wilson9da3da62012-06-01 15:20:22 +01001680 mark_page_accessed(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01001681
Chris Wilson9da3da62012-06-01 15:20:22 +01001682 page_cache_release(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01001683 }
Chris Wilson05394f32010-11-08 19:18:58 +00001684 obj->dirty = 0;
Eric Anholt673a3942008-07-30 12:06:12 -07001685
Chris Wilson9da3da62012-06-01 15:20:22 +01001686 sg_free_table(obj->pages);
1687 kfree(obj->pages);
Chris Wilson37e680a2012-06-07 15:38:42 +01001688}
1689
1690static int
1691i915_gem_object_put_pages(struct drm_i915_gem_object *obj)
1692{
1693 const struct drm_i915_gem_object_ops *ops = obj->ops;
1694
1695 if (obj->sg_table || obj->pages == NULL)
1696 return 0;
1697
1698 BUG_ON(obj->gtt_space);
1699
Chris Wilsona5570172012-09-04 21:02:54 +01001700 if (obj->pages_pin_count)
1701 return -EBUSY;
1702
Chris Wilson37e680a2012-06-07 15:38:42 +01001703 ops->put_pages(obj);
Chris Wilson9da3da62012-06-01 15:20:22 +01001704 obj->pages = NULL;
Chris Wilson6c085a72012-08-20 11:40:46 +02001705
1706 list_del(&obj->gtt_list);
Chris Wilson6c085a72012-08-20 11:40:46 +02001707 if (i915_gem_object_is_purgeable(obj))
1708 i915_gem_object_truncate(obj);
1709
1710 return 0;
1711}
1712
1713static long
1714i915_gem_purge(struct drm_i915_private *dev_priv, long target)
1715{
1716 struct drm_i915_gem_object *obj, *next;
1717 long count = 0;
1718
1719 list_for_each_entry_safe(obj, next,
1720 &dev_priv->mm.unbound_list,
1721 gtt_list) {
1722 if (i915_gem_object_is_purgeable(obj) &&
Chris Wilson37e680a2012-06-07 15:38:42 +01001723 i915_gem_object_put_pages(obj) == 0) {
Chris Wilson6c085a72012-08-20 11:40:46 +02001724 count += obj->base.size >> PAGE_SHIFT;
1725 if (count >= target)
1726 return count;
1727 }
1728 }
1729
1730 list_for_each_entry_safe(obj, next,
1731 &dev_priv->mm.inactive_list,
1732 mm_list) {
1733 if (i915_gem_object_is_purgeable(obj) &&
1734 i915_gem_object_unbind(obj) == 0 &&
Chris Wilson37e680a2012-06-07 15:38:42 +01001735 i915_gem_object_put_pages(obj) == 0) {
Chris Wilson6c085a72012-08-20 11:40:46 +02001736 count += obj->base.size >> PAGE_SHIFT;
1737 if (count >= target)
1738 return count;
1739 }
1740 }
1741
1742 return count;
1743}
1744
1745static void
1746i915_gem_shrink_all(struct drm_i915_private *dev_priv)
1747{
1748 struct drm_i915_gem_object *obj, *next;
1749
1750 i915_gem_evict_everything(dev_priv->dev);
1751
1752 list_for_each_entry_safe(obj, next, &dev_priv->mm.unbound_list, gtt_list)
Chris Wilson37e680a2012-06-07 15:38:42 +01001753 i915_gem_object_put_pages(obj);
Daniel Vetter225067e2012-08-20 10:23:20 +02001754}
1755
Chris Wilson37e680a2012-06-07 15:38:42 +01001756static int
Chris Wilson6c085a72012-08-20 11:40:46 +02001757i915_gem_object_get_pages_gtt(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07001758{
Chris Wilson6c085a72012-08-20 11:40:46 +02001759 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -07001760 int page_count, i;
1761 struct address_space *mapping;
Chris Wilson9da3da62012-06-01 15:20:22 +01001762 struct sg_table *st;
1763 struct scatterlist *sg;
Eric Anholt673a3942008-07-30 12:06:12 -07001764 struct page *page;
Chris Wilson6c085a72012-08-20 11:40:46 +02001765 gfp_t gfp;
Eric Anholt673a3942008-07-30 12:06:12 -07001766
Chris Wilson6c085a72012-08-20 11:40:46 +02001767 /* Assert that the object is not currently in any GPU domain. As it
1768 * wasn't in the GTT, there shouldn't be any way it could have been in
1769 * a GPU cache
1770 */
1771 BUG_ON(obj->base.read_domains & I915_GEM_GPU_DOMAINS);
1772 BUG_ON(obj->base.write_domain & I915_GEM_GPU_DOMAINS);
1773
Chris Wilson9da3da62012-06-01 15:20:22 +01001774 st = kmalloc(sizeof(*st), GFP_KERNEL);
1775 if (st == NULL)
Eric Anholt673a3942008-07-30 12:06:12 -07001776 return -ENOMEM;
1777
Chris Wilson9da3da62012-06-01 15:20:22 +01001778 page_count = obj->base.size / PAGE_SIZE;
1779 if (sg_alloc_table(st, page_count, GFP_KERNEL)) {
1780 sg_free_table(st);
1781 kfree(st);
1782 return -ENOMEM;
1783 }
1784
1785 /* Get the list of pages out of our struct file. They'll be pinned
1786 * at this point until we release them.
1787 *
1788 * Fail silently without starting the shrinker
1789 */
Chris Wilson6c085a72012-08-20 11:40:46 +02001790 mapping = obj->base.filp->f_path.dentry->d_inode->i_mapping;
1791 gfp = mapping_gfp_mask(mapping);
Sedat Dilekd7c3b932012-08-27 14:02:37 +02001792 gfp |= __GFP_NORETRY | __GFP_NOWARN;
Chris Wilson6c085a72012-08-20 11:40:46 +02001793 gfp &= ~(__GFP_IO | __GFP_WAIT);
Chris Wilson9da3da62012-06-01 15:20:22 +01001794 for_each_sg(st->sgl, sg, page_count, i) {
Chris Wilson6c085a72012-08-20 11:40:46 +02001795 page = shmem_read_mapping_page_gfp(mapping, i, gfp);
1796 if (IS_ERR(page)) {
1797 i915_gem_purge(dev_priv, page_count);
1798 page = shmem_read_mapping_page_gfp(mapping, i, gfp);
1799 }
1800 if (IS_ERR(page)) {
1801 /* We've tried hard to allocate the memory by reaping
1802 * our own buffer, now let the real VM do its job and
1803 * go down in flames if truly OOM.
1804 */
Sedat Dilekd7c3b932012-08-27 14:02:37 +02001805 gfp &= ~(__GFP_NORETRY | __GFP_NOWARN);
Chris Wilson6c085a72012-08-20 11:40:46 +02001806 gfp |= __GFP_IO | __GFP_WAIT;
1807
1808 i915_gem_shrink_all(dev_priv);
1809 page = shmem_read_mapping_page_gfp(mapping, i, gfp);
1810 if (IS_ERR(page))
1811 goto err_pages;
1812
Sedat Dilekd7c3b932012-08-27 14:02:37 +02001813 gfp |= __GFP_NORETRY | __GFP_NOWARN;
Chris Wilson6c085a72012-08-20 11:40:46 +02001814 gfp &= ~(__GFP_IO | __GFP_WAIT);
1815 }
Eric Anholt673a3942008-07-30 12:06:12 -07001816
Chris Wilson9da3da62012-06-01 15:20:22 +01001817 sg_set_page(sg, page, PAGE_SIZE, 0);
Eric Anholt673a3942008-07-30 12:06:12 -07001818 }
1819
1820 if (i915_gem_object_needs_bit17_swizzle(obj))
1821 i915_gem_object_do_bit_17_swizzle(obj);
1822
Chris Wilson9da3da62012-06-01 15:20:22 +01001823 obj->pages = st;
Eric Anholt673a3942008-07-30 12:06:12 -07001824 return 0;
1825
1826err_pages:
Chris Wilson9da3da62012-06-01 15:20:22 +01001827 for_each_sg(st->sgl, sg, i, page_count)
1828 page_cache_release(sg_page(sg));
1829 sg_free_table(st);
1830 kfree(st);
Eric Anholt673a3942008-07-30 12:06:12 -07001831 return PTR_ERR(page);
Eric Anholt673a3942008-07-30 12:06:12 -07001832}
1833
Chris Wilson37e680a2012-06-07 15:38:42 +01001834/* Ensure that the associated pages are gathered from the backing storage
1835 * and pinned into our object. i915_gem_object_get_pages() may be called
1836 * multiple times before they are released by a single call to
1837 * i915_gem_object_put_pages() - once the pages are no longer referenced
1838 * either as a result of memory pressure (reaping pages under the shrinker)
1839 * or as the object is itself released.
1840 */
1841int
1842i915_gem_object_get_pages(struct drm_i915_gem_object *obj)
1843{
1844 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
1845 const struct drm_i915_gem_object_ops *ops = obj->ops;
1846 int ret;
1847
1848 if (obj->sg_table || obj->pages)
1849 return 0;
1850
Chris Wilsona5570172012-09-04 21:02:54 +01001851 BUG_ON(obj->pages_pin_count);
1852
Chris Wilson37e680a2012-06-07 15:38:42 +01001853 ret = ops->get_pages(obj);
1854 if (ret)
1855 return ret;
1856
1857 list_add_tail(&obj->gtt_list, &dev_priv->mm.unbound_list);
1858 return 0;
1859}
1860
Chris Wilson54cf91d2010-11-25 18:00:26 +00001861void
Chris Wilson05394f32010-11-08 19:18:58 +00001862i915_gem_object_move_to_active(struct drm_i915_gem_object *obj,
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001863 struct intel_ring_buffer *ring,
1864 u32 seqno)
Eric Anholt673a3942008-07-30 12:06:12 -07001865{
Chris Wilson05394f32010-11-08 19:18:58 +00001866 struct drm_device *dev = obj->base.dev;
Chris Wilson69dc4982010-10-19 10:36:51 +01001867 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter617dbe22010-02-11 22:16:02 +01001868
Zou Nan hai852835f2010-05-21 09:08:56 +08001869 BUG_ON(ring == NULL);
Chris Wilson05394f32010-11-08 19:18:58 +00001870 obj->ring = ring;
Eric Anholt673a3942008-07-30 12:06:12 -07001871
1872 /* Add a reference if we're newly entering the active list. */
Chris Wilson05394f32010-11-08 19:18:58 +00001873 if (!obj->active) {
1874 drm_gem_object_reference(&obj->base);
1875 obj->active = 1;
Eric Anholt673a3942008-07-30 12:06:12 -07001876 }
Daniel Vettere35a41d2010-02-11 22:13:59 +01001877
Eric Anholt673a3942008-07-30 12:06:12 -07001878 /* Move from whatever list we were on to the tail of execution. */
Chris Wilson05394f32010-11-08 19:18:58 +00001879 list_move_tail(&obj->mm_list, &dev_priv->mm.active_list);
1880 list_move_tail(&obj->ring_list, &ring->active_list);
Chris Wilsoncaea7472010-11-12 13:53:37 +00001881
Chris Wilson0201f1e2012-07-20 12:41:01 +01001882 obj->last_read_seqno = seqno;
Chris Wilson7dd49062012-03-21 10:48:18 +00001883
Chris Wilsoncaea7472010-11-12 13:53:37 +00001884 if (obj->fenced_gpu_access) {
Chris Wilsoncaea7472010-11-12 13:53:37 +00001885 obj->last_fenced_seqno = seqno;
Chris Wilsoncaea7472010-11-12 13:53:37 +00001886
Chris Wilson7dd49062012-03-21 10:48:18 +00001887 /* Bump MRU to take account of the delayed flush */
1888 if (obj->fence_reg != I915_FENCE_REG_NONE) {
1889 struct drm_i915_fence_reg *reg;
1890
1891 reg = &dev_priv->fence_regs[obj->fence_reg];
1892 list_move_tail(&reg->lru_list,
1893 &dev_priv->mm.fence_list);
1894 }
Chris Wilsoncaea7472010-11-12 13:53:37 +00001895 }
1896}
1897
1898static void
Chris Wilsoncaea7472010-11-12 13:53:37 +00001899i915_gem_object_move_to_inactive(struct drm_i915_gem_object *obj)
1900{
1901 struct drm_device *dev = obj->base.dev;
1902 struct drm_i915_private *dev_priv = dev->dev_private;
1903
Chris Wilson65ce3022012-07-20 12:41:02 +01001904 BUG_ON(obj->base.write_domain & ~I915_GEM_GPU_DOMAINS);
Chris Wilsoncaea7472010-11-12 13:53:37 +00001905 BUG_ON(!obj->active);
Chris Wilson65ce3022012-07-20 12:41:02 +01001906
Chris Wilsonf047e392012-07-21 12:31:41 +01001907 if (obj->pin_count) /* are we a framebuffer? */
1908 intel_mark_fb_idle(obj);
1909
1910 list_move_tail(&obj->mm_list, &dev_priv->mm.inactive_list);
1911
Chris Wilson65ce3022012-07-20 12:41:02 +01001912 list_del_init(&obj->ring_list);
Chris Wilsoncaea7472010-11-12 13:53:37 +00001913 obj->ring = NULL;
1914
Chris Wilson65ce3022012-07-20 12:41:02 +01001915 obj->last_read_seqno = 0;
1916 obj->last_write_seqno = 0;
1917 obj->base.write_domain = 0;
1918
1919 obj->last_fenced_seqno = 0;
Chris Wilsoncaea7472010-11-12 13:53:37 +00001920 obj->fenced_gpu_access = false;
Chris Wilsoncaea7472010-11-12 13:53:37 +00001921
1922 obj->active = 0;
1923 drm_gem_object_unreference(&obj->base);
1924
1925 WARN_ON(i915_verify_lists(dev));
Eric Anholtce44b0e2008-11-06 16:00:31 -08001926}
Eric Anholt673a3942008-07-30 12:06:12 -07001927
Daniel Vetter53d227f2012-01-25 16:32:49 +01001928static u32
1929i915_gem_get_seqno(struct drm_device *dev)
1930{
1931 drm_i915_private_t *dev_priv = dev->dev_private;
1932 u32 seqno = dev_priv->next_seqno;
1933
1934 /* reserve 0 for non-seqno */
1935 if (++dev_priv->next_seqno == 0)
1936 dev_priv->next_seqno = 1;
1937
1938 return seqno;
1939}
1940
1941u32
1942i915_gem_next_request_seqno(struct intel_ring_buffer *ring)
1943{
1944 if (ring->outstanding_lazy_request == 0)
1945 ring->outstanding_lazy_request = i915_gem_get_seqno(ring->dev);
1946
1947 return ring->outstanding_lazy_request;
1948}
1949
Chris Wilson3cce4692010-10-27 16:11:02 +01001950int
Chris Wilsondb53a302011-02-03 11:57:46 +00001951i915_add_request(struct intel_ring_buffer *ring,
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001952 struct drm_file *file,
Chris Wilsondb53a302011-02-03 11:57:46 +00001953 struct drm_i915_gem_request *request)
Eric Anholt673a3942008-07-30 12:06:12 -07001954{
Chris Wilsondb53a302011-02-03 11:57:46 +00001955 drm_i915_private_t *dev_priv = ring->dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -07001956 uint32_t seqno;
Chris Wilsona71d8d92012-02-15 11:25:36 +00001957 u32 request_ring_position;
Eric Anholt673a3942008-07-30 12:06:12 -07001958 int was_empty;
Chris Wilson3cce4692010-10-27 16:11:02 +01001959 int ret;
1960
Daniel Vettercc889e02012-06-13 20:45:19 +02001961 /*
1962 * Emit any outstanding flushes - execbuf can fail to emit the flush
1963 * after having emitted the batchbuffer command. Hence we need to fix
1964 * things up similar to emitting the lazy request. The difference here
1965 * is that the flush _must_ happen before the next request, no matter
1966 * what.
1967 */
Chris Wilsona7b97612012-07-20 12:41:08 +01001968 ret = intel_ring_flush_all_caches(ring);
1969 if (ret)
1970 return ret;
Daniel Vettercc889e02012-06-13 20:45:19 +02001971
Chris Wilson3bb73ab2012-07-20 12:40:59 +01001972 if (request == NULL) {
1973 request = kmalloc(sizeof(*request), GFP_KERNEL);
1974 if (request == NULL)
1975 return -ENOMEM;
1976 }
1977
Daniel Vetter53d227f2012-01-25 16:32:49 +01001978 seqno = i915_gem_next_request_seqno(ring);
Eric Anholt673a3942008-07-30 12:06:12 -07001979
Chris Wilsona71d8d92012-02-15 11:25:36 +00001980 /* Record the position of the start of the request so that
1981 * should we detect the updated seqno part-way through the
1982 * GPU processing the request, we never over-estimate the
1983 * position of the head.
1984 */
1985 request_ring_position = intel_ring_get_tail(ring);
1986
Chris Wilson3cce4692010-10-27 16:11:02 +01001987 ret = ring->add_request(ring, &seqno);
Chris Wilson3bb73ab2012-07-20 12:40:59 +01001988 if (ret) {
1989 kfree(request);
1990 return ret;
1991 }
Eric Anholt673a3942008-07-30 12:06:12 -07001992
Chris Wilsondb53a302011-02-03 11:57:46 +00001993 trace_i915_gem_request_add(ring, seqno);
Eric Anholt673a3942008-07-30 12:06:12 -07001994
1995 request->seqno = seqno;
Zou Nan hai852835f2010-05-21 09:08:56 +08001996 request->ring = ring;
Chris Wilsona71d8d92012-02-15 11:25:36 +00001997 request->tail = request_ring_position;
Eric Anholt673a3942008-07-30 12:06:12 -07001998 request->emitted_jiffies = jiffies;
Zou Nan hai852835f2010-05-21 09:08:56 +08001999 was_empty = list_empty(&ring->request_list);
2000 list_add_tail(&request->list, &ring->request_list);
Chris Wilson3bb73ab2012-07-20 12:40:59 +01002001 request->file_priv = NULL;
Zou Nan hai852835f2010-05-21 09:08:56 +08002002
Chris Wilsondb53a302011-02-03 11:57:46 +00002003 if (file) {
2004 struct drm_i915_file_private *file_priv = file->driver_priv;
2005
Chris Wilson1c255952010-09-26 11:03:27 +01002006 spin_lock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002007 request->file_priv = file_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00002008 list_add_tail(&request->client_list,
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002009 &file_priv->mm.request_list);
Chris Wilson1c255952010-09-26 11:03:27 +01002010 spin_unlock(&file_priv->mm.lock);
Eric Anholtb9624422009-06-03 07:27:35 +00002011 }
Eric Anholt673a3942008-07-30 12:06:12 -07002012
Daniel Vetter5391d0c2012-01-25 14:03:57 +01002013 ring->outstanding_lazy_request = 0;
Chris Wilsondb53a302011-02-03 11:57:46 +00002014
Ben Gamarif65d9422009-09-14 17:48:44 -04002015 if (!dev_priv->mm.suspended) {
Ben Widawsky3e0dc6b2011-06-29 10:26:42 -07002016 if (i915_enable_hangcheck) {
2017 mod_timer(&dev_priv->hangcheck_timer,
2018 jiffies +
2019 msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD));
2020 }
Chris Wilsonf047e392012-07-21 12:31:41 +01002021 if (was_empty) {
Chris Wilsonb3b079d2010-09-13 23:44:34 +01002022 queue_delayed_work(dev_priv->wq,
2023 &dev_priv->mm.retire_work, HZ);
Chris Wilsonf047e392012-07-21 12:31:41 +01002024 intel_mark_busy(dev_priv->dev);
2025 }
Ben Gamarif65d9422009-09-14 17:48:44 -04002026 }
Daniel Vettercc889e02012-06-13 20:45:19 +02002027
Chris Wilson3cce4692010-10-27 16:11:02 +01002028 return 0;
Eric Anholt673a3942008-07-30 12:06:12 -07002029}
2030
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002031static inline void
2032i915_gem_request_remove_from_client(struct drm_i915_gem_request *request)
Eric Anholt673a3942008-07-30 12:06:12 -07002033{
Chris Wilson1c255952010-09-26 11:03:27 +01002034 struct drm_i915_file_private *file_priv = request->file_priv;
Eric Anholt673a3942008-07-30 12:06:12 -07002035
Chris Wilson1c255952010-09-26 11:03:27 +01002036 if (!file_priv)
2037 return;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002038
Chris Wilson1c255952010-09-26 11:03:27 +01002039 spin_lock(&file_priv->mm.lock);
Herton Ronaldo Krzesinski09bfa512011-03-17 13:45:12 +00002040 if (request->file_priv) {
2041 list_del(&request->client_list);
2042 request->file_priv = NULL;
2043 }
Chris Wilson1c255952010-09-26 11:03:27 +01002044 spin_unlock(&file_priv->mm.lock);
Eric Anholt673a3942008-07-30 12:06:12 -07002045}
2046
Chris Wilsondfaae392010-09-22 10:31:52 +01002047static void i915_gem_reset_ring_lists(struct drm_i915_private *dev_priv,
2048 struct intel_ring_buffer *ring)
Chris Wilson9375e442010-09-19 12:21:28 +01002049{
Chris Wilsondfaae392010-09-22 10:31:52 +01002050 while (!list_empty(&ring->request_list)) {
2051 struct drm_i915_gem_request *request;
Chris Wilson9375e442010-09-19 12:21:28 +01002052
Chris Wilsondfaae392010-09-22 10:31:52 +01002053 request = list_first_entry(&ring->request_list,
2054 struct drm_i915_gem_request,
2055 list);
2056
2057 list_del(&request->list);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002058 i915_gem_request_remove_from_client(request);
Chris Wilsondfaae392010-09-22 10:31:52 +01002059 kfree(request);
2060 }
2061
2062 while (!list_empty(&ring->active_list)) {
Chris Wilson05394f32010-11-08 19:18:58 +00002063 struct drm_i915_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07002064
Chris Wilson05394f32010-11-08 19:18:58 +00002065 obj = list_first_entry(&ring->active_list,
2066 struct drm_i915_gem_object,
2067 ring_list);
Eric Anholt673a3942008-07-30 12:06:12 -07002068
Chris Wilson05394f32010-11-08 19:18:58 +00002069 i915_gem_object_move_to_inactive(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07002070 }
Eric Anholt673a3942008-07-30 12:06:12 -07002071}
2072
Chris Wilson312817a2010-11-22 11:50:11 +00002073static void i915_gem_reset_fences(struct drm_device *dev)
2074{
2075 struct drm_i915_private *dev_priv = dev->dev_private;
2076 int i;
2077
Daniel Vetter4b9de732011-10-09 21:52:02 +02002078 for (i = 0; i < dev_priv->num_fence_regs; i++) {
Chris Wilson312817a2010-11-22 11:50:11 +00002079 struct drm_i915_fence_reg *reg = &dev_priv->fence_regs[i];
Chris Wilson7d2cb392010-11-27 17:38:29 +00002080
Chris Wilsonada726c2012-04-17 15:31:32 +01002081 i915_gem_write_fence(dev, i, NULL);
Chris Wilson7d2cb392010-11-27 17:38:29 +00002082
Chris Wilsonada726c2012-04-17 15:31:32 +01002083 if (reg->obj)
2084 i915_gem_object_fence_lost(reg->obj);
Chris Wilson7d2cb392010-11-27 17:38:29 +00002085
Chris Wilsonada726c2012-04-17 15:31:32 +01002086 reg->pin_count = 0;
2087 reg->obj = NULL;
2088 INIT_LIST_HEAD(&reg->lru_list);
Chris Wilson312817a2010-11-22 11:50:11 +00002089 }
Chris Wilsonada726c2012-04-17 15:31:32 +01002090
2091 INIT_LIST_HEAD(&dev_priv->mm.fence_list);
Chris Wilson312817a2010-11-22 11:50:11 +00002092}
2093
Chris Wilson069efc12010-09-30 16:53:18 +01002094void i915_gem_reset(struct drm_device *dev)
Eric Anholt673a3942008-07-30 12:06:12 -07002095{
Chris Wilsondfaae392010-09-22 10:31:52 +01002096 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson05394f32010-11-08 19:18:58 +00002097 struct drm_i915_gem_object *obj;
Chris Wilsonb4519512012-05-11 14:29:30 +01002098 struct intel_ring_buffer *ring;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002099 int i;
Eric Anholt673a3942008-07-30 12:06:12 -07002100
Chris Wilsonb4519512012-05-11 14:29:30 +01002101 for_each_ring(ring, dev_priv, i)
2102 i915_gem_reset_ring_lists(dev_priv, ring);
Chris Wilsondfaae392010-09-22 10:31:52 +01002103
Chris Wilsondfaae392010-09-22 10:31:52 +01002104 /* Move everything out of the GPU domains to ensure we do any
2105 * necessary invalidation upon reuse.
2106 */
Chris Wilson05394f32010-11-08 19:18:58 +00002107 list_for_each_entry(obj,
Chris Wilson77f01232010-09-19 12:31:36 +01002108 &dev_priv->mm.inactive_list,
Chris Wilson69dc4982010-10-19 10:36:51 +01002109 mm_list)
Chris Wilson77f01232010-09-19 12:31:36 +01002110 {
Chris Wilson05394f32010-11-08 19:18:58 +00002111 obj->base.read_domains &= ~I915_GEM_GPU_DOMAINS;
Chris Wilson77f01232010-09-19 12:31:36 +01002112 }
Chris Wilson069efc12010-09-30 16:53:18 +01002113
2114 /* The fence registers are invalidated so clear them out */
Chris Wilson312817a2010-11-22 11:50:11 +00002115 i915_gem_reset_fences(dev);
Eric Anholt673a3942008-07-30 12:06:12 -07002116}
2117
2118/**
2119 * This function clears the request list as sequence numbers are passed.
2120 */
Chris Wilsona71d8d92012-02-15 11:25:36 +00002121void
Chris Wilsondb53a302011-02-03 11:57:46 +00002122i915_gem_retire_requests_ring(struct intel_ring_buffer *ring)
Eric Anholt673a3942008-07-30 12:06:12 -07002123{
Eric Anholt673a3942008-07-30 12:06:12 -07002124 uint32_t seqno;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002125 int i;
Eric Anholt673a3942008-07-30 12:06:12 -07002126
Chris Wilsondb53a302011-02-03 11:57:46 +00002127 if (list_empty(&ring->request_list))
Karsten Wiese6c0594a2009-02-23 15:07:57 +01002128 return;
2129
Chris Wilsondb53a302011-02-03 11:57:46 +00002130 WARN_ON(i915_verify_lists(ring->dev));
Eric Anholt673a3942008-07-30 12:06:12 -07002131
Chris Wilsonb2eadbc2012-08-09 10:58:30 +01002132 seqno = ring->get_seqno(ring, true);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002133
Chris Wilson076e2c02011-01-21 10:07:18 +00002134 for (i = 0; i < ARRAY_SIZE(ring->sync_seqno); i++)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002135 if (seqno >= ring->sync_seqno[i])
2136 ring->sync_seqno[i] = 0;
2137
Zou Nan hai852835f2010-05-21 09:08:56 +08002138 while (!list_empty(&ring->request_list)) {
Eric Anholt673a3942008-07-30 12:06:12 -07002139 struct drm_i915_gem_request *request;
Eric Anholt673a3942008-07-30 12:06:12 -07002140
Zou Nan hai852835f2010-05-21 09:08:56 +08002141 request = list_first_entry(&ring->request_list,
Eric Anholt673a3942008-07-30 12:06:12 -07002142 struct drm_i915_gem_request,
2143 list);
Eric Anholt673a3942008-07-30 12:06:12 -07002144
Chris Wilsondfaae392010-09-22 10:31:52 +01002145 if (!i915_seqno_passed(seqno, request->seqno))
Eric Anholt673a3942008-07-30 12:06:12 -07002146 break;
Chris Wilsonb84d5f02010-09-18 01:38:04 +01002147
Chris Wilsondb53a302011-02-03 11:57:46 +00002148 trace_i915_gem_request_retire(ring, request->seqno);
Chris Wilsona71d8d92012-02-15 11:25:36 +00002149 /* We know the GPU must have read the request to have
2150 * sent us the seqno + interrupt, so use the position
2151 * of tail of the request to update the last known position
2152 * of the GPU head.
2153 */
2154 ring->last_retired_head = request->tail;
Chris Wilsonb84d5f02010-09-18 01:38:04 +01002155
2156 list_del(&request->list);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002157 i915_gem_request_remove_from_client(request);
Chris Wilsonb84d5f02010-09-18 01:38:04 +01002158 kfree(request);
2159 }
2160
2161 /* Move any buffers on the active list that are no longer referenced
2162 * by the ringbuffer to the flushing/inactive lists as appropriate.
2163 */
2164 while (!list_empty(&ring->active_list)) {
Chris Wilson05394f32010-11-08 19:18:58 +00002165 struct drm_i915_gem_object *obj;
Chris Wilsonb84d5f02010-09-18 01:38:04 +01002166
Akshay Joshi0206e352011-08-16 15:34:10 -04002167 obj = list_first_entry(&ring->active_list,
Chris Wilson05394f32010-11-08 19:18:58 +00002168 struct drm_i915_gem_object,
2169 ring_list);
Chris Wilsonb84d5f02010-09-18 01:38:04 +01002170
Chris Wilson0201f1e2012-07-20 12:41:01 +01002171 if (!i915_seqno_passed(seqno, obj->last_read_seqno))
Chris Wilsonb84d5f02010-09-18 01:38:04 +01002172 break;
2173
Chris Wilson65ce3022012-07-20 12:41:02 +01002174 i915_gem_object_move_to_inactive(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07002175 }
Chris Wilson9d34e5d2009-09-24 05:26:06 +01002176
Chris Wilsondb53a302011-02-03 11:57:46 +00002177 if (unlikely(ring->trace_irq_seqno &&
2178 i915_seqno_passed(seqno, ring->trace_irq_seqno))) {
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002179 ring->irq_put(ring);
Chris Wilsondb53a302011-02-03 11:57:46 +00002180 ring->trace_irq_seqno = 0;
Chris Wilson9d34e5d2009-09-24 05:26:06 +01002181 }
Chris Wilson23bc5982010-09-29 16:10:57 +01002182
Chris Wilsondb53a302011-02-03 11:57:46 +00002183 WARN_ON(i915_verify_lists(ring->dev));
Eric Anholt673a3942008-07-30 12:06:12 -07002184}
2185
2186void
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01002187i915_gem_retire_requests(struct drm_device *dev)
2188{
2189 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsonb4519512012-05-11 14:29:30 +01002190 struct intel_ring_buffer *ring;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002191 int i;
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01002192
Chris Wilsonb4519512012-05-11 14:29:30 +01002193 for_each_ring(ring, dev_priv, i)
2194 i915_gem_retire_requests_ring(ring);
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01002195}
2196
Daniel Vetter75ef9da2010-08-21 00:25:16 +02002197static void
Eric Anholt673a3942008-07-30 12:06:12 -07002198i915_gem_retire_work_handler(struct work_struct *work)
2199{
2200 drm_i915_private_t *dev_priv;
2201 struct drm_device *dev;
Chris Wilsonb4519512012-05-11 14:29:30 +01002202 struct intel_ring_buffer *ring;
Chris Wilson0a587052011-01-09 21:05:44 +00002203 bool idle;
2204 int i;
Eric Anholt673a3942008-07-30 12:06:12 -07002205
2206 dev_priv = container_of(work, drm_i915_private_t,
2207 mm.retire_work.work);
2208 dev = dev_priv->dev;
2209
Chris Wilson891b48c2010-09-29 12:26:37 +01002210 /* Come back later if the device is busy... */
2211 if (!mutex_trylock(&dev->struct_mutex)) {
2212 queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work, HZ);
2213 return;
2214 }
2215
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01002216 i915_gem_retire_requests(dev);
Zou Nan haid1b851f2010-05-21 09:08:57 +08002217
Chris Wilson0a587052011-01-09 21:05:44 +00002218 /* Send a periodic flush down the ring so we don't hold onto GEM
2219 * objects indefinitely.
2220 */
2221 idle = true;
Chris Wilsonb4519512012-05-11 14:29:30 +01002222 for_each_ring(ring, dev_priv, i) {
Chris Wilson3bb73ab2012-07-20 12:40:59 +01002223 if (ring->gpu_caches_dirty)
2224 i915_add_request(ring, NULL, NULL);
Chris Wilson0a587052011-01-09 21:05:44 +00002225
2226 idle &= list_empty(&ring->request_list);
2227 }
2228
2229 if (!dev_priv->mm.suspended && !idle)
Eric Anholt9c9fe1f2009-08-03 16:09:16 -07002230 queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work, HZ);
Chris Wilsonf047e392012-07-21 12:31:41 +01002231 if (idle)
2232 intel_mark_idle(dev);
Chris Wilson0a587052011-01-09 21:05:44 +00002233
Eric Anholt673a3942008-07-30 12:06:12 -07002234 mutex_unlock(&dev->struct_mutex);
2235}
2236
Ben Widawsky5816d642012-04-11 11:18:19 -07002237/**
Daniel Vetter30dfebf2012-06-01 15:21:23 +02002238 * Ensures that an object will eventually get non-busy by flushing any required
2239 * write domains, emitting any outstanding lazy request and retiring and
2240 * completed requests.
2241 */
2242static int
2243i915_gem_object_flush_active(struct drm_i915_gem_object *obj)
2244{
2245 int ret;
2246
2247 if (obj->active) {
Chris Wilson0201f1e2012-07-20 12:41:01 +01002248 ret = i915_gem_check_olr(obj->ring, obj->last_read_seqno);
Daniel Vetter30dfebf2012-06-01 15:21:23 +02002249 if (ret)
2250 return ret;
Chris Wilson0201f1e2012-07-20 12:41:01 +01002251
Daniel Vetter30dfebf2012-06-01 15:21:23 +02002252 i915_gem_retire_requests_ring(obj->ring);
2253 }
2254
2255 return 0;
2256}
2257
2258/**
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002259 * i915_gem_wait_ioctl - implements DRM_IOCTL_I915_GEM_WAIT
2260 * @DRM_IOCTL_ARGS: standard ioctl arguments
2261 *
2262 * Returns 0 if successful, else an error is returned with the remaining time in
2263 * the timeout parameter.
2264 * -ETIME: object is still busy after timeout
2265 * -ERESTARTSYS: signal interrupted the wait
2266 * -ENONENT: object doesn't exist
2267 * Also possible, but rare:
2268 * -EAGAIN: GPU wedged
2269 * -ENOMEM: damn
2270 * -ENODEV: Internal IRQ fail
2271 * -E?: The add request failed
2272 *
2273 * The wait ioctl with a timeout of 0 reimplements the busy ioctl. With any
2274 * non-zero timeout parameter the wait ioctl will wait for the given number of
2275 * nanoseconds on an object becoming unbusy. Since the wait itself does so
2276 * without holding struct_mutex the object may become re-busied before this
2277 * function completes. A similar but shorter * race condition exists in the busy
2278 * ioctl
2279 */
2280int
2281i915_gem_wait_ioctl(struct drm_device *dev, void *data, struct drm_file *file)
2282{
2283 struct drm_i915_gem_wait *args = data;
2284 struct drm_i915_gem_object *obj;
2285 struct intel_ring_buffer *ring = NULL;
Ben Widawskyeac1f142012-06-05 15:24:24 -07002286 struct timespec timeout_stack, *timeout = NULL;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002287 u32 seqno = 0;
2288 int ret = 0;
2289
Ben Widawskyeac1f142012-06-05 15:24:24 -07002290 if (args->timeout_ns >= 0) {
2291 timeout_stack = ns_to_timespec(args->timeout_ns);
2292 timeout = &timeout_stack;
2293 }
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002294
2295 ret = i915_mutex_lock_interruptible(dev);
2296 if (ret)
2297 return ret;
2298
2299 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->bo_handle));
2300 if (&obj->base == NULL) {
2301 mutex_unlock(&dev->struct_mutex);
2302 return -ENOENT;
2303 }
2304
Daniel Vetter30dfebf2012-06-01 15:21:23 +02002305 /* Need to make sure the object gets inactive eventually. */
2306 ret = i915_gem_object_flush_active(obj);
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002307 if (ret)
2308 goto out;
2309
2310 if (obj->active) {
Chris Wilson0201f1e2012-07-20 12:41:01 +01002311 seqno = obj->last_read_seqno;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002312 ring = obj->ring;
2313 }
2314
2315 if (seqno == 0)
2316 goto out;
2317
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002318 /* Do this after OLR check to make sure we make forward progress polling
2319 * on this IOCTL with a 0 timeout (like busy ioctl)
2320 */
2321 if (!args->timeout_ns) {
2322 ret = -ETIME;
2323 goto out;
2324 }
2325
2326 drm_gem_object_unreference(&obj->base);
2327 mutex_unlock(&dev->struct_mutex);
2328
Ben Widawskyeac1f142012-06-05 15:24:24 -07002329 ret = __wait_seqno(ring, seqno, true, timeout);
2330 if (timeout) {
2331 WARN_ON(!timespec_valid(timeout));
2332 args->timeout_ns = timespec_to_ns(timeout);
2333 }
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002334 return ret;
2335
2336out:
2337 drm_gem_object_unreference(&obj->base);
2338 mutex_unlock(&dev->struct_mutex);
2339 return ret;
2340}
2341
2342/**
Ben Widawsky5816d642012-04-11 11:18:19 -07002343 * i915_gem_object_sync - sync an object to a ring.
2344 *
2345 * @obj: object which may be in use on another ring.
2346 * @to: ring we wish to use the object on. May be NULL.
2347 *
2348 * This code is meant to abstract object synchronization with the GPU.
2349 * Calling with NULL implies synchronizing the object with the CPU
2350 * rather than a particular GPU ring.
2351 *
2352 * Returns 0 if successful, else propagates up the lower layer error.
2353 */
Ben Widawsky2911a352012-04-05 14:47:36 -07002354int
2355i915_gem_object_sync(struct drm_i915_gem_object *obj,
2356 struct intel_ring_buffer *to)
2357{
2358 struct intel_ring_buffer *from = obj->ring;
2359 u32 seqno;
2360 int ret, idx;
2361
2362 if (from == NULL || to == from)
2363 return 0;
2364
Ben Widawsky5816d642012-04-11 11:18:19 -07002365 if (to == NULL || !i915_semaphore_is_enabled(obj->base.dev))
Chris Wilson0201f1e2012-07-20 12:41:01 +01002366 return i915_gem_object_wait_rendering(obj, false);
Ben Widawsky2911a352012-04-05 14:47:36 -07002367
2368 idx = intel_ring_sync_index(from, to);
2369
Chris Wilson0201f1e2012-07-20 12:41:01 +01002370 seqno = obj->last_read_seqno;
Ben Widawsky2911a352012-04-05 14:47:36 -07002371 if (seqno <= from->sync_seqno[idx])
2372 return 0;
2373
Ben Widawskyb4aca012012-04-25 20:50:12 -07002374 ret = i915_gem_check_olr(obj->ring, seqno);
2375 if (ret)
2376 return ret;
Ben Widawsky2911a352012-04-05 14:47:36 -07002377
Ben Widawsky1500f7e2012-04-11 11:18:21 -07002378 ret = to->sync_to(to, from, seqno);
Ben Widawskye3a5a222012-04-11 11:18:20 -07002379 if (!ret)
2380 from->sync_seqno[idx] = seqno;
Ben Widawsky2911a352012-04-05 14:47:36 -07002381
Ben Widawskye3a5a222012-04-11 11:18:20 -07002382 return ret;
Ben Widawsky2911a352012-04-05 14:47:36 -07002383}
2384
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01002385static void i915_gem_object_finish_gtt(struct drm_i915_gem_object *obj)
2386{
2387 u32 old_write_domain, old_read_domains;
2388
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01002389 /* Act a barrier for all accesses through the GTT */
2390 mb();
2391
2392 /* Force a pagefault for domain tracking on next user access */
2393 i915_gem_release_mmap(obj);
2394
Keith Packardb97c3d92011-06-24 21:02:59 -07002395 if ((obj->base.read_domains & I915_GEM_DOMAIN_GTT) == 0)
2396 return;
2397
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01002398 old_read_domains = obj->base.read_domains;
2399 old_write_domain = obj->base.write_domain;
2400
2401 obj->base.read_domains &= ~I915_GEM_DOMAIN_GTT;
2402 obj->base.write_domain &= ~I915_GEM_DOMAIN_GTT;
2403
2404 trace_i915_gem_object_change_domain(obj,
2405 old_read_domains,
2406 old_write_domain);
2407}
2408
Eric Anholt673a3942008-07-30 12:06:12 -07002409/**
2410 * Unbinds an object from the GTT aperture.
2411 */
Jesse Barnes0f973f22009-01-26 17:10:45 -08002412int
Chris Wilson05394f32010-11-08 19:18:58 +00002413i915_gem_object_unbind(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07002414{
Daniel Vetter7bddb012012-02-09 17:15:47 +01002415 drm_i915_private_t *dev_priv = obj->base.dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -07002416 int ret = 0;
2417
Chris Wilson05394f32010-11-08 19:18:58 +00002418 if (obj->gtt_space == NULL)
Eric Anholt673a3942008-07-30 12:06:12 -07002419 return 0;
2420
Chris Wilson31d8d652012-05-24 19:11:20 +01002421 if (obj->pin_count)
2422 return -EBUSY;
Eric Anholt673a3942008-07-30 12:06:12 -07002423
Chris Wilsonc4670ad2012-08-20 10:23:27 +01002424 BUG_ON(obj->pages == NULL);
2425
Chris Wilsona8198ee2011-04-13 22:04:09 +01002426 ret = i915_gem_object_finish_gpu(obj);
Chris Wilson1488fc02012-04-24 15:47:31 +01002427 if (ret)
Eric Anholt673a3942008-07-30 12:06:12 -07002428 return ret;
Chris Wilson8dc17752010-07-23 23:18:51 +01002429 /* Continue on if we fail due to EIO, the GPU is hung so we
2430 * should be safe and we need to cleanup or else we might
2431 * cause memory corruption through use-after-free.
2432 */
Chris Wilsona8198ee2011-04-13 22:04:09 +01002433
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01002434 i915_gem_object_finish_gtt(obj);
Chris Wilsona8198ee2011-04-13 22:04:09 +01002435
Daniel Vetter96b47b62009-12-15 17:50:00 +01002436 /* release the fence reg _after_ flushing */
Chris Wilsond9e86c02010-11-10 16:40:20 +00002437 ret = i915_gem_object_put_fence(obj);
Chris Wilson1488fc02012-04-24 15:47:31 +01002438 if (ret)
Chris Wilsond9e86c02010-11-10 16:40:20 +00002439 return ret;
Daniel Vetter96b47b62009-12-15 17:50:00 +01002440
Chris Wilsondb53a302011-02-03 11:57:46 +00002441 trace_i915_gem_object_unbind(obj);
2442
Daniel Vetter74898d72012-02-15 23:50:22 +01002443 if (obj->has_global_gtt_mapping)
2444 i915_gem_gtt_unbind_object(obj);
Daniel Vetter7bddb012012-02-09 17:15:47 +01002445 if (obj->has_aliasing_ppgtt_mapping) {
2446 i915_ppgtt_unbind_object(dev_priv->mm.aliasing_ppgtt, obj);
2447 obj->has_aliasing_ppgtt_mapping = 0;
2448 }
Daniel Vetter74163902012-02-15 23:50:21 +01002449 i915_gem_gtt_finish_object(obj);
Daniel Vetter7bddb012012-02-09 17:15:47 +01002450
Chris Wilson6c085a72012-08-20 11:40:46 +02002451 list_del(&obj->mm_list);
2452 list_move_tail(&obj->gtt_list, &dev_priv->mm.unbound_list);
Daniel Vetter75e9e912010-11-04 17:11:09 +01002453 /* Avoid an unnecessary call to unbind on rebind. */
Chris Wilson05394f32010-11-08 19:18:58 +00002454 obj->map_and_fenceable = true;
Eric Anholt673a3942008-07-30 12:06:12 -07002455
Chris Wilson05394f32010-11-08 19:18:58 +00002456 drm_mm_put_block(obj->gtt_space);
2457 obj->gtt_space = NULL;
2458 obj->gtt_offset = 0;
Eric Anholt673a3942008-07-30 12:06:12 -07002459
Chris Wilson6c085a72012-08-20 11:40:46 +02002460 return 0;
Eric Anholt673a3942008-07-30 12:06:12 -07002461}
2462
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07002463static int i915_ring_idle(struct intel_ring_buffer *ring)
Chris Wilsona56ba562010-09-28 10:07:56 +01002464{
Chris Wilson69c2fc82012-07-20 12:41:03 +01002465 if (list_empty(&ring->active_list))
Chris Wilson64193402010-10-24 12:38:05 +01002466 return 0;
2467
Ben Widawsky199b2bc2012-05-24 15:03:11 -07002468 return i915_wait_seqno(ring, i915_gem_next_request_seqno(ring));
Chris Wilsona56ba562010-09-28 10:07:56 +01002469}
2470
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07002471int i915_gpu_idle(struct drm_device *dev)
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002472{
2473 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsonb4519512012-05-11 14:29:30 +01002474 struct intel_ring_buffer *ring;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002475 int ret, i;
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002476
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002477 /* Flush everything onto the inactive list. */
Chris Wilsonb4519512012-05-11 14:29:30 +01002478 for_each_ring(ring, dev_priv, i) {
Ben Widawskyb6c74882012-08-14 14:35:14 -07002479 ret = i915_switch_context(ring, NULL, DEFAULT_CONTEXT_ID);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002480 if (ret)
2481 return ret;
Chris Wilsonb4519512012-05-11 14:29:30 +01002482
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002483 ret = i915_ring_idle(ring);
Ben Widawskyf2ef6eb2012-06-04 14:42:53 -07002484 if (ret)
2485 return ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002486 }
Zou Nan haid1b851f2010-05-21 09:08:57 +08002487
Daniel Vetter8a1a49f2010-02-11 22:29:04 +01002488 return 0;
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002489}
2490
Chris Wilson9ce079e2012-04-17 15:31:30 +01002491static void sandybridge_write_fence_reg(struct drm_device *dev, int reg,
2492 struct drm_i915_gem_object *obj)
Eric Anholt4e901fd2009-10-26 16:44:17 -07002493{
Eric Anholt4e901fd2009-10-26 16:44:17 -07002494 drm_i915_private_t *dev_priv = dev->dev_private;
Eric Anholt4e901fd2009-10-26 16:44:17 -07002495 uint64_t val;
2496
Chris Wilson9ce079e2012-04-17 15:31:30 +01002497 if (obj) {
2498 u32 size = obj->gtt_space->size;
Eric Anholt4e901fd2009-10-26 16:44:17 -07002499
Chris Wilson9ce079e2012-04-17 15:31:30 +01002500 val = (uint64_t)((obj->gtt_offset + size - 4096) &
2501 0xfffff000) << 32;
2502 val |= obj->gtt_offset & 0xfffff000;
2503 val |= (uint64_t)((obj->stride / 128) - 1) <<
2504 SANDYBRIDGE_FENCE_PITCH_SHIFT;
Eric Anholt4e901fd2009-10-26 16:44:17 -07002505
Chris Wilson9ce079e2012-04-17 15:31:30 +01002506 if (obj->tiling_mode == I915_TILING_Y)
2507 val |= 1 << I965_FENCE_TILING_Y_SHIFT;
2508 val |= I965_FENCE_REG_VALID;
2509 } else
2510 val = 0;
Daniel Vetterc6642782010-11-12 13:46:18 +00002511
Chris Wilson9ce079e2012-04-17 15:31:30 +01002512 I915_WRITE64(FENCE_REG_SANDYBRIDGE_0 + reg * 8, val);
2513 POSTING_READ(FENCE_REG_SANDYBRIDGE_0 + reg * 8);
Eric Anholt4e901fd2009-10-26 16:44:17 -07002514}
2515
Chris Wilson9ce079e2012-04-17 15:31:30 +01002516static void i965_write_fence_reg(struct drm_device *dev, int reg,
2517 struct drm_i915_gem_object *obj)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002518{
Jesse Barnesde151cf2008-11-12 10:03:55 -08002519 drm_i915_private_t *dev_priv = dev->dev_private;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002520 uint64_t val;
2521
Chris Wilson9ce079e2012-04-17 15:31:30 +01002522 if (obj) {
2523 u32 size = obj->gtt_space->size;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002524
Chris Wilson9ce079e2012-04-17 15:31:30 +01002525 val = (uint64_t)((obj->gtt_offset + size - 4096) &
2526 0xfffff000) << 32;
2527 val |= obj->gtt_offset & 0xfffff000;
2528 val |= ((obj->stride / 128) - 1) << I965_FENCE_PITCH_SHIFT;
2529 if (obj->tiling_mode == I915_TILING_Y)
2530 val |= 1 << I965_FENCE_TILING_Y_SHIFT;
2531 val |= I965_FENCE_REG_VALID;
2532 } else
2533 val = 0;
Daniel Vetterc6642782010-11-12 13:46:18 +00002534
Chris Wilson9ce079e2012-04-17 15:31:30 +01002535 I915_WRITE64(FENCE_REG_965_0 + reg * 8, val);
2536 POSTING_READ(FENCE_REG_965_0 + reg * 8);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002537}
2538
Chris Wilson9ce079e2012-04-17 15:31:30 +01002539static void i915_write_fence_reg(struct drm_device *dev, int reg,
2540 struct drm_i915_gem_object *obj)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002541{
Jesse Barnesde151cf2008-11-12 10:03:55 -08002542 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson9ce079e2012-04-17 15:31:30 +01002543 u32 val;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002544
Chris Wilson9ce079e2012-04-17 15:31:30 +01002545 if (obj) {
2546 u32 size = obj->gtt_space->size;
2547 int pitch_val;
2548 int tile_width;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002549
Chris Wilson9ce079e2012-04-17 15:31:30 +01002550 WARN((obj->gtt_offset & ~I915_FENCE_START_MASK) ||
2551 (size & -size) != size ||
2552 (obj->gtt_offset & (size - 1)),
2553 "object 0x%08x [fenceable? %d] not 1M or pot-size (0x%08x) aligned\n",
2554 obj->gtt_offset, obj->map_and_fenceable, size);
2555
2556 if (obj->tiling_mode == I915_TILING_Y && HAS_128_BYTE_Y_TILING(dev))
2557 tile_width = 128;
2558 else
2559 tile_width = 512;
2560
2561 /* Note: pitch better be a power of two tile widths */
2562 pitch_val = obj->stride / tile_width;
2563 pitch_val = ffs(pitch_val) - 1;
2564
2565 val = obj->gtt_offset;
2566 if (obj->tiling_mode == I915_TILING_Y)
2567 val |= 1 << I830_FENCE_TILING_Y_SHIFT;
2568 val |= I915_FENCE_SIZE_BITS(size);
2569 val |= pitch_val << I830_FENCE_PITCH_SHIFT;
2570 val |= I830_FENCE_REG_VALID;
2571 } else
2572 val = 0;
2573
2574 if (reg < 8)
2575 reg = FENCE_REG_830_0 + reg * 4;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002576 else
Chris Wilson9ce079e2012-04-17 15:31:30 +01002577 reg = FENCE_REG_945_8 + (reg - 8) * 4;
Jesse Barnes0f973f22009-01-26 17:10:45 -08002578
Chris Wilson9ce079e2012-04-17 15:31:30 +01002579 I915_WRITE(reg, val);
2580 POSTING_READ(reg);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002581}
2582
Chris Wilson9ce079e2012-04-17 15:31:30 +01002583static void i830_write_fence_reg(struct drm_device *dev, int reg,
2584 struct drm_i915_gem_object *obj)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002585{
Jesse Barnesde151cf2008-11-12 10:03:55 -08002586 drm_i915_private_t *dev_priv = dev->dev_private;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002587 uint32_t val;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002588
Chris Wilson9ce079e2012-04-17 15:31:30 +01002589 if (obj) {
2590 u32 size = obj->gtt_space->size;
2591 uint32_t pitch_val;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002592
Chris Wilson9ce079e2012-04-17 15:31:30 +01002593 WARN((obj->gtt_offset & ~I830_FENCE_START_MASK) ||
2594 (size & -size) != size ||
2595 (obj->gtt_offset & (size - 1)),
2596 "object 0x%08x not 512K or pot-size 0x%08x aligned\n",
2597 obj->gtt_offset, size);
Eric Anholte76a16d2009-05-26 17:44:56 -07002598
Chris Wilson9ce079e2012-04-17 15:31:30 +01002599 pitch_val = obj->stride / 128;
2600 pitch_val = ffs(pitch_val) - 1;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002601
Chris Wilson9ce079e2012-04-17 15:31:30 +01002602 val = obj->gtt_offset;
2603 if (obj->tiling_mode == I915_TILING_Y)
2604 val |= 1 << I830_FENCE_TILING_Y_SHIFT;
2605 val |= I830_FENCE_SIZE_BITS(size);
2606 val |= pitch_val << I830_FENCE_PITCH_SHIFT;
2607 val |= I830_FENCE_REG_VALID;
2608 } else
2609 val = 0;
Daniel Vetterc6642782010-11-12 13:46:18 +00002610
Chris Wilson9ce079e2012-04-17 15:31:30 +01002611 I915_WRITE(FENCE_REG_830_0 + reg * 4, val);
2612 POSTING_READ(FENCE_REG_830_0 + reg * 4);
2613}
2614
2615static void i915_gem_write_fence(struct drm_device *dev, int reg,
2616 struct drm_i915_gem_object *obj)
2617{
2618 switch (INTEL_INFO(dev)->gen) {
2619 case 7:
2620 case 6: sandybridge_write_fence_reg(dev, reg, obj); break;
2621 case 5:
2622 case 4: i965_write_fence_reg(dev, reg, obj); break;
2623 case 3: i915_write_fence_reg(dev, reg, obj); break;
2624 case 2: i830_write_fence_reg(dev, reg, obj); break;
2625 default: break;
2626 }
Jesse Barnesde151cf2008-11-12 10:03:55 -08002627}
2628
Chris Wilson61050802012-04-17 15:31:31 +01002629static inline int fence_number(struct drm_i915_private *dev_priv,
2630 struct drm_i915_fence_reg *fence)
2631{
2632 return fence - dev_priv->fence_regs;
2633}
2634
2635static void i915_gem_object_update_fence(struct drm_i915_gem_object *obj,
2636 struct drm_i915_fence_reg *fence,
2637 bool enable)
2638{
2639 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
2640 int reg = fence_number(dev_priv, fence);
2641
2642 i915_gem_write_fence(obj->base.dev, reg, enable ? obj : NULL);
2643
2644 if (enable) {
2645 obj->fence_reg = reg;
2646 fence->obj = obj;
2647 list_move_tail(&fence->lru_list, &dev_priv->mm.fence_list);
2648 } else {
2649 obj->fence_reg = I915_FENCE_REG_NONE;
2650 fence->obj = NULL;
2651 list_del_init(&fence->lru_list);
2652 }
2653}
2654
Chris Wilsond9e86c02010-11-10 16:40:20 +00002655static int
Chris Wilsona360bb12012-04-17 15:31:25 +01002656i915_gem_object_flush_fence(struct drm_i915_gem_object *obj)
Chris Wilsond9e86c02010-11-10 16:40:20 +00002657{
Chris Wilson1c293ea2012-04-17 15:31:27 +01002658 if (obj->last_fenced_seqno) {
Chris Wilson86d5bc32012-07-20 12:41:04 +01002659 int ret = i915_wait_seqno(obj->ring, obj->last_fenced_seqno);
Chris Wilson18991842012-04-17 15:31:29 +01002660 if (ret)
2661 return ret;
Chris Wilsond9e86c02010-11-10 16:40:20 +00002662
2663 obj->last_fenced_seqno = 0;
Chris Wilsond9e86c02010-11-10 16:40:20 +00002664 }
2665
Chris Wilson63256ec2011-01-04 18:42:07 +00002666 /* Ensure that all CPU reads are completed before installing a fence
2667 * and all writes before removing the fence.
2668 */
2669 if (obj->base.read_domains & I915_GEM_DOMAIN_GTT)
2670 mb();
2671
Chris Wilson86d5bc32012-07-20 12:41:04 +01002672 obj->fenced_gpu_access = false;
Chris Wilsond9e86c02010-11-10 16:40:20 +00002673 return 0;
2674}
2675
2676int
2677i915_gem_object_put_fence(struct drm_i915_gem_object *obj)
2678{
Chris Wilson61050802012-04-17 15:31:31 +01002679 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Chris Wilsond9e86c02010-11-10 16:40:20 +00002680 int ret;
2681
Chris Wilsona360bb12012-04-17 15:31:25 +01002682 ret = i915_gem_object_flush_fence(obj);
Chris Wilsond9e86c02010-11-10 16:40:20 +00002683 if (ret)
2684 return ret;
2685
Chris Wilson61050802012-04-17 15:31:31 +01002686 if (obj->fence_reg == I915_FENCE_REG_NONE)
2687 return 0;
Chris Wilson1690e1e2011-12-14 13:57:08 +01002688
Chris Wilson61050802012-04-17 15:31:31 +01002689 i915_gem_object_update_fence(obj,
2690 &dev_priv->fence_regs[obj->fence_reg],
2691 false);
2692 i915_gem_object_fence_lost(obj);
Chris Wilsond9e86c02010-11-10 16:40:20 +00002693
2694 return 0;
2695}
2696
2697static struct drm_i915_fence_reg *
Chris Wilsona360bb12012-04-17 15:31:25 +01002698i915_find_fence_reg(struct drm_device *dev)
Daniel Vetterae3db242010-02-19 11:51:58 +01002699{
Daniel Vetterae3db242010-02-19 11:51:58 +01002700 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson8fe301a2012-04-17 15:31:28 +01002701 struct drm_i915_fence_reg *reg, *avail;
Chris Wilsond9e86c02010-11-10 16:40:20 +00002702 int i;
Daniel Vetterae3db242010-02-19 11:51:58 +01002703
2704 /* First try to find a free reg */
Chris Wilsond9e86c02010-11-10 16:40:20 +00002705 avail = NULL;
Daniel Vetterae3db242010-02-19 11:51:58 +01002706 for (i = dev_priv->fence_reg_start; i < dev_priv->num_fence_regs; i++) {
2707 reg = &dev_priv->fence_regs[i];
2708 if (!reg->obj)
Chris Wilsond9e86c02010-11-10 16:40:20 +00002709 return reg;
Daniel Vetterae3db242010-02-19 11:51:58 +01002710
Chris Wilson1690e1e2011-12-14 13:57:08 +01002711 if (!reg->pin_count)
Chris Wilsond9e86c02010-11-10 16:40:20 +00002712 avail = reg;
Daniel Vetterae3db242010-02-19 11:51:58 +01002713 }
2714
Chris Wilsond9e86c02010-11-10 16:40:20 +00002715 if (avail == NULL)
2716 return NULL;
Daniel Vetterae3db242010-02-19 11:51:58 +01002717
2718 /* None available, try to steal one or wait for a user to finish */
Chris Wilsond9e86c02010-11-10 16:40:20 +00002719 list_for_each_entry(reg, &dev_priv->mm.fence_list, lru_list) {
Chris Wilson1690e1e2011-12-14 13:57:08 +01002720 if (reg->pin_count)
Daniel Vetterae3db242010-02-19 11:51:58 +01002721 continue;
2722
Chris Wilson8fe301a2012-04-17 15:31:28 +01002723 return reg;
Daniel Vetterae3db242010-02-19 11:51:58 +01002724 }
2725
Chris Wilson8fe301a2012-04-17 15:31:28 +01002726 return NULL;
Daniel Vetterae3db242010-02-19 11:51:58 +01002727}
2728
Jesse Barnesde151cf2008-11-12 10:03:55 -08002729/**
Chris Wilson9a5a53b2012-03-22 15:10:00 +00002730 * i915_gem_object_get_fence - set up fencing for an object
Jesse Barnesde151cf2008-11-12 10:03:55 -08002731 * @obj: object to map through a fence reg
2732 *
2733 * When mapping objects through the GTT, userspace wants to be able to write
2734 * to them without having to worry about swizzling if the object is tiled.
Jesse Barnesde151cf2008-11-12 10:03:55 -08002735 * This function walks the fence regs looking for a free one for @obj,
2736 * stealing one if it can't find any.
2737 *
2738 * It then sets up the reg based on the object's properties: address, pitch
2739 * and tiling format.
Chris Wilson9a5a53b2012-03-22 15:10:00 +00002740 *
2741 * For an untiled surface, this removes any existing fence.
Jesse Barnesde151cf2008-11-12 10:03:55 -08002742 */
Chris Wilson8c4b8c32009-06-17 22:08:52 +01002743int
Chris Wilson06d98132012-04-17 15:31:24 +01002744i915_gem_object_get_fence(struct drm_i915_gem_object *obj)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002745{
Chris Wilson05394f32010-11-08 19:18:58 +00002746 struct drm_device *dev = obj->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08002747 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson14415742012-04-17 15:31:33 +01002748 bool enable = obj->tiling_mode != I915_TILING_NONE;
Chris Wilsond9e86c02010-11-10 16:40:20 +00002749 struct drm_i915_fence_reg *reg;
Daniel Vetterae3db242010-02-19 11:51:58 +01002750 int ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002751
Chris Wilson14415742012-04-17 15:31:33 +01002752 /* Have we updated the tiling parameters upon the object and so
2753 * will need to serialise the write to the associated fence register?
2754 */
Chris Wilson5d82e3e2012-04-21 16:23:23 +01002755 if (obj->fence_dirty) {
Chris Wilson14415742012-04-17 15:31:33 +01002756 ret = i915_gem_object_flush_fence(obj);
2757 if (ret)
2758 return ret;
2759 }
Chris Wilson9a5a53b2012-03-22 15:10:00 +00002760
Chris Wilsond9e86c02010-11-10 16:40:20 +00002761 /* Just update our place in the LRU if our fence is getting reused. */
Chris Wilson05394f32010-11-08 19:18:58 +00002762 if (obj->fence_reg != I915_FENCE_REG_NONE) {
2763 reg = &dev_priv->fence_regs[obj->fence_reg];
Chris Wilson5d82e3e2012-04-21 16:23:23 +01002764 if (!obj->fence_dirty) {
Chris Wilson14415742012-04-17 15:31:33 +01002765 list_move_tail(&reg->lru_list,
2766 &dev_priv->mm.fence_list);
2767 return 0;
2768 }
2769 } else if (enable) {
2770 reg = i915_find_fence_reg(dev);
2771 if (reg == NULL)
2772 return -EDEADLK;
Chris Wilsond9e86c02010-11-10 16:40:20 +00002773
Chris Wilson14415742012-04-17 15:31:33 +01002774 if (reg->obj) {
2775 struct drm_i915_gem_object *old = reg->obj;
2776
2777 ret = i915_gem_object_flush_fence(old);
Chris Wilson29c5a582011-03-17 15:23:22 +00002778 if (ret)
2779 return ret;
2780
Chris Wilson14415742012-04-17 15:31:33 +01002781 i915_gem_object_fence_lost(old);
Chris Wilson29c5a582011-03-17 15:23:22 +00002782 }
Chris Wilson14415742012-04-17 15:31:33 +01002783 } else
Eric Anholta09ba7f2009-08-29 12:49:51 -07002784 return 0;
Eric Anholta09ba7f2009-08-29 12:49:51 -07002785
Chris Wilson14415742012-04-17 15:31:33 +01002786 i915_gem_object_update_fence(obj, reg, enable);
Chris Wilson5d82e3e2012-04-21 16:23:23 +01002787 obj->fence_dirty = false;
Chris Wilson14415742012-04-17 15:31:33 +01002788
Chris Wilson9ce079e2012-04-17 15:31:30 +01002789 return 0;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002790}
2791
Chris Wilson42d6ab42012-07-26 11:49:32 +01002792static bool i915_gem_valid_gtt_space(struct drm_device *dev,
2793 struct drm_mm_node *gtt_space,
2794 unsigned long cache_level)
2795{
2796 struct drm_mm_node *other;
2797
2798 /* On non-LLC machines we have to be careful when putting differing
2799 * types of snoopable memory together to avoid the prefetcher
2800 * crossing memory domains and dieing.
2801 */
2802 if (HAS_LLC(dev))
2803 return true;
2804
2805 if (gtt_space == NULL)
2806 return true;
2807
2808 if (list_empty(&gtt_space->node_list))
2809 return true;
2810
2811 other = list_entry(gtt_space->node_list.prev, struct drm_mm_node, node_list);
2812 if (other->allocated && !other->hole_follows && other->color != cache_level)
2813 return false;
2814
2815 other = list_entry(gtt_space->node_list.next, struct drm_mm_node, node_list);
2816 if (other->allocated && !gtt_space->hole_follows && other->color != cache_level)
2817 return false;
2818
2819 return true;
2820}
2821
2822static void i915_gem_verify_gtt(struct drm_device *dev)
2823{
2824#if WATCH_GTT
2825 struct drm_i915_private *dev_priv = dev->dev_private;
2826 struct drm_i915_gem_object *obj;
2827 int err = 0;
2828
2829 list_for_each_entry(obj, &dev_priv->mm.gtt_list, gtt_list) {
2830 if (obj->gtt_space == NULL) {
2831 printk(KERN_ERR "object found on GTT list with no space reserved\n");
2832 err++;
2833 continue;
2834 }
2835
2836 if (obj->cache_level != obj->gtt_space->color) {
2837 printk(KERN_ERR "object reserved space [%08lx, %08lx] with wrong color, cache_level=%x, color=%lx\n",
2838 obj->gtt_space->start,
2839 obj->gtt_space->start + obj->gtt_space->size,
2840 obj->cache_level,
2841 obj->gtt_space->color);
2842 err++;
2843 continue;
2844 }
2845
2846 if (!i915_gem_valid_gtt_space(dev,
2847 obj->gtt_space,
2848 obj->cache_level)) {
2849 printk(KERN_ERR "invalid GTT space found at [%08lx, %08lx] - color=%x\n",
2850 obj->gtt_space->start,
2851 obj->gtt_space->start + obj->gtt_space->size,
2852 obj->cache_level);
2853 err++;
2854 continue;
2855 }
2856 }
2857
2858 WARN_ON(err);
2859#endif
2860}
2861
Jesse Barnesde151cf2008-11-12 10:03:55 -08002862/**
Eric Anholt673a3942008-07-30 12:06:12 -07002863 * Finds free space in the GTT aperture and binds the object there.
2864 */
2865static int
Chris Wilson05394f32010-11-08 19:18:58 +00002866i915_gem_object_bind_to_gtt(struct drm_i915_gem_object *obj,
Daniel Vetter920afa72010-09-16 17:54:23 +02002867 unsigned alignment,
Chris Wilson86a1ee22012-08-11 15:41:04 +01002868 bool map_and_fenceable,
2869 bool nonblocking)
Eric Anholt673a3942008-07-30 12:06:12 -07002870{
Chris Wilson05394f32010-11-08 19:18:58 +00002871 struct drm_device *dev = obj->base.dev;
Eric Anholt673a3942008-07-30 12:06:12 -07002872 drm_i915_private_t *dev_priv = dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -07002873 struct drm_mm_node *free_space;
Daniel Vetter5e783302010-11-14 22:32:36 +01002874 u32 size, fence_size, fence_alignment, unfenced_alignment;
Daniel Vetter75e9e912010-11-04 17:11:09 +01002875 bool mappable, fenceable;
Chris Wilson07f73f62009-09-14 16:50:30 +01002876 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07002877
Chris Wilson05394f32010-11-08 19:18:58 +00002878 if (obj->madv != I915_MADV_WILLNEED) {
Chris Wilson3ef94da2009-09-14 16:50:29 +01002879 DRM_ERROR("Attempting to bind a purgeable object\n");
2880 return -EINVAL;
2881 }
2882
Chris Wilsone28f8712011-07-18 13:11:49 -07002883 fence_size = i915_gem_get_gtt_size(dev,
2884 obj->base.size,
2885 obj->tiling_mode);
2886 fence_alignment = i915_gem_get_gtt_alignment(dev,
2887 obj->base.size,
2888 obj->tiling_mode);
2889 unfenced_alignment =
2890 i915_gem_get_unfenced_gtt_alignment(dev,
2891 obj->base.size,
2892 obj->tiling_mode);
Chris Wilsona00b10c2010-09-24 21:15:47 +01002893
Eric Anholt673a3942008-07-30 12:06:12 -07002894 if (alignment == 0)
Daniel Vetter5e783302010-11-14 22:32:36 +01002895 alignment = map_and_fenceable ? fence_alignment :
2896 unfenced_alignment;
Daniel Vetter75e9e912010-11-04 17:11:09 +01002897 if (map_and_fenceable && alignment & (fence_alignment - 1)) {
Eric Anholt673a3942008-07-30 12:06:12 -07002898 DRM_ERROR("Invalid object alignment requested %u\n", alignment);
2899 return -EINVAL;
2900 }
2901
Chris Wilson05394f32010-11-08 19:18:58 +00002902 size = map_and_fenceable ? fence_size : obj->base.size;
Chris Wilsona00b10c2010-09-24 21:15:47 +01002903
Chris Wilson654fc602010-05-27 13:18:21 +01002904 /* If the object is bigger than the entire aperture, reject it early
2905 * before evicting everything in a vain attempt to find space.
2906 */
Chris Wilson05394f32010-11-08 19:18:58 +00002907 if (obj->base.size >
Daniel Vetter75e9e912010-11-04 17:11:09 +01002908 (map_and_fenceable ? dev_priv->mm.gtt_mappable_end : dev_priv->mm.gtt_total)) {
Chris Wilson654fc602010-05-27 13:18:21 +01002909 DRM_ERROR("Attempting to bind an object larger than the aperture\n");
2910 return -E2BIG;
2911 }
2912
Chris Wilson37e680a2012-06-07 15:38:42 +01002913 ret = i915_gem_object_get_pages(obj);
Chris Wilson6c085a72012-08-20 11:40:46 +02002914 if (ret)
2915 return ret;
2916
Eric Anholt673a3942008-07-30 12:06:12 -07002917 search_free:
Daniel Vetter75e9e912010-11-04 17:11:09 +01002918 if (map_and_fenceable)
Daniel Vetter920afa72010-09-16 17:54:23 +02002919 free_space =
Chris Wilson42d6ab42012-07-26 11:49:32 +01002920 drm_mm_search_free_in_range_color(&dev_priv->mm.gtt_space,
2921 size, alignment, obj->cache_level,
2922 0, dev_priv->mm.gtt_mappable_end,
2923 false);
Daniel Vetter920afa72010-09-16 17:54:23 +02002924 else
Chris Wilson42d6ab42012-07-26 11:49:32 +01002925 free_space = drm_mm_search_free_color(&dev_priv->mm.gtt_space,
2926 size, alignment, obj->cache_level,
2927 false);
Daniel Vetter920afa72010-09-16 17:54:23 +02002928
2929 if (free_space != NULL) {
Daniel Vetter75e9e912010-11-04 17:11:09 +01002930 if (map_and_fenceable)
Chris Wilson05394f32010-11-08 19:18:58 +00002931 obj->gtt_space =
Daniel Vetter920afa72010-09-16 17:54:23 +02002932 drm_mm_get_block_range_generic(free_space,
Chris Wilson42d6ab42012-07-26 11:49:32 +01002933 size, alignment, obj->cache_level,
Chris Wilson6b9d89b2012-07-10 11:15:23 +01002934 0, dev_priv->mm.gtt_mappable_end,
Chris Wilson42d6ab42012-07-26 11:49:32 +01002935 false);
Daniel Vetter920afa72010-09-16 17:54:23 +02002936 else
Chris Wilson05394f32010-11-08 19:18:58 +00002937 obj->gtt_space =
Chris Wilson42d6ab42012-07-26 11:49:32 +01002938 drm_mm_get_block_generic(free_space,
2939 size, alignment, obj->cache_level,
2940 false);
Daniel Vetter920afa72010-09-16 17:54:23 +02002941 }
Chris Wilson05394f32010-11-08 19:18:58 +00002942 if (obj->gtt_space == NULL) {
Daniel Vetter75e9e912010-11-04 17:11:09 +01002943 ret = i915_gem_evict_something(dev, size, alignment,
Chris Wilson42d6ab42012-07-26 11:49:32 +01002944 obj->cache_level,
Chris Wilson86a1ee22012-08-11 15:41:04 +01002945 map_and_fenceable,
2946 nonblocking);
Chris Wilson97311292009-09-21 00:22:34 +01002947 if (ret)
Eric Anholt673a3942008-07-30 12:06:12 -07002948 return ret;
Chris Wilson97311292009-09-21 00:22:34 +01002949
Eric Anholt673a3942008-07-30 12:06:12 -07002950 goto search_free;
2951 }
Chris Wilson42d6ab42012-07-26 11:49:32 +01002952 if (WARN_ON(!i915_gem_valid_gtt_space(dev,
2953 obj->gtt_space,
2954 obj->cache_level))) {
2955 drm_mm_put_block(obj->gtt_space);
2956 obj->gtt_space = NULL;
2957 return -EINVAL;
2958 }
Eric Anholt673a3942008-07-30 12:06:12 -07002959
Eric Anholt673a3942008-07-30 12:06:12 -07002960
Daniel Vetter74163902012-02-15 23:50:21 +01002961 ret = i915_gem_gtt_prepare_object(obj);
Daniel Vetter7c2e6fd2010-11-06 10:10:47 +01002962 if (ret) {
Chris Wilson05394f32010-11-08 19:18:58 +00002963 drm_mm_put_block(obj->gtt_space);
2964 obj->gtt_space = NULL;
Chris Wilson6c085a72012-08-20 11:40:46 +02002965 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07002966 }
Eric Anholt673a3942008-07-30 12:06:12 -07002967
Daniel Vetter0ebb9822012-02-15 23:50:24 +01002968 if (!dev_priv->mm.aliasing_ppgtt)
2969 i915_gem_gtt_bind_object(obj, obj->cache_level);
Eric Anholt673a3942008-07-30 12:06:12 -07002970
Chris Wilson6c085a72012-08-20 11:40:46 +02002971 list_move_tail(&obj->gtt_list, &dev_priv->mm.bound_list);
Chris Wilson05394f32010-11-08 19:18:58 +00002972 list_add_tail(&obj->mm_list, &dev_priv->mm.inactive_list);
Chris Wilsonbf1a1092010-08-07 11:01:20 +01002973
Chris Wilson6299f992010-11-24 12:23:44 +00002974 obj->gtt_offset = obj->gtt_space->start;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002975
Daniel Vetter75e9e912010-11-04 17:11:09 +01002976 fenceable =
Chris Wilson05394f32010-11-08 19:18:58 +00002977 obj->gtt_space->size == fence_size &&
Akshay Joshi0206e352011-08-16 15:34:10 -04002978 (obj->gtt_space->start & (fence_alignment - 1)) == 0;
Chris Wilsona00b10c2010-09-24 21:15:47 +01002979
Daniel Vetter75e9e912010-11-04 17:11:09 +01002980 mappable =
Chris Wilson05394f32010-11-08 19:18:58 +00002981 obj->gtt_offset + obj->base.size <= dev_priv->mm.gtt_mappable_end;
Chris Wilsona00b10c2010-09-24 21:15:47 +01002982
Chris Wilson05394f32010-11-08 19:18:58 +00002983 obj->map_and_fenceable = mappable && fenceable;
Daniel Vetter75e9e912010-11-04 17:11:09 +01002984
Chris Wilsondb53a302011-02-03 11:57:46 +00002985 trace_i915_gem_object_bind(obj, map_and_fenceable);
Chris Wilson42d6ab42012-07-26 11:49:32 +01002986 i915_gem_verify_gtt(dev);
Eric Anholt673a3942008-07-30 12:06:12 -07002987 return 0;
2988}
2989
2990void
Chris Wilson05394f32010-11-08 19:18:58 +00002991i915_gem_clflush_object(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07002992{
Eric Anholt673a3942008-07-30 12:06:12 -07002993 /* If we don't have a page list set up, then we're not pinned
2994 * to GPU, and we can ignore the cache flush because it'll happen
2995 * again at bind time.
2996 */
Chris Wilson05394f32010-11-08 19:18:58 +00002997 if (obj->pages == NULL)
Eric Anholt673a3942008-07-30 12:06:12 -07002998 return;
2999
Chris Wilson9c23f7f2011-03-29 16:59:52 -07003000 /* If the GPU is snooping the contents of the CPU cache,
3001 * we do not need to manually clear the CPU cache lines. However,
3002 * the caches are only snooped when the render cache is
3003 * flushed/invalidated. As we always have to emit invalidations
3004 * and flushes when moving into and out of the RENDER domain, correct
3005 * snooping behaviour occurs naturally as the result of our domain
3006 * tracking.
3007 */
3008 if (obj->cache_level != I915_CACHE_NONE)
3009 return;
3010
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003011 trace_i915_gem_object_clflush(obj);
Eric Anholtcfa16a02009-05-26 18:46:16 -07003012
Chris Wilson9da3da62012-06-01 15:20:22 +01003013 drm_clflush_sg(obj->pages);
Eric Anholt673a3942008-07-30 12:06:12 -07003014}
3015
Eric Anholte47c68e2008-11-14 13:35:19 -08003016/** Flushes the GTT write domain for the object if it's dirty. */
3017static void
Chris Wilson05394f32010-11-08 19:18:58 +00003018i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj)
Eric Anholte47c68e2008-11-14 13:35:19 -08003019{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003020 uint32_t old_write_domain;
3021
Chris Wilson05394f32010-11-08 19:18:58 +00003022 if (obj->base.write_domain != I915_GEM_DOMAIN_GTT)
Eric Anholte47c68e2008-11-14 13:35:19 -08003023 return;
3024
Chris Wilson63256ec2011-01-04 18:42:07 +00003025 /* No actual flushing is required for the GTT write domain. Writes
Eric Anholte47c68e2008-11-14 13:35:19 -08003026 * to it immediately go to main memory as far as we know, so there's
3027 * no chipset flush. It also doesn't land in render cache.
Chris Wilson63256ec2011-01-04 18:42:07 +00003028 *
3029 * However, we do have to enforce the order so that all writes through
3030 * the GTT land before any writes to the device, such as updates to
3031 * the GATT itself.
Eric Anholte47c68e2008-11-14 13:35:19 -08003032 */
Chris Wilson63256ec2011-01-04 18:42:07 +00003033 wmb();
3034
Chris Wilson05394f32010-11-08 19:18:58 +00003035 old_write_domain = obj->base.write_domain;
3036 obj->base.write_domain = 0;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003037
3038 trace_i915_gem_object_change_domain(obj,
Chris Wilson05394f32010-11-08 19:18:58 +00003039 obj->base.read_domains,
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003040 old_write_domain);
Eric Anholte47c68e2008-11-14 13:35:19 -08003041}
3042
3043/** Flushes the CPU write domain for the object if it's dirty. */
3044static void
Chris Wilson05394f32010-11-08 19:18:58 +00003045i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj)
Eric Anholte47c68e2008-11-14 13:35:19 -08003046{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003047 uint32_t old_write_domain;
Eric Anholte47c68e2008-11-14 13:35:19 -08003048
Chris Wilson05394f32010-11-08 19:18:58 +00003049 if (obj->base.write_domain != I915_GEM_DOMAIN_CPU)
Eric Anholte47c68e2008-11-14 13:35:19 -08003050 return;
3051
3052 i915_gem_clflush_object(obj);
Daniel Vetter40ce6572010-11-05 18:12:18 +01003053 intel_gtt_chipset_flush();
Chris Wilson05394f32010-11-08 19:18:58 +00003054 old_write_domain = obj->base.write_domain;
3055 obj->base.write_domain = 0;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003056
3057 trace_i915_gem_object_change_domain(obj,
Chris Wilson05394f32010-11-08 19:18:58 +00003058 obj->base.read_domains,
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003059 old_write_domain);
Eric Anholte47c68e2008-11-14 13:35:19 -08003060}
3061
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003062/**
3063 * Moves a single object to the GTT read, and possibly write domain.
3064 *
3065 * This function returns when the move is complete, including waiting on
3066 * flushes to occur.
3067 */
Jesse Barnes79e53942008-11-07 14:24:08 -08003068int
Chris Wilson20217462010-11-23 15:26:33 +00003069i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj, bool write)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003070{
Chris Wilson8325a092012-04-24 15:52:35 +01003071 drm_i915_private_t *dev_priv = obj->base.dev->dev_private;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003072 uint32_t old_write_domain, old_read_domains;
Eric Anholte47c68e2008-11-14 13:35:19 -08003073 int ret;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003074
Eric Anholt02354392008-11-26 13:58:13 -08003075 /* Not valid to be called on unbound objects. */
Chris Wilson05394f32010-11-08 19:18:58 +00003076 if (obj->gtt_space == NULL)
Eric Anholt02354392008-11-26 13:58:13 -08003077 return -EINVAL;
3078
Chris Wilson8d7e3de2011-02-07 15:23:02 +00003079 if (obj->base.write_domain == I915_GEM_DOMAIN_GTT)
3080 return 0;
3081
Chris Wilson0201f1e2012-07-20 12:41:01 +01003082 ret = i915_gem_object_wait_rendering(obj, !write);
3083 if (ret)
3084 return ret;
Chris Wilson2dafb1e2010-06-07 14:03:05 +01003085
Chris Wilson72133422010-09-13 23:56:38 +01003086 i915_gem_object_flush_cpu_write_domain(obj);
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003087
Chris Wilson05394f32010-11-08 19:18:58 +00003088 old_write_domain = obj->base.write_domain;
3089 old_read_domains = obj->base.read_domains;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003090
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003091 /* It should now be out of any other write domains, and we can update
3092 * the domain values for our changes.
3093 */
Chris Wilson05394f32010-11-08 19:18:58 +00003094 BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_GTT) != 0);
3095 obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
Eric Anholte47c68e2008-11-14 13:35:19 -08003096 if (write) {
Chris Wilson05394f32010-11-08 19:18:58 +00003097 obj->base.read_domains = I915_GEM_DOMAIN_GTT;
3098 obj->base.write_domain = I915_GEM_DOMAIN_GTT;
3099 obj->dirty = 1;
Eric Anholte47c68e2008-11-14 13:35:19 -08003100 }
3101
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003102 trace_i915_gem_object_change_domain(obj,
3103 old_read_domains,
3104 old_write_domain);
3105
Chris Wilson8325a092012-04-24 15:52:35 +01003106 /* And bump the LRU for this access */
3107 if (i915_gem_object_is_inactive(obj))
3108 list_move_tail(&obj->mm_list, &dev_priv->mm.inactive_list);
3109
Eric Anholte47c68e2008-11-14 13:35:19 -08003110 return 0;
3111}
3112
Chris Wilsone4ffd172011-04-04 09:44:39 +01003113int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
3114 enum i915_cache_level cache_level)
3115{
Daniel Vetter7bddb012012-02-09 17:15:47 +01003116 struct drm_device *dev = obj->base.dev;
3117 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsone4ffd172011-04-04 09:44:39 +01003118 int ret;
3119
3120 if (obj->cache_level == cache_level)
3121 return 0;
3122
3123 if (obj->pin_count) {
3124 DRM_DEBUG("can not change the cache level of pinned objects\n");
3125 return -EBUSY;
3126 }
3127
Chris Wilson42d6ab42012-07-26 11:49:32 +01003128 if (!i915_gem_valid_gtt_space(dev, obj->gtt_space, cache_level)) {
3129 ret = i915_gem_object_unbind(obj);
3130 if (ret)
3131 return ret;
3132 }
3133
Chris Wilsone4ffd172011-04-04 09:44:39 +01003134 if (obj->gtt_space) {
3135 ret = i915_gem_object_finish_gpu(obj);
3136 if (ret)
3137 return ret;
3138
3139 i915_gem_object_finish_gtt(obj);
3140
3141 /* Before SandyBridge, you could not use tiling or fence
3142 * registers with snooped memory, so relinquish any fences
3143 * currently pointing to our region in the aperture.
3144 */
Chris Wilson42d6ab42012-07-26 11:49:32 +01003145 if (INTEL_INFO(dev)->gen < 6) {
Chris Wilsone4ffd172011-04-04 09:44:39 +01003146 ret = i915_gem_object_put_fence(obj);
3147 if (ret)
3148 return ret;
3149 }
3150
Daniel Vetter74898d72012-02-15 23:50:22 +01003151 if (obj->has_global_gtt_mapping)
3152 i915_gem_gtt_bind_object(obj, cache_level);
Daniel Vetter7bddb012012-02-09 17:15:47 +01003153 if (obj->has_aliasing_ppgtt_mapping)
3154 i915_ppgtt_bind_object(dev_priv->mm.aliasing_ppgtt,
3155 obj, cache_level);
Chris Wilson42d6ab42012-07-26 11:49:32 +01003156
3157 obj->gtt_space->color = cache_level;
Chris Wilsone4ffd172011-04-04 09:44:39 +01003158 }
3159
3160 if (cache_level == I915_CACHE_NONE) {
3161 u32 old_read_domains, old_write_domain;
3162
3163 /* If we're coming from LLC cached, then we haven't
3164 * actually been tracking whether the data is in the
3165 * CPU cache or not, since we only allow one bit set
3166 * in obj->write_domain and have been skipping the clflushes.
3167 * Just set it to the CPU cache for now.
3168 */
3169 WARN_ON(obj->base.write_domain & ~I915_GEM_DOMAIN_CPU);
3170 WARN_ON(obj->base.read_domains & ~I915_GEM_DOMAIN_CPU);
3171
3172 old_read_domains = obj->base.read_domains;
3173 old_write_domain = obj->base.write_domain;
3174
3175 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
3176 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
3177
3178 trace_i915_gem_object_change_domain(obj,
3179 old_read_domains,
3180 old_write_domain);
3181 }
3182
3183 obj->cache_level = cache_level;
Chris Wilson42d6ab42012-07-26 11:49:32 +01003184 i915_gem_verify_gtt(dev);
Chris Wilsone4ffd172011-04-04 09:44:39 +01003185 return 0;
3186}
3187
Chris Wilsone6994ae2012-07-10 10:27:08 +01003188int i915_gem_get_cacheing_ioctl(struct drm_device *dev, void *data,
3189 struct drm_file *file)
3190{
3191 struct drm_i915_gem_cacheing *args = data;
3192 struct drm_i915_gem_object *obj;
3193 int ret;
3194
3195 ret = i915_mutex_lock_interruptible(dev);
3196 if (ret)
3197 return ret;
3198
3199 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
3200 if (&obj->base == NULL) {
3201 ret = -ENOENT;
3202 goto unlock;
3203 }
3204
3205 args->cacheing = obj->cache_level != I915_CACHE_NONE;
3206
3207 drm_gem_object_unreference(&obj->base);
3208unlock:
3209 mutex_unlock(&dev->struct_mutex);
3210 return ret;
3211}
3212
3213int i915_gem_set_cacheing_ioctl(struct drm_device *dev, void *data,
3214 struct drm_file *file)
3215{
3216 struct drm_i915_gem_cacheing *args = data;
3217 struct drm_i915_gem_object *obj;
3218 enum i915_cache_level level;
3219 int ret;
3220
3221 ret = i915_mutex_lock_interruptible(dev);
3222 if (ret)
3223 return ret;
3224
3225 switch (args->cacheing) {
3226 case I915_CACHEING_NONE:
3227 level = I915_CACHE_NONE;
3228 break;
3229 case I915_CACHEING_CACHED:
3230 level = I915_CACHE_LLC;
3231 break;
3232 default:
3233 return -EINVAL;
3234 }
3235
3236 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
3237 if (&obj->base == NULL) {
3238 ret = -ENOENT;
3239 goto unlock;
3240 }
3241
3242 ret = i915_gem_object_set_cache_level(obj, level);
3243
3244 drm_gem_object_unreference(&obj->base);
3245unlock:
3246 mutex_unlock(&dev->struct_mutex);
3247 return ret;
3248}
3249
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003250/*
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003251 * Prepare buffer for display plane (scanout, cursors, etc).
3252 * Can be called from an uninterruptible phase (modesetting) and allows
3253 * any flushes to be pipelined (for pageflips).
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003254 */
3255int
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003256i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
3257 u32 alignment,
Chris Wilson919926a2010-11-12 13:42:53 +00003258 struct intel_ring_buffer *pipelined)
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003259{
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003260 u32 old_read_domains, old_write_domain;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003261 int ret;
3262
Chris Wilson0be73282010-12-06 14:36:27 +00003263 if (pipelined != obj->ring) {
Ben Widawsky2911a352012-04-05 14:47:36 -07003264 ret = i915_gem_object_sync(obj, pipelined);
3265 if (ret)
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003266 return ret;
3267 }
3268
Eric Anholta7ef0642011-03-29 16:59:54 -07003269 /* The display engine is not coherent with the LLC cache on gen6. As
3270 * a result, we make sure that the pinning that is about to occur is
3271 * done with uncached PTEs. This is lowest common denominator for all
3272 * chipsets.
3273 *
3274 * However for gen6+, we could do better by using the GFDT bit instead
3275 * of uncaching, which would allow us to flush all the LLC-cached data
3276 * with that bit in the PTE to main memory with just one PIPE_CONTROL.
3277 */
3278 ret = i915_gem_object_set_cache_level(obj, I915_CACHE_NONE);
3279 if (ret)
3280 return ret;
3281
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003282 /* As the user may map the buffer once pinned in the display plane
3283 * (e.g. libkms for the bootup splash), we have to ensure that we
3284 * always use map_and_fenceable for all scanout buffers.
3285 */
Chris Wilson86a1ee22012-08-11 15:41:04 +01003286 ret = i915_gem_object_pin(obj, alignment, true, false);
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003287 if (ret)
3288 return ret;
3289
Chris Wilsonb118c1e2010-05-27 13:18:14 +01003290 i915_gem_object_flush_cpu_write_domain(obj);
3291
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003292 old_write_domain = obj->base.write_domain;
Chris Wilson05394f32010-11-08 19:18:58 +00003293 old_read_domains = obj->base.read_domains;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003294
3295 /* It should now be out of any other write domains, and we can update
3296 * the domain values for our changes.
3297 */
Chris Wilsone5f1d962012-07-20 12:41:00 +01003298 obj->base.write_domain = 0;
Chris Wilson05394f32010-11-08 19:18:58 +00003299 obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003300
3301 trace_i915_gem_object_change_domain(obj,
3302 old_read_domains,
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003303 old_write_domain);
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003304
3305 return 0;
3306}
3307
Chris Wilson85345512010-11-13 09:49:11 +00003308int
Chris Wilsona8198ee2011-04-13 22:04:09 +01003309i915_gem_object_finish_gpu(struct drm_i915_gem_object *obj)
Chris Wilson85345512010-11-13 09:49:11 +00003310{
Chris Wilson88241782011-01-07 17:09:48 +00003311 int ret;
3312
Chris Wilsona8198ee2011-04-13 22:04:09 +01003313 if ((obj->base.read_domains & I915_GEM_GPU_DOMAINS) == 0)
Chris Wilson85345512010-11-13 09:49:11 +00003314 return 0;
3315
Chris Wilson0201f1e2012-07-20 12:41:01 +01003316 ret = i915_gem_object_wait_rendering(obj, false);
Chris Wilsonc501ae72011-12-14 13:57:23 +01003317 if (ret)
3318 return ret;
3319
Chris Wilsona8198ee2011-04-13 22:04:09 +01003320 /* Ensure that we invalidate the GPU's caches and TLBs. */
3321 obj->base.read_domains &= ~I915_GEM_GPU_DOMAINS;
Chris Wilsonc501ae72011-12-14 13:57:23 +01003322 return 0;
Chris Wilson85345512010-11-13 09:49:11 +00003323}
3324
Eric Anholte47c68e2008-11-14 13:35:19 -08003325/**
3326 * Moves a single object to the CPU read, and possibly write domain.
3327 *
3328 * This function returns when the move is complete, including waiting on
3329 * flushes to occur.
3330 */
Chris Wilsondabdfe02012-03-26 10:10:27 +02003331int
Chris Wilson919926a2010-11-12 13:42:53 +00003332i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write)
Eric Anholte47c68e2008-11-14 13:35:19 -08003333{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003334 uint32_t old_write_domain, old_read_domains;
Eric Anholte47c68e2008-11-14 13:35:19 -08003335 int ret;
3336
Chris Wilson8d7e3de2011-02-07 15:23:02 +00003337 if (obj->base.write_domain == I915_GEM_DOMAIN_CPU)
3338 return 0;
3339
Chris Wilson0201f1e2012-07-20 12:41:01 +01003340 ret = i915_gem_object_wait_rendering(obj, !write);
3341 if (ret)
3342 return ret;
Eric Anholte47c68e2008-11-14 13:35:19 -08003343
3344 i915_gem_object_flush_gtt_write_domain(obj);
3345
Chris Wilson05394f32010-11-08 19:18:58 +00003346 old_write_domain = obj->base.write_domain;
3347 old_read_domains = obj->base.read_domains;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003348
Eric Anholte47c68e2008-11-14 13:35:19 -08003349 /* Flush the CPU cache if it's still invalid. */
Chris Wilson05394f32010-11-08 19:18:58 +00003350 if ((obj->base.read_domains & I915_GEM_DOMAIN_CPU) == 0) {
Eric Anholte47c68e2008-11-14 13:35:19 -08003351 i915_gem_clflush_object(obj);
Eric Anholte47c68e2008-11-14 13:35:19 -08003352
Chris Wilson05394f32010-11-08 19:18:58 +00003353 obj->base.read_domains |= I915_GEM_DOMAIN_CPU;
Eric Anholte47c68e2008-11-14 13:35:19 -08003354 }
3355
3356 /* It should now be out of any other write domains, and we can update
3357 * the domain values for our changes.
3358 */
Chris Wilson05394f32010-11-08 19:18:58 +00003359 BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_CPU) != 0);
Eric Anholte47c68e2008-11-14 13:35:19 -08003360
3361 /* If we're writing through the CPU, then the GPU read domains will
3362 * need to be invalidated at next use.
3363 */
3364 if (write) {
Chris Wilson05394f32010-11-08 19:18:58 +00003365 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
3366 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
Eric Anholte47c68e2008-11-14 13:35:19 -08003367 }
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003368
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003369 trace_i915_gem_object_change_domain(obj,
3370 old_read_domains,
3371 old_write_domain);
3372
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003373 return 0;
3374}
3375
Eric Anholt673a3942008-07-30 12:06:12 -07003376/* Throttle our rendering by waiting until the ring has completed our requests
3377 * emitted over 20 msec ago.
3378 *
Eric Anholtb9624422009-06-03 07:27:35 +00003379 * Note that if we were to use the current jiffies each time around the loop,
3380 * we wouldn't escape the function with any frames outstanding if the time to
3381 * render a frame was over 20ms.
3382 *
Eric Anholt673a3942008-07-30 12:06:12 -07003383 * This should get us reasonable parallelism between CPU and GPU but also
3384 * relatively low latency when blocking on a particular request to finish.
3385 */
3386static int
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003387i915_gem_ring_throttle(struct drm_device *dev, struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07003388{
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003389 struct drm_i915_private *dev_priv = dev->dev_private;
3390 struct drm_i915_file_private *file_priv = file->driver_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00003391 unsigned long recent_enough = jiffies - msecs_to_jiffies(20);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003392 struct drm_i915_gem_request *request;
3393 struct intel_ring_buffer *ring = NULL;
3394 u32 seqno = 0;
3395 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003396
Chris Wilsone110e8d2011-01-26 15:39:14 +00003397 if (atomic_read(&dev_priv->mm.wedged))
3398 return -EIO;
3399
Chris Wilson1c255952010-09-26 11:03:27 +01003400 spin_lock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003401 list_for_each_entry(request, &file_priv->mm.request_list, client_list) {
Eric Anholtb9624422009-06-03 07:27:35 +00003402 if (time_after_eq(request->emitted_jiffies, recent_enough))
3403 break;
3404
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003405 ring = request->ring;
3406 seqno = request->seqno;
Eric Anholtb9624422009-06-03 07:27:35 +00003407 }
Chris Wilson1c255952010-09-26 11:03:27 +01003408 spin_unlock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003409
3410 if (seqno == 0)
3411 return 0;
3412
Ben Widawsky5c81fe852012-05-24 15:03:08 -07003413 ret = __wait_seqno(ring, seqno, true, NULL);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003414 if (ret == 0)
3415 queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work, 0);
Eric Anholtb9624422009-06-03 07:27:35 +00003416
Eric Anholt673a3942008-07-30 12:06:12 -07003417 return ret;
3418}
3419
Eric Anholt673a3942008-07-30 12:06:12 -07003420int
Chris Wilson05394f32010-11-08 19:18:58 +00003421i915_gem_object_pin(struct drm_i915_gem_object *obj,
3422 uint32_t alignment,
Chris Wilson86a1ee22012-08-11 15:41:04 +01003423 bool map_and_fenceable,
3424 bool nonblocking)
Eric Anholt673a3942008-07-30 12:06:12 -07003425{
Eric Anholt673a3942008-07-30 12:06:12 -07003426 int ret;
3427
Chris Wilson05394f32010-11-08 19:18:58 +00003428 BUG_ON(obj->pin_count == DRM_I915_GEM_OBJECT_MAX_PIN_COUNT);
Chris Wilsonac0c6b52010-05-27 13:18:18 +01003429
Chris Wilson05394f32010-11-08 19:18:58 +00003430 if (obj->gtt_space != NULL) {
3431 if ((alignment && obj->gtt_offset & (alignment - 1)) ||
3432 (map_and_fenceable && !obj->map_and_fenceable)) {
3433 WARN(obj->pin_count,
Chris Wilsonae7d49d2010-08-04 12:37:41 +01003434 "bo is already pinned with incorrect alignment:"
Daniel Vetter75e9e912010-11-04 17:11:09 +01003435 " offset=%x, req.alignment=%x, req.map_and_fenceable=%d,"
3436 " obj->map_and_fenceable=%d\n",
Chris Wilson05394f32010-11-08 19:18:58 +00003437 obj->gtt_offset, alignment,
Daniel Vetter75e9e912010-11-04 17:11:09 +01003438 map_and_fenceable,
Chris Wilson05394f32010-11-08 19:18:58 +00003439 obj->map_and_fenceable);
Chris Wilsonac0c6b52010-05-27 13:18:18 +01003440 ret = i915_gem_object_unbind(obj);
3441 if (ret)
3442 return ret;
3443 }
3444 }
3445
Chris Wilson05394f32010-11-08 19:18:58 +00003446 if (obj->gtt_space == NULL) {
Chris Wilsona00b10c2010-09-24 21:15:47 +01003447 ret = i915_gem_object_bind_to_gtt(obj, alignment,
Chris Wilson86a1ee22012-08-11 15:41:04 +01003448 map_and_fenceable,
3449 nonblocking);
Chris Wilson97311292009-09-21 00:22:34 +01003450 if (ret)
Eric Anholt673a3942008-07-30 12:06:12 -07003451 return ret;
Chris Wilson22c344e2009-02-11 14:26:45 +00003452 }
Jesse Barnes76446ca2009-12-17 22:05:42 -05003453
Daniel Vetter74898d72012-02-15 23:50:22 +01003454 if (!obj->has_global_gtt_mapping && map_and_fenceable)
3455 i915_gem_gtt_bind_object(obj, obj->cache_level);
3456
Chris Wilson1b502472012-04-24 15:47:30 +01003457 obj->pin_count++;
Chris Wilson6299f992010-11-24 12:23:44 +00003458 obj->pin_mappable |= map_and_fenceable;
Eric Anholt673a3942008-07-30 12:06:12 -07003459
3460 return 0;
3461}
3462
3463void
Chris Wilson05394f32010-11-08 19:18:58 +00003464i915_gem_object_unpin(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07003465{
Chris Wilson05394f32010-11-08 19:18:58 +00003466 BUG_ON(obj->pin_count == 0);
3467 BUG_ON(obj->gtt_space == NULL);
Eric Anholt673a3942008-07-30 12:06:12 -07003468
Chris Wilson1b502472012-04-24 15:47:30 +01003469 if (--obj->pin_count == 0)
Chris Wilson6299f992010-11-24 12:23:44 +00003470 obj->pin_mappable = false;
Eric Anholt673a3942008-07-30 12:06:12 -07003471}
3472
3473int
3474i915_gem_pin_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00003475 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07003476{
3477 struct drm_i915_gem_pin *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00003478 struct drm_i915_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07003479 int ret;
3480
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003481 ret = i915_mutex_lock_interruptible(dev);
3482 if (ret)
3483 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003484
Chris Wilson05394f32010-11-08 19:18:58 +00003485 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00003486 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003487 ret = -ENOENT;
3488 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07003489 }
Eric Anholt673a3942008-07-30 12:06:12 -07003490
Chris Wilson05394f32010-11-08 19:18:58 +00003491 if (obj->madv != I915_MADV_WILLNEED) {
Chris Wilsonbb6baf72009-09-22 14:24:13 +01003492 DRM_ERROR("Attempting to pin a purgeable buffer\n");
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003493 ret = -EINVAL;
3494 goto out;
Chris Wilson3ef94da2009-09-14 16:50:29 +01003495 }
3496
Chris Wilson05394f32010-11-08 19:18:58 +00003497 if (obj->pin_filp != NULL && obj->pin_filp != file) {
Jesse Barnes79e53942008-11-07 14:24:08 -08003498 DRM_ERROR("Already pinned in i915_gem_pin_ioctl(): %d\n",
3499 args->handle);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003500 ret = -EINVAL;
3501 goto out;
Jesse Barnes79e53942008-11-07 14:24:08 -08003502 }
3503
Chris Wilson05394f32010-11-08 19:18:58 +00003504 obj->user_pin_count++;
3505 obj->pin_filp = file;
3506 if (obj->user_pin_count == 1) {
Chris Wilson86a1ee22012-08-11 15:41:04 +01003507 ret = i915_gem_object_pin(obj, args->alignment, true, false);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003508 if (ret)
3509 goto out;
Eric Anholt673a3942008-07-30 12:06:12 -07003510 }
3511
3512 /* XXX - flush the CPU caches for pinned objects
3513 * as the X server doesn't manage domains yet
3514 */
Eric Anholte47c68e2008-11-14 13:35:19 -08003515 i915_gem_object_flush_cpu_write_domain(obj);
Chris Wilson05394f32010-11-08 19:18:58 +00003516 args->offset = obj->gtt_offset;
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003517out:
Chris Wilson05394f32010-11-08 19:18:58 +00003518 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003519unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07003520 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003521 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003522}
3523
3524int
3525i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00003526 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07003527{
3528 struct drm_i915_gem_pin *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00003529 struct drm_i915_gem_object *obj;
Chris Wilson76c1dec2010-09-25 11:22:51 +01003530 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003531
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003532 ret = i915_mutex_lock_interruptible(dev);
3533 if (ret)
3534 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003535
Chris Wilson05394f32010-11-08 19:18:58 +00003536 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00003537 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003538 ret = -ENOENT;
3539 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07003540 }
Chris Wilson76c1dec2010-09-25 11:22:51 +01003541
Chris Wilson05394f32010-11-08 19:18:58 +00003542 if (obj->pin_filp != file) {
Jesse Barnes79e53942008-11-07 14:24:08 -08003543 DRM_ERROR("Not pinned by caller in i915_gem_pin_ioctl(): %d\n",
3544 args->handle);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003545 ret = -EINVAL;
3546 goto out;
Jesse Barnes79e53942008-11-07 14:24:08 -08003547 }
Chris Wilson05394f32010-11-08 19:18:58 +00003548 obj->user_pin_count--;
3549 if (obj->user_pin_count == 0) {
3550 obj->pin_filp = NULL;
Jesse Barnes79e53942008-11-07 14:24:08 -08003551 i915_gem_object_unpin(obj);
3552 }
Eric Anholt673a3942008-07-30 12:06:12 -07003553
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003554out:
Chris Wilson05394f32010-11-08 19:18:58 +00003555 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003556unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07003557 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003558 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003559}
3560
3561int
3562i915_gem_busy_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00003563 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07003564{
3565 struct drm_i915_gem_busy *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00003566 struct drm_i915_gem_object *obj;
Chris Wilson30dbf0c2010-09-25 10:19:17 +01003567 int ret;
3568
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003569 ret = i915_mutex_lock_interruptible(dev);
3570 if (ret)
3571 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003572
Chris Wilson05394f32010-11-08 19:18:58 +00003573 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00003574 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003575 ret = -ENOENT;
3576 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07003577 }
Zou Nan haid1b851f2010-05-21 09:08:57 +08003578
Chris Wilson0be555b2010-08-04 15:36:30 +01003579 /* Count all active objects as busy, even if they are currently not used
3580 * by the gpu. Users of this interface expect objects to eventually
3581 * become non-busy without any further actions, therefore emit any
3582 * necessary flushes here.
Eric Anholtc4de0a52008-12-14 19:05:04 -08003583 */
Daniel Vetter30dfebf2012-06-01 15:21:23 +02003584 ret = i915_gem_object_flush_active(obj);
3585
Chris Wilson05394f32010-11-08 19:18:58 +00003586 args->busy = obj->active;
Chris Wilsone9808ed2012-07-04 12:25:08 +01003587 if (obj->ring) {
3588 BUILD_BUG_ON(I915_NUM_RINGS > 16);
3589 args->busy |= intel_ring_flag(obj->ring) << 16;
3590 }
Eric Anholt673a3942008-07-30 12:06:12 -07003591
Chris Wilson05394f32010-11-08 19:18:58 +00003592 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003593unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07003594 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003595 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003596}
3597
3598int
3599i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
3600 struct drm_file *file_priv)
3601{
Akshay Joshi0206e352011-08-16 15:34:10 -04003602 return i915_gem_ring_throttle(dev, file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07003603}
3604
Chris Wilson3ef94da2009-09-14 16:50:29 +01003605int
3606i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
3607 struct drm_file *file_priv)
3608{
3609 struct drm_i915_gem_madvise *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00003610 struct drm_i915_gem_object *obj;
Chris Wilson76c1dec2010-09-25 11:22:51 +01003611 int ret;
Chris Wilson3ef94da2009-09-14 16:50:29 +01003612
3613 switch (args->madv) {
3614 case I915_MADV_DONTNEED:
3615 case I915_MADV_WILLNEED:
3616 break;
3617 default:
3618 return -EINVAL;
3619 }
3620
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003621 ret = i915_mutex_lock_interruptible(dev);
3622 if (ret)
3623 return ret;
3624
Chris Wilson05394f32010-11-08 19:18:58 +00003625 obj = to_intel_bo(drm_gem_object_lookup(dev, file_priv, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00003626 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003627 ret = -ENOENT;
3628 goto unlock;
Chris Wilson3ef94da2009-09-14 16:50:29 +01003629 }
Chris Wilson3ef94da2009-09-14 16:50:29 +01003630
Chris Wilson05394f32010-11-08 19:18:58 +00003631 if (obj->pin_count) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003632 ret = -EINVAL;
3633 goto out;
Chris Wilson3ef94da2009-09-14 16:50:29 +01003634 }
3635
Chris Wilson05394f32010-11-08 19:18:58 +00003636 if (obj->madv != __I915_MADV_PURGED)
3637 obj->madv = args->madv;
Chris Wilson3ef94da2009-09-14 16:50:29 +01003638
Chris Wilson6c085a72012-08-20 11:40:46 +02003639 /* if the object is no longer attached, discard its backing storage */
3640 if (i915_gem_object_is_purgeable(obj) && obj->pages == NULL)
Chris Wilson2d7ef392009-09-20 23:13:10 +01003641 i915_gem_object_truncate(obj);
3642
Chris Wilson05394f32010-11-08 19:18:58 +00003643 args->retained = obj->madv != __I915_MADV_PURGED;
Chris Wilsonbb6baf72009-09-22 14:24:13 +01003644
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003645out:
Chris Wilson05394f32010-11-08 19:18:58 +00003646 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003647unlock:
Chris Wilson3ef94da2009-09-14 16:50:29 +01003648 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003649 return ret;
Chris Wilson3ef94da2009-09-14 16:50:29 +01003650}
3651
Chris Wilson37e680a2012-06-07 15:38:42 +01003652void i915_gem_object_init(struct drm_i915_gem_object *obj,
3653 const struct drm_i915_gem_object_ops *ops)
Chris Wilson0327d6b2012-08-11 15:41:06 +01003654{
Chris Wilson0327d6b2012-08-11 15:41:06 +01003655 INIT_LIST_HEAD(&obj->mm_list);
3656 INIT_LIST_HEAD(&obj->gtt_list);
3657 INIT_LIST_HEAD(&obj->ring_list);
3658 INIT_LIST_HEAD(&obj->exec_list);
3659
Chris Wilson37e680a2012-06-07 15:38:42 +01003660 obj->ops = ops;
3661
Chris Wilson0327d6b2012-08-11 15:41:06 +01003662 obj->fence_reg = I915_FENCE_REG_NONE;
3663 obj->madv = I915_MADV_WILLNEED;
3664 /* Avoid an unnecessary call to unbind on the first bind. */
3665 obj->map_and_fenceable = true;
3666
3667 i915_gem_info_add_obj(obj->base.dev->dev_private, obj->base.size);
3668}
3669
Chris Wilson37e680a2012-06-07 15:38:42 +01003670static const struct drm_i915_gem_object_ops i915_gem_object_ops = {
3671 .get_pages = i915_gem_object_get_pages_gtt,
3672 .put_pages = i915_gem_object_put_pages_gtt,
3673};
3674
Chris Wilson05394f32010-11-08 19:18:58 +00003675struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
3676 size_t size)
Daniel Vetterac52bc52010-04-09 19:05:06 +00003677{
Daniel Vetterc397b902010-04-09 19:05:07 +00003678 struct drm_i915_gem_object *obj;
Hugh Dickins5949eac2011-06-27 16:18:18 -07003679 struct address_space *mapping;
Chris Wilsonbed1ea92012-05-24 20:48:12 +01003680 u32 mask;
Daniel Vetterc397b902010-04-09 19:05:07 +00003681
3682 obj = kzalloc(sizeof(*obj), GFP_KERNEL);
3683 if (obj == NULL)
3684 return NULL;
3685
3686 if (drm_gem_object_init(dev, &obj->base, size) != 0) {
3687 kfree(obj);
3688 return NULL;
3689 }
3690
Chris Wilsonbed1ea92012-05-24 20:48:12 +01003691 mask = GFP_HIGHUSER | __GFP_RECLAIMABLE;
3692 if (IS_CRESTLINE(dev) || IS_BROADWATER(dev)) {
3693 /* 965gm cannot relocate objects above 4GiB. */
3694 mask &= ~__GFP_HIGHMEM;
3695 mask |= __GFP_DMA32;
3696 }
3697
Hugh Dickins5949eac2011-06-27 16:18:18 -07003698 mapping = obj->base.filp->f_path.dentry->d_inode->i_mapping;
Chris Wilsonbed1ea92012-05-24 20:48:12 +01003699 mapping_set_gfp_mask(mapping, mask);
Hugh Dickins5949eac2011-06-27 16:18:18 -07003700
Chris Wilson37e680a2012-06-07 15:38:42 +01003701 i915_gem_object_init(obj, &i915_gem_object_ops);
Chris Wilson73aa8082010-09-30 11:46:12 +01003702
Daniel Vetterc397b902010-04-09 19:05:07 +00003703 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
3704 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
3705
Eugeni Dodonov3d29b842012-01-17 14:43:53 -02003706 if (HAS_LLC(dev)) {
3707 /* On some devices, we can have the GPU use the LLC (the CPU
Eric Anholta1871112011-03-29 16:59:55 -07003708 * cache) for about a 10% performance improvement
3709 * compared to uncached. Graphics requests other than
3710 * display scanout are coherent with the CPU in
3711 * accessing this cache. This means in this mode we
3712 * don't need to clflush on the CPU side, and on the
3713 * GPU side we only need to flush internal caches to
3714 * get data visible to the CPU.
3715 *
3716 * However, we maintain the display planes as UC, and so
3717 * need to rebind when first used as such.
3718 */
3719 obj->cache_level = I915_CACHE_LLC;
3720 } else
3721 obj->cache_level = I915_CACHE_NONE;
3722
Chris Wilson05394f32010-11-08 19:18:58 +00003723 return obj;
Daniel Vetterac52bc52010-04-09 19:05:06 +00003724}
3725
Eric Anholt673a3942008-07-30 12:06:12 -07003726int i915_gem_init_object(struct drm_gem_object *obj)
3727{
Daniel Vetterc397b902010-04-09 19:05:07 +00003728 BUG();
Jesse Barnesde151cf2008-11-12 10:03:55 -08003729
Eric Anholt673a3942008-07-30 12:06:12 -07003730 return 0;
3731}
3732
Chris Wilson1488fc02012-04-24 15:47:31 +01003733void i915_gem_free_object(struct drm_gem_object *gem_obj)
Chris Wilsonbe726152010-07-23 23:18:50 +01003734{
Chris Wilson1488fc02012-04-24 15:47:31 +01003735 struct drm_i915_gem_object *obj = to_intel_bo(gem_obj);
Chris Wilson05394f32010-11-08 19:18:58 +00003736 struct drm_device *dev = obj->base.dev;
Chris Wilsonbe726152010-07-23 23:18:50 +01003737 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsonbe726152010-07-23 23:18:50 +01003738
Chris Wilson26e12f82011-03-20 11:20:19 +00003739 trace_i915_gem_object_destroy(obj);
3740
Daniel Vetter1286ff72012-05-10 15:25:09 +02003741 if (gem_obj->import_attach)
3742 drm_prime_gem_destroy(gem_obj, obj->sg_table);
3743
Chris Wilson1488fc02012-04-24 15:47:31 +01003744 if (obj->phys_obj)
3745 i915_gem_detach_phys_object(dev, obj);
3746
3747 obj->pin_count = 0;
3748 if (WARN_ON(i915_gem_object_unbind(obj) == -ERESTARTSYS)) {
3749 bool was_interruptible;
3750
3751 was_interruptible = dev_priv->mm.interruptible;
3752 dev_priv->mm.interruptible = false;
3753
3754 WARN_ON(i915_gem_object_unbind(obj));
3755
3756 dev_priv->mm.interruptible = was_interruptible;
3757 }
3758
Chris Wilsona5570172012-09-04 21:02:54 +01003759 obj->pages_pin_count = 0;
Chris Wilson37e680a2012-06-07 15:38:42 +01003760 i915_gem_object_put_pages(obj);
Chris Wilsond8cb5082012-08-11 15:41:03 +01003761 i915_gem_object_free_mmap_offset(obj);
Chris Wilsonbe726152010-07-23 23:18:50 +01003762
Chris Wilson9da3da62012-06-01 15:20:22 +01003763 BUG_ON(obj->pages);
3764
Chris Wilson05394f32010-11-08 19:18:58 +00003765 drm_gem_object_release(&obj->base);
3766 i915_gem_info_remove_obj(dev_priv, obj->base.size);
Chris Wilsonbe726152010-07-23 23:18:50 +01003767
Chris Wilson05394f32010-11-08 19:18:58 +00003768 kfree(obj->bit_17);
3769 kfree(obj);
Chris Wilsonbe726152010-07-23 23:18:50 +01003770}
3771
Jesse Barnes5669fca2009-02-17 15:13:31 -08003772int
Eric Anholt673a3942008-07-30 12:06:12 -07003773i915_gem_idle(struct drm_device *dev)
3774{
3775 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson29105cc2010-01-07 10:39:13 +00003776 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003777
Keith Packard6dbe2772008-10-14 21:41:13 -07003778 mutex_lock(&dev->struct_mutex);
3779
Chris Wilson87acb0a2010-10-19 10:13:00 +01003780 if (dev_priv->mm.suspended) {
Keith Packard6dbe2772008-10-14 21:41:13 -07003781 mutex_unlock(&dev->struct_mutex);
Eric Anholt673a3942008-07-30 12:06:12 -07003782 return 0;
Keith Packard6dbe2772008-10-14 21:41:13 -07003783 }
Eric Anholt673a3942008-07-30 12:06:12 -07003784
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07003785 ret = i915_gpu_idle(dev);
Keith Packard6dbe2772008-10-14 21:41:13 -07003786 if (ret) {
3787 mutex_unlock(&dev->struct_mutex);
Eric Anholt673a3942008-07-30 12:06:12 -07003788 return ret;
Keith Packard6dbe2772008-10-14 21:41:13 -07003789 }
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07003790 i915_gem_retire_requests(dev);
Eric Anholt673a3942008-07-30 12:06:12 -07003791
Chris Wilson29105cc2010-01-07 10:39:13 +00003792 /* Under UMS, be paranoid and evict. */
Chris Wilsona39d7ef2012-04-24 18:22:52 +01003793 if (!drm_core_check_feature(dev, DRIVER_MODESET))
Chris Wilson6c085a72012-08-20 11:40:46 +02003794 i915_gem_evict_everything(dev);
Chris Wilson29105cc2010-01-07 10:39:13 +00003795
Chris Wilson312817a2010-11-22 11:50:11 +00003796 i915_gem_reset_fences(dev);
3797
Chris Wilson29105cc2010-01-07 10:39:13 +00003798 /* Hack! Don't let anybody do execbuf while we don't control the chip.
3799 * We need to replace this with a semaphore, or something.
3800 * And not confound mm.suspended!
3801 */
3802 dev_priv->mm.suspended = 1;
Daniel Vetterbc0c7f12010-08-20 18:18:48 +02003803 del_timer_sync(&dev_priv->hangcheck_timer);
Chris Wilson29105cc2010-01-07 10:39:13 +00003804
3805 i915_kernel_lost_context(dev);
Keith Packard6dbe2772008-10-14 21:41:13 -07003806 i915_gem_cleanup_ringbuffer(dev);
Chris Wilson29105cc2010-01-07 10:39:13 +00003807
Keith Packard6dbe2772008-10-14 21:41:13 -07003808 mutex_unlock(&dev->struct_mutex);
3809
Chris Wilson29105cc2010-01-07 10:39:13 +00003810 /* Cancel the retire work handler, which should be idle now. */
3811 cancel_delayed_work_sync(&dev_priv->mm.retire_work);
3812
Eric Anholt673a3942008-07-30 12:06:12 -07003813 return 0;
3814}
3815
Ben Widawskyb9524a12012-05-25 16:56:24 -07003816void i915_gem_l3_remap(struct drm_device *dev)
3817{
3818 drm_i915_private_t *dev_priv = dev->dev_private;
3819 u32 misccpctl;
3820 int i;
3821
3822 if (!IS_IVYBRIDGE(dev))
3823 return;
3824
3825 if (!dev_priv->mm.l3_remap_info)
3826 return;
3827
3828 misccpctl = I915_READ(GEN7_MISCCPCTL);
3829 I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
3830 POSTING_READ(GEN7_MISCCPCTL);
3831
3832 for (i = 0; i < GEN7_L3LOG_SIZE; i += 4) {
3833 u32 remap = I915_READ(GEN7_L3LOG_BASE + i);
3834 if (remap && remap != dev_priv->mm.l3_remap_info[i/4])
3835 DRM_DEBUG("0x%x was already programmed to %x\n",
3836 GEN7_L3LOG_BASE + i, remap);
3837 if (remap && !dev_priv->mm.l3_remap_info[i/4])
3838 DRM_DEBUG_DRIVER("Clearing remapped register\n");
3839 I915_WRITE(GEN7_L3LOG_BASE + i, dev_priv->mm.l3_remap_info[i/4]);
3840 }
3841
3842 /* Make sure all the writes land before disabling dop clock gating */
3843 POSTING_READ(GEN7_L3LOG_BASE);
3844
3845 I915_WRITE(GEN7_MISCCPCTL, misccpctl);
3846}
3847
Daniel Vetterf691e2f2012-02-02 09:58:12 +01003848void i915_gem_init_swizzling(struct drm_device *dev)
3849{
3850 drm_i915_private_t *dev_priv = dev->dev_private;
3851
Daniel Vetter11782b02012-01-31 16:47:55 +01003852 if (INTEL_INFO(dev)->gen < 5 ||
Daniel Vetterf691e2f2012-02-02 09:58:12 +01003853 dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_NONE)
3854 return;
3855
3856 I915_WRITE(DISP_ARB_CTL, I915_READ(DISP_ARB_CTL) |
3857 DISP_TILE_SURFACE_SWIZZLING);
3858
Daniel Vetter11782b02012-01-31 16:47:55 +01003859 if (IS_GEN5(dev))
3860 return;
3861
Daniel Vetterf691e2f2012-02-02 09:58:12 +01003862 I915_WRITE(TILECTL, I915_READ(TILECTL) | TILECTL_SWZCTL);
3863 if (IS_GEN6(dev))
Daniel Vetter6b26c862012-04-24 14:04:12 +02003864 I915_WRITE(ARB_MODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_SNB));
Daniel Vetterf691e2f2012-02-02 09:58:12 +01003865 else
Daniel Vetter6b26c862012-04-24 14:04:12 +02003866 I915_WRITE(ARB_MODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_IVB));
Daniel Vetterf691e2f2012-02-02 09:58:12 +01003867}
Daniel Vettere21af882012-02-09 20:53:27 +01003868
3869void i915_gem_init_ppgtt(struct drm_device *dev)
3870{
3871 drm_i915_private_t *dev_priv = dev->dev_private;
3872 uint32_t pd_offset;
3873 struct intel_ring_buffer *ring;
Daniel Vetter55a254a2012-03-22 00:14:43 +01003874 struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
3875 uint32_t __iomem *pd_addr;
3876 uint32_t pd_entry;
Daniel Vettere21af882012-02-09 20:53:27 +01003877 int i;
3878
3879 if (!dev_priv->mm.aliasing_ppgtt)
3880 return;
3881
Daniel Vetter55a254a2012-03-22 00:14:43 +01003882
3883 pd_addr = dev_priv->mm.gtt->gtt + ppgtt->pd_offset/sizeof(uint32_t);
3884 for (i = 0; i < ppgtt->num_pd_entries; i++) {
3885 dma_addr_t pt_addr;
3886
3887 if (dev_priv->mm.gtt->needs_dmar)
3888 pt_addr = ppgtt->pt_dma_addr[i];
3889 else
3890 pt_addr = page_to_phys(ppgtt->pt_pages[i]);
3891
3892 pd_entry = GEN6_PDE_ADDR_ENCODE(pt_addr);
3893 pd_entry |= GEN6_PDE_VALID;
3894
3895 writel(pd_entry, pd_addr + i);
3896 }
3897 readl(pd_addr);
3898
3899 pd_offset = ppgtt->pd_offset;
Daniel Vettere21af882012-02-09 20:53:27 +01003900 pd_offset /= 64; /* in cachelines, */
3901 pd_offset <<= 16;
3902
3903 if (INTEL_INFO(dev)->gen == 6) {
Daniel Vetter48ecfa12012-04-11 20:42:40 +02003904 uint32_t ecochk, gab_ctl, ecobits;
3905
3906 ecobits = I915_READ(GAC_ECO_BITS);
3907 I915_WRITE(GAC_ECO_BITS, ecobits | ECOBITS_PPGTT_CACHE64B);
Daniel Vetterbe901a52012-04-11 20:42:39 +02003908
3909 gab_ctl = I915_READ(GAB_CTL);
3910 I915_WRITE(GAB_CTL, gab_ctl | GAB_CTL_CONT_AFTER_PAGEFAULT);
3911
3912 ecochk = I915_READ(GAM_ECOCHK);
Daniel Vettere21af882012-02-09 20:53:27 +01003913 I915_WRITE(GAM_ECOCHK, ecochk | ECOCHK_SNB_BIT |
3914 ECOCHK_PPGTT_CACHE64B);
Daniel Vetter6b26c862012-04-24 14:04:12 +02003915 I915_WRITE(GFX_MODE, _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE));
Daniel Vettere21af882012-02-09 20:53:27 +01003916 } else if (INTEL_INFO(dev)->gen >= 7) {
3917 I915_WRITE(GAM_ECOCHK, ECOCHK_PPGTT_CACHE64B);
3918 /* GFX_MODE is per-ring on gen7+ */
3919 }
3920
Chris Wilsonb4519512012-05-11 14:29:30 +01003921 for_each_ring(ring, dev_priv, i) {
Daniel Vettere21af882012-02-09 20:53:27 +01003922 if (INTEL_INFO(dev)->gen >= 7)
3923 I915_WRITE(RING_MODE_GEN7(ring),
Daniel Vetter6b26c862012-04-24 14:04:12 +02003924 _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE));
Daniel Vettere21af882012-02-09 20:53:27 +01003925
3926 I915_WRITE(RING_PP_DIR_DCLV(ring), PP_DIR_DCLV_2G);
3927 I915_WRITE(RING_PP_DIR_BASE(ring), pd_offset);
3928 }
3929}
3930
Chris Wilson67b1b572012-07-05 23:49:40 +01003931static bool
3932intel_enable_blt(struct drm_device *dev)
3933{
3934 if (!HAS_BLT(dev))
3935 return false;
3936
3937 /* The blitter was dysfunctional on early prototypes */
3938 if (IS_GEN6(dev) && dev->pdev->revision < 8) {
3939 DRM_INFO("BLT not supported on this pre-production hardware;"
3940 " graphics performance will be degraded.\n");
3941 return false;
3942 }
3943
3944 return true;
3945}
3946
Eric Anholt673a3942008-07-30 12:06:12 -07003947int
Daniel Vetterf691e2f2012-02-02 09:58:12 +01003948i915_gem_init_hw(struct drm_device *dev)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08003949{
3950 drm_i915_private_t *dev_priv = dev->dev_private;
3951 int ret;
Chris Wilson68f95ba2010-05-27 13:18:22 +01003952
Daniel Vetter8ecd1a62012-06-07 15:56:03 +02003953 if (!intel_enable_gtt())
3954 return -EIO;
3955
Ben Widawskyb9524a12012-05-25 16:56:24 -07003956 i915_gem_l3_remap(dev);
3957
Daniel Vetterf691e2f2012-02-02 09:58:12 +01003958 i915_gem_init_swizzling(dev);
3959
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08003960 ret = intel_init_render_ring_buffer(dev);
Chris Wilson68f95ba2010-05-27 13:18:22 +01003961 if (ret)
Chris Wilsonb6913e42010-11-12 10:46:37 +00003962 return ret;
Chris Wilson68f95ba2010-05-27 13:18:22 +01003963
3964 if (HAS_BSD(dev)) {
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08003965 ret = intel_init_bsd_ring_buffer(dev);
Chris Wilson68f95ba2010-05-27 13:18:22 +01003966 if (ret)
3967 goto cleanup_render_ring;
Zou Nan haid1b851f2010-05-21 09:08:57 +08003968 }
Chris Wilson68f95ba2010-05-27 13:18:22 +01003969
Chris Wilson67b1b572012-07-05 23:49:40 +01003970 if (intel_enable_blt(dev)) {
Chris Wilson549f7362010-10-19 11:19:32 +01003971 ret = intel_init_blt_ring_buffer(dev);
3972 if (ret)
3973 goto cleanup_bsd_ring;
3974 }
3975
Chris Wilson6f392d52010-08-07 11:01:22 +01003976 dev_priv->next_seqno = 1;
3977
Ben Widawsky254f9652012-06-04 14:42:42 -07003978 /*
3979 * XXX: There was some w/a described somewhere suggesting loading
3980 * contexts before PPGTT.
3981 */
3982 i915_gem_context_init(dev);
Daniel Vettere21af882012-02-09 20:53:27 +01003983 i915_gem_init_ppgtt(dev);
3984
Chris Wilson68f95ba2010-05-27 13:18:22 +01003985 return 0;
3986
Chris Wilson549f7362010-10-19 11:19:32 +01003987cleanup_bsd_ring:
Chris Wilson1ec14ad2010-12-04 11:30:53 +00003988 intel_cleanup_ring_buffer(&dev_priv->ring[VCS]);
Chris Wilson68f95ba2010-05-27 13:18:22 +01003989cleanup_render_ring:
Chris Wilson1ec14ad2010-12-04 11:30:53 +00003990 intel_cleanup_ring_buffer(&dev_priv->ring[RCS]);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08003991 return ret;
3992}
3993
Chris Wilson1070a422012-04-24 15:47:41 +01003994static bool
3995intel_enable_ppgtt(struct drm_device *dev)
3996{
3997 if (i915_enable_ppgtt >= 0)
3998 return i915_enable_ppgtt;
3999
4000#ifdef CONFIG_INTEL_IOMMU
4001 /* Disable ppgtt on SNB if VT-d is on. */
4002 if (INTEL_INFO(dev)->gen == 6 && intel_iommu_gfx_mapped)
4003 return false;
4004#endif
4005
4006 return true;
4007}
4008
4009int i915_gem_init(struct drm_device *dev)
4010{
4011 struct drm_i915_private *dev_priv = dev->dev_private;
4012 unsigned long gtt_size, mappable_size;
4013 int ret;
4014
4015 gtt_size = dev_priv->mm.gtt->gtt_total_entries << PAGE_SHIFT;
4016 mappable_size = dev_priv->mm.gtt->gtt_mappable_entries << PAGE_SHIFT;
4017
4018 mutex_lock(&dev->struct_mutex);
4019 if (intel_enable_ppgtt(dev) && HAS_ALIASING_PPGTT(dev)) {
4020 /* PPGTT pdes are stolen from global gtt ptes, so shrink the
4021 * aperture accordingly when using aliasing ppgtt. */
4022 gtt_size -= I915_PPGTT_PD_ENTRIES*PAGE_SIZE;
4023
4024 i915_gem_init_global_gtt(dev, 0, mappable_size, gtt_size);
4025
4026 ret = i915_gem_init_aliasing_ppgtt(dev);
4027 if (ret) {
4028 mutex_unlock(&dev->struct_mutex);
4029 return ret;
4030 }
4031 } else {
4032 /* Let GEM Manage all of the aperture.
4033 *
4034 * However, leave one page at the end still bound to the scratch
4035 * page. There are a number of places where the hardware
4036 * apparently prefetches past the end of the object, and we've
4037 * seen multiple hangs with the GPU head pointer stuck in a
4038 * batchbuffer bound at the last page of the aperture. One page
4039 * should be enough to keep any prefetching inside of the
4040 * aperture.
4041 */
4042 i915_gem_init_global_gtt(dev, 0, mappable_size,
4043 gtt_size);
4044 }
4045
4046 ret = i915_gem_init_hw(dev);
4047 mutex_unlock(&dev->struct_mutex);
4048 if (ret) {
4049 i915_gem_cleanup_aliasing_ppgtt(dev);
4050 return ret;
4051 }
4052
Daniel Vetter53ca26c2012-04-26 23:28:03 +02004053 /* Allow hardware batchbuffers unless told otherwise, but not for KMS. */
4054 if (!drm_core_check_feature(dev, DRIVER_MODESET))
4055 dev_priv->dri1.allow_batchbuffer = 1;
Chris Wilson1070a422012-04-24 15:47:41 +01004056 return 0;
4057}
4058
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004059void
4060i915_gem_cleanup_ringbuffer(struct drm_device *dev)
4061{
4062 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsonb4519512012-05-11 14:29:30 +01004063 struct intel_ring_buffer *ring;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00004064 int i;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004065
Chris Wilsonb4519512012-05-11 14:29:30 +01004066 for_each_ring(ring, dev_priv, i)
4067 intel_cleanup_ring_buffer(ring);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004068}
4069
4070int
Eric Anholt673a3942008-07-30 12:06:12 -07004071i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
4072 struct drm_file *file_priv)
4073{
4074 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsonb4519512012-05-11 14:29:30 +01004075 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004076
Jesse Barnes79e53942008-11-07 14:24:08 -08004077 if (drm_core_check_feature(dev, DRIVER_MODESET))
4078 return 0;
4079
Ben Gamariba1234d2009-09-14 17:48:47 -04004080 if (atomic_read(&dev_priv->mm.wedged)) {
Eric Anholt673a3942008-07-30 12:06:12 -07004081 DRM_ERROR("Reenabling wedged hardware, good luck\n");
Ben Gamariba1234d2009-09-14 17:48:47 -04004082 atomic_set(&dev_priv->mm.wedged, 0);
Eric Anholt673a3942008-07-30 12:06:12 -07004083 }
4084
Eric Anholt673a3942008-07-30 12:06:12 -07004085 mutex_lock(&dev->struct_mutex);
Eric Anholt9bb2d6f2008-12-23 18:42:32 -08004086 dev_priv->mm.suspended = 0;
4087
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004088 ret = i915_gem_init_hw(dev);
Wu Fengguangd816f6ac2009-04-18 10:43:32 +08004089 if (ret != 0) {
4090 mutex_unlock(&dev->struct_mutex);
Eric Anholt9bb2d6f2008-12-23 18:42:32 -08004091 return ret;
Wu Fengguangd816f6ac2009-04-18 10:43:32 +08004092 }
Eric Anholt9bb2d6f2008-12-23 18:42:32 -08004093
Chris Wilson69dc4982010-10-19 10:36:51 +01004094 BUG_ON(!list_empty(&dev_priv->mm.active_list));
Eric Anholt673a3942008-07-30 12:06:12 -07004095 BUG_ON(!list_empty(&dev_priv->mm.inactive_list));
Eric Anholt673a3942008-07-30 12:06:12 -07004096 mutex_unlock(&dev->struct_mutex);
Kristian Høgsbergdbb19d32008-08-20 11:04:27 -04004097
Chris Wilson5f353082010-06-07 14:03:03 +01004098 ret = drm_irq_install(dev);
4099 if (ret)
4100 goto cleanup_ringbuffer;
Kristian Høgsbergdbb19d32008-08-20 11:04:27 -04004101
Eric Anholt673a3942008-07-30 12:06:12 -07004102 return 0;
Chris Wilson5f353082010-06-07 14:03:03 +01004103
4104cleanup_ringbuffer:
4105 mutex_lock(&dev->struct_mutex);
4106 i915_gem_cleanup_ringbuffer(dev);
4107 dev_priv->mm.suspended = 1;
4108 mutex_unlock(&dev->struct_mutex);
4109
4110 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004111}
4112
4113int
4114i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
4115 struct drm_file *file_priv)
4116{
Jesse Barnes79e53942008-11-07 14:24:08 -08004117 if (drm_core_check_feature(dev, DRIVER_MODESET))
4118 return 0;
4119
Kristian Høgsbergdbb19d32008-08-20 11:04:27 -04004120 drm_irq_uninstall(dev);
Linus Torvaldse6890f62009-09-08 17:09:24 -07004121 return i915_gem_idle(dev);
Eric Anholt673a3942008-07-30 12:06:12 -07004122}
4123
4124void
4125i915_gem_lastclose(struct drm_device *dev)
4126{
4127 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004128
Eric Anholte806b492009-01-22 09:56:58 -08004129 if (drm_core_check_feature(dev, DRIVER_MODESET))
4130 return;
4131
Keith Packard6dbe2772008-10-14 21:41:13 -07004132 ret = i915_gem_idle(dev);
4133 if (ret)
4134 DRM_ERROR("failed to idle hardware: %d\n", ret);
Eric Anholt673a3942008-07-30 12:06:12 -07004135}
4136
Chris Wilson64193402010-10-24 12:38:05 +01004137static void
4138init_ring_lists(struct intel_ring_buffer *ring)
4139{
4140 INIT_LIST_HEAD(&ring->active_list);
4141 INIT_LIST_HEAD(&ring->request_list);
Chris Wilson64193402010-10-24 12:38:05 +01004142}
4143
Eric Anholt673a3942008-07-30 12:06:12 -07004144void
4145i915_gem_load(struct drm_device *dev)
4146{
Grégoire Henryb5aa8a02009-06-23 15:41:02 +02004147 int i;
Eric Anholt673a3942008-07-30 12:06:12 -07004148 drm_i915_private_t *dev_priv = dev->dev_private;
4149
Chris Wilson69dc4982010-10-19 10:36:51 +01004150 INIT_LIST_HEAD(&dev_priv->mm.active_list);
Eric Anholt673a3942008-07-30 12:06:12 -07004151 INIT_LIST_HEAD(&dev_priv->mm.inactive_list);
Chris Wilson6c085a72012-08-20 11:40:46 +02004152 INIT_LIST_HEAD(&dev_priv->mm.unbound_list);
4153 INIT_LIST_HEAD(&dev_priv->mm.bound_list);
Eric Anholta09ba7f2009-08-29 12:49:51 -07004154 INIT_LIST_HEAD(&dev_priv->mm.fence_list);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00004155 for (i = 0; i < I915_NUM_RINGS; i++)
4156 init_ring_lists(&dev_priv->ring[i]);
Daniel Vetter4b9de732011-10-09 21:52:02 +02004157 for (i = 0; i < I915_MAX_NUM_FENCES; i++)
Daniel Vetter007cc8a2010-04-28 11:02:31 +02004158 INIT_LIST_HEAD(&dev_priv->fence_regs[i].lru_list);
Eric Anholt673a3942008-07-30 12:06:12 -07004159 INIT_DELAYED_WORK(&dev_priv->mm.retire_work,
4160 i915_gem_retire_work_handler);
Chris Wilson30dbf0c2010-09-25 10:19:17 +01004161 init_completion(&dev_priv->error_completion);
Chris Wilson31169712009-09-14 16:50:28 +01004162
Dave Airlie94400122010-07-20 13:15:31 +10004163 /* On GEN3 we really need to make sure the ARB C3 LP bit is set */
4164 if (IS_GEN3(dev)) {
Daniel Vetter50743292012-04-26 22:02:54 +02004165 I915_WRITE(MI_ARB_STATE,
4166 _MASKED_BIT_ENABLE(MI_ARB_C3_LP_WRITE_ENABLE));
Dave Airlie94400122010-07-20 13:15:31 +10004167 }
4168
Chris Wilson72bfa192010-12-19 11:42:05 +00004169 dev_priv->relative_constants_mode = I915_EXEC_CONSTANTS_REL_GENERAL;
4170
Jesse Barnesde151cf2008-11-12 10:03:55 -08004171 /* Old X drivers will take 0-2 for front, back, depth buffers */
Eric Anholtb397c832010-01-26 09:43:10 -08004172 if (!drm_core_check_feature(dev, DRIVER_MODESET))
4173 dev_priv->fence_reg_start = 3;
Jesse Barnesde151cf2008-11-12 10:03:55 -08004174
Chris Wilsona6c45cf2010-09-17 00:32:17 +01004175 if (INTEL_INFO(dev)->gen >= 4 || IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
Jesse Barnesde151cf2008-11-12 10:03:55 -08004176 dev_priv->num_fence_regs = 16;
4177 else
4178 dev_priv->num_fence_regs = 8;
4179
Grégoire Henryb5aa8a02009-06-23 15:41:02 +02004180 /* Initialize fence registers to zero */
Chris Wilsonada726c2012-04-17 15:31:32 +01004181 i915_gem_reset_fences(dev);
Eric Anholt10ed13e2011-05-06 13:53:49 -07004182
Eric Anholt673a3942008-07-30 12:06:12 -07004183 i915_gem_detect_bit_6_swizzle(dev);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05004184 init_waitqueue_head(&dev_priv->pending_flip_queue);
Chris Wilson17250b72010-10-28 12:51:39 +01004185
Chris Wilsonce453d82011-02-21 14:43:56 +00004186 dev_priv->mm.interruptible = true;
4187
Chris Wilson17250b72010-10-28 12:51:39 +01004188 dev_priv->mm.inactive_shrinker.shrink = i915_gem_inactive_shrink;
4189 dev_priv->mm.inactive_shrinker.seeks = DEFAULT_SEEKS;
4190 register_shrinker(&dev_priv->mm.inactive_shrinker);
Eric Anholt673a3942008-07-30 12:06:12 -07004191}
Dave Airlie71acb5e2008-12-30 20:31:46 +10004192
4193/*
4194 * Create a physically contiguous memory object for this object
4195 * e.g. for cursor + overlay regs
4196 */
Chris Wilson995b67622010-08-20 13:23:26 +01004197static int i915_gem_init_phys_object(struct drm_device *dev,
4198 int id, int size, int align)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004199{
4200 drm_i915_private_t *dev_priv = dev->dev_private;
4201 struct drm_i915_gem_phys_object *phys_obj;
4202 int ret;
4203
4204 if (dev_priv->mm.phys_objs[id - 1] || !size)
4205 return 0;
4206
Eric Anholt9a298b22009-03-24 12:23:04 -07004207 phys_obj = kzalloc(sizeof(struct drm_i915_gem_phys_object), GFP_KERNEL);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004208 if (!phys_obj)
4209 return -ENOMEM;
4210
4211 phys_obj->id = id;
4212
Chris Wilson6eeefaf2010-08-07 11:01:39 +01004213 phys_obj->handle = drm_pci_alloc(dev, size, align);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004214 if (!phys_obj->handle) {
4215 ret = -ENOMEM;
4216 goto kfree_obj;
4217 }
4218#ifdef CONFIG_X86
4219 set_memory_wc((unsigned long)phys_obj->handle->vaddr, phys_obj->handle->size / PAGE_SIZE);
4220#endif
4221
4222 dev_priv->mm.phys_objs[id - 1] = phys_obj;
4223
4224 return 0;
4225kfree_obj:
Eric Anholt9a298b22009-03-24 12:23:04 -07004226 kfree(phys_obj);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004227 return ret;
4228}
4229
Chris Wilson995b67622010-08-20 13:23:26 +01004230static void i915_gem_free_phys_object(struct drm_device *dev, int id)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004231{
4232 drm_i915_private_t *dev_priv = dev->dev_private;
4233 struct drm_i915_gem_phys_object *phys_obj;
4234
4235 if (!dev_priv->mm.phys_objs[id - 1])
4236 return;
4237
4238 phys_obj = dev_priv->mm.phys_objs[id - 1];
4239 if (phys_obj->cur_obj) {
4240 i915_gem_detach_phys_object(dev, phys_obj->cur_obj);
4241 }
4242
4243#ifdef CONFIG_X86
4244 set_memory_wb((unsigned long)phys_obj->handle->vaddr, phys_obj->handle->size / PAGE_SIZE);
4245#endif
4246 drm_pci_free(dev, phys_obj->handle);
4247 kfree(phys_obj);
4248 dev_priv->mm.phys_objs[id - 1] = NULL;
4249}
4250
4251void i915_gem_free_all_phys_object(struct drm_device *dev)
4252{
4253 int i;
4254
Dave Airlie260883c2009-01-22 17:58:49 +10004255 for (i = I915_GEM_PHYS_CURSOR_0; i <= I915_MAX_PHYS_OBJECT; i++)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004256 i915_gem_free_phys_object(dev, i);
4257}
4258
4259void i915_gem_detach_phys_object(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00004260 struct drm_i915_gem_object *obj)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004261{
Chris Wilson05394f32010-11-08 19:18:58 +00004262 struct address_space *mapping = obj->base.filp->f_path.dentry->d_inode->i_mapping;
Chris Wilsone5281cc2010-10-28 13:45:36 +01004263 char *vaddr;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004264 int i;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004265 int page_count;
4266
Chris Wilson05394f32010-11-08 19:18:58 +00004267 if (!obj->phys_obj)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004268 return;
Chris Wilson05394f32010-11-08 19:18:58 +00004269 vaddr = obj->phys_obj->handle->vaddr;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004270
Chris Wilson05394f32010-11-08 19:18:58 +00004271 page_count = obj->base.size / PAGE_SIZE;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004272 for (i = 0; i < page_count; i++) {
Hugh Dickins5949eac2011-06-27 16:18:18 -07004273 struct page *page = shmem_read_mapping_page(mapping, i);
Chris Wilsone5281cc2010-10-28 13:45:36 +01004274 if (!IS_ERR(page)) {
4275 char *dst = kmap_atomic(page);
4276 memcpy(dst, vaddr + i*PAGE_SIZE, PAGE_SIZE);
4277 kunmap_atomic(dst);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004278
Chris Wilsone5281cc2010-10-28 13:45:36 +01004279 drm_clflush_pages(&page, 1);
4280
4281 set_page_dirty(page);
4282 mark_page_accessed(page);
4283 page_cache_release(page);
4284 }
Dave Airlie71acb5e2008-12-30 20:31:46 +10004285 }
Daniel Vetter40ce6572010-11-05 18:12:18 +01004286 intel_gtt_chipset_flush();
Chris Wilsond78b47b2009-06-17 21:52:49 +01004287
Chris Wilson05394f32010-11-08 19:18:58 +00004288 obj->phys_obj->cur_obj = NULL;
4289 obj->phys_obj = NULL;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004290}
4291
4292int
4293i915_gem_attach_phys_object(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00004294 struct drm_i915_gem_object *obj,
Chris Wilson6eeefaf2010-08-07 11:01:39 +01004295 int id,
4296 int align)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004297{
Chris Wilson05394f32010-11-08 19:18:58 +00004298 struct address_space *mapping = obj->base.filp->f_path.dentry->d_inode->i_mapping;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004299 drm_i915_private_t *dev_priv = dev->dev_private;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004300 int ret = 0;
4301 int page_count;
4302 int i;
4303
4304 if (id > I915_MAX_PHYS_OBJECT)
4305 return -EINVAL;
4306
Chris Wilson05394f32010-11-08 19:18:58 +00004307 if (obj->phys_obj) {
4308 if (obj->phys_obj->id == id)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004309 return 0;
4310 i915_gem_detach_phys_object(dev, obj);
4311 }
4312
Dave Airlie71acb5e2008-12-30 20:31:46 +10004313 /* create a new object */
4314 if (!dev_priv->mm.phys_objs[id - 1]) {
4315 ret = i915_gem_init_phys_object(dev, id,
Chris Wilson05394f32010-11-08 19:18:58 +00004316 obj->base.size, align);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004317 if (ret) {
Chris Wilson05394f32010-11-08 19:18:58 +00004318 DRM_ERROR("failed to init phys object %d size: %zu\n",
4319 id, obj->base.size);
Chris Wilsone5281cc2010-10-28 13:45:36 +01004320 return ret;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004321 }
4322 }
4323
4324 /* bind to the object */
Chris Wilson05394f32010-11-08 19:18:58 +00004325 obj->phys_obj = dev_priv->mm.phys_objs[id - 1];
4326 obj->phys_obj->cur_obj = obj;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004327
Chris Wilson05394f32010-11-08 19:18:58 +00004328 page_count = obj->base.size / PAGE_SIZE;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004329
4330 for (i = 0; i < page_count; i++) {
Chris Wilsone5281cc2010-10-28 13:45:36 +01004331 struct page *page;
4332 char *dst, *src;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004333
Hugh Dickins5949eac2011-06-27 16:18:18 -07004334 page = shmem_read_mapping_page(mapping, i);
Chris Wilsone5281cc2010-10-28 13:45:36 +01004335 if (IS_ERR(page))
4336 return PTR_ERR(page);
4337
Chris Wilsonff75b9b2010-10-30 22:52:31 +01004338 src = kmap_atomic(page);
Chris Wilson05394f32010-11-08 19:18:58 +00004339 dst = obj->phys_obj->handle->vaddr + (i * PAGE_SIZE);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004340 memcpy(dst, src, PAGE_SIZE);
Peter Zijlstra3e4d3af2010-10-26 14:21:51 -07004341 kunmap_atomic(src);
Chris Wilsone5281cc2010-10-28 13:45:36 +01004342
4343 mark_page_accessed(page);
4344 page_cache_release(page);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004345 }
4346
4347 return 0;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004348}
4349
4350static int
Chris Wilson05394f32010-11-08 19:18:58 +00004351i915_gem_phys_pwrite(struct drm_device *dev,
4352 struct drm_i915_gem_object *obj,
Dave Airlie71acb5e2008-12-30 20:31:46 +10004353 struct drm_i915_gem_pwrite *args,
4354 struct drm_file *file_priv)
4355{
Chris Wilson05394f32010-11-08 19:18:58 +00004356 void *vaddr = obj->phys_obj->handle->vaddr + args->offset;
Chris Wilsonb47b30c2010-11-08 01:12:29 +00004357 char __user *user_data = (char __user *) (uintptr_t) args->data_ptr;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004358
Chris Wilsonb47b30c2010-11-08 01:12:29 +00004359 if (__copy_from_user_inatomic_nocache(vaddr, user_data, args->size)) {
4360 unsigned long unwritten;
4361
4362 /* The physical object once assigned is fixed for the lifetime
4363 * of the obj, so we can safely drop the lock and continue
4364 * to access vaddr.
4365 */
4366 mutex_unlock(&dev->struct_mutex);
4367 unwritten = copy_from_user(vaddr, user_data, args->size);
4368 mutex_lock(&dev->struct_mutex);
4369 if (unwritten)
4370 return -EFAULT;
4371 }
Dave Airlie71acb5e2008-12-30 20:31:46 +10004372
Daniel Vetter40ce6572010-11-05 18:12:18 +01004373 intel_gtt_chipset_flush();
Dave Airlie71acb5e2008-12-30 20:31:46 +10004374 return 0;
4375}
Eric Anholtb9624422009-06-03 07:27:35 +00004376
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004377void i915_gem_release(struct drm_device *dev, struct drm_file *file)
Eric Anholtb9624422009-06-03 07:27:35 +00004378{
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004379 struct drm_i915_file_private *file_priv = file->driver_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00004380
4381 /* Clean up our request list when the client is going away, so that
4382 * later retire_requests won't dereference our soon-to-be-gone
4383 * file_priv.
4384 */
Chris Wilson1c255952010-09-26 11:03:27 +01004385 spin_lock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004386 while (!list_empty(&file_priv->mm.request_list)) {
4387 struct drm_i915_gem_request *request;
4388
4389 request = list_first_entry(&file_priv->mm.request_list,
4390 struct drm_i915_gem_request,
4391 client_list);
4392 list_del(&request->client_list);
4393 request->file_priv = NULL;
4394 }
Chris Wilson1c255952010-09-26 11:03:27 +01004395 spin_unlock(&file_priv->mm.lock);
Eric Anholtb9624422009-06-03 07:27:35 +00004396}
Chris Wilson31169712009-09-14 16:50:28 +01004397
Chris Wilson31169712009-09-14 16:50:28 +01004398static int
Ying Han1495f232011-05-24 17:12:27 -07004399i915_gem_inactive_shrink(struct shrinker *shrinker, struct shrink_control *sc)
Chris Wilson31169712009-09-14 16:50:28 +01004400{
Chris Wilson17250b72010-10-28 12:51:39 +01004401 struct drm_i915_private *dev_priv =
4402 container_of(shrinker,
4403 struct drm_i915_private,
4404 mm.inactive_shrinker);
4405 struct drm_device *dev = dev_priv->dev;
Chris Wilson6c085a72012-08-20 11:40:46 +02004406 struct drm_i915_gem_object *obj;
Ying Han1495f232011-05-24 17:12:27 -07004407 int nr_to_scan = sc->nr_to_scan;
Chris Wilson17250b72010-10-28 12:51:39 +01004408 int cnt;
4409
4410 if (!mutex_trylock(&dev->struct_mutex))
Chris Wilsonbbe2e112010-10-28 22:35:07 +01004411 return 0;
Chris Wilson31169712009-09-14 16:50:28 +01004412
Chris Wilson6c085a72012-08-20 11:40:46 +02004413 if (nr_to_scan) {
4414 nr_to_scan -= i915_gem_purge(dev_priv, nr_to_scan);
4415 if (nr_to_scan > 0)
4416 i915_gem_shrink_all(dev_priv);
Chris Wilson31169712009-09-14 16:50:28 +01004417 }
4418
Chris Wilson17250b72010-10-28 12:51:39 +01004419 cnt = 0;
Chris Wilson6c085a72012-08-20 11:40:46 +02004420 list_for_each_entry(obj, &dev_priv->mm.unbound_list, gtt_list)
Chris Wilsona5570172012-09-04 21:02:54 +01004421 if (obj->pages_pin_count == 0)
4422 cnt += obj->base.size >> PAGE_SHIFT;
Chris Wilson6c085a72012-08-20 11:40:46 +02004423 list_for_each_entry(obj, &dev_priv->mm.bound_list, gtt_list)
Chris Wilsona5570172012-09-04 21:02:54 +01004424 if (obj->pin_count == 0 && obj->pages_pin_count == 0)
Chris Wilson6c085a72012-08-20 11:40:46 +02004425 cnt += obj->base.size >> PAGE_SHIFT;
Chris Wilson31169712009-09-14 16:50:28 +01004426
Chris Wilson17250b72010-10-28 12:51:39 +01004427 mutex_unlock(&dev->struct_mutex);
Chris Wilson6c085a72012-08-20 11:40:46 +02004428 return cnt;
Chris Wilson31169712009-09-14 16:50:28 +01004429}