blob: d80dc547a105041bdbb88ffdce65b578fb542779 [file] [log] [blame]
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001/*
2 * Copyright 2008 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 * Copyright 2009 Jerome Glisse.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
23 *
24 * Authors: Dave Airlie
25 * Alex Deucher
26 * Jerome Glisse
27 */
28#ifndef __RADEON_H__
29#define __RADEON_H__
30
Jerome Glisse771fe6b2009-06-05 14:42:42 +020031/* TODO: Here are things that needs to be done :
32 * - surface allocator & initializer : (bit like scratch reg) should
33 * initialize HDP_ stuff on RS600, R600, R700 hw, well anythings
34 * related to surface
35 * - WB : write back stuff (do it bit like scratch reg things)
36 * - Vblank : look at Jesse's rework and what we should do
37 * - r600/r700: gart & cp
38 * - cs : clean cs ioctl use bitmap & things like that.
39 * - power management stuff
40 * - Barrier in gart code
41 * - Unmappabled vram ?
42 * - TESTING, TESTING, TESTING
43 */
44
Jerome Glissed39c3b82009-09-28 18:34:43 +020045/* Initialization path:
46 * We expect that acceleration initialization might fail for various
47 * reasons even thought we work hard to make it works on most
48 * configurations. In order to still have a working userspace in such
49 * situation the init path must succeed up to the memory controller
50 * initialization point. Failure before this point are considered as
51 * fatal error. Here is the init callchain :
52 * radeon_device_init perform common structure, mutex initialization
53 * asic_init setup the GPU memory layout and perform all
54 * one time initialization (failure in this
55 * function are considered fatal)
56 * asic_startup setup the GPU acceleration, in order to
57 * follow guideline the first thing this
58 * function should do is setting the GPU
59 * memory controller (only MC setup failure
60 * are considered as fatal)
61 */
62
Arun Sharma600634972011-07-26 16:09:06 -070063#include <linux/atomic.h>
Jerome Glisse771fe6b2009-06-05 14:42:42 +020064#include <linux/wait.h>
65#include <linux/list.h>
66#include <linux/kref.h>
Alex Deucher0aea5e42014-07-30 11:49:56 -040067#include <linux/interval_tree.h>
Christian König341cb9e2014-08-07 09:36:03 +020068#include <linux/hashtable.h>
Maarten Lankhorst954605c2014-01-09 11:03:12 +010069#include <linux/fence.h>
Jerome Glisse771fe6b2009-06-05 14:42:42 +020070
Jerome Glisse4c788672009-11-20 14:29:23 +010071#include <ttm/ttm_bo_api.h>
72#include <ttm/ttm_bo_driver.h>
73#include <ttm/ttm_placement.h>
74#include <ttm/ttm_module.h>
Thomas Hellstrom147666f2010-11-17 12:38:32 +000075#include <ttm/ttm_execbuf_util.h>
Jerome Glisse4c788672009-11-20 14:29:23 +010076
Dave Airliec2142712009-09-22 08:50:10 +100077#include "radeon_family.h"
Jerome Glisse771fe6b2009-06-05 14:42:42 +020078#include "radeon_mode.h"
79#include "radeon_reg.h"
Jerome Glisse771fe6b2009-06-05 14:42:42 +020080
81/*
82 * Modules parameters.
83 */
84extern int radeon_no_wb;
85extern int radeon_modeset;
86extern int radeon_dynclks;
87extern int radeon_r4xx_atom;
88extern int radeon_agpmode;
89extern int radeon_vram_limit;
90extern int radeon_gart_size;
91extern int radeon_benchmarking;
Michel Dänzerecc0b322009-07-21 11:23:57 +020092extern int radeon_testing;
Jerome Glisse771fe6b2009-06-05 14:42:42 +020093extern int radeon_connector_table;
Dave Airlie4ce001a2009-08-13 16:32:14 +100094extern int radeon_tv;
Christian Koenigdafc3bd2009-10-11 23:49:13 +020095extern int radeon_audio;
Alex Deucherf46c0122010-03-31 00:33:27 -040096extern int radeon_disp_priority;
Alex Deuchere2b0a8e2010-03-17 02:07:37 -040097extern int radeon_hw_i2c;
Alex Deucherd42dd572011-01-12 20:05:11 -050098extern int radeon_pcie_gen2;
Alex Deuchera18cee12011-11-01 14:20:30 -040099extern int radeon_msi;
Christian König3368ff02012-05-02 15:11:21 +0200100extern int radeon_lockup_timeout;
Samuel Lia0a53aa2013-04-08 17:25:47 -0400101extern int radeon_fastfb;
Alex Deucherda321c82013-04-12 13:55:22 -0400102extern int radeon_dpm;
Alex Deucher1294d4a2013-07-16 15:58:50 -0400103extern int radeon_aspm;
Dave Airlie10ebc0b2012-09-17 14:40:31 +1000104extern int radeon_runtime_pm;
Alex Deucher363eb0b2014-01-08 17:55:08 -0500105extern int radeon_hard_reset;
Christian Königc1c44132014-06-05 23:47:32 -0400106extern int radeon_vm_size;
Christian König4510fb92014-06-05 23:56:50 -0400107extern int radeon_vm_block_size;
Alex Deuchera624f422014-07-01 11:23:03 -0400108extern int radeon_deep_color;
Mario Kleiner39dc5452014-07-29 06:21:44 +0200109extern int radeon_use_pflipirq;
Alex Deucher6e909f72014-08-07 09:28:31 -0400110extern int radeon_bapm;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200111
112/*
113 * Copy from radeon_drv.h so we don't have to include both and have conflicting
114 * symbol;
115 */
Jerome Glissebb635562012-05-09 15:34:46 +0200116#define RADEON_MAX_USEC_TIMEOUT 100000 /* 100 ms */
117#define RADEON_FENCE_JIFFIES_TIMEOUT (HZ / 2)
Jerome Glissee8217672010-02-15 21:36:13 +0100118/* RADEON_IB_POOL_SIZE must be a power of 2 */
Jerome Glissebb635562012-05-09 15:34:46 +0200119#define RADEON_IB_POOL_SIZE 16
120#define RADEON_DEBUGFS_MAX_COMPONENTS 32
121#define RADEONFB_CONN_LIMIT 4
122#define RADEON_BIOS_NUM_SCRATCH 8
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200123
Alex Deucher1b370782011-11-17 20:13:28 -0500124/* internal ring indices */
125/* r1xx+ has gfx CP ring */
Christian Königd93f7932013-05-23 12:10:04 +0200126#define RADEON_RING_TYPE_GFX_INDEX 0
Alex Deucher1b370782011-11-17 20:13:28 -0500127
128/* cayman has 2 compute CP rings */
Christian Königd93f7932013-05-23 12:10:04 +0200129#define CAYMAN_RING_TYPE_CP1_INDEX 1
130#define CAYMAN_RING_TYPE_CP2_INDEX 2
Alex Deucher1b370782011-11-17 20:13:28 -0500131
Alex Deucher4d756582012-09-27 15:08:35 -0400132/* R600+ has an async dma ring */
133#define R600_RING_TYPE_DMA_INDEX 3
Alex Deucherf60cbd12012-12-04 15:27:33 -0500134/* cayman add a second async dma ring */
135#define CAYMAN_RING_TYPE_DMA1_INDEX 4
Alex Deucher4d756582012-09-27 15:08:35 -0400136
Christian Königf2ba57b2013-04-08 12:41:29 +0200137/* R600+ */
Christian Königd93f7932013-05-23 12:10:04 +0200138#define R600_RING_TYPE_UVD_INDEX 5
139
140/* TN+ */
141#define TN_RING_TYPE_VCE1_INDEX 6
142#define TN_RING_TYPE_VCE2_INDEX 7
143
144/* max number of rings */
145#define RADEON_NUM_RINGS 8
Christian Königf2ba57b2013-04-08 12:41:29 +0200146
Christian König1c61eae2014-02-18 01:50:22 -0700147/* number of hw syncs before falling back on blocking */
148#define RADEON_NUM_SYNCS 4
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200149
Christian König8f534922014-02-18 11:37:20 +0100150/* number of hw syncs before falling back on blocking */
151#define RADEON_NUM_SYNCS 4
152
Jerome Glisse721604a2012-01-05 22:11:05 -0500153/* hardcode those limit for now */
Christian Königca19f212012-09-11 16:09:59 +0200154#define RADEON_VA_IB_OFFSET (1 << 20)
Jerome Glissebb635562012-05-09 15:34:46 +0200155#define RADEON_VA_RESERVED_SIZE (8 << 20)
156#define RADEON_IB_VM_MAX_SIZE (64 << 10)
Jerome Glisse721604a2012-01-05 22:11:05 -0500157
Alex Deucher1a0041b2013-10-02 13:01:36 -0400158/* hard reset data */
159#define RADEON_ASIC_RESET_DATA 0x39d5e86b
160
Alex Deucherec46c762013-01-03 12:07:30 -0500161/* reset flags */
162#define RADEON_RESET_GFX (1 << 0)
163#define RADEON_RESET_COMPUTE (1 << 1)
164#define RADEON_RESET_DMA (1 << 2)
Alex Deucher9ff07442013-01-18 12:18:17 -0500165#define RADEON_RESET_CP (1 << 3)
166#define RADEON_RESET_GRBM (1 << 4)
167#define RADEON_RESET_DMA1 (1 << 5)
168#define RADEON_RESET_RLC (1 << 6)
169#define RADEON_RESET_SEM (1 << 7)
170#define RADEON_RESET_IH (1 << 8)
171#define RADEON_RESET_VMC (1 << 9)
172#define RADEON_RESET_MC (1 << 10)
173#define RADEON_RESET_DISPLAY (1 << 11)
Alex Deucherec46c762013-01-03 12:07:30 -0500174
Alex Deucher22c775c2013-07-23 09:41:05 -0400175/* CG block flags */
176#define RADEON_CG_BLOCK_GFX (1 << 0)
177#define RADEON_CG_BLOCK_MC (1 << 1)
178#define RADEON_CG_BLOCK_SDMA (1 << 2)
179#define RADEON_CG_BLOCK_UVD (1 << 3)
180#define RADEON_CG_BLOCK_VCE (1 << 4)
181#define RADEON_CG_BLOCK_HDP (1 << 5)
Alex Deuchere16866e2013-08-08 19:34:07 -0400182#define RADEON_CG_BLOCK_BIF (1 << 6)
Alex Deucher22c775c2013-07-23 09:41:05 -0400183
Alex Deucher64d8a722013-08-08 16:31:25 -0400184/* CG flags */
185#define RADEON_CG_SUPPORT_GFX_MGCG (1 << 0)
186#define RADEON_CG_SUPPORT_GFX_MGLS (1 << 1)
187#define RADEON_CG_SUPPORT_GFX_CGCG (1 << 2)
188#define RADEON_CG_SUPPORT_GFX_CGLS (1 << 3)
189#define RADEON_CG_SUPPORT_GFX_CGTS (1 << 4)
190#define RADEON_CG_SUPPORT_GFX_CGTS_LS (1 << 5)
191#define RADEON_CG_SUPPORT_GFX_CP_LS (1 << 6)
192#define RADEON_CG_SUPPORT_GFX_RLC_LS (1 << 7)
193#define RADEON_CG_SUPPORT_MC_LS (1 << 8)
194#define RADEON_CG_SUPPORT_MC_MGCG (1 << 9)
195#define RADEON_CG_SUPPORT_SDMA_LS (1 << 10)
196#define RADEON_CG_SUPPORT_SDMA_MGCG (1 << 11)
197#define RADEON_CG_SUPPORT_BIF_LS (1 << 12)
198#define RADEON_CG_SUPPORT_UVD_MGCG (1 << 13)
199#define RADEON_CG_SUPPORT_VCE_MGCG (1 << 14)
200#define RADEON_CG_SUPPORT_HDP_LS (1 << 15)
201#define RADEON_CG_SUPPORT_HDP_MGCG (1 << 16)
202
203/* PG flags */
Alex Deucher2b19d172013-09-04 16:58:29 -0400204#define RADEON_PG_SUPPORT_GFX_PG (1 << 0)
Alex Deucher64d8a722013-08-08 16:31:25 -0400205#define RADEON_PG_SUPPORT_GFX_SMG (1 << 1)
206#define RADEON_PG_SUPPORT_GFX_DMG (1 << 2)
207#define RADEON_PG_SUPPORT_UVD (1 << 3)
208#define RADEON_PG_SUPPORT_VCE (1 << 4)
209#define RADEON_PG_SUPPORT_CP (1 << 5)
210#define RADEON_PG_SUPPORT_GDS (1 << 6)
211#define RADEON_PG_SUPPORT_RLC_SMU_HS (1 << 7)
212#define RADEON_PG_SUPPORT_SDMA (1 << 8)
213#define RADEON_PG_SUPPORT_ACP (1 << 9)
214#define RADEON_PG_SUPPORT_SAMU (1 << 10)
215
Alex Deucher9e05fa12013-01-24 10:06:33 -0500216/* max cursor sizes (in pixels) */
217#define CURSOR_WIDTH 64
218#define CURSOR_HEIGHT 64
219
220#define CIK_CURSOR_WIDTH 128
221#define CIK_CURSOR_HEIGHT 128
222
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200223/*
224 * Errata workarounds.
225 */
226enum radeon_pll_errata {
227 CHIP_ERRATA_R300_CG = 0x00000001,
228 CHIP_ERRATA_PLL_DUMMYREADS = 0x00000002,
229 CHIP_ERRATA_PLL_DELAY = 0x00000004
230};
231
232
233struct radeon_device;
234
235
236/*
237 * BIOS.
238 */
239bool radeon_get_bios(struct radeon_device *rdev);
240
Jerome Glisse9fc04b52012-01-23 11:52:15 -0500241/*
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000242 * Dummy page
243 */
244struct radeon_dummy_page {
245 struct page *page;
246 dma_addr_t addr;
247};
248int radeon_dummy_page_init(struct radeon_device *rdev);
249void radeon_dummy_page_fini(struct radeon_device *rdev);
250
251
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200252/*
253 * Clocks
254 */
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200255struct radeon_clock {
256 struct radeon_pll p1pll;
257 struct radeon_pll p2pll;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500258 struct radeon_pll dcpll;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200259 struct radeon_pll spll;
260 struct radeon_pll mpll;
261 /* 10 Khz units */
262 uint32_t default_mclk;
263 uint32_t default_sclk;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500264 uint32_t default_dispclk;
Alex Deucher4489cd622013-03-22 15:59:10 -0400265 uint32_t current_dispclk;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500266 uint32_t dp_extclk;
Alex Deucherb20f9be2011-06-08 13:01:11 -0400267 uint32_t max_pixel_clock;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200268};
269
Rafał Miłecki74338742009-11-03 00:53:02 +0100270/*
271 * Power management
272 */
273int radeon_pm_init(struct radeon_device *rdev);
Alex Deucher914a8982013-12-19 11:37:22 -0500274int radeon_pm_late_init(struct radeon_device *rdev);
Alex Deucher29fb52c2010-03-11 10:01:17 -0500275void radeon_pm_fini(struct radeon_device *rdev);
Rafał Miłeckic913e232009-12-22 23:02:16 +0100276void radeon_pm_compute_clocks(struct radeon_device *rdev);
Alex Deucherce8f5372010-05-07 15:10:16 -0400277void radeon_pm_suspend(struct radeon_device *rdev);
278void radeon_pm_resume(struct radeon_device *rdev);
Alex Deucher56278a82009-12-28 13:58:44 -0500279void radeon_combios_get_power_modes(struct radeon_device *rdev);
280void radeon_atombios_get_power_modes(struct radeon_device *rdev);
Christian König7062ab62013-04-08 12:41:31 +0200281int radeon_atom_get_clock_dividers(struct radeon_device *rdev,
282 u8 clock_type,
283 u32 clock,
284 bool strobe_mode,
285 struct atom_clock_dividers *dividers);
Alex Deuchereaa778a2013-02-13 16:38:25 -0500286int radeon_atom_get_memory_pll_dividers(struct radeon_device *rdev,
287 u32 clock,
288 bool strobe_mode,
289 struct atom_mpll_param *mpll_param);
Alex Deucher8a83ec52011-04-12 14:49:23 -0400290void radeon_atom_set_voltage(struct radeon_device *rdev, u16 voltage_level, u8 voltage_type);
Alex Deucherae5b0ab2013-06-24 10:50:34 -0400291int radeon_atom_get_voltage_gpio_settings(struct radeon_device *rdev,
292 u16 voltage_level, u8 voltage_type,
293 u32 *gpio_value, u32 *gpio_mask);
294void radeon_atom_set_engine_dram_timings(struct radeon_device *rdev,
295 u32 eng_clock, u32 mem_clock);
296int radeon_atom_get_voltage_step(struct radeon_device *rdev,
297 u8 voltage_type, u16 *voltage_step);
Alex Deucher4a6369e2013-04-12 14:04:10 -0400298int radeon_atom_get_max_vddc(struct radeon_device *rdev, u8 voltage_type,
299 u16 voltage_id, u16 *voltage);
Alex Deucherbeb79f42013-02-19 17:14:43 -0500300int radeon_atom_get_leakage_vddc_based_on_leakage_idx(struct radeon_device *rdev,
301 u16 *voltage,
302 u16 leakage_idx);
Alex Deuchercc8dbbb2013-08-14 01:03:41 -0400303int radeon_atom_get_leakage_id_from_vbios(struct radeon_device *rdev,
304 u16 *leakage_id);
305int radeon_atom_get_leakage_vddc_based_on_leakage_params(struct radeon_device *rdev,
306 u16 *vddc, u16 *vddci,
307 u16 virtual_voltage_id,
308 u16 vbios_voltage_id);
Alex Deuchere9f274b2014-07-31 17:57:42 -0400309int radeon_atom_get_voltage_evv(struct radeon_device *rdev,
310 u16 virtual_voltage_id,
311 u16 *voltage);
Alex Deucherae5b0ab2013-06-24 10:50:34 -0400312int radeon_atom_round_to_true_voltage(struct radeon_device *rdev,
313 u8 voltage_type,
314 u16 nominal_voltage,
315 u16 *true_voltage);
316int radeon_atom_get_min_voltage(struct radeon_device *rdev,
317 u8 voltage_type, u16 *min_voltage);
318int radeon_atom_get_max_voltage(struct radeon_device *rdev,
319 u8 voltage_type, u16 *max_voltage);
320int radeon_atom_get_voltage_table(struct radeon_device *rdev,
Alex Deucher65171942013-02-13 17:29:54 -0500321 u8 voltage_type, u8 voltage_mode,
Alex Deucherae5b0ab2013-06-24 10:50:34 -0400322 struct atom_voltage_table *voltage_table);
Alex Deucher58653ab2013-02-13 17:04:59 -0500323bool radeon_atom_is_voltage_gpio(struct radeon_device *rdev,
324 u8 voltage_type, u8 voltage_mode);
Alex Deucher636e2582014-06-06 18:43:45 -0400325int radeon_atom_get_svi2_info(struct radeon_device *rdev,
326 u8 voltage_type,
327 u8 *svd_gpio_id, u8 *svc_gpio_id);
Alex Deucherae5b0ab2013-06-24 10:50:34 -0400328void radeon_atom_update_memory_dll(struct radeon_device *rdev,
329 u32 mem_clock);
330void radeon_atom_set_ac_timing(struct radeon_device *rdev,
331 u32 mem_clock);
332int radeon_atom_init_mc_reg_table(struct radeon_device *rdev,
333 u8 module_index,
334 struct atom_mc_reg_table *reg_table);
335int radeon_atom_get_memory_info(struct radeon_device *rdev,
336 u8 module_index, struct atom_memory_info *mem_info);
337int radeon_atom_get_mclk_range_table(struct radeon_device *rdev,
338 bool gddr5, u8 module_index,
339 struct atom_memory_clock_range_table *mclk_range_table);
340int radeon_atom_get_max_vddc(struct radeon_device *rdev, u8 voltage_type,
341 u16 voltage_id, u16 *voltage);
Alex Deucherf8920342010-06-30 12:02:03 -0400342void rs690_pm_info(struct radeon_device *rdev);
Jerome Glisse285484e2011-12-16 17:03:42 -0500343extern void evergreen_tiling_fields(unsigned tiling_flags, unsigned *bankw,
344 unsigned *bankh, unsigned *mtaspect,
345 unsigned *tile_split);
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000346
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200347/*
348 * Fences.
349 */
350struct radeon_fence_driver {
Christian König0bfa4b42014-08-27 15:21:58 +0200351 struct radeon_device *rdev;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200352 uint32_t scratch_reg;
Jerome Glisse30eb77f2011-11-20 20:45:34 +0000353 uint64_t gpu_addr;
354 volatile uint32_t *cpu_addr;
Christian König68e250b2012-05-10 15:57:31 +0200355 /* sync_seq is protected by ring emission lock */
356 uint64_t sync_seq[RADEON_NUM_RINGS];
Jerome Glissebb635562012-05-09 15:34:46 +0200357 atomic64_t last_seq;
Maarten Lankhorst954605c2014-01-09 11:03:12 +0100358 bool initialized, delayed_irq;
Christian König0bfa4b42014-08-27 15:21:58 +0200359 struct delayed_work lockup_work;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200360};
361
362struct radeon_fence {
Maarten Lankhorst954605c2014-01-09 11:03:12 +0100363 struct fence base;
364
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200365 struct radeon_device *rdev;
Jerome Glissebb635562012-05-09 15:34:46 +0200366 uint64_t seq;
Alex Deucher74652802011-08-25 13:39:48 -0400367 /* RB, DMA, etc. */
Jerome Glissebb635562012-05-09 15:34:46 +0200368 unsigned ring;
Maarten Lankhorst954605c2014-01-09 11:03:12 +0100369
370 wait_queue_t fence_wake;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200371};
372
Jerome Glisse30eb77f2011-11-20 20:45:34 +0000373int radeon_fence_driver_start_ring(struct radeon_device *rdev, int ring);
374int radeon_fence_driver_init(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200375void radeon_fence_driver_fini(struct radeon_device *rdev);
Christian Königeb98c702014-08-27 15:21:56 +0200376void radeon_fence_driver_force_completion(struct radeon_device *rdev, int ring);
Christian König876dc9f2012-05-08 14:24:01 +0200377int radeon_fence_emit(struct radeon_device *rdev, struct radeon_fence **fence, int ring);
Alex Deucher74652802011-08-25 13:39:48 -0400378void radeon_fence_process(struct radeon_device *rdev, int ring);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200379bool radeon_fence_signaled(struct radeon_fence *fence);
380int radeon_fence_wait(struct radeon_fence *fence, bool interruptible);
Christian König37615522014-02-18 15:58:31 +0100381int radeon_fence_wait_next(struct radeon_device *rdev, int ring);
382int radeon_fence_wait_empty(struct radeon_device *rdev, int ring);
Jerome Glisse0085c9502012-05-09 15:34:55 +0200383int radeon_fence_wait_any(struct radeon_device *rdev,
384 struct radeon_fence **fences,
385 bool intr);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200386struct radeon_fence *radeon_fence_ref(struct radeon_fence *fence);
387void radeon_fence_unref(struct radeon_fence **fence);
Jerome Glisse3b7a2b22012-05-09 15:34:47 +0200388unsigned radeon_fence_count_emitted(struct radeon_device *rdev, int ring);
Christian König68e250b2012-05-10 15:57:31 +0200389bool radeon_fence_need_sync(struct radeon_fence *fence, int ring);
390void radeon_fence_note_sync(struct radeon_fence *fence, int ring);
391static inline struct radeon_fence *radeon_fence_later(struct radeon_fence *a,
392 struct radeon_fence *b)
393{
394 if (!a) {
395 return b;
396 }
397
398 if (!b) {
399 return a;
400 }
401
402 BUG_ON(a->ring != b->ring);
403
404 if (a->seq > b->seq) {
405 return a;
406 } else {
407 return b;
408 }
409}
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200410
Christian Königee60e292012-08-09 16:21:08 +0200411static inline bool radeon_fence_is_earlier(struct radeon_fence *a,
412 struct radeon_fence *b)
413{
414 if (!a) {
415 return false;
416 }
417
418 if (!b) {
419 return true;
420 }
421
422 BUG_ON(a->ring != b->ring);
423
424 return a->seq < b->seq;
425}
426
Dave Airliee024e112009-06-24 09:48:08 +1000427/*
428 * Tiling registers
429 */
430struct radeon_surface_reg {
Jerome Glisse4c788672009-11-20 14:29:23 +0100431 struct radeon_bo *bo;
Dave Airliee024e112009-06-24 09:48:08 +1000432};
433
434#define RADEON_GEM_MAX_SURFACES 8
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200435
436/*
Jerome Glisse4c788672009-11-20 14:29:23 +0100437 * TTM.
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200438 */
Jerome Glisse4c788672009-11-20 14:29:23 +0100439struct radeon_mman {
440 struct ttm_bo_global_ref bo_global_ref;
Dave Airlieba4420c2010-03-09 10:56:52 +1000441 struct drm_global_reference mem_global_ref;
Jerome Glisse4c788672009-11-20 14:29:23 +0100442 struct ttm_bo_device bdev;
Jerome Glisse0a0c7592009-12-11 20:36:19 +0100443 bool mem_global_referenced;
444 bool initialized;
Christian König2014b562013-12-18 21:07:39 +0100445
446#if defined(CONFIG_DEBUG_FS)
447 struct dentry *vram;
Christian Königdd66d202013-12-18 21:07:40 +0100448 struct dentry *gtt;
Christian König2014b562013-12-18 21:07:39 +0100449#endif
Jerome Glisse4c788672009-11-20 14:29:23 +0100450};
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200451
Jerome Glisse721604a2012-01-05 22:11:05 -0500452/* bo virtual address in a specific vm */
453struct radeon_bo_va {
Christian Könige971bd52012-09-11 16:10:04 +0200454 /* protected by bo being reserved */
Jerome Glisse721604a2012-01-05 22:11:05 -0500455 struct list_head bo_list;
Jerome Glisse721604a2012-01-05 22:11:05 -0500456 uint32_t flags;
Christian Könige31ad962014-07-18 09:24:53 +0200457 uint64_t addr;
Christian Könige971bd52012-09-11 16:10:04 +0200458 unsigned ref_count;
459
460 /* protected by vm mutex */
Alex Deucher0aea5e42014-07-30 11:49:56 -0400461 struct interval_tree_node it;
Christian König036bf462014-07-18 08:56:40 +0200462 struct list_head vm_status;
Christian Könige971bd52012-09-11 16:10:04 +0200463
464 /* constant after initialization */
465 struct radeon_vm *vm;
466 struct radeon_bo *bo;
Jerome Glisse721604a2012-01-05 22:11:05 -0500467};
468
Jerome Glisse4c788672009-11-20 14:29:23 +0100469struct radeon_bo {
470 /* Protected by gem.mutex */
471 struct list_head list;
472 /* Protected by tbo.reserved */
Marek Olšákbda72d52014-03-02 00:56:17 +0100473 u32 initial_domain;
Christian Königf1217ed2014-08-27 13:16:04 +0200474 struct ttm_place placements[3];
Jerome Glisse312ea8d2009-12-07 15:52:58 +0100475 struct ttm_placement placement;
Jerome Glisse4c788672009-11-20 14:29:23 +0100476 struct ttm_buffer_object tbo;
477 struct ttm_bo_kmap_obj kmap;
Michel Dänzer02376d82014-07-17 19:01:08 +0900478 u32 flags;
Jerome Glisse4c788672009-11-20 14:29:23 +0100479 unsigned pin_count;
480 void *kptr;
481 u32 tiling_flags;
482 u32 pitch;
483 int surface_reg;
Jerome Glisse721604a2012-01-05 22:11:05 -0500484 /* list of all virtual address to which this bo
485 * is associated to
486 */
487 struct list_head va;
Jerome Glisse4c788672009-11-20 14:29:23 +0100488 /* Constant after initialization */
489 struct radeon_device *rdev;
Daniel Vetter441921d2011-02-18 17:59:16 +0100490 struct drm_gem_object gem_base;
Dave Airlie63bc6202012-05-31 13:52:53 +0100491
Jerome Glisse409851f2013-04-25 22:29:27 -0400492 struct ttm_bo_kmap_obj dma_buf_vmap;
493 pid_t pid;
Christian König341cb9e2014-08-07 09:36:03 +0200494
495 struct radeon_mn *mn;
496 struct interval_tree_node mn_it;
Jerome Glisse4c788672009-11-20 14:29:23 +0100497};
Daniel Vetter7e4d15d2011-02-18 17:59:17 +0100498#define gem_to_radeon_bo(gobj) container_of((gobj), struct radeon_bo, gem_base)
Jerome Glisse4c788672009-11-20 14:29:23 +0100499
Jerome Glisse409851f2013-04-25 22:29:27 -0400500int radeon_gem_debugfs_init(struct radeon_device *rdev);
501
Jerome Glisseb15ba512011-11-15 11:48:34 -0500502/* sub-allocation manager, it has to be protected by another lock.
503 * By conception this is an helper for other part of the driver
504 * like the indirect buffer or semaphore, which both have their
505 * locking.
506 *
507 * Principe is simple, we keep a list of sub allocation in offset
508 * order (first entry has offset == 0, last entry has the highest
509 * offset).
510 *
511 * When allocating new object we first check if there is room at
512 * the end total_size - (last_object_offset + last_object_size) >=
513 * alloc_size. If so we allocate new object there.
514 *
515 * When there is not enough room at the end, we start waiting for
516 * each sub object until we reach object_offset+object_size >=
517 * alloc_size, this object then become the sub object we return.
518 *
519 * Alignment can't be bigger than page size.
520 *
521 * Hole are not considered for allocation to keep things simple.
522 * Assumption is that there won't be hole (all object on same
523 * alignment).
524 */
525struct radeon_sa_manager {
Christian Königbfb38d32012-07-11 21:07:57 +0200526 wait_queue_head_t wq;
Jerome Glisseb15ba512011-11-15 11:48:34 -0500527 struct radeon_bo *bo;
Christian Königc3b7fe82012-05-09 15:34:56 +0200528 struct list_head *hole;
529 struct list_head flist[RADEON_NUM_RINGS];
530 struct list_head olist;
Jerome Glisseb15ba512011-11-15 11:48:34 -0500531 unsigned size;
532 uint64_t gpu_addr;
533 void *cpu_ptr;
534 uint32_t domain;
Alex Deucher6c4f9782013-07-12 15:46:09 -0400535 uint32_t align;
Jerome Glisseb15ba512011-11-15 11:48:34 -0500536};
537
538struct radeon_sa_bo;
539
540/* sub-allocation buffer */
541struct radeon_sa_bo {
Christian Königc3b7fe82012-05-09 15:34:56 +0200542 struct list_head olist;
543 struct list_head flist;
Jerome Glisseb15ba512011-11-15 11:48:34 -0500544 struct radeon_sa_manager *manager;
Christian Könige6661a92012-05-09 15:34:52 +0200545 unsigned soffset;
546 unsigned eoffset;
Christian König557017a2012-05-09 15:34:54 +0200547 struct radeon_fence *fence;
Jerome Glisseb15ba512011-11-15 11:48:34 -0500548};
549
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200550/*
551 * GEM objects.
552 */
553struct radeon_gem {
Jerome Glisse4c788672009-11-20 14:29:23 +0100554 struct mutex mutex;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200555 struct list_head objects;
556};
557
558int radeon_gem_init(struct radeon_device *rdev);
559void radeon_gem_fini(struct radeon_device *rdev);
Alex Deucher391bfec2014-07-17 12:26:29 -0400560int radeon_gem_object_create(struct radeon_device *rdev, unsigned long size,
Jerome Glisse4c788672009-11-20 14:29:23 +0100561 int alignment, int initial_domain,
Christian Königed5cb432014-07-21 13:27:27 +0200562 u32 flags, bool kernel,
Jerome Glisse4c788672009-11-20 14:29:23 +0100563 struct drm_gem_object **obj);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200564
Dave Airlieff72145b2011-02-07 12:16:14 +1000565int radeon_mode_dumb_create(struct drm_file *file_priv,
566 struct drm_device *dev,
567 struct drm_mode_create_dumb *args);
568int radeon_mode_dumb_mmap(struct drm_file *filp,
569 struct drm_device *dev,
570 uint32_t handle, uint64_t *offset_p);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200571
572/*
Jerome Glissec1341e52011-12-21 12:13:47 -0500573 * Semaphores.
574 */
Jerome Glissec1341e52011-12-21 12:13:47 -0500575struct radeon_semaphore {
Jerome Glissea8c05942012-05-09 15:34:57 +0200576 struct radeon_sa_bo *sa_bo;
577 signed waiters;
Jerome Glissec1341e52011-12-21 12:13:47 -0500578 uint64_t gpu_addr;
Christian König1654b812013-11-12 12:58:05 +0100579 struct radeon_fence *sync_to[RADEON_NUM_RINGS];
Jerome Glissec1341e52011-12-21 12:13:47 -0500580};
581
Jerome Glissec1341e52011-12-21 12:13:47 -0500582int radeon_semaphore_create(struct radeon_device *rdev,
583 struct radeon_semaphore **semaphore);
Christian König1654b812013-11-12 12:58:05 +0100584bool radeon_semaphore_emit_signal(struct radeon_device *rdev, int ring,
Jerome Glissec1341e52011-12-21 12:13:47 -0500585 struct radeon_semaphore *semaphore);
Christian König1654b812013-11-12 12:58:05 +0100586bool radeon_semaphore_emit_wait(struct radeon_device *rdev, int ring,
Jerome Glissec1341e52011-12-21 12:13:47 -0500587 struct radeon_semaphore *semaphore);
Christian König1654b812013-11-12 12:58:05 +0100588void radeon_semaphore_sync_to(struct radeon_semaphore *semaphore,
589 struct radeon_fence *fence);
Christian König8f676c42012-05-02 15:11:18 +0200590int radeon_semaphore_sync_rings(struct radeon_device *rdev,
591 struct radeon_semaphore *semaphore,
Christian König1654b812013-11-12 12:58:05 +0100592 int waiting_ring);
Jerome Glissec1341e52011-12-21 12:13:47 -0500593void radeon_semaphore_free(struct radeon_device *rdev,
Christian König220907d2012-05-10 16:46:43 +0200594 struct radeon_semaphore **semaphore,
Jerome Glissea8c05942012-05-09 15:34:57 +0200595 struct radeon_fence *fence);
Jerome Glissec1341e52011-12-21 12:13:47 -0500596
597/*
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200598 * GART structures, functions & helpers
599 */
600struct radeon_mc;
601
Matt Turnera77f1712009-10-14 00:34:41 -0400602#define RADEON_GPU_PAGE_SIZE 4096
Jerome Glissed594e462010-02-17 21:54:29 +0000603#define RADEON_GPU_PAGE_MASK (RADEON_GPU_PAGE_SIZE - 1)
Alex Deucher003cefe2011-09-16 12:04:08 -0400604#define RADEON_GPU_PAGE_SHIFT 12
Jerome Glisse721604a2012-01-05 22:11:05 -0500605#define RADEON_GPU_PAGE_ALIGN(a) (((a) + RADEON_GPU_PAGE_MASK) & ~RADEON_GPU_PAGE_MASK)
Matt Turnera77f1712009-10-14 00:34:41 -0400606
Michel Dänzer77497f22014-07-17 19:01:07 +0900607#define RADEON_GART_PAGE_DUMMY 0
608#define RADEON_GART_PAGE_VALID (1 << 0)
609#define RADEON_GART_PAGE_READ (1 << 1)
610#define RADEON_GART_PAGE_WRITE (1 << 2)
611#define RADEON_GART_PAGE_SNOOP (1 << 3)
612
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200613struct radeon_gart {
614 dma_addr_t table_addr;
Jerome Glissec9a1be92011-11-03 11:16:49 -0400615 struct radeon_bo *robj;
616 void *ptr;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200617 unsigned num_gpu_pages;
618 unsigned num_cpu_pages;
619 unsigned table_size;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200620 struct page **pages;
621 dma_addr_t *pages_addr;
622 bool ready;
623};
624
625int radeon_gart_table_ram_alloc(struct radeon_device *rdev);
626void radeon_gart_table_ram_free(struct radeon_device *rdev);
627int radeon_gart_table_vram_alloc(struct radeon_device *rdev);
628void radeon_gart_table_vram_free(struct radeon_device *rdev);
Jerome Glissec9a1be92011-11-03 11:16:49 -0400629int radeon_gart_table_vram_pin(struct radeon_device *rdev);
630void radeon_gart_table_vram_unpin(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200631int radeon_gart_init(struct radeon_device *rdev);
632void radeon_gart_fini(struct radeon_device *rdev);
633void radeon_gart_unbind(struct radeon_device *rdev, unsigned offset,
634 int pages);
635int radeon_gart_bind(struct radeon_device *rdev, unsigned offset,
Konrad Rzeszutek Wilkc39d3512010-12-02 11:04:29 -0500636 int pages, struct page **pagelist,
Michel Dänzer77497f22014-07-17 19:01:07 +0900637 dma_addr_t *dma_addr, uint32_t flags);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200638
639
640/*
641 * GPU MC structures, functions & helpers
642 */
643struct radeon_mc {
644 resource_size_t aper_size;
645 resource_size_t aper_base;
646 resource_size_t agp_base;
Dave Airlie7a50f012009-07-21 20:39:30 +1000647 /* for some chips with <= 32MB we need to lie
648 * about vram size near mc fb location */
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000649 u64 mc_vram_size;
Jerome Glissed594e462010-02-17 21:54:29 +0000650 u64 visible_vram_size;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000651 u64 gtt_size;
652 u64 gtt_start;
653 u64 gtt_end;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000654 u64 vram_start;
655 u64 vram_end;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200656 unsigned vram_width;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000657 u64 real_vram_size;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200658 int vram_mtrr;
659 bool vram_is_ddr;
Jerome Glissed594e462010-02-17 21:54:29 +0000660 bool igp_sideport_enabled;
Alex Deucher8d369bb2010-07-15 10:51:10 -0400661 u64 gtt_base_align;
Alex Deucher9ed8b1f2013-04-08 11:13:01 -0400662 u64 mc_mask;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200663};
664
Alex Deucher06b64762010-01-05 11:27:29 -0500665bool radeon_combios_sideport_present(struct radeon_device *rdev);
666bool radeon_atombios_sideport_present(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200667
668/*
669 * GPU scratch registers structures, functions & helpers
670 */
671struct radeon_scratch {
672 unsigned num_reg;
Alex Deucher724c80e2010-08-27 18:25:25 -0400673 uint32_t reg_base;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200674 bool free[32];
675 uint32_t reg[32];
676};
677
678int radeon_scratch_get(struct radeon_device *rdev, uint32_t *reg);
679void radeon_scratch_free(struct radeon_device *rdev, uint32_t reg);
680
Alex Deucher75efdee2013-03-04 12:47:46 -0500681/*
682 * GPU doorbell structures, functions & helpers
683 */
Andrew Lewyckyd5754ab2013-11-13 15:54:17 -0500684#define RADEON_MAX_DOORBELLS 1024 /* Reserve at most 1024 doorbell slots for radeon-owned rings. */
685
Alex Deucher75efdee2013-03-04 12:47:46 -0500686struct radeon_doorbell {
Alex Deucher75efdee2013-03-04 12:47:46 -0500687 /* doorbell mmio */
Andrew Lewyckyd5754ab2013-11-13 15:54:17 -0500688 resource_size_t base;
689 resource_size_t size;
690 u32 __iomem *ptr;
691 u32 num_doorbells; /* Number of doorbells actually reserved for radeon. */
692 unsigned long used[DIV_ROUND_UP(RADEON_MAX_DOORBELLS, BITS_PER_LONG)];
Alex Deucher75efdee2013-03-04 12:47:46 -0500693};
694
695int radeon_doorbell_get(struct radeon_device *rdev, u32 *page);
696void radeon_doorbell_free(struct radeon_device *rdev, u32 doorbell);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200697
698/*
699 * IRQS.
700 */
Alex Deucher6f34be52010-11-21 10:59:01 -0500701
Christian Königfa7f5172014-06-03 18:13:21 -0400702struct radeon_flip_work {
703 struct work_struct flip_work;
704 struct work_struct unpin_work;
705 struct radeon_device *rdev;
706 int crtc_id;
Michel Dänzerc60381b2014-07-14 15:48:42 +0900707 uint64_t base;
Alex Deucher6f34be52010-11-21 10:59:01 -0500708 struct drm_pending_vblank_event *event;
Christian Königfa7f5172014-06-03 18:13:21 -0400709 struct radeon_bo *old_rbo;
Christian Königfa7f5172014-06-03 18:13:21 -0400710 struct radeon_fence *fence;
Alex Deucher6f34be52010-11-21 10:59:01 -0500711};
712
713struct r500_irq_stat_regs {
714 u32 disp_int;
Alex Deucherf122c612012-03-30 08:59:57 -0400715 u32 hdmi0_status;
Alex Deucher6f34be52010-11-21 10:59:01 -0500716};
717
718struct r600_irq_stat_regs {
719 u32 disp_int;
720 u32 disp_int_cont;
721 u32 disp_int_cont2;
722 u32 d1grph_int;
723 u32 d2grph_int;
Alex Deucherf122c612012-03-30 08:59:57 -0400724 u32 hdmi0_status;
725 u32 hdmi1_status;
Alex Deucher6f34be52010-11-21 10:59:01 -0500726};
727
728struct evergreen_irq_stat_regs {
729 u32 disp_int;
730 u32 disp_int_cont;
731 u32 disp_int_cont2;
732 u32 disp_int_cont3;
733 u32 disp_int_cont4;
734 u32 disp_int_cont5;
735 u32 d1grph_int;
736 u32 d2grph_int;
737 u32 d3grph_int;
738 u32 d4grph_int;
739 u32 d5grph_int;
740 u32 d6grph_int;
Alex Deucherf122c612012-03-30 08:59:57 -0400741 u32 afmt_status1;
742 u32 afmt_status2;
743 u32 afmt_status3;
744 u32 afmt_status4;
745 u32 afmt_status5;
746 u32 afmt_status6;
Alex Deucher6f34be52010-11-21 10:59:01 -0500747};
748
Alex Deuchera59781b2012-11-09 10:45:57 -0500749struct cik_irq_stat_regs {
750 u32 disp_int;
751 u32 disp_int_cont;
752 u32 disp_int_cont2;
753 u32 disp_int_cont3;
754 u32 disp_int_cont4;
755 u32 disp_int_cont5;
756 u32 disp_int_cont6;
Christian Königf5d636d2014-04-23 20:46:06 +0200757 u32 d1grph_int;
758 u32 d2grph_int;
759 u32 d3grph_int;
760 u32 d4grph_int;
761 u32 d5grph_int;
762 u32 d6grph_int;
Alex Deuchera59781b2012-11-09 10:45:57 -0500763};
764
Alex Deucher6f34be52010-11-21 10:59:01 -0500765union radeon_irq_stat_regs {
766 struct r500_irq_stat_regs r500;
767 struct r600_irq_stat_regs r600;
768 struct evergreen_irq_stat_regs evergreen;
Alex Deuchera59781b2012-11-09 10:45:57 -0500769 struct cik_irq_stat_regs cik;
Alex Deucher6f34be52010-11-21 10:59:01 -0500770};
771
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200772struct radeon_irq {
Christian Koenigfb982572012-05-17 01:33:30 +0200773 bool installed;
774 spinlock_t lock;
Christian Koenig736fc372012-05-17 19:52:00 +0200775 atomic_t ring_int[RADEON_NUM_RINGS];
Christian Koenigfb982572012-05-17 01:33:30 +0200776 bool crtc_vblank_int[RADEON_MAX_CRTCS];
Christian Koenig736fc372012-05-17 19:52:00 +0200777 atomic_t pflip[RADEON_MAX_CRTCS];
Christian Koenigfb982572012-05-17 01:33:30 +0200778 wait_queue_head_t vblank_queue;
779 bool hpd[RADEON_MAX_HPD_PINS];
Christian Koenigfb982572012-05-17 01:33:30 +0200780 bool afmt[RADEON_MAX_AFMT_BLOCKS];
781 union radeon_irq_stat_regs stat_regs;
Alex Deucher4a6369e2013-04-12 14:04:10 -0400782 bool dpm_thermal;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200783};
784
785int radeon_irq_kms_init(struct radeon_device *rdev);
786void radeon_irq_kms_fini(struct radeon_device *rdev);
Alex Deucher1b370782011-11-17 20:13:28 -0500787void radeon_irq_kms_sw_irq_get(struct radeon_device *rdev, int ring);
Maarten Lankhorst954605c2014-01-09 11:03:12 +0100788bool radeon_irq_kms_sw_irq_get_delayed(struct radeon_device *rdev, int ring);
Alex Deucher1b370782011-11-17 20:13:28 -0500789void radeon_irq_kms_sw_irq_put(struct radeon_device *rdev, int ring);
Alex Deucher6f34be52010-11-21 10:59:01 -0500790void radeon_irq_kms_pflip_irq_get(struct radeon_device *rdev, int crtc);
791void radeon_irq_kms_pflip_irq_put(struct radeon_device *rdev, int crtc);
Christian Koenigfb982572012-05-17 01:33:30 +0200792void radeon_irq_kms_enable_afmt(struct radeon_device *rdev, int block);
793void radeon_irq_kms_disable_afmt(struct radeon_device *rdev, int block);
794void radeon_irq_kms_enable_hpd(struct radeon_device *rdev, unsigned hpd_mask);
795void radeon_irq_kms_disable_hpd(struct radeon_device *rdev, unsigned hpd_mask);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200796
797/*
Christian Könige32eb502011-10-23 12:56:27 +0200798 * CP & rings.
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200799 */
Alex Deucher74652802011-08-25 13:39:48 -0400800
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200801struct radeon_ib {
Jerome Glisse68470ae2012-05-09 15:35:00 +0200802 struct radeon_sa_bo *sa_bo;
803 uint32_t length_dw;
804 uint64_t gpu_addr;
805 uint32_t *ptr;
Christian König876dc9f2012-05-08 14:24:01 +0200806 int ring;
Jerome Glisse68470ae2012-05-09 15:35:00 +0200807 struct radeon_fence *fence;
Christian König4bf3dd92012-08-06 18:57:44 +0200808 struct radeon_vm *vm;
Jerome Glisse68470ae2012-05-09 15:35:00 +0200809 bool is_const_ib;
810 struct radeon_semaphore *semaphore;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200811};
812
Christian Könige32eb502011-10-23 12:56:27 +0200813struct radeon_ring {
Jerome Glisse4c788672009-11-20 14:29:23 +0100814 struct radeon_bo *ring_obj;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200815 volatile uint32_t *ring;
Christian König5596a9d2011-10-13 12:48:45 +0200816 unsigned rptr_offs;
Christian König45df6802012-07-06 16:22:55 +0200817 unsigned rptr_save_reg;
Alex Deucher89d35802012-07-17 14:02:31 -0400818 u64 next_rptr_gpu_addr;
819 volatile u32 *next_rptr_cpu_addr;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200820 unsigned wptr;
821 unsigned wptr_old;
822 unsigned ring_size;
823 unsigned ring_free_dw;
824 int count_dw;
Christian Königaee4aa72014-02-18 15:24:06 +0100825 atomic_t last_rptr;
826 atomic64_t last_activity;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200827 uint64_t gpu_addr;
828 uint32_t align_mask;
829 uint32_t ptr_mask;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200830 bool ready;
Alex Deucher78c55602011-11-17 14:25:56 -0500831 u32 nop;
Alex Deucher8b25ed32012-07-17 14:02:30 -0400832 u32 idx;
Jerome Glisse5f0839c2013-01-11 15:19:43 -0500833 u64 last_semaphore_signal_addr;
834 u64 last_semaphore_wait_addr;
Alex Deucher963e81f2013-06-26 17:37:11 -0400835 /* for CIK queues */
836 u32 me;
837 u32 pipe;
838 u32 queue;
839 struct radeon_bo *mqd_obj;
Andrew Lewyckyd5754ab2013-11-13 15:54:17 -0500840 u32 doorbell_index;
Alex Deucher963e81f2013-06-26 17:37:11 -0400841 unsigned wptr_offs;
842};
843
844struct radeon_mec {
845 struct radeon_bo *hpd_eop_obj;
846 u64 hpd_eop_gpu_addr;
847 u32 num_pipe;
848 u32 num_mec;
849 u32 num_queue;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200850};
851
Alex Deucherd8f60cf2009-12-01 13:43:46 -0500852/*
Jerome Glisse721604a2012-01-05 22:11:05 -0500853 * VM
854 */
Christian Königee60e292012-08-09 16:21:08 +0200855
Dmitry Cherkasovfa87e622012-09-17 19:36:19 +0200856/* maximum number of VMIDs */
Christian Königee60e292012-08-09 16:21:08 +0200857#define RADEON_NUM_VM 16
858
Dmitry Cherkasovfa87e622012-09-17 19:36:19 +0200859/* number of entries in page table */
Christian König4510fb92014-06-05 23:56:50 -0400860#define RADEON_VM_PTE_COUNT (1 << radeon_vm_block_size)
Dmitry Cherkasovfa87e622012-09-17 19:36:19 +0200861
Alex Deucher1c011032013-07-12 15:56:02 -0400862/* PTBs (Page Table Blocks) need to be aligned to 32K */
863#define RADEON_VM_PTB_ALIGN_SIZE 32768
864#define RADEON_VM_PTB_ALIGN_MASK (RADEON_VM_PTB_ALIGN_SIZE - 1)
865#define RADEON_VM_PTB_ALIGN(a) (((a) + RADEON_VM_PTB_ALIGN_MASK) & ~RADEON_VM_PTB_ALIGN_MASK)
866
Christian König24c16432013-10-30 11:51:09 -0400867#define R600_PTE_VALID (1 << 0)
868#define R600_PTE_SYSTEM (1 << 1)
869#define R600_PTE_SNOOPED (1 << 2)
870#define R600_PTE_READABLE (1 << 5)
871#define R600_PTE_WRITEABLE (1 << 6)
872
Christian Königec3dbbc2014-05-10 12:17:55 +0200873/* PTE (Page Table Entry) fragment field for different page sizes */
874#define R600_PTE_FRAG_4KB (0 << 7)
875#define R600_PTE_FRAG_64KB (4 << 7)
876#define R600_PTE_FRAG_256KB (6 << 7)
877
Christian König33fa9fe2014-07-22 17:42:20 +0200878/* flags needed to be set so we can copy directly from the GART table */
879#define R600_PTE_GART_MASK ( R600_PTE_READABLE | R600_PTE_WRITEABLE | \
880 R600_PTE_SYSTEM | R600_PTE_VALID )
Christian König0e977032014-05-27 16:47:37 +0200881
Christian König6d2f2942014-02-20 13:42:17 +0100882struct radeon_vm_pt {
883 struct radeon_bo *bo;
884 uint64_t addr;
885};
886
Jerome Glisse721604a2012-01-05 22:11:05 -0500887struct radeon_vm {
Alex Deucher0aea5e42014-07-30 11:49:56 -0400888 struct rb_root va;
Christian Königee60e292012-08-09 16:21:08 +0200889 unsigned id;
Christian König90a51a32012-10-09 13:31:17 +0200890
Christian Könige31ad962014-07-18 09:24:53 +0200891 /* BOs moved, but not yet updated in the PT */
892 struct list_head invalidated;
893
Christian König036bf462014-07-18 08:56:40 +0200894 /* BOs freed, but not yet updated in the PT */
895 struct list_head freed;
896
Christian König90a51a32012-10-09 13:31:17 +0200897 /* contains the page directory */
Christian König6d2f2942014-02-20 13:42:17 +0100898 struct radeon_bo *page_directory;
Christian König90a51a32012-10-09 13:31:17 +0200899 uint64_t pd_gpu_addr;
Christian König6d2f2942014-02-20 13:42:17 +0100900 unsigned max_pde_used;
Christian König90a51a32012-10-09 13:31:17 +0200901
902 /* array of page tables, one for each page directory entry */
Christian König6d2f2942014-02-20 13:42:17 +0100903 struct radeon_vm_pt *page_tables;
Christian König90a51a32012-10-09 13:31:17 +0200904
Christian Königcc9e67e2014-07-18 13:48:10 +0200905 struct radeon_bo_va *ib_bo_va;
906
Jerome Glisse721604a2012-01-05 22:11:05 -0500907 struct mutex mutex;
908 /* last fence for cs using this vm */
909 struct radeon_fence *fence;
Christian König9b40e5d2012-08-08 12:22:43 +0200910 /* last flush or NULL if we still need to flush */
911 struct radeon_fence *last_flush;
Christian König593b2632014-01-23 14:24:15 +0100912 /* last use of vmid */
913 struct radeon_fence *last_id_use;
Jerome Glisse721604a2012-01-05 22:11:05 -0500914};
915
Jerome Glisse721604a2012-01-05 22:11:05 -0500916struct radeon_vm_manager {
Christian Königee60e292012-08-09 16:21:08 +0200917 struct radeon_fence *active[RADEON_NUM_VM];
Jerome Glisse721604a2012-01-05 22:11:05 -0500918 uint32_t max_pfn;
Jerome Glisse721604a2012-01-05 22:11:05 -0500919 /* number of VMIDs */
920 unsigned nvm;
921 /* vram base address for page table entry */
922 u64 vram_base_offset;
Alex Deucher67e915e2012-01-06 09:38:15 -0500923 /* is vm enabled? */
924 bool enabled;
Jerome Glisse721604a2012-01-05 22:11:05 -0500925};
926
927/*
928 * file private structure
929 */
930struct radeon_fpriv {
931 struct radeon_vm vm;
932};
933
934/*
Alex Deucherd8f60cf2009-12-01 13:43:46 -0500935 * R6xx+ IH ring
936 */
937struct r600_ih {
Jerome Glisse4c788672009-11-20 14:29:23 +0100938 struct radeon_bo *ring_obj;
Alex Deucherd8f60cf2009-12-01 13:43:46 -0500939 volatile uint32_t *ring;
940 unsigned rptr;
Alex Deucherd8f60cf2009-12-01 13:43:46 -0500941 unsigned ring_size;
942 uint64_t gpu_addr;
Alex Deucherd8f60cf2009-12-01 13:43:46 -0500943 uint32_t ptr_mask;
Christian Koenigc20dc362012-05-16 21:45:24 +0200944 atomic_t lock;
Alex Deucherd8f60cf2009-12-01 13:43:46 -0500945 bool enabled;
946};
947
Alex Deucher347e7592012-03-20 17:18:21 -0400948/*
Alex Deucher2948f5e2013-04-12 13:52:52 -0400949 * RLC stuff
Alex Deucher347e7592012-03-20 17:18:21 -0400950 */
Alex Deucher2948f5e2013-04-12 13:52:52 -0400951#include "clearstate_defs.h"
952
953struct radeon_rlc {
Alex Deucher347e7592012-03-20 17:18:21 -0400954 /* for power gating */
955 struct radeon_bo *save_restore_obj;
956 uint64_t save_restore_gpu_addr;
Alex Deucher2948f5e2013-04-12 13:52:52 -0400957 volatile uint32_t *sr_ptr;
Alex Deucher1fd11772013-04-17 17:53:50 -0400958 const u32 *reg_list;
Alex Deucher2948f5e2013-04-12 13:52:52 -0400959 u32 reg_list_size;
Alex Deucher347e7592012-03-20 17:18:21 -0400960 /* for clear state */
961 struct radeon_bo *clear_state_obj;
962 uint64_t clear_state_gpu_addr;
Alex Deucher2948f5e2013-04-12 13:52:52 -0400963 volatile uint32_t *cs_ptr;
Alex Deucher1fd11772013-04-17 17:53:50 -0400964 const struct cs_section_def *cs_data;
Alex Deucher22c775c2013-07-23 09:41:05 -0400965 u32 clear_state_size;
966 /* for cp tables */
967 struct radeon_bo *cp_table_obj;
968 uint64_t cp_table_gpu_addr;
969 volatile uint32_t *cp_table_ptr;
970 u32 cp_table_size;
Alex Deucher347e7592012-03-20 17:18:21 -0400971};
972
Jerome Glisse69e130a2011-12-21 12:13:46 -0500973int radeon_ib_get(struct radeon_device *rdev, int ring,
Christian König4bf3dd92012-08-06 18:57:44 +0200974 struct radeon_ib *ib, struct radeon_vm *vm,
975 unsigned size);
Jerome Glissef2e39222012-05-09 15:35:02 +0200976void radeon_ib_free(struct radeon_device *rdev, struct radeon_ib *ib);
Christian König4ef72562012-07-13 13:06:00 +0200977int radeon_ib_schedule(struct radeon_device *rdev, struct radeon_ib *ib,
Michel Dänzer1538a9e2014-08-18 17:34:55 +0900978 struct radeon_ib *const_ib, bool hdp_flush);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200979int radeon_ib_pool_init(struct radeon_device *rdev);
980void radeon_ib_pool_fini(struct radeon_device *rdev);
Christian König7bd560e2012-05-02 15:11:12 +0200981int radeon_ib_ring_tests(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200982/* Ring access between begin & end cannot sleep */
Alex Deucher89d35802012-07-17 14:02:31 -0400983bool radeon_ring_supports_scratch_reg(struct radeon_device *rdev,
984 struct radeon_ring *ring);
Christian Könige32eb502011-10-23 12:56:27 +0200985void radeon_ring_free_size(struct radeon_device *rdev, struct radeon_ring *cp);
986int radeon_ring_alloc(struct radeon_device *rdev, struct radeon_ring *cp, unsigned ndw);
987int radeon_ring_lock(struct radeon_device *rdev, struct radeon_ring *cp, unsigned ndw);
Michel Dänzer1538a9e2014-08-18 17:34:55 +0900988void radeon_ring_commit(struct radeon_device *rdev, struct radeon_ring *cp,
989 bool hdp_flush);
990void radeon_ring_unlock_commit(struct radeon_device *rdev, struct radeon_ring *cp,
991 bool hdp_flush);
Christian Königd6999bc2012-05-09 15:34:45 +0200992void radeon_ring_undo(struct radeon_ring *ring);
Christian Könige32eb502011-10-23 12:56:27 +0200993void radeon_ring_unlock_undo(struct radeon_device *rdev, struct radeon_ring *cp);
994int radeon_ring_test(struct radeon_device *rdev, struct radeon_ring *cp);
Christian Königff212f22014-02-18 14:52:33 +0100995void radeon_ring_lockup_update(struct radeon_device *rdev,
996 struct radeon_ring *ring);
Christian König069211e2012-05-02 15:11:20 +0200997bool radeon_ring_test_lockup(struct radeon_device *rdev, struct radeon_ring *ring);
Christian König55d7c222012-07-09 11:52:44 +0200998unsigned radeon_ring_backup(struct radeon_device *rdev, struct radeon_ring *ring,
999 uint32_t **data);
1000int radeon_ring_restore(struct radeon_device *rdev, struct radeon_ring *ring,
1001 unsigned size, uint32_t *data);
Christian Könige32eb502011-10-23 12:56:27 +02001002int radeon_ring_init(struct radeon_device *rdev, struct radeon_ring *cp, unsigned ring_size,
Alex Deucherea31bf62013-12-09 19:44:30 -05001003 unsigned rptr_offs, u32 nop);
Christian Könige32eb502011-10-23 12:56:27 +02001004void radeon_ring_fini(struct radeon_device *rdev, struct radeon_ring *cp);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001005
1006
Alex Deucher4d756582012-09-27 15:08:35 -04001007/* r600 async dma */
1008void r600_dma_stop(struct radeon_device *rdev);
1009int r600_dma_resume(struct radeon_device *rdev);
1010void r600_dma_fini(struct radeon_device *rdev);
1011
Alex Deucher8c5fd7e2012-12-04 15:28:18 -05001012void cayman_dma_stop(struct radeon_device *rdev);
1013int cayman_dma_resume(struct radeon_device *rdev);
1014void cayman_dma_fini(struct radeon_device *rdev);
1015
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001016/*
1017 * CS.
1018 */
1019struct radeon_cs_reloc {
1020 struct drm_gem_object *gobj;
Jerome Glisse4c788672009-11-20 14:29:23 +01001021 struct radeon_bo *robj;
Christian Königdf0af442014-03-03 12:38:08 +01001022 struct ttm_validate_buffer tv;
1023 uint64_t gpu_offset;
Christian Königce6758c2014-06-02 17:33:07 +02001024 unsigned prefered_domains;
1025 unsigned allowed_domains;
Christian Königdf0af442014-03-03 12:38:08 +01001026 uint32_t tiling_flags;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001027 uint32_t handle;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001028};
1029
1030struct radeon_cs_chunk {
1031 uint32_t chunk_id;
1032 uint32_t length_dw;
1033 uint32_t *kdata;
Jerome Glisse721604a2012-01-05 22:11:05 -05001034 void __user *user_ptr;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001035};
1036
1037struct radeon_cs_parser {
Jerome Glissec8c15ff2010-01-18 13:01:36 +01001038 struct device *dev;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001039 struct radeon_device *rdev;
1040 struct drm_file *filp;
1041 /* chunks */
1042 unsigned nchunks;
1043 struct radeon_cs_chunk *chunks;
1044 uint64_t *chunks_array;
1045 /* IB */
1046 unsigned idx;
1047 /* relocations */
1048 unsigned nrelocs;
1049 struct radeon_cs_reloc *relocs;
1050 struct radeon_cs_reloc **relocs_ptr;
Christian Königdf0af442014-03-03 12:38:08 +01001051 struct radeon_cs_reloc *vm_bos;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001052 struct list_head validated;
Alex Deuchercf4ccd02011-11-18 10:19:47 -05001053 unsigned dma_reloc_idx;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001054 /* indices of various chunks */
1055 int chunk_ib_idx;
1056 int chunk_relocs_idx;
Jerome Glisse721604a2012-01-05 22:11:05 -05001057 int chunk_flags_idx;
Alex Deucherdfcf5f32012-03-20 17:18:14 -04001058 int chunk_const_ib_idx;
Jerome Glissef2e39222012-05-09 15:35:02 +02001059 struct radeon_ib ib;
1060 struct radeon_ib const_ib;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001061 void *track;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001062 unsigned family;
Marek Olšáke70f2242011-10-25 01:38:45 +02001063 int parser_error;
Jerome Glisse721604a2012-01-05 22:11:05 -05001064 u32 cs_flags;
1065 u32 ring;
1066 s32 priority;
Maarten Lankhorstecff6652013-06-27 13:48:17 +02001067 struct ww_acquire_ctx ticket;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001068};
1069
Maarten Lankhorst28a326c2013-10-09 14:36:57 +02001070static inline u32 radeon_get_ib_value(struct radeon_cs_parser *p, int idx)
1071{
1072 struct radeon_cs_chunk *ibc = &p->chunks[p->chunk_ib_idx];
1073
1074 if (ibc->kdata)
1075 return ibc->kdata[idx];
1076 return p->ib.ptr[idx];
1077}
1078
Dave Airlie513bcb42009-09-23 16:56:27 +10001079
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001080struct radeon_cs_packet {
1081 unsigned idx;
1082 unsigned type;
1083 unsigned reg;
1084 unsigned opcode;
1085 int count;
1086 unsigned one_reg_wr;
1087};
1088
1089typedef int (*radeon_packet0_check_t)(struct radeon_cs_parser *p,
1090 struct radeon_cs_packet *pkt,
1091 unsigned idx, unsigned reg);
1092typedef int (*radeon_packet3_check_t)(struct radeon_cs_parser *p,
1093 struct radeon_cs_packet *pkt);
1094
1095
1096/*
1097 * AGP
1098 */
1099int radeon_agp_init(struct radeon_device *rdev);
Dave Airlie0ebf1712009-11-05 15:39:10 +10001100void radeon_agp_resume(struct radeon_device *rdev);
Jerome Glisse10b06122010-05-21 18:48:54 +02001101void radeon_agp_suspend(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001102void radeon_agp_fini(struct radeon_device *rdev);
1103
1104
1105/*
1106 * Writeback
1107 */
1108struct radeon_wb {
Jerome Glisse4c788672009-11-20 14:29:23 +01001109 struct radeon_bo *wb_obj;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001110 volatile uint32_t *wb;
1111 uint64_t gpu_addr;
Alex Deucher724c80e2010-08-27 18:25:25 -04001112 bool enabled;
Alex Deucherd0f8a852010-09-04 05:04:34 -04001113 bool use_event;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001114};
1115
Alex Deucher724c80e2010-08-27 18:25:25 -04001116#define RADEON_WB_SCRATCH_OFFSET 0
Alex Deucher89d35802012-07-17 14:02:31 -04001117#define RADEON_WB_RING0_NEXT_RPTR 256
Alex Deucher724c80e2010-08-27 18:25:25 -04001118#define RADEON_WB_CP_RPTR_OFFSET 1024
Alex Deucher0c88a022011-03-02 20:07:31 -05001119#define RADEON_WB_CP1_RPTR_OFFSET 1280
1120#define RADEON_WB_CP2_RPTR_OFFSET 1536
Alex Deucher4d756582012-09-27 15:08:35 -04001121#define R600_WB_DMA_RPTR_OFFSET 1792
Alex Deucher724c80e2010-08-27 18:25:25 -04001122#define R600_WB_IH_WPTR_OFFSET 2048
Alex Deucherf60cbd12012-12-04 15:27:33 -05001123#define CAYMAN_WB_DMA1_RPTR_OFFSET 2304
Alex Deucherd0f8a852010-09-04 05:04:34 -04001124#define R600_WB_EVENT_OFFSET 3072
Alex Deucher963e81f2013-06-26 17:37:11 -04001125#define CIK_WB_CP1_WPTR_OFFSET 3328
1126#define CIK_WB_CP2_WPTR_OFFSET 3584
Alex Deucher724c80e2010-08-27 18:25:25 -04001127
Jerome Glissec93bb852009-07-13 21:04:08 +02001128/**
1129 * struct radeon_pm - power management datas
1130 * @max_bandwidth: maximum bandwidth the gpu has (MByte/s)
1131 * @igp_sideport_mclk: sideport memory clock Mhz (rs690,rs740,rs780,rs880)
1132 * @igp_system_mclk: system clock Mhz (rs690,rs740,rs780,rs880)
1133 * @igp_ht_link_clk: ht link clock Mhz (rs690,rs740,rs780,rs880)
1134 * @igp_ht_link_width: ht link width in bits (rs690,rs740,rs780,rs880)
1135 * @k8_bandwidth: k8 bandwidth the gpu has (MByte/s) (IGP)
1136 * @sideport_bandwidth: sideport bandwidth the gpu has (MByte/s) (IGP)
1137 * @ht_bandwidth: ht bandwidth the gpu has (MByte/s) (IGP)
1138 * @core_bandwidth: core GPU bandwidth the gpu has (MByte/s) (IGP)
Lucas De Marchi25985ed2011-03-30 22:57:33 -03001139 * @sclk: GPU clock Mhz (core bandwidth depends of this clock)
Jerome Glissec93bb852009-07-13 21:04:08 +02001140 * @needed_bandwidth: current bandwidth needs
1141 *
1142 * It keeps track of various data needed to take powermanagement decision.
Lucas De Marchi25985ed2011-03-30 22:57:33 -03001143 * Bandwidth need is used to determine minimun clock of the GPU and memory.
Jerome Glissec93bb852009-07-13 21:04:08 +02001144 * Equation between gpu/memory clock and available bandwidth is hw dependent
1145 * (type of memory, bus size, efficiency, ...)
1146 */
Alex Deucherce8f5372010-05-07 15:10:16 -04001147
1148enum radeon_pm_method {
1149 PM_METHOD_PROFILE,
1150 PM_METHOD_DYNPM,
Alex Deucherda321c82013-04-12 13:55:22 -04001151 PM_METHOD_DPM,
Rafał Miłeckic913e232009-12-22 23:02:16 +01001152};
Alex Deucherce8f5372010-05-07 15:10:16 -04001153
1154enum radeon_dynpm_state {
1155 DYNPM_STATE_DISABLED,
1156 DYNPM_STATE_MINIMUM,
1157 DYNPM_STATE_PAUSED,
Rafael J. Wysocki3f53eb62010-06-17 23:02:27 +00001158 DYNPM_STATE_ACTIVE,
1159 DYNPM_STATE_SUSPENDED,
Alex Deucherce8f5372010-05-07 15:10:16 -04001160};
1161enum radeon_dynpm_action {
1162 DYNPM_ACTION_NONE,
1163 DYNPM_ACTION_MINIMUM,
1164 DYNPM_ACTION_DOWNCLOCK,
1165 DYNPM_ACTION_UPCLOCK,
1166 DYNPM_ACTION_DEFAULT
Rafał Miłeckic913e232009-12-22 23:02:16 +01001167};
Alex Deucher56278a82009-12-28 13:58:44 -05001168
1169enum radeon_voltage_type {
1170 VOLTAGE_NONE = 0,
1171 VOLTAGE_GPIO,
1172 VOLTAGE_VDDC,
1173 VOLTAGE_SW
1174};
1175
Alex Deucher0ec0e742009-12-23 13:21:58 -05001176enum radeon_pm_state_type {
Alex Deucherda321c82013-04-12 13:55:22 -04001177 /* not used for dpm */
Alex Deucher0ec0e742009-12-23 13:21:58 -05001178 POWER_STATE_TYPE_DEFAULT,
1179 POWER_STATE_TYPE_POWERSAVE,
Alex Deucherda321c82013-04-12 13:55:22 -04001180 /* user selectable states */
Alex Deucher0ec0e742009-12-23 13:21:58 -05001181 POWER_STATE_TYPE_BATTERY,
1182 POWER_STATE_TYPE_BALANCED,
1183 POWER_STATE_TYPE_PERFORMANCE,
Alex Deucherda321c82013-04-12 13:55:22 -04001184 /* internal states */
1185 POWER_STATE_TYPE_INTERNAL_UVD,
1186 POWER_STATE_TYPE_INTERNAL_UVD_SD,
1187 POWER_STATE_TYPE_INTERNAL_UVD_HD,
1188 POWER_STATE_TYPE_INTERNAL_UVD_HD2,
1189 POWER_STATE_TYPE_INTERNAL_UVD_MVC,
1190 POWER_STATE_TYPE_INTERNAL_BOOT,
1191 POWER_STATE_TYPE_INTERNAL_THERMAL,
1192 POWER_STATE_TYPE_INTERNAL_ACPI,
1193 POWER_STATE_TYPE_INTERNAL_ULV,
Alex Deucheredcaa5b2013-07-05 11:48:31 -04001194 POWER_STATE_TYPE_INTERNAL_3DPERF,
Alex Deucher0ec0e742009-12-23 13:21:58 -05001195};
1196
Alex Deucherce8f5372010-05-07 15:10:16 -04001197enum radeon_pm_profile_type {
1198 PM_PROFILE_DEFAULT,
1199 PM_PROFILE_AUTO,
1200 PM_PROFILE_LOW,
Alex Deucherc9e75b22010-06-02 17:56:01 -04001201 PM_PROFILE_MID,
Alex Deucherce8f5372010-05-07 15:10:16 -04001202 PM_PROFILE_HIGH,
1203};
1204
1205#define PM_PROFILE_DEFAULT_IDX 0
1206#define PM_PROFILE_LOW_SH_IDX 1
Alex Deucherc9e75b22010-06-02 17:56:01 -04001207#define PM_PROFILE_MID_SH_IDX 2
1208#define PM_PROFILE_HIGH_SH_IDX 3
1209#define PM_PROFILE_LOW_MH_IDX 4
1210#define PM_PROFILE_MID_MH_IDX 5
1211#define PM_PROFILE_HIGH_MH_IDX 6
1212#define PM_PROFILE_MAX 7
Alex Deucherce8f5372010-05-07 15:10:16 -04001213
1214struct radeon_pm_profile {
1215 int dpms_off_ps_idx;
1216 int dpms_on_ps_idx;
1217 int dpms_off_cm_idx;
1218 int dpms_on_cm_idx;
Alex Deucher516d0e42009-12-23 14:28:05 -05001219};
1220
Alex Deucher21a81222010-07-02 12:58:16 -04001221enum radeon_int_thermal_type {
1222 THERMAL_TYPE_NONE,
Alex Deucherda321c82013-04-12 13:55:22 -04001223 THERMAL_TYPE_EXTERNAL,
1224 THERMAL_TYPE_EXTERNAL_GPIO,
Alex Deucher21a81222010-07-02 12:58:16 -04001225 THERMAL_TYPE_RV6XX,
1226 THERMAL_TYPE_RV770,
Alex Deucherda321c82013-04-12 13:55:22 -04001227 THERMAL_TYPE_ADT7473_WITH_INTERNAL,
Alex Deucher21a81222010-07-02 12:58:16 -04001228 THERMAL_TYPE_EVERGREEN,
Alex Deuchere33df252010-11-22 17:56:32 -05001229 THERMAL_TYPE_SUMO,
Alex Deucher4fddba12011-01-06 21:19:22 -05001230 THERMAL_TYPE_NI,
Alex Deucher14607d02012-03-20 17:18:09 -04001231 THERMAL_TYPE_SI,
Alex Deucherda321c82013-04-12 13:55:22 -04001232 THERMAL_TYPE_EMC2103_WITH_INTERNAL,
Alex Deucher51150202012-12-18 22:07:14 -05001233 THERMAL_TYPE_CI,
Alex Deucher16fbe002013-04-22 21:41:26 -04001234 THERMAL_TYPE_KV,
Alex Deucher21a81222010-07-02 12:58:16 -04001235};
1236
Alex Deucher56278a82009-12-28 13:58:44 -05001237struct radeon_voltage {
1238 enum radeon_voltage_type type;
1239 /* gpio voltage */
1240 struct radeon_gpio_rec gpio;
1241 u32 delay; /* delay in usec from voltage drop to sclk change */
1242 bool active_high; /* voltage drop is active when bit is high */
1243 /* VDDC voltage */
1244 u8 vddc_id; /* index into vddc voltage table */
1245 u8 vddci_id; /* index into vddci voltage table */
1246 bool vddci_enabled;
1247 /* r6xx+ sw */
Alex Deucher2feea492011-04-12 14:49:24 -04001248 u16 voltage;
1249 /* evergreen+ vddci */
1250 u16 vddci;
Alex Deucher56278a82009-12-28 13:58:44 -05001251};
1252
Alex Deucherd7311172010-05-03 01:13:14 -04001253/* clock mode flags */
1254#define RADEON_PM_MODE_NO_DISPLAY (1 << 0)
1255
Alex Deucher56278a82009-12-28 13:58:44 -05001256struct radeon_pm_clock_info {
1257 /* memory clock */
1258 u32 mclk;
1259 /* engine clock */
1260 u32 sclk;
1261 /* voltage info */
1262 struct radeon_voltage voltage;
Alex Deucherd7311172010-05-03 01:13:14 -04001263 /* standardized clock flags */
Alex Deucher56278a82009-12-28 13:58:44 -05001264 u32 flags;
1265};
1266
Alex Deuchera48b9b42010-04-22 14:03:55 -04001267/* state flags */
Alex Deucherd7311172010-05-03 01:13:14 -04001268#define RADEON_PM_STATE_SINGLE_DISPLAY_ONLY (1 << 0)
Alex Deuchera48b9b42010-04-22 14:03:55 -04001269
Alex Deucher56278a82009-12-28 13:58:44 -05001270struct radeon_power_state {
Alex Deucher0ec0e742009-12-23 13:21:58 -05001271 enum radeon_pm_state_type type;
Alex Deucher8f3f1c92011-11-04 10:09:43 -04001272 struct radeon_pm_clock_info *clock_info;
Alex Deucher56278a82009-12-28 13:58:44 -05001273 /* number of valid clock modes in this power state */
1274 int num_clock_modes;
Alex Deucher56278a82009-12-28 13:58:44 -05001275 struct radeon_pm_clock_info *default_clock_mode;
Alex Deuchera48b9b42010-04-22 14:03:55 -04001276 /* standardized state flags */
1277 u32 flags;
Alex Deucher79daedc2010-04-22 14:25:19 -04001278 u32 misc; /* vbios specific flags */
1279 u32 misc2; /* vbios specific flags */
1280 int pcie_lanes; /* pcie lanes */
Alex Deucher56278a82009-12-28 13:58:44 -05001281};
1282
Rafał Miłecki27459322010-02-11 22:16:36 +00001283/*
1284 * Some modes are overclocked by very low value, accept them
1285 */
1286#define RADEON_MODE_OVERCLOCK_MARGIN 500 /* 5 MHz */
1287
Alex Deucher2e9d4c02013-04-12 13:58:03 -04001288enum radeon_dpm_auto_throttle_src {
1289 RADEON_DPM_AUTO_THROTTLE_SRC_THERMAL,
1290 RADEON_DPM_AUTO_THROTTLE_SRC_EXTERNAL
1291};
1292
1293enum radeon_dpm_event_src {
1294 RADEON_DPM_EVENT_SRC_ANALOG = 0,
1295 RADEON_DPM_EVENT_SRC_EXTERNAL = 1,
1296 RADEON_DPM_EVENT_SRC_DIGITAL = 2,
1297 RADEON_DPM_EVENT_SRC_ANALOG_OR_EXTERNAL = 3,
1298 RADEON_DPM_EVENT_SRC_DIGIAL_OR_EXTERNAL = 4
1299};
1300
Alex Deucher58bd2a82013-09-04 16:13:56 -04001301#define RADEON_MAX_VCE_LEVELS 6
1302
Alex Deucherb62d6282013-08-20 20:29:05 -04001303enum radeon_vce_level {
1304 RADEON_VCE_LEVEL_AC_ALL = 0, /* AC, All cases */
1305 RADEON_VCE_LEVEL_DC_EE = 1, /* DC, entropy encoding */
1306 RADEON_VCE_LEVEL_DC_LL_LOW = 2, /* DC, low latency queue, res <= 720 */
1307 RADEON_VCE_LEVEL_DC_LL_HIGH = 3, /* DC, low latency queue, 1080 >= res > 720 */
1308 RADEON_VCE_LEVEL_DC_GP_LOW = 4, /* DC, general purpose queue, res <= 720 */
1309 RADEON_VCE_LEVEL_DC_GP_HIGH = 5, /* DC, general purpose queue, 1080 >= res > 720 */
1310};
1311
Alex Deucherda321c82013-04-12 13:55:22 -04001312struct radeon_ps {
1313 u32 caps; /* vbios flags */
1314 u32 class; /* vbios flags */
1315 u32 class2; /* vbios flags */
1316 /* UVD clocks */
1317 u32 vclk;
1318 u32 dclk;
Alex Deucherc4453e62013-05-15 15:53:57 -04001319 /* VCE clocks */
1320 u32 evclk;
1321 u32 ecclk;
Alex Deucherb62d6282013-08-20 20:29:05 -04001322 bool vce_active;
1323 enum radeon_vce_level vce_level;
Alex Deucherda321c82013-04-12 13:55:22 -04001324 /* asic priv */
1325 void *ps_priv;
1326};
1327
1328struct radeon_dpm_thermal {
1329 /* thermal interrupt work */
1330 struct work_struct work;
1331 /* low temperature threshold */
1332 int min_temp;
1333 /* high temperature threshold */
1334 int max_temp;
1335 /* was interrupt low to high or high to low */
1336 bool high_to_low;
1337};
1338
Alex Deucherd22b7e42012-11-29 19:27:56 -05001339enum radeon_clk_action
1340{
1341 RADEON_SCLK_UP = 1,
1342 RADEON_SCLK_DOWN
1343};
1344
1345struct radeon_blacklist_clocks
1346{
1347 u32 sclk;
1348 u32 mclk;
1349 enum radeon_clk_action action;
1350};
1351
Alex Deucher61b7d602012-11-14 19:57:42 -05001352struct radeon_clock_and_voltage_limits {
1353 u32 sclk;
1354 u32 mclk;
Alex Deuchercdf6e802013-10-23 16:13:42 -04001355 u16 vddc;
1356 u16 vddci;
Alex Deucher61b7d602012-11-14 19:57:42 -05001357};
1358
1359struct radeon_clock_array {
1360 u32 count;
1361 u32 *values;
1362};
1363
1364struct radeon_clock_voltage_dependency_entry {
1365 u32 clk;
1366 u16 v;
1367};
1368
1369struct radeon_clock_voltage_dependency_table {
1370 u32 count;
1371 struct radeon_clock_voltage_dependency_entry *entries;
1372};
1373
Alex Deucheref976ec2013-05-06 11:31:04 -04001374union radeon_cac_leakage_entry {
1375 struct {
1376 u16 vddc;
1377 u32 leakage;
1378 };
1379 struct {
1380 u16 vddc1;
1381 u16 vddc2;
1382 u16 vddc3;
1383 };
Alex Deucher61b7d602012-11-14 19:57:42 -05001384};
1385
1386struct radeon_cac_leakage_table {
1387 u32 count;
Alex Deucheref976ec2013-05-06 11:31:04 -04001388 union radeon_cac_leakage_entry *entries;
Alex Deucher61b7d602012-11-14 19:57:42 -05001389};
1390
Alex Deucher929ee7a2013-03-20 12:30:25 -04001391struct radeon_phase_shedding_limits_entry {
1392 u16 voltage;
1393 u32 sclk;
1394 u32 mclk;
1395};
1396
1397struct radeon_phase_shedding_limits_table {
1398 u32 count;
1399 struct radeon_phase_shedding_limits_entry *entries;
1400};
1401
Alex Deucher84a9d9e2013-04-19 19:11:37 -04001402struct radeon_uvd_clock_voltage_dependency_entry {
1403 u32 vclk;
1404 u32 dclk;
1405 u16 v;
1406};
1407
1408struct radeon_uvd_clock_voltage_dependency_table {
1409 u8 count;
1410 struct radeon_uvd_clock_voltage_dependency_entry *entries;
1411};
1412
Alex Deucherd29f0132013-05-09 16:37:28 -04001413struct radeon_vce_clock_voltage_dependency_entry {
1414 u32 ecclk;
1415 u32 evclk;
1416 u16 v;
1417};
1418
1419struct radeon_vce_clock_voltage_dependency_table {
1420 u8 count;
1421 struct radeon_vce_clock_voltage_dependency_entry *entries;
1422};
1423
Alex Deuchera5cb3182013-03-20 13:00:18 -04001424struct radeon_ppm_table {
1425 u8 ppm_design;
1426 u16 cpu_core_number;
1427 u32 platform_tdp;
1428 u32 small_ac_platform_tdp;
1429 u32 platform_tdc;
1430 u32 small_ac_platform_tdc;
1431 u32 apu_tdp;
1432 u32 dgpu_tdp;
1433 u32 dgpu_ulv_power;
1434 u32 tj_max;
1435};
1436
Alex Deucher58cb7632013-05-06 12:15:33 -04001437struct radeon_cac_tdp_table {
1438 u16 tdp;
1439 u16 configurable_tdp;
1440 u16 tdc;
1441 u16 battery_power_limit;
1442 u16 small_power_limit;
1443 u16 low_cac_leakage;
1444 u16 high_cac_leakage;
1445 u16 maximum_power_delivery_limit;
1446};
1447
Alex Deucher61b7d602012-11-14 19:57:42 -05001448struct radeon_dpm_dynamic_state {
1449 struct radeon_clock_voltage_dependency_table vddc_dependency_on_sclk;
1450 struct radeon_clock_voltage_dependency_table vddci_dependency_on_mclk;
1451 struct radeon_clock_voltage_dependency_table vddc_dependency_on_mclk;
Alex Deucherdd621a22013-05-06 14:37:56 -04001452 struct radeon_clock_voltage_dependency_table mvdd_dependency_on_mclk;
Alex Deucher4489cd622013-03-22 15:59:10 -04001453 struct radeon_clock_voltage_dependency_table vddc_dependency_on_dispclk;
Alex Deucher84a9d9e2013-04-19 19:11:37 -04001454 struct radeon_uvd_clock_voltage_dependency_table uvd_clock_voltage_dependency_table;
Alex Deucherd29f0132013-05-09 16:37:28 -04001455 struct radeon_vce_clock_voltage_dependency_table vce_clock_voltage_dependency_table;
Alex Deucher94a914f2013-05-09 16:42:33 -04001456 struct radeon_clock_voltage_dependency_table samu_clock_voltage_dependency_table;
1457 struct radeon_clock_voltage_dependency_table acp_clock_voltage_dependency_table;
Alex Deucher61b7d602012-11-14 19:57:42 -05001458 struct radeon_clock_array valid_sclk_values;
1459 struct radeon_clock_array valid_mclk_values;
1460 struct radeon_clock_and_voltage_limits max_clock_voltage_on_dc;
1461 struct radeon_clock_and_voltage_limits max_clock_voltage_on_ac;
1462 u32 mclk_sclk_ratio;
1463 u32 sclk_mclk_delta;
1464 u16 vddc_vddci_delta;
1465 u16 min_vddc_for_pcie_gen2;
1466 struct radeon_cac_leakage_table cac_leakage_table;
Alex Deucher929ee7a2013-03-20 12:30:25 -04001467 struct radeon_phase_shedding_limits_table phase_shedding_limits_table;
Alex Deuchera5cb3182013-03-20 13:00:18 -04001468 struct radeon_ppm_table *ppm_table;
Alex Deucher58cb7632013-05-06 12:15:33 -04001469 struct radeon_cac_tdp_table *cac_tdp_table;
Alex Deucher61b7d602012-11-14 19:57:42 -05001470};
1471
1472struct radeon_dpm_fan {
1473 u16 t_min;
1474 u16 t_med;
1475 u16 t_high;
1476 u16 pwm_min;
1477 u16 pwm_med;
1478 u16 pwm_high;
1479 u8 t_hyst;
1480 u32 cycle_delay;
1481 u16 t_max;
1482 bool ucode_fan_control;
1483};
1484
Alex Deucher32ce4652013-03-18 17:03:01 -04001485enum radeon_pcie_gen {
1486 RADEON_PCIE_GEN1 = 0,
1487 RADEON_PCIE_GEN2 = 1,
1488 RADEON_PCIE_GEN3 = 2,
1489 RADEON_PCIE_GEN_INVALID = 0xffff
1490};
1491
Alex Deucher70d01a52013-07-02 18:38:02 -04001492enum radeon_dpm_forced_level {
1493 RADEON_DPM_FORCED_LEVEL_AUTO = 0,
1494 RADEON_DPM_FORCED_LEVEL_LOW = 1,
1495 RADEON_DPM_FORCED_LEVEL_HIGH = 2,
1496};
1497
Alex Deucher58bd2a82013-09-04 16:13:56 -04001498struct radeon_vce_state {
1499 /* vce clocks */
1500 u32 evclk;
1501 u32 ecclk;
1502 /* gpu clocks */
1503 u32 sclk;
1504 u32 mclk;
1505 u8 clk_idx;
1506 u8 pstate;
1507};
1508
Alex Deucherda321c82013-04-12 13:55:22 -04001509struct radeon_dpm {
1510 struct radeon_ps *ps;
1511 /* number of valid power states */
1512 int num_ps;
1513 /* current power state that is active */
1514 struct radeon_ps *current_ps;
1515 /* requested power state */
1516 struct radeon_ps *requested_ps;
1517 /* boot up power state */
1518 struct radeon_ps *boot_ps;
1519 /* default uvd power state */
1520 struct radeon_ps *uvd_ps;
Alex Deucher58bd2a82013-09-04 16:13:56 -04001521 /* vce requirements */
1522 struct radeon_vce_state vce_states[RADEON_MAX_VCE_LEVELS];
1523 enum radeon_vce_level vce_level;
Alex Deucherda321c82013-04-12 13:55:22 -04001524 enum radeon_pm_state_type state;
1525 enum radeon_pm_state_type user_state;
1526 u32 platform_caps;
1527 u32 voltage_response_time;
1528 u32 backbias_response_time;
1529 void *priv;
1530 u32 new_active_crtcs;
1531 int new_active_crtc_count;
1532 u32 current_active_crtcs;
1533 int current_active_crtc_count;
Alex Deucher61b7d602012-11-14 19:57:42 -05001534 struct radeon_dpm_dynamic_state dyn_state;
1535 struct radeon_dpm_fan fan;
1536 u32 tdp_limit;
1537 u32 near_tdp_limit;
Alex Deuchera9e61412013-06-25 17:56:16 -04001538 u32 near_tdp_limit_adjusted;
Alex Deucher61b7d602012-11-14 19:57:42 -05001539 u32 sq_ramping_threshold;
1540 u32 cac_leakage;
1541 u16 tdp_od_limit;
1542 u32 tdp_adjustment;
1543 u16 load_line_slope;
1544 bool power_control;
Alex Deucher5ca302f2012-11-30 10:56:57 -05001545 bool ac_power;
Alex Deucherda321c82013-04-12 13:55:22 -04001546 /* special states active */
1547 bool thermal_active;
Alex Deucher8a227552013-06-21 15:12:57 -04001548 bool uvd_active;
Alex Deucherb62d6282013-08-20 20:29:05 -04001549 bool vce_active;
Alex Deucherda321c82013-04-12 13:55:22 -04001550 /* thermal handling */
1551 struct radeon_dpm_thermal thermal;
Alex Deucher70d01a52013-07-02 18:38:02 -04001552 /* forced levels */
1553 enum radeon_dpm_forced_level forced_level;
Alex Deucherce3537d2013-07-24 12:12:49 -04001554 /* track UVD streams */
1555 unsigned sd;
1556 unsigned hd;
Alex Deucherda321c82013-04-12 13:55:22 -04001557};
1558
Alex Deucherce3537d2013-07-24 12:12:49 -04001559void radeon_dpm_enable_uvd(struct radeon_device *rdev, bool enable);
Alex Deucher03afe6f2013-08-23 11:56:26 -04001560void radeon_dpm_enable_vce(struct radeon_device *rdev, bool enable);
Alex Deucherda321c82013-04-12 13:55:22 -04001561
Jerome Glissec93bb852009-07-13 21:04:08 +02001562struct radeon_pm {
Rafał Miłeckic913e232009-12-22 23:02:16 +01001563 struct mutex mutex;
Christian Königdb7fce32012-05-11 14:57:18 +02001564 /* write locked while reprogramming mclk */
1565 struct rw_semaphore mclk_lock;
Alex Deuchera48b9b42010-04-22 14:03:55 -04001566 u32 active_crtcs;
1567 int active_crtc_count;
Rafał Miłeckic913e232009-12-22 23:02:16 +01001568 int req_vblank;
Rafał Miłecki839461d2010-03-02 22:06:51 +01001569 bool vblank_sync;
Jerome Glissec93bb852009-07-13 21:04:08 +02001570 fixed20_12 max_bandwidth;
1571 fixed20_12 igp_sideport_mclk;
1572 fixed20_12 igp_system_mclk;
1573 fixed20_12 igp_ht_link_clk;
1574 fixed20_12 igp_ht_link_width;
1575 fixed20_12 k8_bandwidth;
1576 fixed20_12 sideport_bandwidth;
1577 fixed20_12 ht_bandwidth;
1578 fixed20_12 core_bandwidth;
1579 fixed20_12 sclk;
Alex Deucherf47299c2010-03-16 20:54:38 -04001580 fixed20_12 mclk;
Jerome Glissec93bb852009-07-13 21:04:08 +02001581 fixed20_12 needed_bandwidth;
Alex Deucher0975b162011-02-02 18:42:03 -05001582 struct radeon_power_state *power_state;
Alex Deucher56278a82009-12-28 13:58:44 -05001583 /* number of valid power states */
1584 int num_power_states;
Alex Deuchera48b9b42010-04-22 14:03:55 -04001585 int current_power_state_index;
1586 int current_clock_mode_index;
1587 int requested_power_state_index;
1588 int requested_clock_mode_index;
1589 int default_power_state_index;
1590 u32 current_sclk;
1591 u32 current_mclk;
Alex Deucher2feea492011-04-12 14:49:24 -04001592 u16 current_vddc;
1593 u16 current_vddci;
Alex Deucher9ace9f72011-01-06 21:19:26 -05001594 u32 default_sclk;
1595 u32 default_mclk;
Alex Deucher2feea492011-04-12 14:49:24 -04001596 u16 default_vddc;
1597 u16 default_vddci;
Alex Deucher29fb52c2010-03-11 10:01:17 -05001598 struct radeon_i2c_chan *i2c_bus;
Alex Deucherce8f5372010-05-07 15:10:16 -04001599 /* selected pm method */
1600 enum radeon_pm_method pm_method;
1601 /* dynpm power management */
1602 struct delayed_work dynpm_idle_work;
1603 enum radeon_dynpm_state dynpm_state;
1604 enum radeon_dynpm_action dynpm_planned_action;
1605 unsigned long dynpm_action_timeout;
1606 bool dynpm_can_upclock;
1607 bool dynpm_can_downclock;
1608 /* profile-based power management */
1609 enum radeon_pm_profile_type profile;
1610 int profile_index;
1611 struct radeon_pm_profile profiles[PM_PROFILE_MAX];
Alex Deucher21a81222010-07-02 12:58:16 -04001612 /* internal thermal controller on rv6xx+ */
1613 enum radeon_int_thermal_type int_thermal_type;
1614 struct device *int_hwmon_dev;
Alex Deucherda321c82013-04-12 13:55:22 -04001615 /* dpm */
1616 bool dpm_enabled;
1617 struct radeon_dpm dpm;
Jerome Glissec93bb852009-07-13 21:04:08 +02001618};
1619
Alex Deuchera4c9e2e2011-11-04 10:09:41 -04001620int radeon_pm_get_type_index(struct radeon_device *rdev,
1621 enum radeon_pm_state_type ps_type,
1622 int instance);
Christian Königf2ba57b2013-04-08 12:41:29 +02001623/*
1624 * UVD
1625 */
1626#define RADEON_MAX_UVD_HANDLES 10
1627#define RADEON_UVD_STACK_SIZE (1024*1024)
1628#define RADEON_UVD_HEAP_SIZE (1024*1024)
1629
1630struct radeon_uvd {
1631 struct radeon_bo *vcpu_bo;
1632 void *cpu_addr;
1633 uint64_t gpu_addr;
Christian König9cc2e0e2013-07-12 10:18:09 -04001634 void *saved_bo;
Christian Königf2ba57b2013-04-08 12:41:29 +02001635 atomic_t handles[RADEON_MAX_UVD_HANDLES];
1636 struct drm_file *filp[RADEON_MAX_UVD_HANDLES];
Alex Deucher85a129c2013-08-05 12:41:20 -04001637 unsigned img_size[RADEON_MAX_UVD_HANDLES];
Christian König55b51c82013-04-18 15:25:59 +02001638 struct delayed_work idle_work;
Christian Königf2ba57b2013-04-08 12:41:29 +02001639};
1640
1641int radeon_uvd_init(struct radeon_device *rdev);
1642void radeon_uvd_fini(struct radeon_device *rdev);
1643int radeon_uvd_suspend(struct radeon_device *rdev);
1644int radeon_uvd_resume(struct radeon_device *rdev);
1645int radeon_uvd_get_create_msg(struct radeon_device *rdev, int ring,
1646 uint32_t handle, struct radeon_fence **fence);
1647int radeon_uvd_get_destroy_msg(struct radeon_device *rdev, int ring,
1648 uint32_t handle, struct radeon_fence **fence);
Christian König38527522014-08-21 12:18:12 +02001649void radeon_uvd_force_into_uvd_segment(struct radeon_bo *rbo,
1650 uint32_t allowed_domains);
Christian Königf2ba57b2013-04-08 12:41:29 +02001651void radeon_uvd_free_handles(struct radeon_device *rdev,
1652 struct drm_file *filp);
1653int radeon_uvd_cs_parse(struct radeon_cs_parser *parser);
Christian König55b51c82013-04-18 15:25:59 +02001654void radeon_uvd_note_usage(struct radeon_device *rdev);
Christian Königfacd1122013-04-29 11:55:02 +02001655int radeon_uvd_calc_upll_dividers(struct radeon_device *rdev,
1656 unsigned vclk, unsigned dclk,
1657 unsigned vco_min, unsigned vco_max,
1658 unsigned fb_factor, unsigned fb_mask,
1659 unsigned pd_min, unsigned pd_max,
1660 unsigned pd_even,
1661 unsigned *optimal_fb_div,
1662 unsigned *optimal_vclk_div,
1663 unsigned *optimal_dclk_div);
1664int radeon_uvd_send_upll_ctlreq(struct radeon_device *rdev,
1665 unsigned cg_upll_func_cntl);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001666
Christian Königd93f7932013-05-23 12:10:04 +02001667/*
1668 * VCE
1669 */
1670#define RADEON_MAX_VCE_HANDLES 16
1671#define RADEON_VCE_STACK_SIZE (1024*1024)
1672#define RADEON_VCE_HEAP_SIZE (4*1024*1024)
1673
1674struct radeon_vce {
1675 struct radeon_bo *vcpu_bo;
Christian Königd93f7932013-05-23 12:10:04 +02001676 uint64_t gpu_addr;
Christian König98ccc292014-01-23 09:50:49 -07001677 unsigned fw_version;
1678 unsigned fb_version;
Christian Königd93f7932013-05-23 12:10:04 +02001679 atomic_t handles[RADEON_MAX_VCE_HANDLES];
1680 struct drm_file *filp[RADEON_MAX_VCE_HANDLES];
Leo Liu2fc57032014-05-05 15:42:18 -04001681 unsigned img_size[RADEON_MAX_VCE_HANDLES];
Alex Deucher03afe6f2013-08-23 11:56:26 -04001682 struct delayed_work idle_work;
Christian Königd93f7932013-05-23 12:10:04 +02001683};
1684
1685int radeon_vce_init(struct radeon_device *rdev);
1686void radeon_vce_fini(struct radeon_device *rdev);
1687int radeon_vce_suspend(struct radeon_device *rdev);
1688int radeon_vce_resume(struct radeon_device *rdev);
1689int radeon_vce_get_create_msg(struct radeon_device *rdev, int ring,
1690 uint32_t handle, struct radeon_fence **fence);
1691int radeon_vce_get_destroy_msg(struct radeon_device *rdev, int ring,
1692 uint32_t handle, struct radeon_fence **fence);
1693void radeon_vce_free_handles(struct radeon_device *rdev, struct drm_file *filp);
Alex Deucher03afe6f2013-08-23 11:56:26 -04001694void radeon_vce_note_usage(struct radeon_device *rdev);
Leo Liu2fc57032014-05-05 15:42:18 -04001695int radeon_vce_cs_reloc(struct radeon_cs_parser *p, int lo, int hi, unsigned size);
Christian Königd93f7932013-05-23 12:10:04 +02001696int radeon_vce_cs_parse(struct radeon_cs_parser *p);
1697bool radeon_vce_semaphore_emit(struct radeon_device *rdev,
1698 struct radeon_ring *ring,
1699 struct radeon_semaphore *semaphore,
1700 bool emit_wait);
1701void radeon_vce_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib);
1702void radeon_vce_fence_emit(struct radeon_device *rdev,
1703 struct radeon_fence *fence);
1704int radeon_vce_ring_test(struct radeon_device *rdev, struct radeon_ring *ring);
1705int radeon_vce_ib_test(struct radeon_device *rdev, struct radeon_ring *ring);
1706
Alex Deucherb5306022013-07-31 16:51:33 -04001707struct r600_audio_pin {
Rafał Miłeckia92553a2012-04-28 23:35:20 +02001708 int channels;
1709 int rate;
1710 int bits_per_sample;
1711 u8 status_bits;
1712 u8 category_code;
Alex Deucherb5306022013-07-31 16:51:33 -04001713 u32 offset;
1714 bool connected;
1715 u32 id;
1716};
1717
1718struct r600_audio {
1719 bool enabled;
1720 struct r600_audio_pin pin[RADEON_MAX_AFMT_BLOCKS];
1721 int num_pins;
Rafał Miłeckia92553a2012-04-28 23:35:20 +02001722};
1723
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001724/*
1725 * Benchmarking
1726 */
Ilija Hadzic638dd7d2011-10-12 23:29:39 -04001727void radeon_benchmark(struct radeon_device *rdev, int test_number);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001728
1729
1730/*
Michel Dänzerecc0b322009-07-21 11:23:57 +02001731 * Testing
1732 */
1733void radeon_test_moves(struct radeon_device *rdev);
Christian König60a7e392011-09-27 12:31:00 +02001734void radeon_test_ring_sync(struct radeon_device *rdev,
Christian Könige32eb502011-10-23 12:56:27 +02001735 struct radeon_ring *cpA,
1736 struct radeon_ring *cpB);
Christian König60a7e392011-09-27 12:31:00 +02001737void radeon_test_syncing(struct radeon_device *rdev);
Michel Dänzerecc0b322009-07-21 11:23:57 +02001738
Christian König341cb9e2014-08-07 09:36:03 +02001739/*
1740 * MMU Notifier
1741 */
1742int radeon_mn_register(struct radeon_bo *bo, unsigned long addr);
1743void radeon_mn_unregister(struct radeon_bo *bo);
Michel Dänzerecc0b322009-07-21 11:23:57 +02001744
1745/*
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001746 * Debugfs
1747 */
Christian König4d8bf9a2011-10-24 14:54:54 +02001748struct radeon_debugfs {
1749 struct drm_info_list *files;
1750 unsigned num_files;
1751};
1752
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001753int radeon_debugfs_add_files(struct radeon_device *rdev,
1754 struct drm_info_list *files,
1755 unsigned nfiles);
1756int radeon_debugfs_fence_init(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001757
Christian König76a0df82013-08-13 11:56:50 +02001758/*
1759 * ASIC ring specific functions.
1760 */
1761struct radeon_asic_ring {
1762 /* ring read/write ptr handling */
1763 u32 (*get_rptr)(struct radeon_device *rdev, struct radeon_ring *ring);
1764 u32 (*get_wptr)(struct radeon_device *rdev, struct radeon_ring *ring);
1765 void (*set_wptr)(struct radeon_device *rdev, struct radeon_ring *ring);
1766
1767 /* validating and patching of IBs */
1768 int (*ib_parse)(struct radeon_device *rdev, struct radeon_ib *ib);
1769 int (*cs_parse)(struct radeon_cs_parser *p);
1770
1771 /* command emmit functions */
1772 void (*ib_execute)(struct radeon_device *rdev, struct radeon_ib *ib);
1773 void (*emit_fence)(struct radeon_device *rdev, struct radeon_fence *fence);
Michel Dänzer72a99872014-07-31 18:43:49 +09001774 void (*hdp_flush)(struct radeon_device *rdev, struct radeon_ring *ring);
Christian König1654b812013-11-12 12:58:05 +01001775 bool (*emit_semaphore)(struct radeon_device *rdev, struct radeon_ring *cp,
Christian König76a0df82013-08-13 11:56:50 +02001776 struct radeon_semaphore *semaphore, bool emit_wait);
1777 void (*vm_flush)(struct radeon_device *rdev, int ridx, struct radeon_vm *vm);
1778
1779 /* testing functions */
1780 int (*ring_test)(struct radeon_device *rdev, struct radeon_ring *cp);
1781 int (*ib_test)(struct radeon_device *rdev, struct radeon_ring *cp);
1782 bool (*is_lockup)(struct radeon_device *rdev, struct radeon_ring *cp);
1783
1784 /* deprecated */
1785 void (*ring_start)(struct radeon_device *rdev, struct radeon_ring *cp);
1786};
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001787
1788/*
1789 * ASIC specific functions.
1790 */
1791struct radeon_asic {
Jerome Glisse068a1172009-06-17 13:28:30 +02001792 int (*init)(struct radeon_device *rdev);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001793 void (*fini)(struct radeon_device *rdev);
1794 int (*resume)(struct radeon_device *rdev);
1795 int (*suspend)(struct radeon_device *rdev);
Dave Airlie28d52042009-09-21 14:33:58 +10001796 void (*vga_set_state)(struct radeon_device *rdev, bool state);
Jerome Glissea2d07b72010-03-09 14:45:11 +00001797 int (*asic_reset)(struct radeon_device *rdev);
Michel Dänzer124764f2014-07-31 18:43:48 +09001798 /* Flush the HDP cache via MMIO */
1799 void (*mmio_hdp_flush)(struct radeon_device *rdev);
Alex Deucher54e88e02012-02-23 18:10:29 -05001800 /* check if 3D engine is idle */
1801 bool (*gui_idle)(struct radeon_device *rdev);
1802 /* wait for mc_idle */
1803 int (*mc_wait_for_idle)(struct radeon_device *rdev);
Alex Deucher454d2e22013-02-14 10:04:02 -05001804 /* get the reference clock */
1805 u32 (*get_xclk)(struct radeon_device *rdev);
Alex Deucherd0418892013-01-24 10:35:23 -05001806 /* get the gpu clock counter */
1807 uint64_t (*get_gpu_clock_counter)(struct radeon_device *rdev);
Alex Deucher54e88e02012-02-23 18:10:29 -05001808 /* gart */
Alex Deucherc5b3b852012-02-23 17:53:46 -05001809 struct {
1810 void (*tlb_flush)(struct radeon_device *rdev);
Christian König7f90fc92014-06-04 15:29:57 +02001811 void (*set_page)(struct radeon_device *rdev, unsigned i,
Michel Dänzer77497f22014-07-17 19:01:07 +09001812 uint64_t addr, uint32_t flags);
Alex Deucherc5b3b852012-02-23 17:53:46 -05001813 } gart;
Christian König05b07142012-08-06 20:21:10 +02001814 struct {
1815 int (*init)(struct radeon_device *rdev);
1816 void (*fini)(struct radeon_device *rdev);
Christian König03f62ab2014-07-30 21:05:17 +02001817 void (*copy_pages)(struct radeon_device *rdev,
1818 struct radeon_ib *ib,
1819 uint64_t pe, uint64_t src,
1820 unsigned count);
1821 void (*write_pages)(struct radeon_device *rdev,
1822 struct radeon_ib *ib,
1823 uint64_t pe,
1824 uint64_t addr, unsigned count,
1825 uint32_t incr, uint32_t flags);
1826 void (*set_pages)(struct radeon_device *rdev,
1827 struct radeon_ib *ib,
1828 uint64_t pe,
1829 uint64_t addr, unsigned count,
1830 uint32_t incr, uint32_t flags);
1831 void (*pad_ib)(struct radeon_ib *ib);
Christian König05b07142012-08-06 20:21:10 +02001832 } vm;
Alex Deucher54e88e02012-02-23 18:10:29 -05001833 /* ring specific callbacks */
Christian König76a0df82013-08-13 11:56:50 +02001834 struct radeon_asic_ring *ring[RADEON_NUM_RINGS];
Alex Deucher54e88e02012-02-23 18:10:29 -05001835 /* irqs */
Alex Deucherb35ea4a2012-02-23 17:53:43 -05001836 struct {
1837 int (*set)(struct radeon_device *rdev);
1838 int (*process)(struct radeon_device *rdev);
1839 } irq;
Alex Deucher54e88e02012-02-23 18:10:29 -05001840 /* displays */
Alex Deucherc79a49c2012-02-23 17:53:47 -05001841 struct {
1842 /* display watermarks */
1843 void (*bandwidth_update)(struct radeon_device *rdev);
1844 /* get frame count */
1845 u32 (*get_vblank_counter)(struct radeon_device *rdev, int crtc);
1846 /* wait for vblank */
1847 void (*wait_for_vblank)(struct radeon_device *rdev, int crtc);
Alex Deucher37e9b6a2012-08-03 11:39:43 -04001848 /* set backlight level */
1849 void (*set_backlight_level)(struct radeon_encoder *radeon_encoder, u8 level);
Alex Deucher6d92f812012-09-14 09:59:26 -04001850 /* get backlight level */
1851 u8 (*get_backlight_level)(struct radeon_encoder *radeon_encoder);
Alex Deuchera973bea2013-04-18 11:32:16 -04001852 /* audio callbacks */
1853 void (*hdmi_enable)(struct drm_encoder *encoder, bool enable);
1854 void (*hdmi_setmode)(struct drm_encoder *encoder, struct drm_display_mode *mode);
Alex Deucherc79a49c2012-02-23 17:53:47 -05001855 } display;
Alex Deucher54e88e02012-02-23 18:10:29 -05001856 /* copy functions for bo handling */
Alex Deucher27cd7762012-02-23 17:53:42 -05001857 struct {
1858 int (*blit)(struct radeon_device *rdev,
1859 uint64_t src_offset,
1860 uint64_t dst_offset,
1861 unsigned num_gpu_pages,
Christian König876dc9f2012-05-08 14:24:01 +02001862 struct radeon_fence **fence);
Alex Deucher27cd7762012-02-23 17:53:42 -05001863 u32 blit_ring_index;
1864 int (*dma)(struct radeon_device *rdev,
1865 uint64_t src_offset,
1866 uint64_t dst_offset,
1867 unsigned num_gpu_pages,
Christian König876dc9f2012-05-08 14:24:01 +02001868 struct radeon_fence **fence);
Alex Deucher27cd7762012-02-23 17:53:42 -05001869 u32 dma_ring_index;
1870 /* method used for bo copy */
1871 int (*copy)(struct radeon_device *rdev,
1872 uint64_t src_offset,
1873 uint64_t dst_offset,
1874 unsigned num_gpu_pages,
Christian König876dc9f2012-05-08 14:24:01 +02001875 struct radeon_fence **fence);
Alex Deucher27cd7762012-02-23 17:53:42 -05001876 /* ring used for bo copies */
1877 u32 copy_ring_index;
1878 } copy;
Alex Deucher54e88e02012-02-23 18:10:29 -05001879 /* surfaces */
Alex Deucher9e6f3d02012-02-23 17:53:49 -05001880 struct {
1881 int (*set_reg)(struct radeon_device *rdev, int reg,
1882 uint32_t tiling_flags, uint32_t pitch,
1883 uint32_t offset, uint32_t obj_size);
1884 void (*clear_reg)(struct radeon_device *rdev, int reg);
1885 } surface;
Alex Deucher54e88e02012-02-23 18:10:29 -05001886 /* hotplug detect */
Alex Deucher901ea572012-02-23 17:53:39 -05001887 struct {
1888 void (*init)(struct radeon_device *rdev);
1889 void (*fini)(struct radeon_device *rdev);
1890 bool (*sense)(struct radeon_device *rdev, enum radeon_hpd_id hpd);
1891 void (*set_polarity)(struct radeon_device *rdev, enum radeon_hpd_id hpd);
1892 } hpd;
Alex Deucherda321c82013-04-12 13:55:22 -04001893 /* static power management */
Alex Deuchera02fa392012-02-23 17:53:41 -05001894 struct {
1895 void (*misc)(struct radeon_device *rdev);
1896 void (*prepare)(struct radeon_device *rdev);
1897 void (*finish)(struct radeon_device *rdev);
1898 void (*init_profile)(struct radeon_device *rdev);
1899 void (*get_dynpm_state)(struct radeon_device *rdev);
Alex Deucher798bcf72012-02-23 17:53:48 -05001900 uint32_t (*get_engine_clock)(struct radeon_device *rdev);
1901 void (*set_engine_clock)(struct radeon_device *rdev, uint32_t eng_clock);
1902 uint32_t (*get_memory_clock)(struct radeon_device *rdev);
1903 void (*set_memory_clock)(struct radeon_device *rdev, uint32_t mem_clock);
1904 int (*get_pcie_lanes)(struct radeon_device *rdev);
1905 void (*set_pcie_lanes)(struct radeon_device *rdev, int lanes);
1906 void (*set_clock_gating)(struct radeon_device *rdev, int enable);
Alex Deucher73afc702013-04-08 12:41:30 +02001907 int (*set_uvd_clocks)(struct radeon_device *rdev, u32 vclk, u32 dclk);
Alex Deucherb59b7332013-08-20 20:01:18 -04001908 int (*set_vce_clocks)(struct radeon_device *rdev, u32 evclk, u32 ecclk);
Alex Deucher6bd1c382013-06-21 14:38:03 -04001909 int (*get_temperature)(struct radeon_device *rdev);
Alex Deuchera02fa392012-02-23 17:53:41 -05001910 } pm;
Alex Deucherda321c82013-04-12 13:55:22 -04001911 /* dynamic power management */
1912 struct {
1913 int (*init)(struct radeon_device *rdev);
1914 void (*setup_asic)(struct radeon_device *rdev);
1915 int (*enable)(struct radeon_device *rdev);
Alex Deucher914a8982013-12-19 11:37:22 -05001916 int (*late_enable)(struct radeon_device *rdev);
Alex Deucherda321c82013-04-12 13:55:22 -04001917 void (*disable)(struct radeon_device *rdev);
Alex Deucher84dd1922013-01-16 12:52:04 -05001918 int (*pre_set_power_state)(struct radeon_device *rdev);
Alex Deucherda321c82013-04-12 13:55:22 -04001919 int (*set_power_state)(struct radeon_device *rdev);
Alex Deucher84dd1922013-01-16 12:52:04 -05001920 void (*post_set_power_state)(struct radeon_device *rdev);
Alex Deucherda321c82013-04-12 13:55:22 -04001921 void (*display_configuration_changed)(struct radeon_device *rdev);
1922 void (*fini)(struct radeon_device *rdev);
1923 u32 (*get_sclk)(struct radeon_device *rdev, bool low);
1924 u32 (*get_mclk)(struct radeon_device *rdev, bool low);
1925 void (*print_power_state)(struct radeon_device *rdev, struct radeon_ps *ps);
Alex Deucher1316b792013-06-28 09:28:39 -04001926 void (*debugfs_print_current_performance_level)(struct radeon_device *rdev, struct seq_file *m);
Alex Deucher70d01a52013-07-02 18:38:02 -04001927 int (*force_performance_level)(struct radeon_device *rdev, enum radeon_dpm_forced_level level);
Alex Deucher48783062013-07-08 11:35:06 -04001928 bool (*vblank_too_short)(struct radeon_device *rdev);
Alex Deucher9e9d9762013-07-31 18:13:23 -04001929 void (*powergate_uvd)(struct radeon_device *rdev, bool gate);
Alex Deucher1c71bda2013-09-09 19:11:52 -04001930 void (*enable_bapm)(struct radeon_device *rdev, bool enable);
Alex Deucherda321c82013-04-12 13:55:22 -04001931 } dpm;
Alex Deucher6f34be52010-11-21 10:59:01 -05001932 /* pageflipping */
Alex Deucher0f9e0062012-02-23 17:53:40 -05001933 struct {
Christian König157fa142014-05-27 16:49:20 +02001934 void (*page_flip)(struct radeon_device *rdev, int crtc, u64 crtc_base);
1935 bool (*page_flip_pending)(struct radeon_device *rdev, int crtc);
Alex Deucher0f9e0062012-02-23 17:53:40 -05001936 } pflip;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001937};
1938
Jerome Glisse21f9a4372009-09-11 15:55:33 +02001939/*
1940 * Asic structures
1941 */
Dave Airlie551ebd82009-09-01 15:25:57 +10001942struct r100_asic {
Jerome Glisse225758d2010-03-09 14:45:10 +00001943 const unsigned *reg_safe_bm;
1944 unsigned reg_safe_bm_size;
1945 u32 hdp_cntl;
Dave Airlie551ebd82009-09-01 15:25:57 +10001946};
1947
Jerome Glisse21f9a4372009-09-11 15:55:33 +02001948struct r300_asic {
Jerome Glisse225758d2010-03-09 14:45:10 +00001949 const unsigned *reg_safe_bm;
1950 unsigned reg_safe_bm_size;
1951 u32 resync_scratch;
1952 u32 hdp_cntl;
Jerome Glisse21f9a4372009-09-11 15:55:33 +02001953};
1954
1955struct r600_asic {
Jerome Glisse225758d2010-03-09 14:45:10 +00001956 unsigned max_pipes;
1957 unsigned max_tile_pipes;
1958 unsigned max_simds;
1959 unsigned max_backends;
1960 unsigned max_gprs;
1961 unsigned max_threads;
1962 unsigned max_stack_entries;
1963 unsigned max_hw_contexts;
1964 unsigned max_gs_threads;
1965 unsigned sx_max_export_size;
1966 unsigned sx_max_export_pos_size;
1967 unsigned sx_max_export_smx_size;
1968 unsigned sq_num_cf_insts;
1969 unsigned tiling_nbanks;
1970 unsigned tiling_npipes;
1971 unsigned tiling_group_size;
Alex Deuchere7aeeba2010-06-04 13:10:12 -04001972 unsigned tile_config;
Alex Deuchere55b9422011-07-15 19:53:52 +00001973 unsigned backend_map;
Alex Deucher65fcf662014-06-02 16:13:21 -04001974 unsigned active_simds;
Jerome Glisse21f9a4372009-09-11 15:55:33 +02001975};
1976
1977struct rv770_asic {
Jerome Glisse225758d2010-03-09 14:45:10 +00001978 unsigned max_pipes;
1979 unsigned max_tile_pipes;
1980 unsigned max_simds;
1981 unsigned max_backends;
1982 unsigned max_gprs;
1983 unsigned max_threads;
1984 unsigned max_stack_entries;
1985 unsigned max_hw_contexts;
1986 unsigned max_gs_threads;
1987 unsigned sx_max_export_size;
1988 unsigned sx_max_export_pos_size;
1989 unsigned sx_max_export_smx_size;
1990 unsigned sq_num_cf_insts;
1991 unsigned sx_num_of_sets;
1992 unsigned sc_prim_fifo_size;
1993 unsigned sc_hiz_tile_fifo_size;
1994 unsigned sc_earlyz_tile_fifo_fize;
1995 unsigned tiling_nbanks;
1996 unsigned tiling_npipes;
1997 unsigned tiling_group_size;
Alex Deuchere7aeeba2010-06-04 13:10:12 -04001998 unsigned tile_config;
Alex Deuchere55b9422011-07-15 19:53:52 +00001999 unsigned backend_map;
Alex Deucher65fcf662014-06-02 16:13:21 -04002000 unsigned active_simds;
Jerome Glisse21f9a4372009-09-11 15:55:33 +02002001};
2002
Alex Deucher32fcdbf2010-03-24 13:33:47 -04002003struct evergreen_asic {
2004 unsigned num_ses;
2005 unsigned max_pipes;
2006 unsigned max_tile_pipes;
2007 unsigned max_simds;
2008 unsigned max_backends;
2009 unsigned max_gprs;
2010 unsigned max_threads;
2011 unsigned max_stack_entries;
2012 unsigned max_hw_contexts;
2013 unsigned max_gs_threads;
2014 unsigned sx_max_export_size;
2015 unsigned sx_max_export_pos_size;
2016 unsigned sx_max_export_smx_size;
2017 unsigned sq_num_cf_insts;
2018 unsigned sx_num_of_sets;
2019 unsigned sc_prim_fifo_size;
2020 unsigned sc_hiz_tile_fifo_size;
2021 unsigned sc_earlyz_tile_fifo_size;
2022 unsigned tiling_nbanks;
2023 unsigned tiling_npipes;
2024 unsigned tiling_group_size;
Alex Deuchere7aeeba2010-06-04 13:10:12 -04002025 unsigned tile_config;
Alex Deuchere55b9422011-07-15 19:53:52 +00002026 unsigned backend_map;
Alex Deucher65fcf662014-06-02 16:13:21 -04002027 unsigned active_simds;
Alex Deucher32fcdbf2010-03-24 13:33:47 -04002028};
2029
Alex Deucherfecf1d02011-03-02 20:07:29 -05002030struct cayman_asic {
2031 unsigned max_shader_engines;
2032 unsigned max_pipes_per_simd;
2033 unsigned max_tile_pipes;
2034 unsigned max_simds_per_se;
2035 unsigned max_backends_per_se;
2036 unsigned max_texture_channel_caches;
2037 unsigned max_gprs;
2038 unsigned max_threads;
2039 unsigned max_gs_threads;
2040 unsigned max_stack_entries;
2041 unsigned sx_num_of_sets;
2042 unsigned sx_max_export_size;
2043 unsigned sx_max_export_pos_size;
2044 unsigned sx_max_export_smx_size;
2045 unsigned max_hw_contexts;
2046 unsigned sq_num_cf_insts;
2047 unsigned sc_prim_fifo_size;
2048 unsigned sc_hiz_tile_fifo_size;
2049 unsigned sc_earlyz_tile_fifo_size;
2050
2051 unsigned num_shader_engines;
2052 unsigned num_shader_pipes_per_simd;
2053 unsigned num_tile_pipes;
2054 unsigned num_simds_per_se;
2055 unsigned num_backends_per_se;
2056 unsigned backend_disable_mask_per_asic;
2057 unsigned backend_map;
2058 unsigned num_texture_channel_caches;
2059 unsigned mem_max_burst_length_bytes;
2060 unsigned mem_row_size_in_kb;
2061 unsigned shader_engine_tile_size;
2062 unsigned num_gpus;
2063 unsigned multi_gpu_tile_size;
2064
2065 unsigned tile_config;
Alex Deucher65fcf662014-06-02 16:13:21 -04002066 unsigned active_simds;
Alex Deucherfecf1d02011-03-02 20:07:29 -05002067};
2068
Alex Deucher0a96d722012-03-20 17:18:11 -04002069struct si_asic {
2070 unsigned max_shader_engines;
Alex Deucher0a96d722012-03-20 17:18:11 -04002071 unsigned max_tile_pipes;
Alex Deucher1a8ca752012-06-01 18:58:22 -04002072 unsigned max_cu_per_sh;
2073 unsigned max_sh_per_se;
Alex Deucher0a96d722012-03-20 17:18:11 -04002074 unsigned max_backends_per_se;
2075 unsigned max_texture_channel_caches;
2076 unsigned max_gprs;
2077 unsigned max_gs_threads;
2078 unsigned max_hw_contexts;
2079 unsigned sc_prim_fifo_size_frontend;
2080 unsigned sc_prim_fifo_size_backend;
2081 unsigned sc_hiz_tile_fifo_size;
2082 unsigned sc_earlyz_tile_fifo_size;
2083
Alex Deucher0a96d722012-03-20 17:18:11 -04002084 unsigned num_tile_pipes;
Marek Olšák439a1cf2013-12-22 02:18:01 +01002085 unsigned backend_enable_mask;
Alex Deucher0a96d722012-03-20 17:18:11 -04002086 unsigned backend_disable_mask_per_asic;
2087 unsigned backend_map;
2088 unsigned num_texture_channel_caches;
2089 unsigned mem_max_burst_length_bytes;
2090 unsigned mem_row_size_in_kb;
2091 unsigned shader_engine_tile_size;
2092 unsigned num_gpus;
2093 unsigned multi_gpu_tile_size;
2094
2095 unsigned tile_config;
Jerome Glisse64d7b8b2013-04-09 11:17:08 -04002096 uint32_t tile_mode_array[32];
Alex Deucher65fcf662014-06-02 16:13:21 -04002097 uint32_t active_cus;
Alex Deucher0a96d722012-03-20 17:18:11 -04002098};
2099
Alex Deucher8cc1a532013-04-09 12:41:24 -04002100struct cik_asic {
2101 unsigned max_shader_engines;
2102 unsigned max_tile_pipes;
2103 unsigned max_cu_per_sh;
2104 unsigned max_sh_per_se;
2105 unsigned max_backends_per_se;
2106 unsigned max_texture_channel_caches;
2107 unsigned max_gprs;
2108 unsigned max_gs_threads;
2109 unsigned max_hw_contexts;
2110 unsigned sc_prim_fifo_size_frontend;
2111 unsigned sc_prim_fifo_size_backend;
2112 unsigned sc_hiz_tile_fifo_size;
2113 unsigned sc_earlyz_tile_fifo_size;
2114
2115 unsigned num_tile_pipes;
Marek Olšák439a1cf2013-12-22 02:18:01 +01002116 unsigned backend_enable_mask;
Alex Deucher8cc1a532013-04-09 12:41:24 -04002117 unsigned backend_disable_mask_per_asic;
2118 unsigned backend_map;
2119 unsigned num_texture_channel_caches;
2120 unsigned mem_max_burst_length_bytes;
2121 unsigned mem_row_size_in_kb;
2122 unsigned shader_engine_tile_size;
2123 unsigned num_gpus;
2124 unsigned multi_gpu_tile_size;
2125
2126 unsigned tile_config;
Alex Deucher39aee492013-04-10 13:41:25 -04002127 uint32_t tile_mode_array[32];
Michel Dänzer32f79a82013-11-18 18:26:00 +09002128 uint32_t macrotile_mode_array[16];
Alex Deucher65fcf662014-06-02 16:13:21 -04002129 uint32_t active_cus;
Alex Deucher8cc1a532013-04-09 12:41:24 -04002130};
2131
Jerome Glisse068a1172009-06-17 13:28:30 +02002132union radeon_asic_config {
2133 struct r300_asic r300;
Dave Airlie551ebd82009-09-01 15:25:57 +10002134 struct r100_asic r100;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002135 struct r600_asic r600;
2136 struct rv770_asic rv770;
Alex Deucher32fcdbf2010-03-24 13:33:47 -04002137 struct evergreen_asic evergreen;
Alex Deucherfecf1d02011-03-02 20:07:29 -05002138 struct cayman_asic cayman;
Alex Deucher0a96d722012-03-20 17:18:11 -04002139 struct si_asic si;
Alex Deucher8cc1a532013-04-09 12:41:24 -04002140 struct cik_asic cik;
Jerome Glisse068a1172009-06-17 13:28:30 +02002141};
2142
Daniel Vetter0a10c852010-03-11 21:19:14 +00002143/*
2144 * asic initizalization from radeon_asic.c
2145 */
2146void radeon_agp_disable(struct radeon_device *rdev);
2147int radeon_asic_init(struct radeon_device *rdev);
2148
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002149
2150/*
2151 * IOCTL.
2152 */
2153int radeon_gem_info_ioctl(struct drm_device *dev, void *data,
2154 struct drm_file *filp);
2155int radeon_gem_create_ioctl(struct drm_device *dev, void *data,
2156 struct drm_file *filp);
Christian Königf72a113a2014-08-07 09:36:00 +02002157int radeon_gem_userptr_ioctl(struct drm_device *dev, void *data,
2158 struct drm_file *filp);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002159int radeon_gem_pin_ioctl(struct drm_device *dev, void *data,
2160 struct drm_file *file_priv);
2161int radeon_gem_unpin_ioctl(struct drm_device *dev, void *data,
2162 struct drm_file *file_priv);
2163int radeon_gem_pwrite_ioctl(struct drm_device *dev, void *data,
2164 struct drm_file *file_priv);
2165int radeon_gem_pread_ioctl(struct drm_device *dev, void *data,
2166 struct drm_file *file_priv);
2167int radeon_gem_set_domain_ioctl(struct drm_device *dev, void *data,
2168 struct drm_file *filp);
2169int radeon_gem_mmap_ioctl(struct drm_device *dev, void *data,
2170 struct drm_file *filp);
2171int radeon_gem_busy_ioctl(struct drm_device *dev, void *data,
2172 struct drm_file *filp);
2173int radeon_gem_wait_idle_ioctl(struct drm_device *dev, void *data,
2174 struct drm_file *filp);
Jerome Glisse721604a2012-01-05 22:11:05 -05002175int radeon_gem_va_ioctl(struct drm_device *dev, void *data,
2176 struct drm_file *filp);
Marek Olšákbda72d52014-03-02 00:56:17 +01002177int radeon_gem_op_ioctl(struct drm_device *dev, void *data,
2178 struct drm_file *filp);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002179int radeon_cs_ioctl(struct drm_device *dev, void *data, struct drm_file *filp);
Dave Airliee024e112009-06-24 09:48:08 +10002180int radeon_gem_set_tiling_ioctl(struct drm_device *dev, void *data,
2181 struct drm_file *filp);
2182int radeon_gem_get_tiling_ioctl(struct drm_device *dev, void *data,
2183 struct drm_file *filp);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002184
Alex Deucher16cdf042011-10-28 10:30:02 -04002185/* VRAM scratch page for HDP bug, default vram page */
2186struct r600_vram_scratch {
Alex Deucher87cbf8f2010-08-27 13:59:54 -04002187 struct radeon_bo *robj;
2188 volatile uint32_t *ptr;
Alex Deucher16cdf042011-10-28 10:30:02 -04002189 u64 gpu_addr;
Alex Deucher87cbf8f2010-08-27 13:59:54 -04002190};
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002191
Luca Tettamantifd64ca82012-08-16 11:11:18 -04002192/*
2193 * ACPI
2194 */
2195struct radeon_atif_notification_cfg {
2196 bool enabled;
2197 int command_code;
2198};
2199
2200struct radeon_atif_notifications {
2201 bool display_switch;
2202 bool expansion_mode_change;
2203 bool thermal_state;
2204 bool forced_power_state;
2205 bool system_power_state;
2206 bool display_conf_change;
2207 bool px_gfx_switch;
2208 bool brightness_change;
2209 bool dgpu_display_event;
2210};
2211
2212struct radeon_atif_functions {
2213 bool system_params;
2214 bool sbios_requests;
2215 bool select_active_disp;
2216 bool lid_state;
2217 bool get_tv_standard;
2218 bool set_tv_standard;
2219 bool get_panel_expansion_mode;
2220 bool set_panel_expansion_mode;
2221 bool temperature_change;
2222 bool graphics_device_types;
2223};
2224
2225struct radeon_atif {
2226 struct radeon_atif_notifications notifications;
2227 struct radeon_atif_functions functions;
2228 struct radeon_atif_notification_cfg notification_cfg;
Alex Deucher37e9b6a2012-08-03 11:39:43 -04002229 struct radeon_encoder *encoder_for_bl;
Luca Tettamantifd64ca82012-08-16 11:11:18 -04002230};
Michel Dänzer7a1619b2011-11-10 18:57:26 +01002231
Alex Deuchere3a15922012-08-16 11:13:43 -04002232struct radeon_atcs_functions {
2233 bool get_ext_state;
2234 bool pcie_perf_req;
2235 bool pcie_dev_rdy;
2236 bool pcie_bus_width;
2237};
2238
2239struct radeon_atcs {
2240 struct radeon_atcs_functions functions;
2241};
2242
Michel Dänzer7a1619b2011-11-10 18:57:26 +01002243/*
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002244 * Core structure, functions and helpers.
2245 */
2246typedef uint32_t (*radeon_rreg_t)(struct radeon_device*, uint32_t);
2247typedef void (*radeon_wreg_t)(struct radeon_device*, uint32_t, uint32_t);
2248
2249struct radeon_device {
Jerome Glisse9f022dd2009-09-11 15:35:22 +02002250 struct device *dev;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002251 struct drm_device *ddev;
2252 struct pci_dev *pdev;
Jerome Glissedee53e72012-07-02 12:45:19 -04002253 struct rw_semaphore exclusive_lock;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002254 /* ASIC */
Jerome Glisse068a1172009-06-17 13:28:30 +02002255 union radeon_asic_config config;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002256 enum radeon_family family;
2257 unsigned long flags;
2258 int usec_timeout;
2259 enum radeon_pll_errata pll_errata;
2260 int num_gb_pipes;
Alex Deucherf779b3e2009-08-19 19:11:39 -04002261 int num_z_pipes;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002262 int disp_priority;
2263 /* BIOS */
2264 uint8_t *bios;
2265 bool is_atom_bios;
2266 uint16_t bios_header_start;
Jerome Glisse4c788672009-11-20 14:29:23 +01002267 struct radeon_bo *stollen_vga_memory;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002268 /* Register mmio */
Dave Airlie4c9bc752009-06-29 18:29:12 +10002269 resource_size_t rmmio_base;
2270 resource_size_t rmmio_size;
Daniel Vetter2c385152012-12-02 14:06:15 +01002271 /* protects concurrent MM_INDEX/DATA based register access */
2272 spinlock_t mmio_idx_lock;
Alex Deucherfe781182013-09-03 18:19:42 -04002273 /* protects concurrent SMC based register access */
2274 spinlock_t smc_idx_lock;
Alex Deucher0a5b7b02013-09-03 19:00:09 -04002275 /* protects concurrent PLL register access */
2276 spinlock_t pll_idx_lock;
2277 /* protects concurrent MC register access */
2278 spinlock_t mc_idx_lock;
2279 /* protects concurrent PCIE register access */
2280 spinlock_t pcie_idx_lock;
2281 /* protects concurrent PCIE_PORT register access */
2282 spinlock_t pciep_idx_lock;
2283 /* protects concurrent PIF register access */
2284 spinlock_t pif_idx_lock;
2285 /* protects concurrent CG register access */
2286 spinlock_t cg_idx_lock;
2287 /* protects concurrent UVD register access */
2288 spinlock_t uvd_idx_lock;
2289 /* protects concurrent RCU register access */
2290 spinlock_t rcu_idx_lock;
2291 /* protects concurrent DIDT register access */
2292 spinlock_t didt_idx_lock;
2293 /* protects concurrent ENDPOINT (audio) register access */
2294 spinlock_t end_idx_lock;
Benjamin Herrenschmidta0533fb2011-07-13 06:28:12 +00002295 void __iomem *rmmio;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002296 radeon_rreg_t mc_rreg;
2297 radeon_wreg_t mc_wreg;
2298 radeon_rreg_t pll_rreg;
2299 radeon_wreg_t pll_wreg;
Dave Airliede1b2892009-08-12 18:43:14 +10002300 uint32_t pcie_reg_mask;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002301 radeon_rreg_t pciep_rreg;
2302 radeon_wreg_t pciep_wreg;
Alex Deucher351a52a2010-06-30 11:52:50 -04002303 /* io port */
2304 void __iomem *rio_mem;
2305 resource_size_t rio_mem_size;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002306 struct radeon_clock clock;
2307 struct radeon_mc mc;
2308 struct radeon_gart gart;
2309 struct radeon_mode_info mode_info;
2310 struct radeon_scratch scratch;
Alex Deucher75efdee2013-03-04 12:47:46 -05002311 struct radeon_doorbell doorbell;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002312 struct radeon_mman mman;
Alex Deucher74652802011-08-25 13:39:48 -04002313 struct radeon_fence_driver fence_drv[RADEON_NUM_RINGS];
Jerome Glisse0085c9502012-05-09 15:34:55 +02002314 wait_queue_head_t fence_queue;
Maarten Lankhorst954605c2014-01-09 11:03:12 +01002315 unsigned fence_context;
Christian Königd6999bc2012-05-09 15:34:45 +02002316 struct mutex ring_lock;
Christian Könige32eb502011-10-23 12:56:27 +02002317 struct radeon_ring ring[RADEON_NUM_RINGS];
Jerome Glissec507f7e2012-05-09 15:34:58 +02002318 bool ib_pool_ready;
2319 struct radeon_sa_manager ring_tmp_bo;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002320 struct radeon_irq irq;
2321 struct radeon_asic *asic;
2322 struct radeon_gem gem;
Jerome Glissec93bb852009-07-13 21:04:08 +02002323 struct radeon_pm pm;
Christian Königf2ba57b2013-04-08 12:41:29 +02002324 struct radeon_uvd uvd;
Christian Königd93f7932013-05-23 12:10:04 +02002325 struct radeon_vce vce;
Yang Zhaof657c2a2009-09-15 12:21:01 +10002326 uint32_t bios_scratch[RADEON_BIOS_NUM_SCRATCH];
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002327 struct radeon_wb wb;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002328 struct radeon_dummy_page dummy_page;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002329 bool shutdown;
2330 bool suspend;
Dave Airliead49f502009-07-10 22:36:26 +10002331 bool need_dma32;
Jerome Glisse733289c2009-09-16 15:24:21 +02002332 bool accel_working;
Samuel Lia0a53aa2013-04-08 17:25:47 -04002333 bool fastfb_working; /* IGP feature*/
Maarten Lankhorst9bb39ff2014-08-27 16:45:18 -04002334 bool needs_reset, in_reset;
Dave Airliee024e112009-06-24 09:48:08 +10002335 struct radeon_surface_reg surface_regs[RADEON_GEM_MAX_SURFACES];
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002336 const struct firmware *me_fw; /* all family ME firmware */
2337 const struct firmware *pfp_fw; /* r6/700 PFP firmware */
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002338 const struct firmware *rlc_fw; /* r6/700 RLC firmware */
Alex Deucher0af62b02011-01-06 21:19:31 -05002339 const struct firmware *mc_fw; /* NI MC firmware */
Alex Deucher0f0de062012-03-20 17:18:17 -04002340 const struct firmware *ce_fw; /* SI CE firmware */
Alex Deucher02c81322012-12-18 21:43:07 -05002341 const struct firmware *mec_fw; /* CIK MEC firmware */
Alex Deucherf2c6b0f2014-06-25 19:32:36 -04002342 const struct firmware *mec2_fw; /* KV MEC2 firmware */
Alex Deucher21a93e12013-04-09 12:47:11 -04002343 const struct firmware *sdma_fw; /* CIK SDMA firmware */
Alex Deucher66229b22013-06-26 00:11:19 -04002344 const struct firmware *smc_fw; /* SMC firmware */
Christian König4ad9c1c2013-08-05 14:10:55 +02002345 const struct firmware *uvd_fw; /* UVD firmware */
Christian Königd93f7932013-05-23 12:10:04 +02002346 const struct firmware *vce_fw; /* VCE firmware */
Alex Deucher629bd332014-06-25 18:41:34 -04002347 bool new_fw;
Alex Deucher16cdf042011-10-28 10:30:02 -04002348 struct r600_vram_scratch vram_scratch;
Alex Deucher3e5cb982009-10-16 12:21:24 -04002349 int msi_enabled; /* msi enabled */
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002350 struct r600_ih ih; /* r6/700 interrupt ring */
Alex Deucher2948f5e2013-04-12 13:52:52 -04002351 struct radeon_rlc rlc;
Alex Deucher963e81f2013-06-26 17:37:11 -04002352 struct radeon_mec mec;
Alex Deucherd4877cf2009-12-04 16:56:37 -05002353 struct work_struct hotplug_work;
Alex Deucherf122c612012-03-30 08:59:57 -04002354 struct work_struct audio_work;
Alex Deucher18917b62010-02-01 16:02:25 -05002355 int num_crtc; /* number of crtcs */
Alex Deucher40bacf12009-12-23 03:23:21 -05002356 struct mutex dc_hw_i2c_mutex; /* display controller hw i2c mutex */
Alex Deucher948bee32013-05-14 12:08:35 -04002357 bool has_uvd;
Alex Deucherb5306022013-07-31 16:51:33 -04002358 struct r600_audio audio; /* audio stuff */
Alex Deucherce8f5372010-05-07 15:10:16 -04002359 struct notifier_block acpi_nb;
Marek Olšák9eba4a92011-01-05 05:46:48 +01002360 /* only one userspace can use Hyperz features or CMASK at a time */
Dave Airlieab9e1f52010-07-13 11:11:11 +10002361 struct drm_file *hyperz_filp;
Marek Olšák9eba4a92011-01-05 05:46:48 +01002362 struct drm_file *cmask_filp;
Alex Deucherf376b942010-08-05 21:21:16 -04002363 /* i2c buses */
2364 struct radeon_i2c_chan *i2c_bus[RADEON_MAX_I2C_BUS];
Christian König4d8bf9a2011-10-24 14:54:54 +02002365 /* debugfs */
2366 struct radeon_debugfs debugfs[RADEON_DEBUGFS_MAX_COMPONENTS];
2367 unsigned debugfs_count;
Jerome Glisse721604a2012-01-05 22:11:05 -05002368 /* virtual memory */
2369 struct radeon_vm_manager vm_manager;
Marek Olšák6759a0a2012-08-09 16:34:17 +02002370 struct mutex gpu_clock_mutex;
Marek Olšák67e8e3f2014-03-02 00:56:18 +01002371 /* memory stats */
2372 atomic64_t vram_usage;
2373 atomic64_t gtt_usage;
2374 atomic64_t num_bytes_moved;
Luca Tettamantifd64ca82012-08-16 11:11:18 -04002375 /* ACPI interface */
2376 struct radeon_atif atif;
Alex Deuchere3a15922012-08-16 11:13:43 -04002377 struct radeon_atcs atcs;
Alex Deucherf61d5b462013-08-06 12:40:16 -04002378 /* srbm instance registers */
2379 struct mutex srbm_mutex;
Alex Deucher64d8a722013-08-08 16:31:25 -04002380 /* clock, powergating flags */
2381 u32 cg_flags;
2382 u32 pg_flags;
Dave Airlie10ebc0b2012-09-17 14:40:31 +10002383
2384 struct dev_pm_domain vga_pm_domain;
2385 bool have_disp_power_ref;
Alex Deucher4807c5a2014-07-18 11:54:20 -04002386 u32 px_quirk_flags;
Alex Deucher71ecc972014-07-17 12:09:25 -04002387
2388 /* tracking pinned memory */
2389 u64 vram_pin_size;
2390 u64 gart_pin_size;
Christian König341cb9e2014-08-07 09:36:03 +02002391
2392 struct mutex mn_lock;
2393 DECLARE_HASHTABLE(mn_hash, 7);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002394};
2395
Alex Deucher90c4cde2014-04-10 22:29:01 -04002396bool radeon_is_px(struct drm_device *dev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002397int radeon_device_init(struct radeon_device *rdev,
2398 struct drm_device *ddev,
2399 struct pci_dev *pdev,
2400 uint32_t flags);
2401void radeon_device_fini(struct radeon_device *rdev);
2402int radeon_gpu_wait_for_idle(struct radeon_device *rdev);
2403
Lauri Kasanen59bc1d82014-04-20 20:29:33 +03002404#define RADEON_MIN_MMIO_SIZE 0x10000
2405
2406static inline uint32_t r100_mm_rreg(struct radeon_device *rdev, uint32_t reg,
2407 bool always_indirect)
2408{
2409 /* The mmio size is 64kb at minimum. Allows the if to be optimized out. */
2410 if ((reg < rdev->rmmio_size || reg < RADEON_MIN_MMIO_SIZE) && !always_indirect)
2411 return readl(((void __iomem *)rdev->rmmio) + reg);
2412 else {
2413 unsigned long flags;
2414 uint32_t ret;
2415
2416 spin_lock_irqsave(&rdev->mmio_idx_lock, flags);
2417 writel(reg, ((void __iomem *)rdev->rmmio) + RADEON_MM_INDEX);
2418 ret = readl(((void __iomem *)rdev->rmmio) + RADEON_MM_DATA);
2419 spin_unlock_irqrestore(&rdev->mmio_idx_lock, flags);
2420
2421 return ret;
2422 }
2423}
2424
2425static inline void r100_mm_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v,
2426 bool always_indirect)
2427{
2428 if ((reg < rdev->rmmio_size || reg < RADEON_MIN_MMIO_SIZE) && !always_indirect)
2429 writel(v, ((void __iomem *)rdev->rmmio) + reg);
2430 else {
2431 unsigned long flags;
2432
2433 spin_lock_irqsave(&rdev->mmio_idx_lock, flags);
2434 writel(reg, ((void __iomem *)rdev->rmmio) + RADEON_MM_INDEX);
2435 writel(v, ((void __iomem *)rdev->rmmio) + RADEON_MM_DATA);
2436 spin_unlock_irqrestore(&rdev->mmio_idx_lock, flags);
2437 }
2438}
2439
Andi Kleen6fcbef72011-10-13 16:08:42 -07002440u32 r100_io_rreg(struct radeon_device *rdev, u32 reg);
2441void r100_io_wreg(struct radeon_device *rdev, u32 reg, u32 v);
Alex Deucher351a52a2010-06-30 11:52:50 -04002442
Andrew Lewyckyd5754ab2013-11-13 15:54:17 -05002443u32 cik_mm_rdoorbell(struct radeon_device *rdev, u32 index);
2444void cik_mm_wdoorbell(struct radeon_device *rdev, u32 index, u32 v);
Alex Deucher75efdee2013-03-04 12:47:46 -05002445
Jerome Glisse4c788672009-11-20 14:29:23 +01002446/*
2447 * Cast helper
2448 */
Maarten Lankhorst954605c2014-01-09 11:03:12 +01002449extern const struct fence_ops radeon_fence_ops;
2450
2451static inline struct radeon_fence *to_radeon_fence(struct fence *f)
2452{
2453 struct radeon_fence *__f = container_of(f, struct radeon_fence, base);
2454
2455 if (__f->base.ops == &radeon_fence_ops)
2456 return __f;
2457
2458 return NULL;
2459}
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002460
2461/*
2462 * Registers read & write functions.
2463 */
Benjamin Herrenschmidta0533fb2011-07-13 06:28:12 +00002464#define RREG8(reg) readb((rdev->rmmio) + (reg))
2465#define WREG8(reg, v) writeb(v, (rdev->rmmio) + (reg))
2466#define RREG16(reg) readw((rdev->rmmio) + (reg))
2467#define WREG16(reg, v) writew(v, (rdev->rmmio) + (reg))
Daniel Vetter2ef9bdf2012-12-02 14:02:51 +01002468#define RREG32(reg) r100_mm_rreg(rdev, (reg), false)
2469#define RREG32_IDX(reg) r100_mm_rreg(rdev, (reg), true)
2470#define DREG32(reg) printk(KERN_INFO "REGISTER: " #reg " : 0x%08X\n", r100_mm_rreg(rdev, (reg), false))
2471#define WREG32(reg, v) r100_mm_wreg(rdev, (reg), (v), false)
2472#define WREG32_IDX(reg, v) r100_mm_wreg(rdev, (reg), (v), true)
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002473#define REG_SET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
2474#define REG_GET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
2475#define RREG32_PLL(reg) rdev->pll_rreg(rdev, (reg))
2476#define WREG32_PLL(reg, v) rdev->pll_wreg(rdev, (reg), (v))
2477#define RREG32_MC(reg) rdev->mc_rreg(rdev, (reg))
2478#define WREG32_MC(reg, v) rdev->mc_wreg(rdev, (reg), (v))
Dave Airliede1b2892009-08-12 18:43:14 +10002479#define RREG32_PCIE(reg) rv370_pcie_rreg(rdev, (reg))
2480#define WREG32_PCIE(reg, v) rv370_pcie_wreg(rdev, (reg), (v))
Alex Deucher492d2b62012-10-25 16:06:59 -04002481#define RREG32_PCIE_PORT(reg) rdev->pciep_rreg(rdev, (reg))
2482#define WREG32_PCIE_PORT(reg, v) rdev->pciep_wreg(rdev, (reg), (v))
Alex Deucher1d5d0c32012-04-20 12:39:49 -04002483#define RREG32_SMC(reg) tn_smc_rreg(rdev, (reg))
2484#define WREG32_SMC(reg, v) tn_smc_wreg(rdev, (reg), (v))
Alex Deucherff82bbc2013-04-12 11:27:20 -04002485#define RREG32_RCU(reg) r600_rcu_rreg(rdev, (reg))
2486#define WREG32_RCU(reg, v) r600_rcu_wreg(rdev, (reg), (v))
Alex Deucher46f95642013-04-12 11:49:51 -04002487#define RREG32_CG(reg) eg_cg_rreg(rdev, (reg))
2488#define WREG32_CG(reg, v) eg_cg_wreg(rdev, (reg), (v))
Alex Deucher792edd62013-02-14 18:18:12 -05002489#define RREG32_PIF_PHY0(reg) eg_pif_phy0_rreg(rdev, (reg))
2490#define WREG32_PIF_PHY0(reg, v) eg_pif_phy0_wreg(rdev, (reg), (v))
2491#define RREG32_PIF_PHY1(reg) eg_pif_phy1_rreg(rdev, (reg))
2492#define WREG32_PIF_PHY1(reg, v) eg_pif_phy1_wreg(rdev, (reg), (v))
Alex Deucher93656cd2013-02-25 15:18:39 -05002493#define RREG32_UVD_CTX(reg) r600_uvd_ctx_rreg(rdev, (reg))
2494#define WREG32_UVD_CTX(reg, v) r600_uvd_ctx_wreg(rdev, (reg), (v))
Alex Deucher1d582342013-04-19 13:03:37 -04002495#define RREG32_DIDT(reg) cik_didt_rreg(rdev, (reg))
2496#define WREG32_DIDT(reg, v) cik_didt_wreg(rdev, (reg), (v))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002497#define WREG32_P(reg, val, mask) \
2498 do { \
2499 uint32_t tmp_ = RREG32(reg); \
2500 tmp_ &= (mask); \
2501 tmp_ |= ((val) & ~(mask)); \
2502 WREG32(reg, tmp_); \
2503 } while (0)
Rafał Miłeckid5169fc2013-04-14 01:26:19 +02002504#define WREG32_AND(reg, and) WREG32_P(reg, 0, and)
Rafał Miłeckid43a93c2013-08-15 18:55:22 +02002505#define WREG32_OR(reg, or) WREG32_P(reg, or, ~(or))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002506#define WREG32_PLL_P(reg, val, mask) \
2507 do { \
2508 uint32_t tmp_ = RREG32_PLL(reg); \
2509 tmp_ &= (mask); \
2510 tmp_ |= ((val) & ~(mask)); \
2511 WREG32_PLL(reg, tmp_); \
2512 } while (0)
Daniel Vetter2ef9bdf2012-12-02 14:02:51 +01002513#define DREG32_SYS(sqf, rdev, reg) seq_printf((sqf), #reg " : 0x%08X\n", r100_mm_rreg((rdev), (reg), false))
Alex Deucher351a52a2010-06-30 11:52:50 -04002514#define RREG32_IO(reg) r100_io_rreg(rdev, (reg))
2515#define WREG32_IO(reg, v) r100_io_wreg(rdev, (reg), (v))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002516
Andrew Lewyckyd5754ab2013-11-13 15:54:17 -05002517#define RDOORBELL32(index) cik_mm_rdoorbell(rdev, (index))
2518#define WDOORBELL32(index, v) cik_mm_wdoorbell(rdev, (index), (v))
Alex Deucher75efdee2013-03-04 12:47:46 -05002519
Dave Airliede1b2892009-08-12 18:43:14 +10002520/*
2521 * Indirect registers accessor
2522 */
2523static inline uint32_t rv370_pcie_rreg(struct radeon_device *rdev, uint32_t reg)
2524{
Alex Deucher0a5b7b02013-09-03 19:00:09 -04002525 unsigned long flags;
Dave Airliede1b2892009-08-12 18:43:14 +10002526 uint32_t r;
2527
Alex Deucher0a5b7b02013-09-03 19:00:09 -04002528 spin_lock_irqsave(&rdev->pcie_idx_lock, flags);
Dave Airliede1b2892009-08-12 18:43:14 +10002529 WREG32(RADEON_PCIE_INDEX, ((reg) & rdev->pcie_reg_mask));
2530 r = RREG32(RADEON_PCIE_DATA);
Alex Deucher0a5b7b02013-09-03 19:00:09 -04002531 spin_unlock_irqrestore(&rdev->pcie_idx_lock, flags);
Dave Airliede1b2892009-08-12 18:43:14 +10002532 return r;
2533}
2534
2535static inline void rv370_pcie_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
2536{
Alex Deucher0a5b7b02013-09-03 19:00:09 -04002537 unsigned long flags;
2538
2539 spin_lock_irqsave(&rdev->pcie_idx_lock, flags);
Dave Airliede1b2892009-08-12 18:43:14 +10002540 WREG32(RADEON_PCIE_INDEX, ((reg) & rdev->pcie_reg_mask));
2541 WREG32(RADEON_PCIE_DATA, (v));
Alex Deucher0a5b7b02013-09-03 19:00:09 -04002542 spin_unlock_irqrestore(&rdev->pcie_idx_lock, flags);
Dave Airliede1b2892009-08-12 18:43:14 +10002543}
2544
Alex Deucher1d5d0c32012-04-20 12:39:49 -04002545static inline u32 tn_smc_rreg(struct radeon_device *rdev, u32 reg)
2546{
Alex Deucherfe781182013-09-03 18:19:42 -04002547 unsigned long flags;
Alex Deucher1d5d0c32012-04-20 12:39:49 -04002548 u32 r;
2549
Alex Deucherfe781182013-09-03 18:19:42 -04002550 spin_lock_irqsave(&rdev->smc_idx_lock, flags);
Alex Deucher1d5d0c32012-04-20 12:39:49 -04002551 WREG32(TN_SMC_IND_INDEX_0, (reg));
2552 r = RREG32(TN_SMC_IND_DATA_0);
Alex Deucherfe781182013-09-03 18:19:42 -04002553 spin_unlock_irqrestore(&rdev->smc_idx_lock, flags);
Alex Deucher1d5d0c32012-04-20 12:39:49 -04002554 return r;
2555}
2556
2557static inline void tn_smc_wreg(struct radeon_device *rdev, u32 reg, u32 v)
2558{
Alex Deucherfe781182013-09-03 18:19:42 -04002559 unsigned long flags;
2560
2561 spin_lock_irqsave(&rdev->smc_idx_lock, flags);
Alex Deucher1d5d0c32012-04-20 12:39:49 -04002562 WREG32(TN_SMC_IND_INDEX_0, (reg));
2563 WREG32(TN_SMC_IND_DATA_0, (v));
Alex Deucherfe781182013-09-03 18:19:42 -04002564 spin_unlock_irqrestore(&rdev->smc_idx_lock, flags);
Alex Deucher1d5d0c32012-04-20 12:39:49 -04002565}
2566
Alex Deucherff82bbc2013-04-12 11:27:20 -04002567static inline u32 r600_rcu_rreg(struct radeon_device *rdev, u32 reg)
2568{
Alex Deucher0a5b7b02013-09-03 19:00:09 -04002569 unsigned long flags;
Alex Deucherff82bbc2013-04-12 11:27:20 -04002570 u32 r;
2571
Alex Deucher0a5b7b02013-09-03 19:00:09 -04002572 spin_lock_irqsave(&rdev->rcu_idx_lock, flags);
Alex Deucherff82bbc2013-04-12 11:27:20 -04002573 WREG32(R600_RCU_INDEX, ((reg) & 0x1fff));
2574 r = RREG32(R600_RCU_DATA);
Alex Deucher0a5b7b02013-09-03 19:00:09 -04002575 spin_unlock_irqrestore(&rdev->rcu_idx_lock, flags);
Alex Deucherff82bbc2013-04-12 11:27:20 -04002576 return r;
2577}
2578
2579static inline void r600_rcu_wreg(struct radeon_device *rdev, u32 reg, u32 v)
2580{
Alex Deucher0a5b7b02013-09-03 19:00:09 -04002581 unsigned long flags;
2582
2583 spin_lock_irqsave(&rdev->rcu_idx_lock, flags);
Alex Deucherff82bbc2013-04-12 11:27:20 -04002584 WREG32(R600_RCU_INDEX, ((reg) & 0x1fff));
2585 WREG32(R600_RCU_DATA, (v));
Alex Deucher0a5b7b02013-09-03 19:00:09 -04002586 spin_unlock_irqrestore(&rdev->rcu_idx_lock, flags);
Alex Deucherff82bbc2013-04-12 11:27:20 -04002587}
2588
Alex Deucher46f95642013-04-12 11:49:51 -04002589static inline u32 eg_cg_rreg(struct radeon_device *rdev, u32 reg)
2590{
Alex Deucher0a5b7b02013-09-03 19:00:09 -04002591 unsigned long flags;
Alex Deucher46f95642013-04-12 11:49:51 -04002592 u32 r;
2593
Alex Deucher0a5b7b02013-09-03 19:00:09 -04002594 spin_lock_irqsave(&rdev->cg_idx_lock, flags);
Alex Deucher46f95642013-04-12 11:49:51 -04002595 WREG32(EVERGREEN_CG_IND_ADDR, ((reg) & 0xffff));
2596 r = RREG32(EVERGREEN_CG_IND_DATA);
Alex Deucher0a5b7b02013-09-03 19:00:09 -04002597 spin_unlock_irqrestore(&rdev->cg_idx_lock, flags);
Alex Deucher46f95642013-04-12 11:49:51 -04002598 return r;
2599}
2600
2601static inline void eg_cg_wreg(struct radeon_device *rdev, u32 reg, u32 v)
2602{
Alex Deucher0a5b7b02013-09-03 19:00:09 -04002603 unsigned long flags;
2604
2605 spin_lock_irqsave(&rdev->cg_idx_lock, flags);
Alex Deucher46f95642013-04-12 11:49:51 -04002606 WREG32(EVERGREEN_CG_IND_ADDR, ((reg) & 0xffff));
2607 WREG32(EVERGREEN_CG_IND_DATA, (v));
Alex Deucher0a5b7b02013-09-03 19:00:09 -04002608 spin_unlock_irqrestore(&rdev->cg_idx_lock, flags);
Alex Deucher46f95642013-04-12 11:49:51 -04002609}
2610
Alex Deucher792edd62013-02-14 18:18:12 -05002611static inline u32 eg_pif_phy0_rreg(struct radeon_device *rdev, u32 reg)
2612{
Alex Deucher0a5b7b02013-09-03 19:00:09 -04002613 unsigned long flags;
Alex Deucher792edd62013-02-14 18:18:12 -05002614 u32 r;
2615
Alex Deucher0a5b7b02013-09-03 19:00:09 -04002616 spin_lock_irqsave(&rdev->pif_idx_lock, flags);
Alex Deucher792edd62013-02-14 18:18:12 -05002617 WREG32(EVERGREEN_PIF_PHY0_INDEX, ((reg) & 0xffff));
2618 r = RREG32(EVERGREEN_PIF_PHY0_DATA);
Alex Deucher0a5b7b02013-09-03 19:00:09 -04002619 spin_unlock_irqrestore(&rdev->pif_idx_lock, flags);
Alex Deucher792edd62013-02-14 18:18:12 -05002620 return r;
2621}
2622
2623static inline void eg_pif_phy0_wreg(struct radeon_device *rdev, u32 reg, u32 v)
2624{
Alex Deucher0a5b7b02013-09-03 19:00:09 -04002625 unsigned long flags;
2626
2627 spin_lock_irqsave(&rdev->pif_idx_lock, flags);
Alex Deucher792edd62013-02-14 18:18:12 -05002628 WREG32(EVERGREEN_PIF_PHY0_INDEX, ((reg) & 0xffff));
2629 WREG32(EVERGREEN_PIF_PHY0_DATA, (v));
Alex Deucher0a5b7b02013-09-03 19:00:09 -04002630 spin_unlock_irqrestore(&rdev->pif_idx_lock, flags);
Alex Deucher792edd62013-02-14 18:18:12 -05002631}
2632
2633static inline u32 eg_pif_phy1_rreg(struct radeon_device *rdev, u32 reg)
2634{
Alex Deucher0a5b7b02013-09-03 19:00:09 -04002635 unsigned long flags;
Alex Deucher792edd62013-02-14 18:18:12 -05002636 u32 r;
2637
Alex Deucher0a5b7b02013-09-03 19:00:09 -04002638 spin_lock_irqsave(&rdev->pif_idx_lock, flags);
Alex Deucher792edd62013-02-14 18:18:12 -05002639 WREG32(EVERGREEN_PIF_PHY1_INDEX, ((reg) & 0xffff));
2640 r = RREG32(EVERGREEN_PIF_PHY1_DATA);
Alex Deucher0a5b7b02013-09-03 19:00:09 -04002641 spin_unlock_irqrestore(&rdev->pif_idx_lock, flags);
Alex Deucher792edd62013-02-14 18:18:12 -05002642 return r;
2643}
2644
2645static inline void eg_pif_phy1_wreg(struct radeon_device *rdev, u32 reg, u32 v)
2646{
Alex Deucher0a5b7b02013-09-03 19:00:09 -04002647 unsigned long flags;
2648
2649 spin_lock_irqsave(&rdev->pif_idx_lock, flags);
Alex Deucher792edd62013-02-14 18:18:12 -05002650 WREG32(EVERGREEN_PIF_PHY1_INDEX, ((reg) & 0xffff));
2651 WREG32(EVERGREEN_PIF_PHY1_DATA, (v));
Alex Deucher0a5b7b02013-09-03 19:00:09 -04002652 spin_unlock_irqrestore(&rdev->pif_idx_lock, flags);
Alex Deucher792edd62013-02-14 18:18:12 -05002653}
2654
Alex Deucher93656cd2013-02-25 15:18:39 -05002655static inline u32 r600_uvd_ctx_rreg(struct radeon_device *rdev, u32 reg)
2656{
Alex Deucher0a5b7b02013-09-03 19:00:09 -04002657 unsigned long flags;
Alex Deucher93656cd2013-02-25 15:18:39 -05002658 u32 r;
2659
Alex Deucher0a5b7b02013-09-03 19:00:09 -04002660 spin_lock_irqsave(&rdev->uvd_idx_lock, flags);
Alex Deucher93656cd2013-02-25 15:18:39 -05002661 WREG32(R600_UVD_CTX_INDEX, ((reg) & 0x1ff));
2662 r = RREG32(R600_UVD_CTX_DATA);
Alex Deucher0a5b7b02013-09-03 19:00:09 -04002663 spin_unlock_irqrestore(&rdev->uvd_idx_lock, flags);
Alex Deucher93656cd2013-02-25 15:18:39 -05002664 return r;
2665}
2666
2667static inline void r600_uvd_ctx_wreg(struct radeon_device *rdev, u32 reg, u32 v)
2668{
Alex Deucher0a5b7b02013-09-03 19:00:09 -04002669 unsigned long flags;
2670
2671 spin_lock_irqsave(&rdev->uvd_idx_lock, flags);
Alex Deucher93656cd2013-02-25 15:18:39 -05002672 WREG32(R600_UVD_CTX_INDEX, ((reg) & 0x1ff));
2673 WREG32(R600_UVD_CTX_DATA, (v));
Alex Deucher0a5b7b02013-09-03 19:00:09 -04002674 spin_unlock_irqrestore(&rdev->uvd_idx_lock, flags);
Alex Deucher93656cd2013-02-25 15:18:39 -05002675}
2676
Alex Deucher1d582342013-04-19 13:03:37 -04002677
2678static inline u32 cik_didt_rreg(struct radeon_device *rdev, u32 reg)
2679{
Alex Deucher0a5b7b02013-09-03 19:00:09 -04002680 unsigned long flags;
Alex Deucher1d582342013-04-19 13:03:37 -04002681 u32 r;
2682
Alex Deucher0a5b7b02013-09-03 19:00:09 -04002683 spin_lock_irqsave(&rdev->didt_idx_lock, flags);
Alex Deucher1d582342013-04-19 13:03:37 -04002684 WREG32(CIK_DIDT_IND_INDEX, (reg));
2685 r = RREG32(CIK_DIDT_IND_DATA);
Alex Deucher0a5b7b02013-09-03 19:00:09 -04002686 spin_unlock_irqrestore(&rdev->didt_idx_lock, flags);
Alex Deucher1d582342013-04-19 13:03:37 -04002687 return r;
2688}
2689
2690static inline void cik_didt_wreg(struct radeon_device *rdev, u32 reg, u32 v)
2691{
Alex Deucher0a5b7b02013-09-03 19:00:09 -04002692 unsigned long flags;
2693
2694 spin_lock_irqsave(&rdev->didt_idx_lock, flags);
Alex Deucher1d582342013-04-19 13:03:37 -04002695 WREG32(CIK_DIDT_IND_INDEX, (reg));
2696 WREG32(CIK_DIDT_IND_DATA, (v));
Alex Deucher0a5b7b02013-09-03 19:00:09 -04002697 spin_unlock_irqrestore(&rdev->didt_idx_lock, flags);
Alex Deucher1d582342013-04-19 13:03:37 -04002698}
2699
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002700void r100_pll_errata_after_index(struct radeon_device *rdev);
2701
2702
2703/*
2704 * ASICs helpers.
2705 */
Dave Airlieb995e432009-07-14 02:02:32 +10002706#define ASIC_IS_RN50(rdev) ((rdev->pdev->device == 0x515e) || \
2707 (rdev->pdev->device == 0x5969))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002708#define ASIC_IS_RV100(rdev) ((rdev->family == CHIP_RV100) || \
2709 (rdev->family == CHIP_RV200) || \
2710 (rdev->family == CHIP_RS100) || \
2711 (rdev->family == CHIP_RS200) || \
2712 (rdev->family == CHIP_RV250) || \
2713 (rdev->family == CHIP_RV280) || \
2714 (rdev->family == CHIP_RS300))
2715#define ASIC_IS_R300(rdev) ((rdev->family == CHIP_R300) || \
2716 (rdev->family == CHIP_RV350) || \
2717 (rdev->family == CHIP_R350) || \
2718 (rdev->family == CHIP_RV380) || \
2719 (rdev->family == CHIP_R420) || \
2720 (rdev->family == CHIP_R423) || \
2721 (rdev->family == CHIP_RV410) || \
2722 (rdev->family == CHIP_RS400) || \
2723 (rdev->family == CHIP_RS480))
Alex Deucher3313e3d2011-01-06 18:49:34 -05002724#define ASIC_IS_X2(rdev) ((rdev->ddev->pdev->device == 0x9441) || \
2725 (rdev->ddev->pdev->device == 0x9443) || \
2726 (rdev->ddev->pdev->device == 0x944B) || \
2727 (rdev->ddev->pdev->device == 0x9506) || \
2728 (rdev->ddev->pdev->device == 0x9509) || \
2729 (rdev->ddev->pdev->device == 0x950F) || \
2730 (rdev->ddev->pdev->device == 0x689C) || \
2731 (rdev->ddev->pdev->device == 0x689D))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002732#define ASIC_IS_AVIVO(rdev) ((rdev->family >= CHIP_RS600))
Alex Deucher99999aa2010-11-16 12:09:41 -05002733#define ASIC_IS_DCE2(rdev) ((rdev->family == CHIP_RS600) || \
2734 (rdev->family == CHIP_RS690) || \
2735 (rdev->family == CHIP_RS740) || \
2736 (rdev->family >= CHIP_R600))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002737#define ASIC_IS_DCE3(rdev) ((rdev->family >= CHIP_RV620))
2738#define ASIC_IS_DCE32(rdev) ((rdev->family >= CHIP_RV730))
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05002739#define ASIC_IS_DCE4(rdev) ((rdev->family >= CHIP_CEDAR))
Alex Deucher633b9162011-01-06 21:19:11 -05002740#define ASIC_IS_DCE41(rdev) ((rdev->family >= CHIP_PALM) && \
2741 (rdev->flags & RADEON_IS_IGP))
Alex Deucher1fe18302011-01-06 21:19:12 -05002742#define ASIC_IS_DCE5(rdev) ((rdev->family >= CHIP_BARTS))
Alex Deucher8848f752012-03-20 17:18:28 -04002743#define ASIC_IS_DCE6(rdev) ((rdev->family >= CHIP_ARUBA))
2744#define ASIC_IS_DCE61(rdev) ((rdev->family >= CHIP_ARUBA) && \
2745 (rdev->flags & RADEON_IS_IGP))
Alex Deucher624d3522012-12-18 17:01:35 -05002746#define ASIC_IS_DCE64(rdev) ((rdev->family == CHIP_OLAND))
Alex Deucherb5d9d722012-07-26 18:53:55 -04002747#define ASIC_IS_NODCE(rdev) ((rdev->family == CHIP_HAINAN))
Alex Deuchere2829172013-06-07 11:37:11 -04002748#define ASIC_IS_DCE8(rdev) ((rdev->family >= CHIP_BONAIRE))
Alex Deucherbe0949f2014-04-08 11:28:54 -04002749#define ASIC_IS_DCE81(rdev) ((rdev->family == CHIP_KAVERI))
2750#define ASIC_IS_DCE82(rdev) ((rdev->family == CHIP_BONAIRE))
Alex Deucher89d26182014-05-08 18:26:23 -04002751#define ASIC_IS_DCE83(rdev) ((rdev->family == CHIP_KABINI) || \
2752 (rdev->family == CHIP_MULLINS))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002753
Alex Deucherdc50ba72013-06-26 00:33:35 -04002754#define ASIC_IS_LOMBOK(rdev) ((rdev->ddev->pdev->device == 0x6849) || \
2755 (rdev->ddev->pdev->device == 0x6850) || \
2756 (rdev->ddev->pdev->device == 0x6858) || \
2757 (rdev->ddev->pdev->device == 0x6859) || \
2758 (rdev->ddev->pdev->device == 0x6840) || \
2759 (rdev->ddev->pdev->device == 0x6841) || \
2760 (rdev->ddev->pdev->device == 0x6842) || \
2761 (rdev->ddev->pdev->device == 0x6843))
2762
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002763/*
2764 * BIOS helpers.
2765 */
2766#define RBIOS8(i) (rdev->bios[i])
2767#define RBIOS16(i) (RBIOS8(i) | (RBIOS8((i)+1) << 8))
2768#define RBIOS32(i) ((RBIOS16(i)) | (RBIOS16((i)+2) << 16))
2769
2770int radeon_combios_init(struct radeon_device *rdev);
2771void radeon_combios_fini(struct radeon_device *rdev);
2772int radeon_atombios_init(struct radeon_device *rdev);
2773void radeon_atombios_fini(struct radeon_device *rdev);
2774
2775
2776/*
2777 * RING helpers.
2778 */
Andi Kleence580fa2011-10-13 16:08:47 -07002779#if DRM_DEBUG_CODE == 0
Christian Könige32eb502011-10-23 12:56:27 +02002780static inline void radeon_ring_write(struct radeon_ring *ring, uint32_t v)
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002781{
Christian Könige32eb502011-10-23 12:56:27 +02002782 ring->ring[ring->wptr++] = v;
2783 ring->wptr &= ring->ptr_mask;
2784 ring->count_dw--;
2785 ring->ring_free_dw--;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002786}
Andi Kleence580fa2011-10-13 16:08:47 -07002787#else
2788/* With debugging this is just too big to inline */
Christian Könige32eb502011-10-23 12:56:27 +02002789void radeon_ring_write(struct radeon_ring *ring, uint32_t v);
Andi Kleence580fa2011-10-13 16:08:47 -07002790#endif
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002791
2792/*
2793 * ASICs macro.
2794 */
Jerome Glisse068a1172009-06-17 13:28:30 +02002795#define radeon_init(rdev) (rdev)->asic->init((rdev))
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002796#define radeon_fini(rdev) (rdev)->asic->fini((rdev))
2797#define radeon_resume(rdev) (rdev)->asic->resume((rdev))
2798#define radeon_suspend(rdev) (rdev)->asic->suspend((rdev))
Christian König76a0df82013-08-13 11:56:50 +02002799#define radeon_cs_parse(rdev, r, p) (rdev)->asic->ring[(r)]->cs_parse((p))
Dave Airlie28d52042009-09-21 14:33:58 +10002800#define radeon_vga_set_state(rdev, state) (rdev)->asic->vga_set_state((rdev), (state))
Jerome Glissea2d07b72010-03-09 14:45:11 +00002801#define radeon_asic_reset(rdev) (rdev)->asic->asic_reset((rdev))
Alex Deucherc5b3b852012-02-23 17:53:46 -05002802#define radeon_gart_tlb_flush(rdev) (rdev)->asic->gart.tlb_flush((rdev))
Michel Dänzer77497f22014-07-17 19:01:07 +09002803#define radeon_gart_set_page(rdev, i, p, f) (rdev)->asic->gart.set_page((rdev), (i), (p), (f))
Christian König05b07142012-08-06 20:21:10 +02002804#define radeon_asic_vm_init(rdev) (rdev)->asic->vm.init((rdev))
2805#define radeon_asic_vm_fini(rdev) (rdev)->asic->vm.fini((rdev))
Christian König03f62ab2014-07-30 21:05:17 +02002806#define radeon_asic_vm_copy_pages(rdev, ib, pe, src, count) ((rdev)->asic->vm.copy_pages((rdev), (ib), (pe), (src), (count)))
2807#define radeon_asic_vm_write_pages(rdev, ib, pe, addr, count, incr, flags) ((rdev)->asic->vm.write_pages((rdev), (ib), (pe), (addr), (count), (incr), (flags)))
2808#define radeon_asic_vm_set_pages(rdev, ib, pe, addr, count, incr, flags) ((rdev)->asic->vm.set_pages((rdev), (ib), (pe), (addr), (count), (incr), (flags)))
2809#define radeon_asic_vm_pad_ib(rdev, ib) ((rdev)->asic->vm.pad_ib((ib)))
Christian König76a0df82013-08-13 11:56:50 +02002810#define radeon_ring_start(rdev, r, cp) (rdev)->asic->ring[(r)]->ring_start((rdev), (cp))
2811#define radeon_ring_test(rdev, r, cp) (rdev)->asic->ring[(r)]->ring_test((rdev), (cp))
2812#define radeon_ib_test(rdev, r, cp) (rdev)->asic->ring[(r)]->ib_test((rdev), (cp))
2813#define radeon_ring_ib_execute(rdev, r, ib) (rdev)->asic->ring[(r)]->ib_execute((rdev), (ib))
2814#define radeon_ring_ib_parse(rdev, r, ib) (rdev)->asic->ring[(r)]->ib_parse((rdev), (ib))
2815#define radeon_ring_is_lockup(rdev, r, cp) (rdev)->asic->ring[(r)]->is_lockup((rdev), (cp))
2816#define radeon_ring_vm_flush(rdev, r, vm) (rdev)->asic->ring[(r)]->vm_flush((rdev), (r), (vm))
2817#define radeon_ring_get_rptr(rdev, r) (rdev)->asic->ring[(r)->idx]->get_rptr((rdev), (r))
2818#define radeon_ring_get_wptr(rdev, r) (rdev)->asic->ring[(r)->idx]->get_wptr((rdev), (r))
2819#define radeon_ring_set_wptr(rdev, r) (rdev)->asic->ring[(r)->idx]->set_wptr((rdev), (r))
Alex Deucherb35ea4a2012-02-23 17:53:43 -05002820#define radeon_irq_set(rdev) (rdev)->asic->irq.set((rdev))
2821#define radeon_irq_process(rdev) (rdev)->asic->irq.process((rdev))
Alex Deucherc79a49c2012-02-23 17:53:47 -05002822#define radeon_get_vblank_counter(rdev, crtc) (rdev)->asic->display.get_vblank_counter((rdev), (crtc))
Alex Deucher37e9b6a2012-08-03 11:39:43 -04002823#define radeon_set_backlight_level(rdev, e, l) (rdev)->asic->display.set_backlight_level((e), (l))
Alex Deucher6d92f812012-09-14 09:59:26 -04002824#define radeon_get_backlight_level(rdev, e) (rdev)->asic->display.get_backlight_level((e))
Alex Deuchera973bea2013-04-18 11:32:16 -04002825#define radeon_hdmi_enable(rdev, e, b) (rdev)->asic->display.hdmi_enable((e), (b))
2826#define radeon_hdmi_setmode(rdev, e, m) (rdev)->asic->display.hdmi_setmode((e), (m))
Christian König76a0df82013-08-13 11:56:50 +02002827#define radeon_fence_ring_emit(rdev, r, fence) (rdev)->asic->ring[(r)]->emit_fence((rdev), (fence))
2828#define radeon_semaphore_ring_emit(rdev, r, cp, semaphore, emit_wait) (rdev)->asic->ring[(r)]->emit_semaphore((rdev), (cp), (semaphore), (emit_wait))
Alex Deucher27cd7762012-02-23 17:53:42 -05002829#define radeon_copy_blit(rdev, s, d, np, f) (rdev)->asic->copy.blit((rdev), (s), (d), (np), (f))
2830#define radeon_copy_dma(rdev, s, d, np, f) (rdev)->asic->copy.dma((rdev), (s), (d), (np), (f))
2831#define radeon_copy(rdev, s, d, np, f) (rdev)->asic->copy.copy((rdev), (s), (d), (np), (f))
2832#define radeon_copy_blit_ring_index(rdev) (rdev)->asic->copy.blit_ring_index
2833#define radeon_copy_dma_ring_index(rdev) (rdev)->asic->copy.dma_ring_index
2834#define radeon_copy_ring_index(rdev) (rdev)->asic->copy.copy_ring_index
Alex Deucher798bcf72012-02-23 17:53:48 -05002835#define radeon_get_engine_clock(rdev) (rdev)->asic->pm.get_engine_clock((rdev))
2836#define radeon_set_engine_clock(rdev, e) (rdev)->asic->pm.set_engine_clock((rdev), (e))
2837#define radeon_get_memory_clock(rdev) (rdev)->asic->pm.get_memory_clock((rdev))
2838#define radeon_set_memory_clock(rdev, e) (rdev)->asic->pm.set_memory_clock((rdev), (e))
2839#define radeon_get_pcie_lanes(rdev) (rdev)->asic->pm.get_pcie_lanes((rdev))
2840#define radeon_set_pcie_lanes(rdev, l) (rdev)->asic->pm.set_pcie_lanes((rdev), (l))
2841#define radeon_set_clock_gating(rdev, e) (rdev)->asic->pm.set_clock_gating((rdev), (e))
Alex Deucher73afc702013-04-08 12:41:30 +02002842#define radeon_set_uvd_clocks(rdev, v, d) (rdev)->asic->pm.set_uvd_clocks((rdev), (v), (d))
Alex Deucherb59b7332013-08-20 20:01:18 -04002843#define radeon_set_vce_clocks(rdev, ev, ec) (rdev)->asic->pm.set_vce_clocks((rdev), (ev), (ec))
Alex Deucher6bd1c382013-06-21 14:38:03 -04002844#define radeon_get_temperature(rdev) (rdev)->asic->pm.get_temperature((rdev))
Alex Deucher9e6f3d02012-02-23 17:53:49 -05002845#define radeon_set_surface_reg(rdev, r, f, p, o, s) ((rdev)->asic->surface.set_reg((rdev), (r), (f), (p), (o), (s)))
2846#define radeon_clear_surface_reg(rdev, r) ((rdev)->asic->surface.clear_reg((rdev), (r)))
Alex Deucherc79a49c2012-02-23 17:53:47 -05002847#define radeon_bandwidth_update(rdev) (rdev)->asic->display.bandwidth_update((rdev))
Alex Deucher901ea572012-02-23 17:53:39 -05002848#define radeon_hpd_init(rdev) (rdev)->asic->hpd.init((rdev))
2849#define radeon_hpd_fini(rdev) (rdev)->asic->hpd.fini((rdev))
2850#define radeon_hpd_sense(rdev, h) (rdev)->asic->hpd.sense((rdev), (h))
2851#define radeon_hpd_set_polarity(rdev, h) (rdev)->asic->hpd.set_polarity((rdev), (h))
Alex Deucherdef9ba92010-04-22 12:39:58 -04002852#define radeon_gui_idle(rdev) (rdev)->asic->gui_idle((rdev))
Alex Deuchera02fa392012-02-23 17:53:41 -05002853#define radeon_pm_misc(rdev) (rdev)->asic->pm.misc((rdev))
2854#define radeon_pm_prepare(rdev) (rdev)->asic->pm.prepare((rdev))
2855#define radeon_pm_finish(rdev) (rdev)->asic->pm.finish((rdev))
2856#define radeon_pm_init_profile(rdev) (rdev)->asic->pm.init_profile((rdev))
2857#define radeon_pm_get_dynpm_state(rdev) (rdev)->asic->pm.get_dynpm_state((rdev))
Alex Deucher69b62ad2012-08-03 11:50:54 -04002858#define radeon_page_flip(rdev, crtc, base) (rdev)->asic->pflip.page_flip((rdev), (crtc), (base))
Christian König157fa142014-05-27 16:49:20 +02002859#define radeon_page_flip_pending(rdev, crtc) (rdev)->asic->pflip.page_flip_pending((rdev), (crtc))
Alex Deucher69b62ad2012-08-03 11:50:54 -04002860#define radeon_wait_for_vblank(rdev, crtc) (rdev)->asic->display.wait_for_vblank((rdev), (crtc))
2861#define radeon_mc_wait_for_idle(rdev) (rdev)->asic->mc_wait_for_idle((rdev))
Alex Deucher454d2e22013-02-14 10:04:02 -05002862#define radeon_get_xclk(rdev) (rdev)->asic->get_xclk((rdev))
Alex Deucherd0418892013-01-24 10:35:23 -05002863#define radeon_get_gpu_clock_counter(rdev) (rdev)->asic->get_gpu_clock_counter((rdev))
Alex Deucherda321c82013-04-12 13:55:22 -04002864#define radeon_dpm_init(rdev) rdev->asic->dpm.init((rdev))
2865#define radeon_dpm_setup_asic(rdev) rdev->asic->dpm.setup_asic((rdev))
2866#define radeon_dpm_enable(rdev) rdev->asic->dpm.enable((rdev))
Alex Deucher914a8982013-12-19 11:37:22 -05002867#define radeon_dpm_late_enable(rdev) rdev->asic->dpm.late_enable((rdev))
Alex Deucherda321c82013-04-12 13:55:22 -04002868#define radeon_dpm_disable(rdev) rdev->asic->dpm.disable((rdev))
Alex Deucher84dd1922013-01-16 12:52:04 -05002869#define radeon_dpm_pre_set_power_state(rdev) rdev->asic->dpm.pre_set_power_state((rdev))
Alex Deucherda321c82013-04-12 13:55:22 -04002870#define radeon_dpm_set_power_state(rdev) rdev->asic->dpm.set_power_state((rdev))
Alex Deucher84dd1922013-01-16 12:52:04 -05002871#define radeon_dpm_post_set_power_state(rdev) rdev->asic->dpm.post_set_power_state((rdev))
Alex Deucherda321c82013-04-12 13:55:22 -04002872#define radeon_dpm_display_configuration_changed(rdev) rdev->asic->dpm.display_configuration_changed((rdev))
2873#define radeon_dpm_fini(rdev) rdev->asic->dpm.fini((rdev))
2874#define radeon_dpm_get_sclk(rdev, l) rdev->asic->dpm.get_sclk((rdev), (l))
2875#define radeon_dpm_get_mclk(rdev, l) rdev->asic->dpm.get_mclk((rdev), (l))
2876#define radeon_dpm_print_power_state(rdev, ps) rdev->asic->dpm.print_power_state((rdev), (ps))
Alex Deucher1316b792013-06-28 09:28:39 -04002877#define radeon_dpm_debugfs_print_current_performance_level(rdev, m) rdev->asic->dpm.debugfs_print_current_performance_level((rdev), (m))
Alex Deucher70d01a52013-07-02 18:38:02 -04002878#define radeon_dpm_force_performance_level(rdev, l) rdev->asic->dpm.force_performance_level((rdev), (l))
Alex Deucher48783062013-07-08 11:35:06 -04002879#define radeon_dpm_vblank_too_short(rdev) rdev->asic->dpm.vblank_too_short((rdev))
Alex Deucher9e9d9762013-07-31 18:13:23 -04002880#define radeon_dpm_powergate_uvd(rdev, g) rdev->asic->dpm.powergate_uvd((rdev), (g))
Alex Deucher1c71bda2013-09-09 19:11:52 -04002881#define radeon_dpm_enable_bapm(rdev, e) rdev->asic->dpm.enable_bapm((rdev), (e))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002882
Jerome Glisse6cf8a3f2009-09-10 21:46:48 +02002883/* Common functions */
Jerome Glisse700a0cc2010-01-13 15:16:38 +01002884/* AGP */
Jerome Glisse90aca4d2010-03-09 14:45:12 +00002885extern int radeon_gpu_reset(struct radeon_device *rdev);
Alex Deucher1a0041b2013-10-02 13:01:36 -04002886extern void radeon_pci_config_reset(struct radeon_device *rdev);
Alex Deucher410a3412013-01-18 13:05:39 -05002887extern void r600_set_bios_scratch_engine_hung(struct radeon_device *rdev, bool hung);
Jerome Glisse700a0cc2010-01-13 15:16:38 +01002888extern void radeon_agp_disable(struct radeon_device *rdev);
Jerome Glisse21f9a4372009-09-11 15:55:33 +02002889extern int radeon_modeset_init(struct radeon_device *rdev);
2890extern void radeon_modeset_fini(struct radeon_device *rdev);
Jerome Glisse9f022dd2009-09-11 15:35:22 +02002891extern bool radeon_card_posted(struct radeon_device *rdev);
Alex Deucherf47299c2010-03-16 20:54:38 -04002892extern void radeon_update_bandwidth_info(struct radeon_device *rdev);
Alex Deucherf46c0122010-03-31 00:33:27 -04002893extern void radeon_update_display_priority(struct radeon_device *rdev);
Dave Airlie72542d72009-12-01 14:06:31 +10002894extern bool radeon_boot_test_post_card(struct radeon_device *rdev);
Jerome Glisse21f9a4372009-09-11 15:55:33 +02002895extern void radeon_scratch_init(struct radeon_device *rdev);
Alex Deucher724c80e2010-08-27 18:25:25 -04002896extern void radeon_wb_fini(struct radeon_device *rdev);
2897extern int radeon_wb_init(struct radeon_device *rdev);
2898extern void radeon_wb_disable(struct radeon_device *rdev);
Jerome Glisse21f9a4372009-09-11 15:55:33 +02002899extern void radeon_surface_init(struct radeon_device *rdev);
2900extern int radeon_cs_parser_init(struct radeon_cs_parser *p, void *data);
Jerome Glisseca6ffc62009-10-01 10:20:52 +02002901extern void radeon_legacy_set_clock_gating(struct radeon_device *rdev, int enable);
Jerome Glissed39c3b82009-09-28 18:34:43 +02002902extern void radeon_atom_set_clock_gating(struct radeon_device *rdev, int enable);
Jerome Glisse312ea8d2009-12-07 15:52:58 +01002903extern void radeon_ttm_placement_from_domain(struct radeon_bo *rbo, u32 domain);
Jerome Glissed03d8582009-12-14 21:02:09 +01002904extern bool radeon_ttm_bo_is_radeon_bo(struct ttm_buffer_object *bo);
Christian Königf72a113a2014-08-07 09:36:00 +02002905extern int radeon_ttm_tt_set_userptr(struct ttm_tt *ttm, uint64_t addr,
2906 uint32_t flags);
2907extern bool radeon_ttm_tt_has_userptr(struct ttm_tt *ttm);
2908extern bool radeon_ttm_tt_is_readonly(struct ttm_tt *ttm);
Jerome Glissed594e462010-02-17 21:54:29 +00002909extern void radeon_vram_location(struct radeon_device *rdev, struct radeon_mc *mc, u64 base);
2910extern void radeon_gtt_location(struct radeon_device *rdev, struct radeon_mc *mc);
Dave Airlie10ebc0b2012-09-17 14:40:31 +10002911extern int radeon_resume_kms(struct drm_device *dev, bool resume, bool fbcon);
2912extern int radeon_suspend_kms(struct drm_device *dev, bool suspend, bool fbcon);
Dave Airlie53595332011-03-14 09:47:24 +10002913extern void radeon_ttm_set_active_vram_size(struct radeon_device *rdev, u64 size);
Alex Deucher2e1b65f2013-02-26 11:26:51 -05002914extern void radeon_program_register_sequence(struct radeon_device *rdev,
2915 const u32 *registers,
2916 const u32 array_size);
Jerome Glisse6cf8a3f2009-09-10 21:46:48 +02002917
Daniel Vetter3574dda2011-02-18 17:59:19 +01002918/*
Jerome Glisse721604a2012-01-05 22:11:05 -05002919 * vm
2920 */
2921int radeon_vm_manager_init(struct radeon_device *rdev);
2922void radeon_vm_manager_fini(struct radeon_device *rdev);
Christian König6d2f2942014-02-20 13:42:17 +01002923int radeon_vm_init(struct radeon_device *rdev, struct radeon_vm *vm);
Jerome Glisse721604a2012-01-05 22:11:05 -05002924void radeon_vm_fini(struct radeon_device *rdev, struct radeon_vm *vm);
Christian Königdf0af442014-03-03 12:38:08 +01002925struct radeon_cs_reloc *radeon_vm_get_bos(struct radeon_device *rdev,
2926 struct radeon_vm *vm,
2927 struct list_head *head);
Christian Königee60e292012-08-09 16:21:08 +02002928struct radeon_fence *radeon_vm_grab_id(struct radeon_device *rdev,
2929 struct radeon_vm *vm, int ring);
Christian Königfa688342014-02-20 10:47:05 +01002930void radeon_vm_flush(struct radeon_device *rdev,
2931 struct radeon_vm *vm,
2932 int ring);
Christian Königee60e292012-08-09 16:21:08 +02002933void radeon_vm_fence(struct radeon_device *rdev,
2934 struct radeon_vm *vm,
2935 struct radeon_fence *fence);
Christian Königdce34bf2012-09-17 19:36:18 +02002936uint64_t radeon_vm_map_gart(struct radeon_device *rdev, uint64_t addr);
Christian König6d2f2942014-02-20 13:42:17 +01002937int radeon_vm_update_page_directory(struct radeon_device *rdev,
2938 struct radeon_vm *vm);
Christian König036bf462014-07-18 08:56:40 +02002939int radeon_vm_clear_freed(struct radeon_device *rdev,
2940 struct radeon_vm *vm);
Christian Könige31ad962014-07-18 09:24:53 +02002941int radeon_vm_clear_invalids(struct radeon_device *rdev,
2942 struct radeon_vm *vm);
Christian König9c57a6b2013-11-25 15:42:11 +01002943int radeon_vm_bo_update(struct radeon_device *rdev,
Christian König036bf462014-07-18 08:56:40 +02002944 struct radeon_bo_va *bo_va,
Christian König9c57a6b2013-11-25 15:42:11 +01002945 struct ttm_mem_reg *mem);
Jerome Glisse721604a2012-01-05 22:11:05 -05002946void radeon_vm_bo_invalidate(struct radeon_device *rdev,
2947 struct radeon_bo *bo);
Christian König421ca7a2012-09-11 16:10:00 +02002948struct radeon_bo_va *radeon_vm_bo_find(struct radeon_vm *vm,
2949 struct radeon_bo *bo);
Christian Könige971bd52012-09-11 16:10:04 +02002950struct radeon_bo_va *radeon_vm_bo_add(struct radeon_device *rdev,
2951 struct radeon_vm *vm,
2952 struct radeon_bo *bo);
2953int radeon_vm_bo_set_addr(struct radeon_device *rdev,
2954 struct radeon_bo_va *bo_va,
2955 uint64_t offset,
2956 uint32_t flags);
Christian König036bf462014-07-18 08:56:40 +02002957void radeon_vm_bo_rmv(struct radeon_device *rdev,
2958 struct radeon_bo_va *bo_va);
Jerome Glisse721604a2012-01-05 22:11:05 -05002959
Alex Deucherf122c612012-03-30 08:59:57 -04002960/* audio */
2961void r600_audio_update_hdmi(struct work_struct *work);
Alex Deucherb5306022013-07-31 16:51:33 -04002962struct r600_audio_pin *r600_audio_get_pin(struct radeon_device *rdev);
2963struct r600_audio_pin *dce6_audio_get_pin(struct radeon_device *rdev);
Alex Deucher832eafa2014-02-18 11:07:55 -05002964void r600_audio_enable(struct radeon_device *rdev,
2965 struct r600_audio_pin *pin,
2966 bool enable);
2967void dce6_audio_enable(struct radeon_device *rdev,
2968 struct r600_audio_pin *pin,
2969 bool enable);
Jerome Glisse721604a2012-01-05 22:11:05 -05002970
2971/*
Alex Deucher16cdf042011-10-28 10:30:02 -04002972 * R600 vram scratch functions
2973 */
2974int r600_vram_scratch_init(struct radeon_device *rdev);
2975void r600_vram_scratch_fini(struct radeon_device *rdev);
2976
2977/*
Jerome Glisse285484e2011-12-16 17:03:42 -05002978 * r600 cs checking helper
2979 */
2980unsigned r600_mip_minify(unsigned size, unsigned level);
2981bool r600_fmt_is_valid_color(u32 format);
2982bool r600_fmt_is_valid_texture(u32 format, enum radeon_family family);
2983int r600_fmt_get_blocksize(u32 format);
2984int r600_fmt_get_nblocksx(u32 format, u32 w);
2985int r600_fmt_get_nblocksy(u32 format, u32 h);
2986
2987/*
Daniel Vetter3574dda2011-02-18 17:59:19 +01002988 * r600 functions used by radeon_encoder.c
2989 */
Rafał Miłecki1b688d02012-04-30 15:44:54 +02002990struct radeon_hdmi_acr {
2991 u32 clock;
2992
2993 int n_32khz;
2994 int cts_32khz;
2995
2996 int n_44_1khz;
2997 int cts_44_1khz;
2998
2999 int n_48khz;
3000 int cts_48khz;
3001
3002};
3003
Rafał Miłeckie55d3e62012-05-06 17:29:44 +02003004extern struct radeon_hdmi_acr r600_hdmi_acr(uint32_t clock);
3005
Alex Deucher416a2bd2012-05-31 19:00:25 -04003006extern u32 r6xx_remap_render_backend(struct radeon_device *rdev,
3007 u32 tiling_pipe_num,
3008 u32 max_rb_num,
3009 u32 total_max_rb_num,
3010 u32 enabled_rb_mask);
Alex Deucherfe251e22010-03-24 13:36:43 -04003011
Rafał Miłeckie55d3e62012-05-06 17:29:44 +02003012/*
3013 * evergreen functions used by radeon_encoder.c
3014 */
3015
Alex Deucher0af62b02011-01-06 21:19:31 -05003016extern int ni_init_microcode(struct radeon_device *rdev);
Alex Deucher755d8192011-03-02 20:07:34 -05003017extern int ni_mc_load_microcode(struct radeon_device *rdev);
Alex Deucher0af62b02011-01-06 21:19:31 -05003018
Alex Deucherc4917072012-07-31 17:14:35 -04003019/* radeon_acpi.c */
3020#if defined(CONFIG_ACPI)
3021extern int radeon_acpi_init(struct radeon_device *rdev);
3022extern void radeon_acpi_fini(struct radeon_device *rdev);
Alex Deucherdc50ba72013-06-26 00:33:35 -04003023extern bool radeon_acpi_is_pcie_performance_request_supported(struct radeon_device *rdev);
3024extern int radeon_acpi_pcie_performance_request(struct radeon_device *rdev,
Alex Deuchere37e6a02013-02-13 15:47:24 -05003025 u8 perf_req, bool advertise);
Alex Deucherdc50ba72013-06-26 00:33:35 -04003026extern int radeon_acpi_pcie_notify_device_ready(struct radeon_device *rdev);
Alex Deucherc4917072012-07-31 17:14:35 -04003027#else
3028static inline int radeon_acpi_init(struct radeon_device *rdev) { return 0; }
3029static inline void radeon_acpi_fini(struct radeon_device *rdev) { }
3030#endif
Alberto Miloned7a29522010-07-06 11:40:24 -04003031
Ilija Hadzicc38f34b2013-01-02 18:27:41 -05003032int radeon_cs_packet_parse(struct radeon_cs_parser *p,
3033 struct radeon_cs_packet *pkt,
3034 unsigned idx);
Ilija Hadzic9ffb7a62013-01-02 18:27:42 -05003035bool radeon_cs_packet_next_is_pkt3_nop(struct radeon_cs_parser *p);
Ilija Hadzicc3ad63a2013-01-02 18:27:45 -05003036void radeon_cs_dump_packet(struct radeon_cs_parser *p,
3037 struct radeon_cs_packet *pkt);
Ilija Hadzice9716992013-01-02 18:27:46 -05003038int radeon_cs_packet_next_reloc(struct radeon_cs_parser *p,
3039 struct radeon_cs_reloc **cs_reloc,
3040 int nomm);
Ilija Hadzic40592a12013-01-02 18:27:43 -05003041int r600_cs_common_vline_parse(struct radeon_cs_parser *p,
3042 uint32_t *vline_start_end,
3043 uint32_t *vline_status);
Ilija Hadzicc38f34b2013-01-02 18:27:41 -05003044
Jerome Glisse4c788672009-11-20 14:29:23 +01003045#include "radeon_object.h"
3046
Jerome Glisse771fe6b2009-06-05 14:42:42 +02003047#endif