Sanjay Lal | 669e846 | 2012-11-21 18:34:02 -0800 | [diff] [blame] | 1 | /* |
| 2 | * This file is subject to the terms and conditions of the GNU General Public |
| 3 | * License. See the file "COPYING" in the main directory of this archive |
| 4 | * for more details. |
| 5 | * |
| 6 | * KVM/MIPS: MIPS specific KVM APIs |
| 7 | * |
| 8 | * Copyright (C) 2012 MIPS Technologies, Inc. All rights reserved. |
| 9 | * Authors: Sanjay Lal <sanjayl@kymasys.com> |
Deng-Cheng Zhu | d116e81 | 2014-06-26 12:11:34 -0700 | [diff] [blame] | 10 | */ |
Sanjay Lal | 669e846 | 2012-11-21 18:34:02 -0800 | [diff] [blame] | 11 | |
| 12 | #include <linux/errno.h> |
| 13 | #include <linux/err.h> |
James Hogan | 98e91b8 | 2014-11-18 14:09:12 +0000 | [diff] [blame] | 14 | #include <linux/kdebug.h> |
Sanjay Lal | 669e846 | 2012-11-21 18:34:02 -0800 | [diff] [blame] | 15 | #include <linux/module.h> |
| 16 | #include <linux/vmalloc.h> |
| 17 | #include <linux/fs.h> |
| 18 | #include <linux/bootmem.h> |
James Hogan | f798217 | 2015-02-04 17:06:37 +0000 | [diff] [blame] | 19 | #include <asm/fpu.h> |
Sanjay Lal | 669e846 | 2012-11-21 18:34:02 -0800 | [diff] [blame] | 20 | #include <asm/page.h> |
| 21 | #include <asm/cacheflush.h> |
| 22 | #include <asm/mmu_context.h> |
James Hogan | c4c6f2c | 2015-02-04 10:52:03 +0000 | [diff] [blame] | 23 | #include <asm/pgtable.h> |
Sanjay Lal | 669e846 | 2012-11-21 18:34:02 -0800 | [diff] [blame] | 24 | |
| 25 | #include <linux/kvm_host.h> |
| 26 | |
Deng-Cheng Zhu | d7d5b05 | 2014-06-26 12:11:38 -0700 | [diff] [blame] | 27 | #include "interrupt.h" |
| 28 | #include "commpage.h" |
Sanjay Lal | 669e846 | 2012-11-21 18:34:02 -0800 | [diff] [blame] | 29 | |
| 30 | #define CREATE_TRACE_POINTS |
| 31 | #include "trace.h" |
| 32 | |
| 33 | #ifndef VECTORSPACING |
| 34 | #define VECTORSPACING 0x100 /* for EI/VI mode */ |
| 35 | #endif |
| 36 | |
Deng-Cheng Zhu | d116e81 | 2014-06-26 12:11:34 -0700 | [diff] [blame] | 37 | #define VCPU_STAT(x) offsetof(struct kvm_vcpu, stat.x) |
Sanjay Lal | 669e846 | 2012-11-21 18:34:02 -0800 | [diff] [blame] | 38 | struct kvm_stats_debugfs_item debugfs_entries[] = { |
Deng-Cheng Zhu | d116e81 | 2014-06-26 12:11:34 -0700 | [diff] [blame] | 39 | { "wait", VCPU_STAT(wait_exits), KVM_STAT_VCPU }, |
| 40 | { "cache", VCPU_STAT(cache_exits), KVM_STAT_VCPU }, |
| 41 | { "signal", VCPU_STAT(signal_exits), KVM_STAT_VCPU }, |
| 42 | { "interrupt", VCPU_STAT(int_exits), KVM_STAT_VCPU }, |
| 43 | { "cop_unsuable", VCPU_STAT(cop_unusable_exits), KVM_STAT_VCPU }, |
| 44 | { "tlbmod", VCPU_STAT(tlbmod_exits), KVM_STAT_VCPU }, |
| 45 | { "tlbmiss_ld", VCPU_STAT(tlbmiss_ld_exits), KVM_STAT_VCPU }, |
| 46 | { "tlbmiss_st", VCPU_STAT(tlbmiss_st_exits), KVM_STAT_VCPU }, |
| 47 | { "addrerr_st", VCPU_STAT(addrerr_st_exits), KVM_STAT_VCPU }, |
| 48 | { "addrerr_ld", VCPU_STAT(addrerr_ld_exits), KVM_STAT_VCPU }, |
| 49 | { "syscall", VCPU_STAT(syscall_exits), KVM_STAT_VCPU }, |
| 50 | { "resvd_inst", VCPU_STAT(resvd_inst_exits), KVM_STAT_VCPU }, |
| 51 | { "break_inst", VCPU_STAT(break_inst_exits), KVM_STAT_VCPU }, |
James Hogan | 0a56042 | 2015-02-06 16:03:57 +0000 | [diff] [blame] | 52 | { "trap_inst", VCPU_STAT(trap_inst_exits), KVM_STAT_VCPU }, |
James Hogan | c2537ed | 2015-02-06 10:56:27 +0000 | [diff] [blame] | 53 | { "msa_fpe", VCPU_STAT(msa_fpe_exits), KVM_STAT_VCPU }, |
James Hogan | 1c0cd66 | 2015-02-06 10:56:27 +0000 | [diff] [blame] | 54 | { "fpe", VCPU_STAT(fpe_exits), KVM_STAT_VCPU }, |
James Hogan | c2537ed | 2015-02-06 10:56:27 +0000 | [diff] [blame] | 55 | { "msa_disabled", VCPU_STAT(msa_disabled_exits), KVM_STAT_VCPU }, |
Deng-Cheng Zhu | d116e81 | 2014-06-26 12:11:34 -0700 | [diff] [blame] | 56 | { "flush_dcache", VCPU_STAT(flush_dcache_exits), KVM_STAT_VCPU }, |
Paolo Bonzini | f781951 | 2015-02-04 18:20:58 +0100 | [diff] [blame] | 57 | { "halt_successful_poll", VCPU_STAT(halt_successful_poll), KVM_STAT_VCPU }, |
Deng-Cheng Zhu | d116e81 | 2014-06-26 12:11:34 -0700 | [diff] [blame] | 58 | { "halt_wakeup", VCPU_STAT(halt_wakeup), KVM_STAT_VCPU }, |
Sanjay Lal | 669e846 | 2012-11-21 18:34:02 -0800 | [diff] [blame] | 59 | {NULL} |
| 60 | }; |
| 61 | |
| 62 | static int kvm_mips_reset_vcpu(struct kvm_vcpu *vcpu) |
| 63 | { |
| 64 | int i; |
Deng-Cheng Zhu | d116e81 | 2014-06-26 12:11:34 -0700 | [diff] [blame] | 65 | |
Sanjay Lal | 669e846 | 2012-11-21 18:34:02 -0800 | [diff] [blame] | 66 | for_each_possible_cpu(i) { |
| 67 | vcpu->arch.guest_kernel_asid[i] = 0; |
| 68 | vcpu->arch.guest_user_asid[i] = 0; |
| 69 | } |
Deng-Cheng Zhu | d116e81 | 2014-06-26 12:11:34 -0700 | [diff] [blame] | 70 | |
Sanjay Lal | 669e846 | 2012-11-21 18:34:02 -0800 | [diff] [blame] | 71 | return 0; |
| 72 | } |
| 73 | |
Deng-Cheng Zhu | d116e81 | 2014-06-26 12:11:34 -0700 | [diff] [blame] | 74 | /* |
| 75 | * XXXKYMA: We are simulatoring a processor that has the WII bit set in |
| 76 | * Config7, so we are "runnable" if interrupts are pending |
Sanjay Lal | 669e846 | 2012-11-21 18:34:02 -0800 | [diff] [blame] | 77 | */ |
| 78 | int kvm_arch_vcpu_runnable(struct kvm_vcpu *vcpu) |
| 79 | { |
| 80 | return !!(vcpu->arch.pending_exceptions); |
| 81 | } |
| 82 | |
| 83 | int kvm_arch_vcpu_should_kick(struct kvm_vcpu *vcpu) |
| 84 | { |
| 85 | return 1; |
| 86 | } |
| 87 | |
Radim Krčmář | 13a34e0 | 2014-08-28 15:13:03 +0200 | [diff] [blame] | 88 | int kvm_arch_hardware_enable(void) |
Sanjay Lal | 669e846 | 2012-11-21 18:34:02 -0800 | [diff] [blame] | 89 | { |
| 90 | return 0; |
| 91 | } |
| 92 | |
Sanjay Lal | 669e846 | 2012-11-21 18:34:02 -0800 | [diff] [blame] | 93 | int kvm_arch_hardware_setup(void) |
| 94 | { |
| 95 | return 0; |
| 96 | } |
| 97 | |
Sanjay Lal | 669e846 | 2012-11-21 18:34:02 -0800 | [diff] [blame] | 98 | void kvm_arch_check_processor_compat(void *rtn) |
| 99 | { |
Deng-Cheng Zhu | d98403a | 2014-06-26 12:11:36 -0700 | [diff] [blame] | 100 | *(int *)rtn = 0; |
Sanjay Lal | 669e846 | 2012-11-21 18:34:02 -0800 | [diff] [blame] | 101 | } |
| 102 | |
| 103 | static void kvm_mips_init_tlbs(struct kvm *kvm) |
| 104 | { |
| 105 | unsigned long wired; |
| 106 | |
Deng-Cheng Zhu | d116e81 | 2014-06-26 12:11:34 -0700 | [diff] [blame] | 107 | /* |
| 108 | * Add a wired entry to the TLB, it is used to map the commpage to |
| 109 | * the Guest kernel |
| 110 | */ |
Sanjay Lal | 669e846 | 2012-11-21 18:34:02 -0800 | [diff] [blame] | 111 | wired = read_c0_wired(); |
| 112 | write_c0_wired(wired + 1); |
| 113 | mtc0_tlbw_hazard(); |
| 114 | kvm->arch.commpage_tlb = wired; |
| 115 | |
| 116 | kvm_debug("[%d] commpage TLB: %d\n", smp_processor_id(), |
| 117 | kvm->arch.commpage_tlb); |
| 118 | } |
| 119 | |
| 120 | static void kvm_mips_init_vm_percpu(void *arg) |
| 121 | { |
| 122 | struct kvm *kvm = (struct kvm *)arg; |
| 123 | |
| 124 | kvm_mips_init_tlbs(kvm); |
| 125 | kvm_mips_callbacks->vm_init(kvm); |
| 126 | |
| 127 | } |
| 128 | |
| 129 | int kvm_arch_init_vm(struct kvm *kvm, unsigned long type) |
| 130 | { |
| 131 | if (atomic_inc_return(&kvm_mips_instance) == 1) { |
James Hogan | 6e95bfd | 2014-05-29 10:16:43 +0100 | [diff] [blame] | 132 | kvm_debug("%s: 1st KVM instance, setup host TLB parameters\n", |
| 133 | __func__); |
Sanjay Lal | 669e846 | 2012-11-21 18:34:02 -0800 | [diff] [blame] | 134 | on_each_cpu(kvm_mips_init_vm_percpu, kvm, 1); |
| 135 | } |
| 136 | |
Sanjay Lal | 669e846 | 2012-11-21 18:34:02 -0800 | [diff] [blame] | 137 | return 0; |
| 138 | } |
| 139 | |
| 140 | void kvm_mips_free_vcpus(struct kvm *kvm) |
| 141 | { |
| 142 | unsigned int i; |
| 143 | struct kvm_vcpu *vcpu; |
| 144 | |
| 145 | /* Put the pages we reserved for the guest pmap */ |
| 146 | for (i = 0; i < kvm->arch.guest_pmap_npages; i++) { |
| 147 | if (kvm->arch.guest_pmap[i] != KVM_INVALID_PAGE) |
| 148 | kvm_mips_release_pfn_clean(kvm->arch.guest_pmap[i]); |
| 149 | } |
James Hogan | c6c0a66 | 2014-05-29 10:16:44 +0100 | [diff] [blame] | 150 | kfree(kvm->arch.guest_pmap); |
Sanjay Lal | 669e846 | 2012-11-21 18:34:02 -0800 | [diff] [blame] | 151 | |
| 152 | kvm_for_each_vcpu(i, vcpu, kvm) { |
| 153 | kvm_arch_vcpu_free(vcpu); |
| 154 | } |
| 155 | |
| 156 | mutex_lock(&kvm->lock); |
| 157 | |
| 158 | for (i = 0; i < atomic_read(&kvm->online_vcpus); i++) |
| 159 | kvm->vcpus[i] = NULL; |
| 160 | |
| 161 | atomic_set(&kvm->online_vcpus, 0); |
| 162 | |
| 163 | mutex_unlock(&kvm->lock); |
| 164 | } |
| 165 | |
Sanjay Lal | 669e846 | 2012-11-21 18:34:02 -0800 | [diff] [blame] | 166 | static void kvm_mips_uninit_tlbs(void *arg) |
| 167 | { |
| 168 | /* Restore wired count */ |
| 169 | write_c0_wired(0); |
| 170 | mtc0_tlbw_hazard(); |
| 171 | /* Clear out all the TLBs */ |
| 172 | kvm_local_flush_tlb_all(); |
| 173 | } |
| 174 | |
| 175 | void kvm_arch_destroy_vm(struct kvm *kvm) |
| 176 | { |
| 177 | kvm_mips_free_vcpus(kvm); |
| 178 | |
| 179 | /* If this is the last instance, restore wired count */ |
| 180 | if (atomic_dec_return(&kvm_mips_instance) == 0) { |
James Hogan | 6e95bfd | 2014-05-29 10:16:43 +0100 | [diff] [blame] | 181 | kvm_debug("%s: last KVM instance, restoring TLB parameters\n", |
| 182 | __func__); |
Sanjay Lal | 669e846 | 2012-11-21 18:34:02 -0800 | [diff] [blame] | 183 | on_each_cpu(kvm_mips_uninit_tlbs, NULL, 1); |
| 184 | } |
| 185 | } |
| 186 | |
Deng-Cheng Zhu | d116e81 | 2014-06-26 12:11:34 -0700 | [diff] [blame] | 187 | long kvm_arch_dev_ioctl(struct file *filp, unsigned int ioctl, |
| 188 | unsigned long arg) |
Sanjay Lal | 669e846 | 2012-11-21 18:34:02 -0800 | [diff] [blame] | 189 | { |
David Daney | ed82985 | 2013-05-23 09:49:10 -0700 | [diff] [blame] | 190 | return -ENOIOCTLCMD; |
Sanjay Lal | 669e846 | 2012-11-21 18:34:02 -0800 | [diff] [blame] | 191 | } |
| 192 | |
Aneesh Kumar K.V | 5587027 | 2013-10-07 22:18:00 +0530 | [diff] [blame] | 193 | int kvm_arch_create_memslot(struct kvm *kvm, struct kvm_memory_slot *slot, |
| 194 | unsigned long npages) |
Sanjay Lal | 669e846 | 2012-11-21 18:34:02 -0800 | [diff] [blame] | 195 | { |
| 196 | return 0; |
| 197 | } |
| 198 | |
| 199 | int kvm_arch_prepare_memory_region(struct kvm *kvm, |
Deng-Cheng Zhu | d116e81 | 2014-06-26 12:11:34 -0700 | [diff] [blame] | 200 | struct kvm_memory_slot *memslot, |
| 201 | struct kvm_userspace_memory_region *mem, |
| 202 | enum kvm_mr_change change) |
Sanjay Lal | 669e846 | 2012-11-21 18:34:02 -0800 | [diff] [blame] | 203 | { |
| 204 | return 0; |
| 205 | } |
| 206 | |
| 207 | void kvm_arch_commit_memory_region(struct kvm *kvm, |
Deng-Cheng Zhu | d116e81 | 2014-06-26 12:11:34 -0700 | [diff] [blame] | 208 | struct kvm_userspace_memory_region *mem, |
| 209 | const struct kvm_memory_slot *old, |
| 210 | enum kvm_mr_change change) |
Sanjay Lal | 669e846 | 2012-11-21 18:34:02 -0800 | [diff] [blame] | 211 | { |
| 212 | unsigned long npages = 0; |
Deng-Cheng Zhu | d98403a | 2014-06-26 12:11:36 -0700 | [diff] [blame] | 213 | int i; |
Sanjay Lal | 669e846 | 2012-11-21 18:34:02 -0800 | [diff] [blame] | 214 | |
| 215 | kvm_debug("%s: kvm: %p slot: %d, GPA: %llx, size: %llx, QVA: %llx\n", |
| 216 | __func__, kvm, mem->slot, mem->guest_phys_addr, |
| 217 | mem->memory_size, mem->userspace_addr); |
| 218 | |
| 219 | /* Setup Guest PMAP table */ |
| 220 | if (!kvm->arch.guest_pmap) { |
| 221 | if (mem->slot == 0) |
| 222 | npages = mem->memory_size >> PAGE_SHIFT; |
| 223 | |
| 224 | if (npages) { |
| 225 | kvm->arch.guest_pmap_npages = npages; |
| 226 | kvm->arch.guest_pmap = |
| 227 | kzalloc(npages * sizeof(unsigned long), GFP_KERNEL); |
| 228 | |
| 229 | if (!kvm->arch.guest_pmap) { |
| 230 | kvm_err("Failed to allocate guest PMAP"); |
Deng-Cheng Zhu | d98403a | 2014-06-26 12:11:36 -0700 | [diff] [blame] | 231 | return; |
Sanjay Lal | 669e846 | 2012-11-21 18:34:02 -0800 | [diff] [blame] | 232 | } |
| 233 | |
James Hogan | 6e95bfd | 2014-05-29 10:16:43 +0100 | [diff] [blame] | 234 | kvm_debug("Allocated space for Guest PMAP Table (%ld pages) @ %p\n", |
| 235 | npages, kvm->arch.guest_pmap); |
Sanjay Lal | 669e846 | 2012-11-21 18:34:02 -0800 | [diff] [blame] | 236 | |
| 237 | /* Now setup the page table */ |
Deng-Cheng Zhu | d116e81 | 2014-06-26 12:11:34 -0700 | [diff] [blame] | 238 | for (i = 0; i < npages; i++) |
Sanjay Lal | 669e846 | 2012-11-21 18:34:02 -0800 | [diff] [blame] | 239 | kvm->arch.guest_pmap[i] = KVM_INVALID_PAGE; |
Sanjay Lal | 669e846 | 2012-11-21 18:34:02 -0800 | [diff] [blame] | 240 | } |
| 241 | } |
Sanjay Lal | 669e846 | 2012-11-21 18:34:02 -0800 | [diff] [blame] | 242 | } |
| 243 | |
Sanjay Lal | 669e846 | 2012-11-21 18:34:02 -0800 | [diff] [blame] | 244 | struct kvm_vcpu *kvm_arch_vcpu_create(struct kvm *kvm, unsigned int id) |
| 245 | { |
Sanjay Lal | 669e846 | 2012-11-21 18:34:02 -0800 | [diff] [blame] | 246 | int err, size, offset; |
| 247 | void *gebase; |
| 248 | int i; |
| 249 | |
| 250 | struct kvm_vcpu *vcpu = kzalloc(sizeof(struct kvm_vcpu), GFP_KERNEL); |
| 251 | |
| 252 | if (!vcpu) { |
| 253 | err = -ENOMEM; |
| 254 | goto out; |
| 255 | } |
| 256 | |
| 257 | err = kvm_vcpu_init(vcpu, kvm, id); |
| 258 | |
| 259 | if (err) |
| 260 | goto out_free_cpu; |
| 261 | |
James Hogan | 6e95bfd | 2014-05-29 10:16:43 +0100 | [diff] [blame] | 262 | kvm_debug("kvm @ %p: create cpu %d at %p\n", kvm, id, vcpu); |
Sanjay Lal | 669e846 | 2012-11-21 18:34:02 -0800 | [diff] [blame] | 263 | |
Deng-Cheng Zhu | d116e81 | 2014-06-26 12:11:34 -0700 | [diff] [blame] | 264 | /* |
| 265 | * Allocate space for host mode exception handlers that handle |
Sanjay Lal | 669e846 | 2012-11-21 18:34:02 -0800 | [diff] [blame] | 266 | * guest mode exits |
| 267 | */ |
Deng-Cheng Zhu | d116e81 | 2014-06-26 12:11:34 -0700 | [diff] [blame] | 268 | if (cpu_has_veic || cpu_has_vint) |
Sanjay Lal | 669e846 | 2012-11-21 18:34:02 -0800 | [diff] [blame] | 269 | size = 0x200 + VECTORSPACING * 64; |
Deng-Cheng Zhu | d116e81 | 2014-06-26 12:11:34 -0700 | [diff] [blame] | 270 | else |
James Hogan | 7006e2d | 2014-05-29 10:16:23 +0100 | [diff] [blame] | 271 | size = 0x4000; |
Sanjay Lal | 669e846 | 2012-11-21 18:34:02 -0800 | [diff] [blame] | 272 | |
| 273 | /* Save Linux EBASE */ |
| 274 | vcpu->arch.host_ebase = (void *)read_c0_ebase(); |
| 275 | |
| 276 | gebase = kzalloc(ALIGN(size, PAGE_SIZE), GFP_KERNEL); |
| 277 | |
| 278 | if (!gebase) { |
| 279 | err = -ENOMEM; |
| 280 | goto out_free_cpu; |
| 281 | } |
James Hogan | 6e95bfd | 2014-05-29 10:16:43 +0100 | [diff] [blame] | 282 | kvm_debug("Allocated %d bytes for KVM Exception Handlers @ %p\n", |
| 283 | ALIGN(size, PAGE_SIZE), gebase); |
Sanjay Lal | 669e846 | 2012-11-21 18:34:02 -0800 | [diff] [blame] | 284 | |
| 285 | /* Save new ebase */ |
| 286 | vcpu->arch.guest_ebase = gebase; |
| 287 | |
| 288 | /* Copy L1 Guest Exception handler to correct offset */ |
| 289 | |
| 290 | /* TLB Refill, EXL = 0 */ |
| 291 | memcpy(gebase, mips32_exception, |
| 292 | mips32_exceptionEnd - mips32_exception); |
| 293 | |
| 294 | /* General Exception Entry point */ |
| 295 | memcpy(gebase + 0x180, mips32_exception, |
| 296 | mips32_exceptionEnd - mips32_exception); |
| 297 | |
| 298 | /* For vectored interrupts poke the exception code @ all offsets 0-7 */ |
| 299 | for (i = 0; i < 8; i++) { |
| 300 | kvm_debug("L1 Vectored handler @ %p\n", |
| 301 | gebase + 0x200 + (i * VECTORSPACING)); |
| 302 | memcpy(gebase + 0x200 + (i * VECTORSPACING), mips32_exception, |
| 303 | mips32_exceptionEnd - mips32_exception); |
| 304 | } |
| 305 | |
| 306 | /* General handler, relocate to unmapped space for sanity's sake */ |
| 307 | offset = 0x2000; |
James Hogan | 6e95bfd | 2014-05-29 10:16:43 +0100 | [diff] [blame] | 308 | kvm_debug("Installing KVM Exception handlers @ %p, %#x bytes\n", |
| 309 | gebase + offset, |
| 310 | mips32_GuestExceptionEnd - mips32_GuestException); |
Sanjay Lal | 669e846 | 2012-11-21 18:34:02 -0800 | [diff] [blame] | 311 | |
| 312 | memcpy(gebase + offset, mips32_GuestException, |
| 313 | mips32_GuestExceptionEnd - mips32_GuestException); |
| 314 | |
| 315 | /* Invalidate the icache for these ranges */ |
James Hogan | facaaec | 2014-05-29 10:16:25 +0100 | [diff] [blame] | 316 | local_flush_icache_range((unsigned long)gebase, |
| 317 | (unsigned long)gebase + ALIGN(size, PAGE_SIZE)); |
Sanjay Lal | 669e846 | 2012-11-21 18:34:02 -0800 | [diff] [blame] | 318 | |
Deng-Cheng Zhu | d116e81 | 2014-06-26 12:11:34 -0700 | [diff] [blame] | 319 | /* |
| 320 | * Allocate comm page for guest kernel, a TLB will be reserved for |
| 321 | * mapping GVA @ 0xFFFF8000 to this page |
| 322 | */ |
Sanjay Lal | 669e846 | 2012-11-21 18:34:02 -0800 | [diff] [blame] | 323 | vcpu->arch.kseg0_commpage = kzalloc(PAGE_SIZE << 1, GFP_KERNEL); |
| 324 | |
| 325 | if (!vcpu->arch.kseg0_commpage) { |
| 326 | err = -ENOMEM; |
| 327 | goto out_free_gebase; |
| 328 | } |
| 329 | |
James Hogan | 6e95bfd | 2014-05-29 10:16:43 +0100 | [diff] [blame] | 330 | kvm_debug("Allocated COMM page @ %p\n", vcpu->arch.kseg0_commpage); |
Sanjay Lal | 669e846 | 2012-11-21 18:34:02 -0800 | [diff] [blame] | 331 | kvm_mips_commpage_init(vcpu); |
| 332 | |
| 333 | /* Init */ |
| 334 | vcpu->arch.last_sched_cpu = -1; |
| 335 | |
| 336 | /* Start off the timer */ |
James Hogan | e30492b | 2014-05-29 10:16:35 +0100 | [diff] [blame] | 337 | kvm_mips_init_count(vcpu); |
Sanjay Lal | 669e846 | 2012-11-21 18:34:02 -0800 | [diff] [blame] | 338 | |
| 339 | return vcpu; |
| 340 | |
| 341 | out_free_gebase: |
| 342 | kfree(gebase); |
| 343 | |
| 344 | out_free_cpu: |
| 345 | kfree(vcpu); |
| 346 | |
| 347 | out: |
| 348 | return ERR_PTR(err); |
| 349 | } |
| 350 | |
| 351 | void kvm_arch_vcpu_free(struct kvm_vcpu *vcpu) |
| 352 | { |
| 353 | hrtimer_cancel(&vcpu->arch.comparecount_timer); |
| 354 | |
| 355 | kvm_vcpu_uninit(vcpu); |
| 356 | |
| 357 | kvm_mips_dump_stats(vcpu); |
| 358 | |
James Hogan | c6c0a66 | 2014-05-29 10:16:44 +0100 | [diff] [blame] | 359 | kfree(vcpu->arch.guest_ebase); |
| 360 | kfree(vcpu->arch.kseg0_commpage); |
Deng-Cheng Zhu | 8c9eb04 | 2014-06-24 10:31:08 -0700 | [diff] [blame] | 361 | kfree(vcpu); |
Sanjay Lal | 669e846 | 2012-11-21 18:34:02 -0800 | [diff] [blame] | 362 | } |
| 363 | |
| 364 | void kvm_arch_vcpu_destroy(struct kvm_vcpu *vcpu) |
| 365 | { |
| 366 | kvm_arch_vcpu_free(vcpu); |
| 367 | } |
| 368 | |
Deng-Cheng Zhu | d116e81 | 2014-06-26 12:11:34 -0700 | [diff] [blame] | 369 | int kvm_arch_vcpu_ioctl_set_guest_debug(struct kvm_vcpu *vcpu, |
| 370 | struct kvm_guest_debug *dbg) |
Sanjay Lal | 669e846 | 2012-11-21 18:34:02 -0800 | [diff] [blame] | 371 | { |
David Daney | ed82985 | 2013-05-23 09:49:10 -0700 | [diff] [blame] | 372 | return -ENOIOCTLCMD; |
Sanjay Lal | 669e846 | 2012-11-21 18:34:02 -0800 | [diff] [blame] | 373 | } |
| 374 | |
| 375 | int kvm_arch_vcpu_ioctl_run(struct kvm_vcpu *vcpu, struct kvm_run *run) |
| 376 | { |
| 377 | int r = 0; |
| 378 | sigset_t sigsaved; |
| 379 | |
| 380 | if (vcpu->sigset_active) |
| 381 | sigprocmask(SIG_SETMASK, &vcpu->sigset, &sigsaved); |
| 382 | |
| 383 | if (vcpu->mmio_needed) { |
| 384 | if (!vcpu->mmio_is_write) |
| 385 | kvm_mips_complete_mmio_load(vcpu, run); |
| 386 | vcpu->mmio_needed = 0; |
| 387 | } |
| 388 | |
James Hogan | f798217 | 2015-02-04 17:06:37 +0000 | [diff] [blame] | 389 | lose_fpu(1); |
| 390 | |
James Hogan | 044f0f0 | 2014-05-29 10:16:32 +0100 | [diff] [blame] | 391 | local_irq_disable(); |
Sanjay Lal | 669e846 | 2012-11-21 18:34:02 -0800 | [diff] [blame] | 392 | /* Check if we have any exceptions/interrupts pending */ |
| 393 | kvm_mips_deliver_interrupts(vcpu, |
| 394 | kvm_read_c0_guest_cause(vcpu->arch.cop0)); |
| 395 | |
Christian Borntraeger | ccf73aaf | 2015-04-30 13:43:31 +0200 | [diff] [blame] | 396 | __kvm_guest_enter(); |
Sanjay Lal | 669e846 | 2012-11-21 18:34:02 -0800 | [diff] [blame] | 397 | |
James Hogan | c4c6f2c | 2015-02-04 10:52:03 +0000 | [diff] [blame] | 398 | /* Disable hardware page table walking while in guest */ |
| 399 | htw_stop(); |
| 400 | |
Sanjay Lal | 669e846 | 2012-11-21 18:34:02 -0800 | [diff] [blame] | 401 | r = __kvm_mips_vcpu_run(run, vcpu); |
| 402 | |
James Hogan | c4c6f2c | 2015-02-04 10:52:03 +0000 | [diff] [blame] | 403 | /* Re-enable HTW before enabling interrupts */ |
| 404 | htw_start(); |
| 405 | |
Christian Borntraeger | ccf73aaf | 2015-04-30 13:43:31 +0200 | [diff] [blame] | 406 | __kvm_guest_exit(); |
Sanjay Lal | 669e846 | 2012-11-21 18:34:02 -0800 | [diff] [blame] | 407 | local_irq_enable(); |
| 408 | |
| 409 | if (vcpu->sigset_active) |
| 410 | sigprocmask(SIG_SETMASK, &sigsaved, NULL); |
| 411 | |
| 412 | return r; |
| 413 | } |
| 414 | |
Deng-Cheng Zhu | d116e81 | 2014-06-26 12:11:34 -0700 | [diff] [blame] | 415 | int kvm_vcpu_ioctl_interrupt(struct kvm_vcpu *vcpu, |
| 416 | struct kvm_mips_interrupt *irq) |
Sanjay Lal | 669e846 | 2012-11-21 18:34:02 -0800 | [diff] [blame] | 417 | { |
| 418 | int intr = (int)irq->irq; |
| 419 | struct kvm_vcpu *dvcpu = NULL; |
| 420 | |
| 421 | if (intr == 3 || intr == -3 || intr == 4 || intr == -4) |
| 422 | kvm_debug("%s: CPU: %d, INTR: %d\n", __func__, irq->cpu, |
| 423 | (int)intr); |
| 424 | |
| 425 | if (irq->cpu == -1) |
| 426 | dvcpu = vcpu; |
| 427 | else |
| 428 | dvcpu = vcpu->kvm->vcpus[irq->cpu]; |
| 429 | |
| 430 | if (intr == 2 || intr == 3 || intr == 4) { |
| 431 | kvm_mips_callbacks->queue_io_int(dvcpu, irq); |
| 432 | |
| 433 | } else if (intr == -2 || intr == -3 || intr == -4) { |
| 434 | kvm_mips_callbacks->dequeue_io_int(dvcpu, irq); |
| 435 | } else { |
| 436 | kvm_err("%s: invalid interrupt ioctl (%d:%d)\n", __func__, |
| 437 | irq->cpu, irq->irq); |
| 438 | return -EINVAL; |
| 439 | } |
| 440 | |
| 441 | dvcpu->arch.wait = 0; |
| 442 | |
Deng-Cheng Zhu | d116e81 | 2014-06-26 12:11:34 -0700 | [diff] [blame] | 443 | if (waitqueue_active(&dvcpu->wq)) |
Sanjay Lal | 669e846 | 2012-11-21 18:34:02 -0800 | [diff] [blame] | 444 | wake_up_interruptible(&dvcpu->wq); |
Sanjay Lal | 669e846 | 2012-11-21 18:34:02 -0800 | [diff] [blame] | 445 | |
| 446 | return 0; |
| 447 | } |
| 448 | |
Deng-Cheng Zhu | d116e81 | 2014-06-26 12:11:34 -0700 | [diff] [blame] | 449 | int kvm_arch_vcpu_ioctl_get_mpstate(struct kvm_vcpu *vcpu, |
| 450 | struct kvm_mp_state *mp_state) |
Sanjay Lal | 669e846 | 2012-11-21 18:34:02 -0800 | [diff] [blame] | 451 | { |
David Daney | ed82985 | 2013-05-23 09:49:10 -0700 | [diff] [blame] | 452 | return -ENOIOCTLCMD; |
Sanjay Lal | 669e846 | 2012-11-21 18:34:02 -0800 | [diff] [blame] | 453 | } |
| 454 | |
Deng-Cheng Zhu | d116e81 | 2014-06-26 12:11:34 -0700 | [diff] [blame] | 455 | int kvm_arch_vcpu_ioctl_set_mpstate(struct kvm_vcpu *vcpu, |
| 456 | struct kvm_mp_state *mp_state) |
Sanjay Lal | 669e846 | 2012-11-21 18:34:02 -0800 | [diff] [blame] | 457 | { |
David Daney | ed82985 | 2013-05-23 09:49:10 -0700 | [diff] [blame] | 458 | return -ENOIOCTLCMD; |
Sanjay Lal | 669e846 | 2012-11-21 18:34:02 -0800 | [diff] [blame] | 459 | } |
| 460 | |
David Daney | 4c73fb2 | 2013-05-23 09:49:09 -0700 | [diff] [blame] | 461 | static u64 kvm_mips_get_one_regs[] = { |
| 462 | KVM_REG_MIPS_R0, |
| 463 | KVM_REG_MIPS_R1, |
| 464 | KVM_REG_MIPS_R2, |
| 465 | KVM_REG_MIPS_R3, |
| 466 | KVM_REG_MIPS_R4, |
| 467 | KVM_REG_MIPS_R5, |
| 468 | KVM_REG_MIPS_R6, |
| 469 | KVM_REG_MIPS_R7, |
| 470 | KVM_REG_MIPS_R8, |
| 471 | KVM_REG_MIPS_R9, |
| 472 | KVM_REG_MIPS_R10, |
| 473 | KVM_REG_MIPS_R11, |
| 474 | KVM_REG_MIPS_R12, |
| 475 | KVM_REG_MIPS_R13, |
| 476 | KVM_REG_MIPS_R14, |
| 477 | KVM_REG_MIPS_R15, |
| 478 | KVM_REG_MIPS_R16, |
| 479 | KVM_REG_MIPS_R17, |
| 480 | KVM_REG_MIPS_R18, |
| 481 | KVM_REG_MIPS_R19, |
| 482 | KVM_REG_MIPS_R20, |
| 483 | KVM_REG_MIPS_R21, |
| 484 | KVM_REG_MIPS_R22, |
| 485 | KVM_REG_MIPS_R23, |
| 486 | KVM_REG_MIPS_R24, |
| 487 | KVM_REG_MIPS_R25, |
| 488 | KVM_REG_MIPS_R26, |
| 489 | KVM_REG_MIPS_R27, |
| 490 | KVM_REG_MIPS_R28, |
| 491 | KVM_REG_MIPS_R29, |
| 492 | KVM_REG_MIPS_R30, |
| 493 | KVM_REG_MIPS_R31, |
| 494 | |
| 495 | KVM_REG_MIPS_HI, |
| 496 | KVM_REG_MIPS_LO, |
| 497 | KVM_REG_MIPS_PC, |
| 498 | |
| 499 | KVM_REG_MIPS_CP0_INDEX, |
| 500 | KVM_REG_MIPS_CP0_CONTEXT, |
James Hogan | 7767b7d | 2014-05-29 10:16:30 +0100 | [diff] [blame] | 501 | KVM_REG_MIPS_CP0_USERLOCAL, |
David Daney | 4c73fb2 | 2013-05-23 09:49:09 -0700 | [diff] [blame] | 502 | KVM_REG_MIPS_CP0_PAGEMASK, |
| 503 | KVM_REG_MIPS_CP0_WIRED, |
James Hogan | 16fd5c1 | 2014-05-29 10:16:31 +0100 | [diff] [blame] | 504 | KVM_REG_MIPS_CP0_HWRENA, |
David Daney | 4c73fb2 | 2013-05-23 09:49:09 -0700 | [diff] [blame] | 505 | KVM_REG_MIPS_CP0_BADVADDR, |
James Hogan | f8be02d | 2014-05-29 10:16:29 +0100 | [diff] [blame] | 506 | KVM_REG_MIPS_CP0_COUNT, |
David Daney | 4c73fb2 | 2013-05-23 09:49:09 -0700 | [diff] [blame] | 507 | KVM_REG_MIPS_CP0_ENTRYHI, |
James Hogan | f8be02d | 2014-05-29 10:16:29 +0100 | [diff] [blame] | 508 | KVM_REG_MIPS_CP0_COMPARE, |
David Daney | 4c73fb2 | 2013-05-23 09:49:09 -0700 | [diff] [blame] | 509 | KVM_REG_MIPS_CP0_STATUS, |
| 510 | KVM_REG_MIPS_CP0_CAUSE, |
James Hogan | fb6df0c | 2014-05-29 10:16:27 +0100 | [diff] [blame] | 511 | KVM_REG_MIPS_CP0_EPC, |
James Hogan | 1068eaa | 2014-06-26 13:56:52 +0100 | [diff] [blame] | 512 | KVM_REG_MIPS_CP0_PRID, |
David Daney | 4c73fb2 | 2013-05-23 09:49:09 -0700 | [diff] [blame] | 513 | KVM_REG_MIPS_CP0_CONFIG, |
| 514 | KVM_REG_MIPS_CP0_CONFIG1, |
| 515 | KVM_REG_MIPS_CP0_CONFIG2, |
| 516 | KVM_REG_MIPS_CP0_CONFIG3, |
James Hogan | c771607 | 2014-06-26 15:11:29 +0100 | [diff] [blame] | 517 | KVM_REG_MIPS_CP0_CONFIG4, |
| 518 | KVM_REG_MIPS_CP0_CONFIG5, |
David Daney | 4c73fb2 | 2013-05-23 09:49:09 -0700 | [diff] [blame] | 519 | KVM_REG_MIPS_CP0_CONFIG7, |
James Hogan | f823934 | 2014-05-29 10:16:37 +0100 | [diff] [blame] | 520 | KVM_REG_MIPS_CP0_ERROREPC, |
| 521 | |
| 522 | KVM_REG_MIPS_COUNT_CTL, |
| 523 | KVM_REG_MIPS_COUNT_RESUME, |
James Hogan | f74a8e2 | 2014-05-29 10:16:38 +0100 | [diff] [blame] | 524 | KVM_REG_MIPS_COUNT_HZ, |
David Daney | 4c73fb2 | 2013-05-23 09:49:09 -0700 | [diff] [blame] | 525 | }; |
| 526 | |
| 527 | static int kvm_mips_get_reg(struct kvm_vcpu *vcpu, |
| 528 | const struct kvm_one_reg *reg) |
| 529 | { |
David Daney | 4c73fb2 | 2013-05-23 09:49:09 -0700 | [diff] [blame] | 530 | struct mips_coproc *cop0 = vcpu->arch.cop0; |
James Hogan | 379245c | 2014-12-02 15:48:24 +0000 | [diff] [blame] | 531 | struct mips_fpu_struct *fpu = &vcpu->arch.fpu; |
James Hogan | f8be02d | 2014-05-29 10:16:29 +0100 | [diff] [blame] | 532 | int ret; |
David Daney | 4c73fb2 | 2013-05-23 09:49:09 -0700 | [diff] [blame] | 533 | s64 v; |
James Hogan | ab86bd6 | 2014-12-02 15:48:24 +0000 | [diff] [blame] | 534 | s64 vs[2]; |
James Hogan | 379245c | 2014-12-02 15:48:24 +0000 | [diff] [blame] | 535 | unsigned int idx; |
David Daney | 4c73fb2 | 2013-05-23 09:49:09 -0700 | [diff] [blame] | 536 | |
| 537 | switch (reg->id) { |
James Hogan | 379245c | 2014-12-02 15:48:24 +0000 | [diff] [blame] | 538 | /* General purpose registers */ |
David Daney | 4c73fb2 | 2013-05-23 09:49:09 -0700 | [diff] [blame] | 539 | case KVM_REG_MIPS_R0 ... KVM_REG_MIPS_R31: |
| 540 | v = (long)vcpu->arch.gprs[reg->id - KVM_REG_MIPS_R0]; |
| 541 | break; |
| 542 | case KVM_REG_MIPS_HI: |
| 543 | v = (long)vcpu->arch.hi; |
| 544 | break; |
| 545 | case KVM_REG_MIPS_LO: |
| 546 | v = (long)vcpu->arch.lo; |
| 547 | break; |
| 548 | case KVM_REG_MIPS_PC: |
| 549 | v = (long)vcpu->arch.pc; |
| 550 | break; |
| 551 | |
James Hogan | 379245c | 2014-12-02 15:48:24 +0000 | [diff] [blame] | 552 | /* Floating point registers */ |
| 553 | case KVM_REG_MIPS_FPR_32(0) ... KVM_REG_MIPS_FPR_32(31): |
| 554 | if (!kvm_mips_guest_has_fpu(&vcpu->arch)) |
| 555 | return -EINVAL; |
| 556 | idx = reg->id - KVM_REG_MIPS_FPR_32(0); |
| 557 | /* Odd singles in top of even double when FR=0 */ |
| 558 | if (kvm_read_c0_guest_status(cop0) & ST0_FR) |
| 559 | v = get_fpr32(&fpu->fpr[idx], 0); |
| 560 | else |
| 561 | v = get_fpr32(&fpu->fpr[idx & ~1], idx & 1); |
| 562 | break; |
| 563 | case KVM_REG_MIPS_FPR_64(0) ... KVM_REG_MIPS_FPR_64(31): |
| 564 | if (!kvm_mips_guest_has_fpu(&vcpu->arch)) |
| 565 | return -EINVAL; |
| 566 | idx = reg->id - KVM_REG_MIPS_FPR_64(0); |
| 567 | /* Can't access odd doubles in FR=0 mode */ |
| 568 | if (idx & 1 && !(kvm_read_c0_guest_status(cop0) & ST0_FR)) |
| 569 | return -EINVAL; |
| 570 | v = get_fpr64(&fpu->fpr[idx], 0); |
| 571 | break; |
| 572 | case KVM_REG_MIPS_FCR_IR: |
| 573 | if (!kvm_mips_guest_has_fpu(&vcpu->arch)) |
| 574 | return -EINVAL; |
| 575 | v = boot_cpu_data.fpu_id; |
| 576 | break; |
| 577 | case KVM_REG_MIPS_FCR_CSR: |
| 578 | if (!kvm_mips_guest_has_fpu(&vcpu->arch)) |
| 579 | return -EINVAL; |
| 580 | v = fpu->fcr31; |
| 581 | break; |
| 582 | |
James Hogan | ab86bd6 | 2014-12-02 15:48:24 +0000 | [diff] [blame] | 583 | /* MIPS SIMD Architecture (MSA) registers */ |
| 584 | case KVM_REG_MIPS_VEC_128(0) ... KVM_REG_MIPS_VEC_128(31): |
| 585 | if (!kvm_mips_guest_has_msa(&vcpu->arch)) |
| 586 | return -EINVAL; |
| 587 | /* Can't access MSA registers in FR=0 mode */ |
| 588 | if (!(kvm_read_c0_guest_status(cop0) & ST0_FR)) |
| 589 | return -EINVAL; |
| 590 | idx = reg->id - KVM_REG_MIPS_VEC_128(0); |
| 591 | #ifdef CONFIG_CPU_LITTLE_ENDIAN |
| 592 | /* least significant byte first */ |
| 593 | vs[0] = get_fpr64(&fpu->fpr[idx], 0); |
| 594 | vs[1] = get_fpr64(&fpu->fpr[idx], 1); |
| 595 | #else |
| 596 | /* most significant byte first */ |
| 597 | vs[0] = get_fpr64(&fpu->fpr[idx], 1); |
| 598 | vs[1] = get_fpr64(&fpu->fpr[idx], 0); |
| 599 | #endif |
| 600 | break; |
| 601 | case KVM_REG_MIPS_MSA_IR: |
| 602 | if (!kvm_mips_guest_has_msa(&vcpu->arch)) |
| 603 | return -EINVAL; |
| 604 | v = boot_cpu_data.msa_id; |
| 605 | break; |
| 606 | case KVM_REG_MIPS_MSA_CSR: |
| 607 | if (!kvm_mips_guest_has_msa(&vcpu->arch)) |
| 608 | return -EINVAL; |
| 609 | v = fpu->msacsr; |
| 610 | break; |
| 611 | |
James Hogan | 379245c | 2014-12-02 15:48:24 +0000 | [diff] [blame] | 612 | /* Co-processor 0 registers */ |
David Daney | 4c73fb2 | 2013-05-23 09:49:09 -0700 | [diff] [blame] | 613 | case KVM_REG_MIPS_CP0_INDEX: |
| 614 | v = (long)kvm_read_c0_guest_index(cop0); |
| 615 | break; |
| 616 | case KVM_REG_MIPS_CP0_CONTEXT: |
| 617 | v = (long)kvm_read_c0_guest_context(cop0); |
| 618 | break; |
James Hogan | 7767b7d | 2014-05-29 10:16:30 +0100 | [diff] [blame] | 619 | case KVM_REG_MIPS_CP0_USERLOCAL: |
| 620 | v = (long)kvm_read_c0_guest_userlocal(cop0); |
| 621 | break; |
David Daney | 4c73fb2 | 2013-05-23 09:49:09 -0700 | [diff] [blame] | 622 | case KVM_REG_MIPS_CP0_PAGEMASK: |
| 623 | v = (long)kvm_read_c0_guest_pagemask(cop0); |
| 624 | break; |
| 625 | case KVM_REG_MIPS_CP0_WIRED: |
| 626 | v = (long)kvm_read_c0_guest_wired(cop0); |
| 627 | break; |
James Hogan | 16fd5c1 | 2014-05-29 10:16:31 +0100 | [diff] [blame] | 628 | case KVM_REG_MIPS_CP0_HWRENA: |
| 629 | v = (long)kvm_read_c0_guest_hwrena(cop0); |
| 630 | break; |
David Daney | 4c73fb2 | 2013-05-23 09:49:09 -0700 | [diff] [blame] | 631 | case KVM_REG_MIPS_CP0_BADVADDR: |
| 632 | v = (long)kvm_read_c0_guest_badvaddr(cop0); |
| 633 | break; |
| 634 | case KVM_REG_MIPS_CP0_ENTRYHI: |
| 635 | v = (long)kvm_read_c0_guest_entryhi(cop0); |
| 636 | break; |
James Hogan | f8be02d | 2014-05-29 10:16:29 +0100 | [diff] [blame] | 637 | case KVM_REG_MIPS_CP0_COMPARE: |
| 638 | v = (long)kvm_read_c0_guest_compare(cop0); |
| 639 | break; |
David Daney | 4c73fb2 | 2013-05-23 09:49:09 -0700 | [diff] [blame] | 640 | case KVM_REG_MIPS_CP0_STATUS: |
| 641 | v = (long)kvm_read_c0_guest_status(cop0); |
| 642 | break; |
| 643 | case KVM_REG_MIPS_CP0_CAUSE: |
| 644 | v = (long)kvm_read_c0_guest_cause(cop0); |
| 645 | break; |
James Hogan | fb6df0c | 2014-05-29 10:16:27 +0100 | [diff] [blame] | 646 | case KVM_REG_MIPS_CP0_EPC: |
| 647 | v = (long)kvm_read_c0_guest_epc(cop0); |
| 648 | break; |
James Hogan | 1068eaa | 2014-06-26 13:56:52 +0100 | [diff] [blame] | 649 | case KVM_REG_MIPS_CP0_PRID: |
| 650 | v = (long)kvm_read_c0_guest_prid(cop0); |
| 651 | break; |
David Daney | 4c73fb2 | 2013-05-23 09:49:09 -0700 | [diff] [blame] | 652 | case KVM_REG_MIPS_CP0_CONFIG: |
| 653 | v = (long)kvm_read_c0_guest_config(cop0); |
| 654 | break; |
| 655 | case KVM_REG_MIPS_CP0_CONFIG1: |
| 656 | v = (long)kvm_read_c0_guest_config1(cop0); |
| 657 | break; |
| 658 | case KVM_REG_MIPS_CP0_CONFIG2: |
| 659 | v = (long)kvm_read_c0_guest_config2(cop0); |
| 660 | break; |
| 661 | case KVM_REG_MIPS_CP0_CONFIG3: |
| 662 | v = (long)kvm_read_c0_guest_config3(cop0); |
| 663 | break; |
James Hogan | c771607 | 2014-06-26 15:11:29 +0100 | [diff] [blame] | 664 | case KVM_REG_MIPS_CP0_CONFIG4: |
| 665 | v = (long)kvm_read_c0_guest_config4(cop0); |
| 666 | break; |
| 667 | case KVM_REG_MIPS_CP0_CONFIG5: |
| 668 | v = (long)kvm_read_c0_guest_config5(cop0); |
| 669 | break; |
David Daney | 4c73fb2 | 2013-05-23 09:49:09 -0700 | [diff] [blame] | 670 | case KVM_REG_MIPS_CP0_CONFIG7: |
| 671 | v = (long)kvm_read_c0_guest_config7(cop0); |
| 672 | break; |
James Hogan | e93d4c1 | 2014-06-26 13:47:22 +0100 | [diff] [blame] | 673 | case KVM_REG_MIPS_CP0_ERROREPC: |
| 674 | v = (long)kvm_read_c0_guest_errorepc(cop0); |
| 675 | break; |
James Hogan | f8be02d | 2014-05-29 10:16:29 +0100 | [diff] [blame] | 676 | /* registers to be handled specially */ |
| 677 | case KVM_REG_MIPS_CP0_COUNT: |
James Hogan | f823934 | 2014-05-29 10:16:37 +0100 | [diff] [blame] | 678 | case KVM_REG_MIPS_COUNT_CTL: |
| 679 | case KVM_REG_MIPS_COUNT_RESUME: |
James Hogan | f74a8e2 | 2014-05-29 10:16:38 +0100 | [diff] [blame] | 680 | case KVM_REG_MIPS_COUNT_HZ: |
James Hogan | f8be02d | 2014-05-29 10:16:29 +0100 | [diff] [blame] | 681 | ret = kvm_mips_callbacks->get_one_reg(vcpu, reg, &v); |
| 682 | if (ret) |
| 683 | return ret; |
| 684 | break; |
David Daney | 4c73fb2 | 2013-05-23 09:49:09 -0700 | [diff] [blame] | 685 | default: |
| 686 | return -EINVAL; |
| 687 | } |
David Daney | 681865d | 2013-06-10 12:33:48 -0700 | [diff] [blame] | 688 | if ((reg->id & KVM_REG_SIZE_MASK) == KVM_REG_SIZE_U64) { |
| 689 | u64 __user *uaddr64 = (u64 __user *)(long)reg->addr; |
Deng-Cheng Zhu | d116e81 | 2014-06-26 12:11:34 -0700 | [diff] [blame] | 690 | |
David Daney | 681865d | 2013-06-10 12:33:48 -0700 | [diff] [blame] | 691 | return put_user(v, uaddr64); |
| 692 | } else if ((reg->id & KVM_REG_SIZE_MASK) == KVM_REG_SIZE_U32) { |
| 693 | u32 __user *uaddr32 = (u32 __user *)(long)reg->addr; |
| 694 | u32 v32 = (u32)v; |
Deng-Cheng Zhu | d116e81 | 2014-06-26 12:11:34 -0700 | [diff] [blame] | 695 | |
David Daney | 681865d | 2013-06-10 12:33:48 -0700 | [diff] [blame] | 696 | return put_user(v32, uaddr32); |
James Hogan | ab86bd6 | 2014-12-02 15:48:24 +0000 | [diff] [blame] | 697 | } else if ((reg->id & KVM_REG_SIZE_MASK) == KVM_REG_SIZE_U128) { |
| 698 | void __user *uaddr = (void __user *)(long)reg->addr; |
| 699 | |
| 700 | return copy_to_user(uaddr, vs, 16); |
David Daney | 681865d | 2013-06-10 12:33:48 -0700 | [diff] [blame] | 701 | } else { |
| 702 | return -EINVAL; |
| 703 | } |
David Daney | 4c73fb2 | 2013-05-23 09:49:09 -0700 | [diff] [blame] | 704 | } |
| 705 | |
| 706 | static int kvm_mips_set_reg(struct kvm_vcpu *vcpu, |
| 707 | const struct kvm_one_reg *reg) |
| 708 | { |
David Daney | 4c73fb2 | 2013-05-23 09:49:09 -0700 | [diff] [blame] | 709 | struct mips_coproc *cop0 = vcpu->arch.cop0; |
James Hogan | 379245c | 2014-12-02 15:48:24 +0000 | [diff] [blame] | 710 | struct mips_fpu_struct *fpu = &vcpu->arch.fpu; |
| 711 | s64 v; |
James Hogan | ab86bd6 | 2014-12-02 15:48:24 +0000 | [diff] [blame] | 712 | s64 vs[2]; |
James Hogan | 379245c | 2014-12-02 15:48:24 +0000 | [diff] [blame] | 713 | unsigned int idx; |
David Daney | 4c73fb2 | 2013-05-23 09:49:09 -0700 | [diff] [blame] | 714 | |
David Daney | 681865d | 2013-06-10 12:33:48 -0700 | [diff] [blame] | 715 | if ((reg->id & KVM_REG_SIZE_MASK) == KVM_REG_SIZE_U64) { |
| 716 | u64 __user *uaddr64 = (u64 __user *)(long)reg->addr; |
| 717 | |
| 718 | if (get_user(v, uaddr64) != 0) |
| 719 | return -EFAULT; |
| 720 | } else if ((reg->id & KVM_REG_SIZE_MASK) == KVM_REG_SIZE_U32) { |
| 721 | u32 __user *uaddr32 = (u32 __user *)(long)reg->addr; |
| 722 | s32 v32; |
| 723 | |
| 724 | if (get_user(v32, uaddr32) != 0) |
| 725 | return -EFAULT; |
| 726 | v = (s64)v32; |
James Hogan | ab86bd6 | 2014-12-02 15:48:24 +0000 | [diff] [blame] | 727 | } else if ((reg->id & KVM_REG_SIZE_MASK) == KVM_REG_SIZE_U128) { |
| 728 | void __user *uaddr = (void __user *)(long)reg->addr; |
| 729 | |
| 730 | return copy_from_user(vs, uaddr, 16); |
David Daney | 681865d | 2013-06-10 12:33:48 -0700 | [diff] [blame] | 731 | } else { |
| 732 | return -EINVAL; |
| 733 | } |
David Daney | 4c73fb2 | 2013-05-23 09:49:09 -0700 | [diff] [blame] | 734 | |
| 735 | switch (reg->id) { |
James Hogan | 379245c | 2014-12-02 15:48:24 +0000 | [diff] [blame] | 736 | /* General purpose registers */ |
David Daney | 4c73fb2 | 2013-05-23 09:49:09 -0700 | [diff] [blame] | 737 | case KVM_REG_MIPS_R0: |
| 738 | /* Silently ignore requests to set $0 */ |
| 739 | break; |
| 740 | case KVM_REG_MIPS_R1 ... KVM_REG_MIPS_R31: |
| 741 | vcpu->arch.gprs[reg->id - KVM_REG_MIPS_R0] = v; |
| 742 | break; |
| 743 | case KVM_REG_MIPS_HI: |
| 744 | vcpu->arch.hi = v; |
| 745 | break; |
| 746 | case KVM_REG_MIPS_LO: |
| 747 | vcpu->arch.lo = v; |
| 748 | break; |
| 749 | case KVM_REG_MIPS_PC: |
| 750 | vcpu->arch.pc = v; |
| 751 | break; |
| 752 | |
James Hogan | 379245c | 2014-12-02 15:48:24 +0000 | [diff] [blame] | 753 | /* Floating point registers */ |
| 754 | case KVM_REG_MIPS_FPR_32(0) ... KVM_REG_MIPS_FPR_32(31): |
| 755 | if (!kvm_mips_guest_has_fpu(&vcpu->arch)) |
| 756 | return -EINVAL; |
| 757 | idx = reg->id - KVM_REG_MIPS_FPR_32(0); |
| 758 | /* Odd singles in top of even double when FR=0 */ |
| 759 | if (kvm_read_c0_guest_status(cop0) & ST0_FR) |
| 760 | set_fpr32(&fpu->fpr[idx], 0, v); |
| 761 | else |
| 762 | set_fpr32(&fpu->fpr[idx & ~1], idx & 1, v); |
| 763 | break; |
| 764 | case KVM_REG_MIPS_FPR_64(0) ... KVM_REG_MIPS_FPR_64(31): |
| 765 | if (!kvm_mips_guest_has_fpu(&vcpu->arch)) |
| 766 | return -EINVAL; |
| 767 | idx = reg->id - KVM_REG_MIPS_FPR_64(0); |
| 768 | /* Can't access odd doubles in FR=0 mode */ |
| 769 | if (idx & 1 && !(kvm_read_c0_guest_status(cop0) & ST0_FR)) |
| 770 | return -EINVAL; |
| 771 | set_fpr64(&fpu->fpr[idx], 0, v); |
| 772 | break; |
| 773 | case KVM_REG_MIPS_FCR_IR: |
| 774 | if (!kvm_mips_guest_has_fpu(&vcpu->arch)) |
| 775 | return -EINVAL; |
| 776 | /* Read-only */ |
| 777 | break; |
| 778 | case KVM_REG_MIPS_FCR_CSR: |
| 779 | if (!kvm_mips_guest_has_fpu(&vcpu->arch)) |
| 780 | return -EINVAL; |
| 781 | fpu->fcr31 = v; |
| 782 | break; |
| 783 | |
James Hogan | ab86bd6 | 2014-12-02 15:48:24 +0000 | [diff] [blame] | 784 | /* MIPS SIMD Architecture (MSA) registers */ |
| 785 | case KVM_REG_MIPS_VEC_128(0) ... KVM_REG_MIPS_VEC_128(31): |
| 786 | if (!kvm_mips_guest_has_msa(&vcpu->arch)) |
| 787 | return -EINVAL; |
| 788 | idx = reg->id - KVM_REG_MIPS_VEC_128(0); |
| 789 | #ifdef CONFIG_CPU_LITTLE_ENDIAN |
| 790 | /* least significant byte first */ |
| 791 | set_fpr64(&fpu->fpr[idx], 0, vs[0]); |
| 792 | set_fpr64(&fpu->fpr[idx], 1, vs[1]); |
| 793 | #else |
| 794 | /* most significant byte first */ |
| 795 | set_fpr64(&fpu->fpr[idx], 1, vs[0]); |
| 796 | set_fpr64(&fpu->fpr[idx], 0, vs[1]); |
| 797 | #endif |
| 798 | break; |
| 799 | case KVM_REG_MIPS_MSA_IR: |
| 800 | if (!kvm_mips_guest_has_msa(&vcpu->arch)) |
| 801 | return -EINVAL; |
| 802 | /* Read-only */ |
| 803 | break; |
| 804 | case KVM_REG_MIPS_MSA_CSR: |
| 805 | if (!kvm_mips_guest_has_msa(&vcpu->arch)) |
| 806 | return -EINVAL; |
| 807 | fpu->msacsr = v; |
| 808 | break; |
| 809 | |
James Hogan | 379245c | 2014-12-02 15:48:24 +0000 | [diff] [blame] | 810 | /* Co-processor 0 registers */ |
David Daney | 4c73fb2 | 2013-05-23 09:49:09 -0700 | [diff] [blame] | 811 | case KVM_REG_MIPS_CP0_INDEX: |
| 812 | kvm_write_c0_guest_index(cop0, v); |
| 813 | break; |
| 814 | case KVM_REG_MIPS_CP0_CONTEXT: |
| 815 | kvm_write_c0_guest_context(cop0, v); |
| 816 | break; |
James Hogan | 7767b7d | 2014-05-29 10:16:30 +0100 | [diff] [blame] | 817 | case KVM_REG_MIPS_CP0_USERLOCAL: |
| 818 | kvm_write_c0_guest_userlocal(cop0, v); |
| 819 | break; |
David Daney | 4c73fb2 | 2013-05-23 09:49:09 -0700 | [diff] [blame] | 820 | case KVM_REG_MIPS_CP0_PAGEMASK: |
| 821 | kvm_write_c0_guest_pagemask(cop0, v); |
| 822 | break; |
| 823 | case KVM_REG_MIPS_CP0_WIRED: |
| 824 | kvm_write_c0_guest_wired(cop0, v); |
| 825 | break; |
James Hogan | 16fd5c1 | 2014-05-29 10:16:31 +0100 | [diff] [blame] | 826 | case KVM_REG_MIPS_CP0_HWRENA: |
| 827 | kvm_write_c0_guest_hwrena(cop0, v); |
| 828 | break; |
David Daney | 4c73fb2 | 2013-05-23 09:49:09 -0700 | [diff] [blame] | 829 | case KVM_REG_MIPS_CP0_BADVADDR: |
| 830 | kvm_write_c0_guest_badvaddr(cop0, v); |
| 831 | break; |
| 832 | case KVM_REG_MIPS_CP0_ENTRYHI: |
| 833 | kvm_write_c0_guest_entryhi(cop0, v); |
| 834 | break; |
| 835 | case KVM_REG_MIPS_CP0_STATUS: |
| 836 | kvm_write_c0_guest_status(cop0, v); |
| 837 | break; |
James Hogan | fb6df0c | 2014-05-29 10:16:27 +0100 | [diff] [blame] | 838 | case KVM_REG_MIPS_CP0_EPC: |
| 839 | kvm_write_c0_guest_epc(cop0, v); |
| 840 | break; |
James Hogan | 1068eaa | 2014-06-26 13:56:52 +0100 | [diff] [blame] | 841 | case KVM_REG_MIPS_CP0_PRID: |
| 842 | kvm_write_c0_guest_prid(cop0, v); |
| 843 | break; |
David Daney | 4c73fb2 | 2013-05-23 09:49:09 -0700 | [diff] [blame] | 844 | case KVM_REG_MIPS_CP0_ERROREPC: |
| 845 | kvm_write_c0_guest_errorepc(cop0, v); |
| 846 | break; |
James Hogan | f8be02d | 2014-05-29 10:16:29 +0100 | [diff] [blame] | 847 | /* registers to be handled specially */ |
| 848 | case KVM_REG_MIPS_CP0_COUNT: |
| 849 | case KVM_REG_MIPS_CP0_COMPARE: |
James Hogan | e30492b | 2014-05-29 10:16:35 +0100 | [diff] [blame] | 850 | case KVM_REG_MIPS_CP0_CAUSE: |
James Hogan | c771607 | 2014-06-26 15:11:29 +0100 | [diff] [blame] | 851 | case KVM_REG_MIPS_CP0_CONFIG: |
| 852 | case KVM_REG_MIPS_CP0_CONFIG1: |
| 853 | case KVM_REG_MIPS_CP0_CONFIG2: |
| 854 | case KVM_REG_MIPS_CP0_CONFIG3: |
| 855 | case KVM_REG_MIPS_CP0_CONFIG4: |
| 856 | case KVM_REG_MIPS_CP0_CONFIG5: |
James Hogan | f823934 | 2014-05-29 10:16:37 +0100 | [diff] [blame] | 857 | case KVM_REG_MIPS_COUNT_CTL: |
| 858 | case KVM_REG_MIPS_COUNT_RESUME: |
James Hogan | f74a8e2 | 2014-05-29 10:16:38 +0100 | [diff] [blame] | 859 | case KVM_REG_MIPS_COUNT_HZ: |
James Hogan | f8be02d | 2014-05-29 10:16:29 +0100 | [diff] [blame] | 860 | return kvm_mips_callbacks->set_one_reg(vcpu, reg, v); |
David Daney | 4c73fb2 | 2013-05-23 09:49:09 -0700 | [diff] [blame] | 861 | default: |
| 862 | return -EINVAL; |
| 863 | } |
| 864 | return 0; |
| 865 | } |
| 866 | |
James Hogan | 5fafd874 | 2014-12-08 23:07:56 +0000 | [diff] [blame] | 867 | static int kvm_vcpu_ioctl_enable_cap(struct kvm_vcpu *vcpu, |
| 868 | struct kvm_enable_cap *cap) |
| 869 | { |
| 870 | int r = 0; |
| 871 | |
| 872 | if (!kvm_vm_ioctl_check_extension(vcpu->kvm, cap->cap)) |
| 873 | return -EINVAL; |
| 874 | if (cap->flags) |
| 875 | return -EINVAL; |
| 876 | if (cap->args[0]) |
| 877 | return -EINVAL; |
| 878 | |
| 879 | switch (cap->cap) { |
| 880 | case KVM_CAP_MIPS_FPU: |
| 881 | vcpu->arch.fpu_enabled = true; |
| 882 | break; |
James Hogan | d952bd0 | 2014-12-08 23:07:56 +0000 | [diff] [blame] | 883 | case KVM_CAP_MIPS_MSA: |
| 884 | vcpu->arch.msa_enabled = true; |
| 885 | break; |
James Hogan | 5fafd874 | 2014-12-08 23:07:56 +0000 | [diff] [blame] | 886 | default: |
| 887 | r = -EINVAL; |
| 888 | break; |
| 889 | } |
| 890 | |
| 891 | return r; |
| 892 | } |
| 893 | |
Deng-Cheng Zhu | d116e81 | 2014-06-26 12:11:34 -0700 | [diff] [blame] | 894 | long kvm_arch_vcpu_ioctl(struct file *filp, unsigned int ioctl, |
| 895 | unsigned long arg) |
Sanjay Lal | 669e846 | 2012-11-21 18:34:02 -0800 | [diff] [blame] | 896 | { |
| 897 | struct kvm_vcpu *vcpu = filp->private_data; |
| 898 | void __user *argp = (void __user *)arg; |
| 899 | long r; |
Sanjay Lal | 669e846 | 2012-11-21 18:34:02 -0800 | [diff] [blame] | 900 | |
| 901 | switch (ioctl) { |
David Daney | 4c73fb2 | 2013-05-23 09:49:09 -0700 | [diff] [blame] | 902 | case KVM_SET_ONE_REG: |
| 903 | case KVM_GET_ONE_REG: { |
| 904 | struct kvm_one_reg reg; |
Deng-Cheng Zhu | d116e81 | 2014-06-26 12:11:34 -0700 | [diff] [blame] | 905 | |
David Daney | 4c73fb2 | 2013-05-23 09:49:09 -0700 | [diff] [blame] | 906 | if (copy_from_user(®, argp, sizeof(reg))) |
| 907 | return -EFAULT; |
| 908 | if (ioctl == KVM_SET_ONE_REG) |
| 909 | return kvm_mips_set_reg(vcpu, ®); |
| 910 | else |
| 911 | return kvm_mips_get_reg(vcpu, ®); |
| 912 | } |
| 913 | case KVM_GET_REG_LIST: { |
| 914 | struct kvm_reg_list __user *user_list = argp; |
| 915 | u64 __user *reg_dest; |
| 916 | struct kvm_reg_list reg_list; |
| 917 | unsigned n; |
| 918 | |
| 919 | if (copy_from_user(®_list, user_list, sizeof(reg_list))) |
| 920 | return -EFAULT; |
| 921 | n = reg_list.n; |
| 922 | reg_list.n = ARRAY_SIZE(kvm_mips_get_one_regs); |
| 923 | if (copy_to_user(user_list, ®_list, sizeof(reg_list))) |
| 924 | return -EFAULT; |
| 925 | if (n < reg_list.n) |
| 926 | return -E2BIG; |
| 927 | reg_dest = user_list->reg; |
| 928 | if (copy_to_user(reg_dest, kvm_mips_get_one_regs, |
| 929 | sizeof(kvm_mips_get_one_regs))) |
| 930 | return -EFAULT; |
| 931 | return 0; |
| 932 | } |
Sanjay Lal | 669e846 | 2012-11-21 18:34:02 -0800 | [diff] [blame] | 933 | case KVM_NMI: |
| 934 | /* Treat the NMI as a CPU reset */ |
| 935 | r = kvm_mips_reset_vcpu(vcpu); |
| 936 | break; |
| 937 | case KVM_INTERRUPT: |
| 938 | { |
| 939 | struct kvm_mips_interrupt irq; |
Deng-Cheng Zhu | d116e81 | 2014-06-26 12:11:34 -0700 | [diff] [blame] | 940 | |
Sanjay Lal | 669e846 | 2012-11-21 18:34:02 -0800 | [diff] [blame] | 941 | r = -EFAULT; |
| 942 | if (copy_from_user(&irq, argp, sizeof(irq))) |
| 943 | goto out; |
| 944 | |
Sanjay Lal | 669e846 | 2012-11-21 18:34:02 -0800 | [diff] [blame] | 945 | kvm_debug("[%d] %s: irq: %d\n", vcpu->vcpu_id, __func__, |
| 946 | irq.irq); |
| 947 | |
| 948 | r = kvm_vcpu_ioctl_interrupt(vcpu, &irq); |
| 949 | break; |
| 950 | } |
James Hogan | 5fafd874 | 2014-12-08 23:07:56 +0000 | [diff] [blame] | 951 | case KVM_ENABLE_CAP: { |
| 952 | struct kvm_enable_cap cap; |
| 953 | |
| 954 | r = -EFAULT; |
| 955 | if (copy_from_user(&cap, argp, sizeof(cap))) |
| 956 | goto out; |
| 957 | r = kvm_vcpu_ioctl_enable_cap(vcpu, &cap); |
| 958 | break; |
| 959 | } |
Sanjay Lal | 669e846 | 2012-11-21 18:34:02 -0800 | [diff] [blame] | 960 | default: |
David Daney | 4c73fb2 | 2013-05-23 09:49:09 -0700 | [diff] [blame] | 961 | r = -ENOIOCTLCMD; |
Sanjay Lal | 669e846 | 2012-11-21 18:34:02 -0800 | [diff] [blame] | 962 | } |
| 963 | |
| 964 | out: |
| 965 | return r; |
| 966 | } |
| 967 | |
Deng-Cheng Zhu | d116e81 | 2014-06-26 12:11:34 -0700 | [diff] [blame] | 968 | /* Get (and clear) the dirty memory log for a memory slot. */ |
Sanjay Lal | 669e846 | 2012-11-21 18:34:02 -0800 | [diff] [blame] | 969 | int kvm_vm_ioctl_get_dirty_log(struct kvm *kvm, struct kvm_dirty_log *log) |
| 970 | { |
Paolo Bonzini | 9f6b802 | 2015-05-17 16:20:07 +0200 | [diff] [blame^] | 971 | struct kvm_memslots *slots; |
Sanjay Lal | 669e846 | 2012-11-21 18:34:02 -0800 | [diff] [blame] | 972 | struct kvm_memory_slot *memslot; |
| 973 | unsigned long ga, ga_end; |
| 974 | int is_dirty = 0; |
| 975 | int r; |
| 976 | unsigned long n; |
| 977 | |
| 978 | mutex_lock(&kvm->slots_lock); |
| 979 | |
| 980 | r = kvm_get_dirty_log(kvm, log, &is_dirty); |
| 981 | if (r) |
| 982 | goto out; |
| 983 | |
| 984 | /* If nothing is dirty, don't bother messing with page tables. */ |
| 985 | if (is_dirty) { |
Paolo Bonzini | 9f6b802 | 2015-05-17 16:20:07 +0200 | [diff] [blame^] | 986 | slots = kvm_memslots(kvm); |
| 987 | memslot = id_to_memslot(slots, log->slot); |
Sanjay Lal | 669e846 | 2012-11-21 18:34:02 -0800 | [diff] [blame] | 988 | |
| 989 | ga = memslot->base_gfn << PAGE_SHIFT; |
| 990 | ga_end = ga + (memslot->npages << PAGE_SHIFT); |
| 991 | |
Deng-Cheng Zhu | 6ad78a5 | 2014-06-26 12:11:35 -0700 | [diff] [blame] | 992 | kvm_info("%s: dirty, ga: %#lx, ga_end %#lx\n", __func__, ga, |
| 993 | ga_end); |
Sanjay Lal | 669e846 | 2012-11-21 18:34:02 -0800 | [diff] [blame] | 994 | |
| 995 | n = kvm_dirty_bitmap_bytes(memslot); |
| 996 | memset(memslot->dirty_bitmap, 0, n); |
| 997 | } |
| 998 | |
| 999 | r = 0; |
| 1000 | out: |
| 1001 | mutex_unlock(&kvm->slots_lock); |
| 1002 | return r; |
| 1003 | |
| 1004 | } |
| 1005 | |
| 1006 | long kvm_arch_vm_ioctl(struct file *filp, unsigned int ioctl, unsigned long arg) |
| 1007 | { |
| 1008 | long r; |
| 1009 | |
| 1010 | switch (ioctl) { |
| 1011 | default: |
David Daney | ed82985 | 2013-05-23 09:49:10 -0700 | [diff] [blame] | 1012 | r = -ENOIOCTLCMD; |
Sanjay Lal | 669e846 | 2012-11-21 18:34:02 -0800 | [diff] [blame] | 1013 | } |
| 1014 | |
| 1015 | return r; |
| 1016 | } |
| 1017 | |
| 1018 | int kvm_arch_init(void *opaque) |
| 1019 | { |
Sanjay Lal | 669e846 | 2012-11-21 18:34:02 -0800 | [diff] [blame] | 1020 | if (kvm_mips_callbacks) { |
| 1021 | kvm_err("kvm: module already exists\n"); |
| 1022 | return -EEXIST; |
| 1023 | } |
| 1024 | |
Deng-Cheng Zhu | d98403a | 2014-06-26 12:11:36 -0700 | [diff] [blame] | 1025 | return kvm_mips_emulation_init(&kvm_mips_callbacks); |
Sanjay Lal | 669e846 | 2012-11-21 18:34:02 -0800 | [diff] [blame] | 1026 | } |
| 1027 | |
| 1028 | void kvm_arch_exit(void) |
| 1029 | { |
| 1030 | kvm_mips_callbacks = NULL; |
| 1031 | } |
| 1032 | |
Deng-Cheng Zhu | d116e81 | 2014-06-26 12:11:34 -0700 | [diff] [blame] | 1033 | int kvm_arch_vcpu_ioctl_get_sregs(struct kvm_vcpu *vcpu, |
| 1034 | struct kvm_sregs *sregs) |
Sanjay Lal | 669e846 | 2012-11-21 18:34:02 -0800 | [diff] [blame] | 1035 | { |
David Daney | ed82985 | 2013-05-23 09:49:10 -0700 | [diff] [blame] | 1036 | return -ENOIOCTLCMD; |
Sanjay Lal | 669e846 | 2012-11-21 18:34:02 -0800 | [diff] [blame] | 1037 | } |
| 1038 | |
Deng-Cheng Zhu | d116e81 | 2014-06-26 12:11:34 -0700 | [diff] [blame] | 1039 | int kvm_arch_vcpu_ioctl_set_sregs(struct kvm_vcpu *vcpu, |
| 1040 | struct kvm_sregs *sregs) |
Sanjay Lal | 669e846 | 2012-11-21 18:34:02 -0800 | [diff] [blame] | 1041 | { |
David Daney | ed82985 | 2013-05-23 09:49:10 -0700 | [diff] [blame] | 1042 | return -ENOIOCTLCMD; |
Sanjay Lal | 669e846 | 2012-11-21 18:34:02 -0800 | [diff] [blame] | 1043 | } |
| 1044 | |
Dominik Dingel | 31928aa | 2014-12-04 15:47:07 +0100 | [diff] [blame] | 1045 | void kvm_arch_vcpu_postcreate(struct kvm_vcpu *vcpu) |
Sanjay Lal | 669e846 | 2012-11-21 18:34:02 -0800 | [diff] [blame] | 1046 | { |
Sanjay Lal | 669e846 | 2012-11-21 18:34:02 -0800 | [diff] [blame] | 1047 | } |
| 1048 | |
| 1049 | int kvm_arch_vcpu_ioctl_get_fpu(struct kvm_vcpu *vcpu, struct kvm_fpu *fpu) |
| 1050 | { |
David Daney | ed82985 | 2013-05-23 09:49:10 -0700 | [diff] [blame] | 1051 | return -ENOIOCTLCMD; |
Sanjay Lal | 669e846 | 2012-11-21 18:34:02 -0800 | [diff] [blame] | 1052 | } |
| 1053 | |
| 1054 | int kvm_arch_vcpu_ioctl_set_fpu(struct kvm_vcpu *vcpu, struct kvm_fpu *fpu) |
| 1055 | { |
David Daney | ed82985 | 2013-05-23 09:49:10 -0700 | [diff] [blame] | 1056 | return -ENOIOCTLCMD; |
Sanjay Lal | 669e846 | 2012-11-21 18:34:02 -0800 | [diff] [blame] | 1057 | } |
| 1058 | |
| 1059 | int kvm_arch_vcpu_fault(struct kvm_vcpu *vcpu, struct vm_fault *vmf) |
| 1060 | { |
| 1061 | return VM_FAULT_SIGBUS; |
| 1062 | } |
| 1063 | |
Alexander Graf | 784aa3d | 2014-07-14 18:27:35 +0200 | [diff] [blame] | 1064 | int kvm_vm_ioctl_check_extension(struct kvm *kvm, long ext) |
Sanjay Lal | 669e846 | 2012-11-21 18:34:02 -0800 | [diff] [blame] | 1065 | { |
| 1066 | int r; |
| 1067 | |
| 1068 | switch (ext) { |
David Daney | 4c73fb2 | 2013-05-23 09:49:09 -0700 | [diff] [blame] | 1069 | case KVM_CAP_ONE_REG: |
James Hogan | 5fafd874 | 2014-12-08 23:07:56 +0000 | [diff] [blame] | 1070 | case KVM_CAP_ENABLE_CAP: |
David Daney | 4c73fb2 | 2013-05-23 09:49:09 -0700 | [diff] [blame] | 1071 | r = 1; |
| 1072 | break; |
Sanjay Lal | 669e846 | 2012-11-21 18:34:02 -0800 | [diff] [blame] | 1073 | case KVM_CAP_COALESCED_MMIO: |
| 1074 | r = KVM_COALESCED_MMIO_PAGE_OFFSET; |
| 1075 | break; |
James Hogan | 5fafd874 | 2014-12-08 23:07:56 +0000 | [diff] [blame] | 1076 | case KVM_CAP_MIPS_FPU: |
| 1077 | r = !!cpu_has_fpu; |
| 1078 | break; |
James Hogan | d952bd0 | 2014-12-08 23:07:56 +0000 | [diff] [blame] | 1079 | case KVM_CAP_MIPS_MSA: |
| 1080 | /* |
| 1081 | * We don't support MSA vector partitioning yet: |
| 1082 | * 1) It would require explicit support which can't be tested |
| 1083 | * yet due to lack of support in current hardware. |
| 1084 | * 2) It extends the state that would need to be saved/restored |
| 1085 | * by e.g. QEMU for migration. |
| 1086 | * |
| 1087 | * When vector partitioning hardware becomes available, support |
| 1088 | * could be added by requiring a flag when enabling |
| 1089 | * KVM_CAP_MIPS_MSA capability to indicate that userland knows |
| 1090 | * to save/restore the appropriate extra state. |
| 1091 | */ |
| 1092 | r = cpu_has_msa && !(boot_cpu_data.msa_id & MSA_IR_WRPF); |
| 1093 | break; |
Sanjay Lal | 669e846 | 2012-11-21 18:34:02 -0800 | [diff] [blame] | 1094 | default: |
| 1095 | r = 0; |
| 1096 | break; |
| 1097 | } |
| 1098 | return r; |
Sanjay Lal | 669e846 | 2012-11-21 18:34:02 -0800 | [diff] [blame] | 1099 | } |
| 1100 | |
| 1101 | int kvm_cpu_has_pending_timer(struct kvm_vcpu *vcpu) |
| 1102 | { |
| 1103 | return kvm_mips_pending_timer(vcpu); |
| 1104 | } |
| 1105 | |
| 1106 | int kvm_arch_vcpu_dump_regs(struct kvm_vcpu *vcpu) |
| 1107 | { |
| 1108 | int i; |
| 1109 | struct mips_coproc *cop0; |
| 1110 | |
| 1111 | if (!vcpu) |
| 1112 | return -1; |
| 1113 | |
Deng-Cheng Zhu | 6ad78a5 | 2014-06-26 12:11:35 -0700 | [diff] [blame] | 1114 | kvm_debug("VCPU Register Dump:\n"); |
| 1115 | kvm_debug("\tpc = 0x%08lx\n", vcpu->arch.pc); |
| 1116 | kvm_debug("\texceptions: %08lx\n", vcpu->arch.pending_exceptions); |
Sanjay Lal | 669e846 | 2012-11-21 18:34:02 -0800 | [diff] [blame] | 1117 | |
| 1118 | for (i = 0; i < 32; i += 4) { |
Deng-Cheng Zhu | 6ad78a5 | 2014-06-26 12:11:35 -0700 | [diff] [blame] | 1119 | kvm_debug("\tgpr%02d: %08lx %08lx %08lx %08lx\n", i, |
Sanjay Lal | 669e846 | 2012-11-21 18:34:02 -0800 | [diff] [blame] | 1120 | vcpu->arch.gprs[i], |
| 1121 | vcpu->arch.gprs[i + 1], |
| 1122 | vcpu->arch.gprs[i + 2], vcpu->arch.gprs[i + 3]); |
| 1123 | } |
Deng-Cheng Zhu | 6ad78a5 | 2014-06-26 12:11:35 -0700 | [diff] [blame] | 1124 | kvm_debug("\thi: 0x%08lx\n", vcpu->arch.hi); |
| 1125 | kvm_debug("\tlo: 0x%08lx\n", vcpu->arch.lo); |
Sanjay Lal | 669e846 | 2012-11-21 18:34:02 -0800 | [diff] [blame] | 1126 | |
| 1127 | cop0 = vcpu->arch.cop0; |
Deng-Cheng Zhu | 6ad78a5 | 2014-06-26 12:11:35 -0700 | [diff] [blame] | 1128 | kvm_debug("\tStatus: 0x%08lx, Cause: 0x%08lx\n", |
| 1129 | kvm_read_c0_guest_status(cop0), |
| 1130 | kvm_read_c0_guest_cause(cop0)); |
Sanjay Lal | 669e846 | 2012-11-21 18:34:02 -0800 | [diff] [blame] | 1131 | |
Deng-Cheng Zhu | 6ad78a5 | 2014-06-26 12:11:35 -0700 | [diff] [blame] | 1132 | kvm_debug("\tEPC: 0x%08lx\n", kvm_read_c0_guest_epc(cop0)); |
Sanjay Lal | 669e846 | 2012-11-21 18:34:02 -0800 | [diff] [blame] | 1133 | |
| 1134 | return 0; |
| 1135 | } |
| 1136 | |
| 1137 | int kvm_arch_vcpu_ioctl_set_regs(struct kvm_vcpu *vcpu, struct kvm_regs *regs) |
| 1138 | { |
| 1139 | int i; |
| 1140 | |
David Daney | 8d17dd0 | 2013-05-23 09:49:08 -0700 | [diff] [blame] | 1141 | for (i = 1; i < ARRAY_SIZE(vcpu->arch.gprs); i++) |
David Daney | bf32ebf | 2013-05-23 09:49:07 -0700 | [diff] [blame] | 1142 | vcpu->arch.gprs[i] = regs->gpr[i]; |
David Daney | 8d17dd0 | 2013-05-23 09:49:08 -0700 | [diff] [blame] | 1143 | vcpu->arch.gprs[0] = 0; /* zero is special, and cannot be set. */ |
Sanjay Lal | 669e846 | 2012-11-21 18:34:02 -0800 | [diff] [blame] | 1144 | vcpu->arch.hi = regs->hi; |
| 1145 | vcpu->arch.lo = regs->lo; |
| 1146 | vcpu->arch.pc = regs->pc; |
| 1147 | |
David Daney | 4c73fb2 | 2013-05-23 09:49:09 -0700 | [diff] [blame] | 1148 | return 0; |
Sanjay Lal | 669e846 | 2012-11-21 18:34:02 -0800 | [diff] [blame] | 1149 | } |
| 1150 | |
| 1151 | int kvm_arch_vcpu_ioctl_get_regs(struct kvm_vcpu *vcpu, struct kvm_regs *regs) |
| 1152 | { |
| 1153 | int i; |
| 1154 | |
David Daney | 8d17dd0 | 2013-05-23 09:49:08 -0700 | [diff] [blame] | 1155 | for (i = 0; i < ARRAY_SIZE(vcpu->arch.gprs); i++) |
David Daney | bf32ebf | 2013-05-23 09:49:07 -0700 | [diff] [blame] | 1156 | regs->gpr[i] = vcpu->arch.gprs[i]; |
Sanjay Lal | 669e846 | 2012-11-21 18:34:02 -0800 | [diff] [blame] | 1157 | |
| 1158 | regs->hi = vcpu->arch.hi; |
| 1159 | regs->lo = vcpu->arch.lo; |
| 1160 | regs->pc = vcpu->arch.pc; |
| 1161 | |
David Daney | 4c73fb2 | 2013-05-23 09:49:09 -0700 | [diff] [blame] | 1162 | return 0; |
Sanjay Lal | 669e846 | 2012-11-21 18:34:02 -0800 | [diff] [blame] | 1163 | } |
| 1164 | |
James Hogan | 0fae34f | 2014-05-29 10:16:39 +0100 | [diff] [blame] | 1165 | static void kvm_mips_comparecount_func(unsigned long data) |
Sanjay Lal | 669e846 | 2012-11-21 18:34:02 -0800 | [diff] [blame] | 1166 | { |
| 1167 | struct kvm_vcpu *vcpu = (struct kvm_vcpu *)data; |
| 1168 | |
| 1169 | kvm_mips_callbacks->queue_timer_int(vcpu); |
| 1170 | |
| 1171 | vcpu->arch.wait = 0; |
Deng-Cheng Zhu | d116e81 | 2014-06-26 12:11:34 -0700 | [diff] [blame] | 1172 | if (waitqueue_active(&vcpu->wq)) |
Sanjay Lal | 669e846 | 2012-11-21 18:34:02 -0800 | [diff] [blame] | 1173 | wake_up_interruptible(&vcpu->wq); |
Sanjay Lal | 669e846 | 2012-11-21 18:34:02 -0800 | [diff] [blame] | 1174 | } |
| 1175 | |
Deng-Cheng Zhu | d116e81 | 2014-06-26 12:11:34 -0700 | [diff] [blame] | 1176 | /* low level hrtimer wake routine */ |
James Hogan | 0fae34f | 2014-05-29 10:16:39 +0100 | [diff] [blame] | 1177 | static enum hrtimer_restart kvm_mips_comparecount_wakeup(struct hrtimer *timer) |
Sanjay Lal | 669e846 | 2012-11-21 18:34:02 -0800 | [diff] [blame] | 1178 | { |
| 1179 | struct kvm_vcpu *vcpu; |
| 1180 | |
| 1181 | vcpu = container_of(timer, struct kvm_vcpu, arch.comparecount_timer); |
| 1182 | kvm_mips_comparecount_func((unsigned long) vcpu); |
James Hogan | e30492b | 2014-05-29 10:16:35 +0100 | [diff] [blame] | 1183 | return kvm_mips_count_timeout(vcpu); |
Sanjay Lal | 669e846 | 2012-11-21 18:34:02 -0800 | [diff] [blame] | 1184 | } |
| 1185 | |
| 1186 | int kvm_arch_vcpu_init(struct kvm_vcpu *vcpu) |
| 1187 | { |
| 1188 | kvm_mips_callbacks->vcpu_init(vcpu); |
| 1189 | hrtimer_init(&vcpu->arch.comparecount_timer, CLOCK_MONOTONIC, |
| 1190 | HRTIMER_MODE_REL); |
| 1191 | vcpu->arch.comparecount_timer.function = kvm_mips_comparecount_wakeup; |
Sanjay Lal | 669e846 | 2012-11-21 18:34:02 -0800 | [diff] [blame] | 1192 | return 0; |
| 1193 | } |
| 1194 | |
Deng-Cheng Zhu | d116e81 | 2014-06-26 12:11:34 -0700 | [diff] [blame] | 1195 | int kvm_arch_vcpu_ioctl_translate(struct kvm_vcpu *vcpu, |
| 1196 | struct kvm_translation *tr) |
Sanjay Lal | 669e846 | 2012-11-21 18:34:02 -0800 | [diff] [blame] | 1197 | { |
| 1198 | return 0; |
| 1199 | } |
| 1200 | |
| 1201 | /* Initial guest state */ |
| 1202 | int kvm_arch_vcpu_setup(struct kvm_vcpu *vcpu) |
| 1203 | { |
| 1204 | return kvm_mips_callbacks->vcpu_setup(vcpu); |
| 1205 | } |
| 1206 | |
Deng-Cheng Zhu | d116e81 | 2014-06-26 12:11:34 -0700 | [diff] [blame] | 1207 | static void kvm_mips_set_c0_status(void) |
Sanjay Lal | 669e846 | 2012-11-21 18:34:02 -0800 | [diff] [blame] | 1208 | { |
| 1209 | uint32_t status = read_c0_status(); |
| 1210 | |
Sanjay Lal | 669e846 | 2012-11-21 18:34:02 -0800 | [diff] [blame] | 1211 | if (cpu_has_dsp) |
| 1212 | status |= (ST0_MX); |
| 1213 | |
| 1214 | write_c0_status(status); |
| 1215 | ehb(); |
| 1216 | } |
| 1217 | |
| 1218 | /* |
| 1219 | * Return value is in the form (errcode<<2 | RESUME_FLAG_HOST | RESUME_FLAG_NV) |
| 1220 | */ |
| 1221 | int kvm_mips_handle_exit(struct kvm_run *run, struct kvm_vcpu *vcpu) |
| 1222 | { |
| 1223 | uint32_t cause = vcpu->arch.host_cp0_cause; |
| 1224 | uint32_t exccode = (cause >> CAUSEB_EXCCODE) & 0x1f; |
| 1225 | uint32_t __user *opc = (uint32_t __user *) vcpu->arch.pc; |
| 1226 | unsigned long badvaddr = vcpu->arch.host_cp0_badvaddr; |
| 1227 | enum emulation_result er = EMULATE_DONE; |
| 1228 | int ret = RESUME_GUEST; |
| 1229 | |
James Hogan | c4c6f2c | 2015-02-04 10:52:03 +0000 | [diff] [blame] | 1230 | /* re-enable HTW before enabling interrupts */ |
| 1231 | htw_start(); |
| 1232 | |
Sanjay Lal | 669e846 | 2012-11-21 18:34:02 -0800 | [diff] [blame] | 1233 | /* Set a default exit reason */ |
| 1234 | run->exit_reason = KVM_EXIT_UNKNOWN; |
| 1235 | run->ready_for_interrupt_injection = 1; |
| 1236 | |
Deng-Cheng Zhu | d116e81 | 2014-06-26 12:11:34 -0700 | [diff] [blame] | 1237 | /* |
| 1238 | * Set the appropriate status bits based on host CPU features, |
| 1239 | * before we hit the scheduler |
| 1240 | */ |
Sanjay Lal | 669e846 | 2012-11-21 18:34:02 -0800 | [diff] [blame] | 1241 | kvm_mips_set_c0_status(); |
| 1242 | |
| 1243 | local_irq_enable(); |
| 1244 | |
| 1245 | kvm_debug("kvm_mips_handle_exit: cause: %#x, PC: %p, kvm_run: %p, kvm_vcpu: %p\n", |
| 1246 | cause, opc, run, vcpu); |
| 1247 | |
Deng-Cheng Zhu | d116e81 | 2014-06-26 12:11:34 -0700 | [diff] [blame] | 1248 | /* |
| 1249 | * Do a privilege check, if in UM most of these exit conditions end up |
Sanjay Lal | 669e846 | 2012-11-21 18:34:02 -0800 | [diff] [blame] | 1250 | * causing an exception to be delivered to the Guest Kernel |
| 1251 | */ |
| 1252 | er = kvm_mips_check_privilege(cause, opc, run, vcpu); |
| 1253 | if (er == EMULATE_PRIV_FAIL) { |
| 1254 | goto skip_emul; |
| 1255 | } else if (er == EMULATE_FAIL) { |
| 1256 | run->exit_reason = KVM_EXIT_INTERNAL_ERROR; |
| 1257 | ret = RESUME_HOST; |
| 1258 | goto skip_emul; |
| 1259 | } |
| 1260 | |
| 1261 | switch (exccode) { |
| 1262 | case T_INT: |
| 1263 | kvm_debug("[%d]T_INT @ %p\n", vcpu->vcpu_id, opc); |
| 1264 | |
| 1265 | ++vcpu->stat.int_exits; |
| 1266 | trace_kvm_exit(vcpu, INT_EXITS); |
| 1267 | |
Deng-Cheng Zhu | d116e81 | 2014-06-26 12:11:34 -0700 | [diff] [blame] | 1268 | if (need_resched()) |
Sanjay Lal | 669e846 | 2012-11-21 18:34:02 -0800 | [diff] [blame] | 1269 | cond_resched(); |
Sanjay Lal | 669e846 | 2012-11-21 18:34:02 -0800 | [diff] [blame] | 1270 | |
| 1271 | ret = RESUME_GUEST; |
| 1272 | break; |
| 1273 | |
| 1274 | case T_COP_UNUSABLE: |
| 1275 | kvm_debug("T_COP_UNUSABLE: @ PC: %p\n", opc); |
| 1276 | |
| 1277 | ++vcpu->stat.cop_unusable_exits; |
| 1278 | trace_kvm_exit(vcpu, COP_UNUSABLE_EXITS); |
| 1279 | ret = kvm_mips_callbacks->handle_cop_unusable(vcpu); |
| 1280 | /* XXXKYMA: Might need to return to user space */ |
Deng-Cheng Zhu | d116e81 | 2014-06-26 12:11:34 -0700 | [diff] [blame] | 1281 | if (run->exit_reason == KVM_EXIT_IRQ_WINDOW_OPEN) |
Sanjay Lal | 669e846 | 2012-11-21 18:34:02 -0800 | [diff] [blame] | 1282 | ret = RESUME_HOST; |
Sanjay Lal | 669e846 | 2012-11-21 18:34:02 -0800 | [diff] [blame] | 1283 | break; |
| 1284 | |
| 1285 | case T_TLB_MOD: |
| 1286 | ++vcpu->stat.tlbmod_exits; |
| 1287 | trace_kvm_exit(vcpu, TLBMOD_EXITS); |
| 1288 | ret = kvm_mips_callbacks->handle_tlb_mod(vcpu); |
| 1289 | break; |
| 1290 | |
| 1291 | case T_TLB_ST_MISS: |
Deng-Cheng Zhu | d116e81 | 2014-06-26 12:11:34 -0700 | [diff] [blame] | 1292 | kvm_debug("TLB ST fault: cause %#x, status %#lx, PC: %p, BadVaddr: %#lx\n", |
| 1293 | cause, kvm_read_c0_guest_status(vcpu->arch.cop0), opc, |
| 1294 | badvaddr); |
Sanjay Lal | 669e846 | 2012-11-21 18:34:02 -0800 | [diff] [blame] | 1295 | |
| 1296 | ++vcpu->stat.tlbmiss_st_exits; |
| 1297 | trace_kvm_exit(vcpu, TLBMISS_ST_EXITS); |
| 1298 | ret = kvm_mips_callbacks->handle_tlb_st_miss(vcpu); |
| 1299 | break; |
| 1300 | |
| 1301 | case T_TLB_LD_MISS: |
| 1302 | kvm_debug("TLB LD fault: cause %#x, PC: %p, BadVaddr: %#lx\n", |
| 1303 | cause, opc, badvaddr); |
| 1304 | |
| 1305 | ++vcpu->stat.tlbmiss_ld_exits; |
| 1306 | trace_kvm_exit(vcpu, TLBMISS_LD_EXITS); |
| 1307 | ret = kvm_mips_callbacks->handle_tlb_ld_miss(vcpu); |
| 1308 | break; |
| 1309 | |
| 1310 | case T_ADDR_ERR_ST: |
| 1311 | ++vcpu->stat.addrerr_st_exits; |
| 1312 | trace_kvm_exit(vcpu, ADDRERR_ST_EXITS); |
| 1313 | ret = kvm_mips_callbacks->handle_addr_err_st(vcpu); |
| 1314 | break; |
| 1315 | |
| 1316 | case T_ADDR_ERR_LD: |
| 1317 | ++vcpu->stat.addrerr_ld_exits; |
| 1318 | trace_kvm_exit(vcpu, ADDRERR_LD_EXITS); |
| 1319 | ret = kvm_mips_callbacks->handle_addr_err_ld(vcpu); |
| 1320 | break; |
| 1321 | |
| 1322 | case T_SYSCALL: |
| 1323 | ++vcpu->stat.syscall_exits; |
| 1324 | trace_kvm_exit(vcpu, SYSCALL_EXITS); |
| 1325 | ret = kvm_mips_callbacks->handle_syscall(vcpu); |
| 1326 | break; |
| 1327 | |
| 1328 | case T_RES_INST: |
| 1329 | ++vcpu->stat.resvd_inst_exits; |
| 1330 | trace_kvm_exit(vcpu, RESVD_INST_EXITS); |
| 1331 | ret = kvm_mips_callbacks->handle_res_inst(vcpu); |
| 1332 | break; |
| 1333 | |
| 1334 | case T_BREAK: |
| 1335 | ++vcpu->stat.break_inst_exits; |
| 1336 | trace_kvm_exit(vcpu, BREAK_INST_EXITS); |
| 1337 | ret = kvm_mips_callbacks->handle_break(vcpu); |
| 1338 | break; |
| 1339 | |
James Hogan | 0a56042 | 2015-02-06 16:03:57 +0000 | [diff] [blame] | 1340 | case T_TRAP: |
| 1341 | ++vcpu->stat.trap_inst_exits; |
| 1342 | trace_kvm_exit(vcpu, TRAP_INST_EXITS); |
| 1343 | ret = kvm_mips_callbacks->handle_trap(vcpu); |
| 1344 | break; |
| 1345 | |
James Hogan | c2537ed | 2015-02-06 10:56:27 +0000 | [diff] [blame] | 1346 | case T_MSAFPE: |
| 1347 | ++vcpu->stat.msa_fpe_exits; |
| 1348 | trace_kvm_exit(vcpu, MSA_FPE_EXITS); |
| 1349 | ret = kvm_mips_callbacks->handle_msa_fpe(vcpu); |
| 1350 | break; |
| 1351 | |
James Hogan | 1c0cd66 | 2015-02-06 10:56:27 +0000 | [diff] [blame] | 1352 | case T_FPE: |
| 1353 | ++vcpu->stat.fpe_exits; |
| 1354 | trace_kvm_exit(vcpu, FPE_EXITS); |
| 1355 | ret = kvm_mips_callbacks->handle_fpe(vcpu); |
| 1356 | break; |
| 1357 | |
James Hogan | 98119ad | 2015-02-06 11:11:56 +0000 | [diff] [blame] | 1358 | case T_MSADIS: |
James Hogan | c2537ed | 2015-02-06 10:56:27 +0000 | [diff] [blame] | 1359 | ++vcpu->stat.msa_disabled_exits; |
| 1360 | trace_kvm_exit(vcpu, MSA_DISABLED_EXITS); |
James Hogan | 98119ad | 2015-02-06 11:11:56 +0000 | [diff] [blame] | 1361 | ret = kvm_mips_callbacks->handle_msa_disabled(vcpu); |
| 1362 | break; |
| 1363 | |
Sanjay Lal | 669e846 | 2012-11-21 18:34:02 -0800 | [diff] [blame] | 1364 | default: |
Deng-Cheng Zhu | d116e81 | 2014-06-26 12:11:34 -0700 | [diff] [blame] | 1365 | kvm_err("Exception Code: %d, not yet handled, @ PC: %p, inst: 0x%08x BadVaddr: %#lx Status: %#lx\n", |
| 1366 | exccode, opc, kvm_get_inst(opc, vcpu), badvaddr, |
| 1367 | kvm_read_c0_guest_status(vcpu->arch.cop0)); |
Sanjay Lal | 669e846 | 2012-11-21 18:34:02 -0800 | [diff] [blame] | 1368 | kvm_arch_vcpu_dump_regs(vcpu); |
| 1369 | run->exit_reason = KVM_EXIT_INTERNAL_ERROR; |
| 1370 | ret = RESUME_HOST; |
| 1371 | break; |
| 1372 | |
| 1373 | } |
| 1374 | |
| 1375 | skip_emul: |
| 1376 | local_irq_disable(); |
| 1377 | |
| 1378 | if (er == EMULATE_DONE && !(ret & RESUME_HOST)) |
| 1379 | kvm_mips_deliver_interrupts(vcpu, cause); |
| 1380 | |
| 1381 | if (!(ret & RESUME_HOST)) { |
Deng-Cheng Zhu | d116e81 | 2014-06-26 12:11:34 -0700 | [diff] [blame] | 1382 | /* Only check for signals if not already exiting to userspace */ |
Sanjay Lal | 669e846 | 2012-11-21 18:34:02 -0800 | [diff] [blame] | 1383 | if (signal_pending(current)) { |
| 1384 | run->exit_reason = KVM_EXIT_INTR; |
| 1385 | ret = (-EINTR << 2) | RESUME_HOST; |
| 1386 | ++vcpu->stat.signal_exits; |
| 1387 | trace_kvm_exit(vcpu, SIGNAL_EXITS); |
| 1388 | } |
| 1389 | } |
| 1390 | |
James Hogan | 98e91b8 | 2014-11-18 14:09:12 +0000 | [diff] [blame] | 1391 | if (ret == RESUME_GUEST) { |
| 1392 | /* |
James Hogan | 539cb89fb | 2015-03-05 11:43:36 +0000 | [diff] [blame] | 1393 | * If FPU / MSA are enabled (i.e. the guest's FPU / MSA context |
| 1394 | * is live), restore FCR31 / MSACSR. |
James Hogan | 98e91b8 | 2014-11-18 14:09:12 +0000 | [diff] [blame] | 1395 | * |
| 1396 | * This should be before returning to the guest exception |
James Hogan | 539cb89fb | 2015-03-05 11:43:36 +0000 | [diff] [blame] | 1397 | * vector, as it may well cause an [MSA] FP exception if there |
| 1398 | * are pending exception bits unmasked. (see |
James Hogan | 98e91b8 | 2014-11-18 14:09:12 +0000 | [diff] [blame] | 1399 | * kvm_mips_csr_die_notifier() for how that is handled). |
| 1400 | */ |
| 1401 | if (kvm_mips_guest_has_fpu(&vcpu->arch) && |
| 1402 | read_c0_status() & ST0_CU1) |
| 1403 | __kvm_restore_fcsr(&vcpu->arch); |
James Hogan | 539cb89fb | 2015-03-05 11:43:36 +0000 | [diff] [blame] | 1404 | |
| 1405 | if (kvm_mips_guest_has_msa(&vcpu->arch) && |
| 1406 | read_c0_config5() & MIPS_CONF5_MSAEN) |
| 1407 | __kvm_restore_msacsr(&vcpu->arch); |
James Hogan | 98e91b8 | 2014-11-18 14:09:12 +0000 | [diff] [blame] | 1408 | } |
| 1409 | |
James Hogan | c4c6f2c | 2015-02-04 10:52:03 +0000 | [diff] [blame] | 1410 | /* Disable HTW before returning to guest or host */ |
| 1411 | htw_stop(); |
| 1412 | |
Sanjay Lal | 669e846 | 2012-11-21 18:34:02 -0800 | [diff] [blame] | 1413 | return ret; |
| 1414 | } |
| 1415 | |
James Hogan | 98e91b8 | 2014-11-18 14:09:12 +0000 | [diff] [blame] | 1416 | /* Enable FPU for guest and restore context */ |
| 1417 | void kvm_own_fpu(struct kvm_vcpu *vcpu) |
| 1418 | { |
| 1419 | struct mips_coproc *cop0 = vcpu->arch.cop0; |
| 1420 | unsigned int sr, cfg5; |
| 1421 | |
| 1422 | preempt_disable(); |
| 1423 | |
James Hogan | 539cb89fb | 2015-03-05 11:43:36 +0000 | [diff] [blame] | 1424 | sr = kvm_read_c0_guest_status(cop0); |
| 1425 | |
| 1426 | /* |
| 1427 | * If MSA state is already live, it is undefined how it interacts with |
| 1428 | * FR=0 FPU state, and we don't want to hit reserved instruction |
| 1429 | * exceptions trying to save the MSA state later when CU=1 && FR=1, so |
| 1430 | * play it safe and save it first. |
| 1431 | * |
| 1432 | * In theory we shouldn't ever hit this case since kvm_lose_fpu() should |
| 1433 | * get called when guest CU1 is set, however we can't trust the guest |
| 1434 | * not to clobber the status register directly via the commpage. |
| 1435 | */ |
| 1436 | if (cpu_has_msa && sr & ST0_CU1 && !(sr & ST0_FR) && |
| 1437 | vcpu->arch.fpu_inuse & KVM_MIPS_FPU_MSA) |
| 1438 | kvm_lose_fpu(vcpu); |
| 1439 | |
James Hogan | 98e91b8 | 2014-11-18 14:09:12 +0000 | [diff] [blame] | 1440 | /* |
| 1441 | * Enable FPU for guest |
| 1442 | * We set FR and FRE according to guest context |
| 1443 | */ |
James Hogan | 98e91b8 | 2014-11-18 14:09:12 +0000 | [diff] [blame] | 1444 | change_c0_status(ST0_CU1 | ST0_FR, sr); |
| 1445 | if (cpu_has_fre) { |
| 1446 | cfg5 = kvm_read_c0_guest_config5(cop0); |
| 1447 | change_c0_config5(MIPS_CONF5_FRE, cfg5); |
| 1448 | } |
| 1449 | enable_fpu_hazard(); |
| 1450 | |
| 1451 | /* If guest FPU state not active, restore it now */ |
| 1452 | if (!(vcpu->arch.fpu_inuse & KVM_MIPS_FPU_FPU)) { |
| 1453 | __kvm_restore_fpu(&vcpu->arch); |
| 1454 | vcpu->arch.fpu_inuse |= KVM_MIPS_FPU_FPU; |
| 1455 | } |
| 1456 | |
| 1457 | preempt_enable(); |
| 1458 | } |
| 1459 | |
James Hogan | 539cb89fb | 2015-03-05 11:43:36 +0000 | [diff] [blame] | 1460 | #ifdef CONFIG_CPU_HAS_MSA |
| 1461 | /* Enable MSA for guest and restore context */ |
| 1462 | void kvm_own_msa(struct kvm_vcpu *vcpu) |
| 1463 | { |
| 1464 | struct mips_coproc *cop0 = vcpu->arch.cop0; |
| 1465 | unsigned int sr, cfg5; |
| 1466 | |
| 1467 | preempt_disable(); |
| 1468 | |
| 1469 | /* |
| 1470 | * Enable FPU if enabled in guest, since we're restoring FPU context |
| 1471 | * anyway. We set FR and FRE according to guest context. |
| 1472 | */ |
| 1473 | if (kvm_mips_guest_has_fpu(&vcpu->arch)) { |
| 1474 | sr = kvm_read_c0_guest_status(cop0); |
| 1475 | |
| 1476 | /* |
| 1477 | * If FR=0 FPU state is already live, it is undefined how it |
| 1478 | * interacts with MSA state, so play it safe and save it first. |
| 1479 | */ |
| 1480 | if (!(sr & ST0_FR) && |
| 1481 | (vcpu->arch.fpu_inuse & (KVM_MIPS_FPU_FPU | |
| 1482 | KVM_MIPS_FPU_MSA)) == KVM_MIPS_FPU_FPU) |
| 1483 | kvm_lose_fpu(vcpu); |
| 1484 | |
| 1485 | change_c0_status(ST0_CU1 | ST0_FR, sr); |
| 1486 | if (sr & ST0_CU1 && cpu_has_fre) { |
| 1487 | cfg5 = kvm_read_c0_guest_config5(cop0); |
| 1488 | change_c0_config5(MIPS_CONF5_FRE, cfg5); |
| 1489 | } |
| 1490 | } |
| 1491 | |
| 1492 | /* Enable MSA for guest */ |
| 1493 | set_c0_config5(MIPS_CONF5_MSAEN); |
| 1494 | enable_fpu_hazard(); |
| 1495 | |
| 1496 | switch (vcpu->arch.fpu_inuse & (KVM_MIPS_FPU_FPU | KVM_MIPS_FPU_MSA)) { |
| 1497 | case KVM_MIPS_FPU_FPU: |
| 1498 | /* |
| 1499 | * Guest FPU state already loaded, only restore upper MSA state |
| 1500 | */ |
| 1501 | __kvm_restore_msa_upper(&vcpu->arch); |
| 1502 | vcpu->arch.fpu_inuse |= KVM_MIPS_FPU_MSA; |
| 1503 | break; |
| 1504 | case 0: |
| 1505 | /* Neither FPU or MSA already active, restore full MSA state */ |
| 1506 | __kvm_restore_msa(&vcpu->arch); |
| 1507 | vcpu->arch.fpu_inuse |= KVM_MIPS_FPU_MSA; |
| 1508 | if (kvm_mips_guest_has_fpu(&vcpu->arch)) |
| 1509 | vcpu->arch.fpu_inuse |= KVM_MIPS_FPU_FPU; |
| 1510 | break; |
| 1511 | default: |
| 1512 | break; |
| 1513 | } |
| 1514 | |
| 1515 | preempt_enable(); |
| 1516 | } |
| 1517 | #endif |
| 1518 | |
| 1519 | /* Drop FPU & MSA without saving it */ |
James Hogan | 98e91b8 | 2014-11-18 14:09:12 +0000 | [diff] [blame] | 1520 | void kvm_drop_fpu(struct kvm_vcpu *vcpu) |
| 1521 | { |
| 1522 | preempt_disable(); |
James Hogan | 539cb89fb | 2015-03-05 11:43:36 +0000 | [diff] [blame] | 1523 | if (cpu_has_msa && vcpu->arch.fpu_inuse & KVM_MIPS_FPU_MSA) { |
| 1524 | disable_msa(); |
| 1525 | vcpu->arch.fpu_inuse &= ~KVM_MIPS_FPU_MSA; |
| 1526 | } |
James Hogan | 98e91b8 | 2014-11-18 14:09:12 +0000 | [diff] [blame] | 1527 | if (vcpu->arch.fpu_inuse & KVM_MIPS_FPU_FPU) { |
| 1528 | clear_c0_status(ST0_CU1 | ST0_FR); |
| 1529 | vcpu->arch.fpu_inuse &= ~KVM_MIPS_FPU_FPU; |
| 1530 | } |
| 1531 | preempt_enable(); |
| 1532 | } |
| 1533 | |
James Hogan | 539cb89fb | 2015-03-05 11:43:36 +0000 | [diff] [blame] | 1534 | /* Save and disable FPU & MSA */ |
James Hogan | 98e91b8 | 2014-11-18 14:09:12 +0000 | [diff] [blame] | 1535 | void kvm_lose_fpu(struct kvm_vcpu *vcpu) |
| 1536 | { |
| 1537 | /* |
James Hogan | 539cb89fb | 2015-03-05 11:43:36 +0000 | [diff] [blame] | 1538 | * FPU & MSA get disabled in root context (hardware) when it is disabled |
| 1539 | * in guest context (software), but the register state in the hardware |
| 1540 | * may still be in use. This is why we explicitly re-enable the hardware |
James Hogan | 98e91b8 | 2014-11-18 14:09:12 +0000 | [diff] [blame] | 1541 | * before saving. |
| 1542 | */ |
| 1543 | |
| 1544 | preempt_disable(); |
James Hogan | 539cb89fb | 2015-03-05 11:43:36 +0000 | [diff] [blame] | 1545 | if (cpu_has_msa && vcpu->arch.fpu_inuse & KVM_MIPS_FPU_MSA) { |
| 1546 | set_c0_config5(MIPS_CONF5_MSAEN); |
| 1547 | enable_fpu_hazard(); |
| 1548 | |
| 1549 | __kvm_save_msa(&vcpu->arch); |
| 1550 | |
| 1551 | /* Disable MSA & FPU */ |
| 1552 | disable_msa(); |
| 1553 | if (vcpu->arch.fpu_inuse & KVM_MIPS_FPU_FPU) |
| 1554 | clear_c0_status(ST0_CU1 | ST0_FR); |
| 1555 | vcpu->arch.fpu_inuse &= ~(KVM_MIPS_FPU_FPU | KVM_MIPS_FPU_MSA); |
| 1556 | } else if (vcpu->arch.fpu_inuse & KVM_MIPS_FPU_FPU) { |
James Hogan | 98e91b8 | 2014-11-18 14:09:12 +0000 | [diff] [blame] | 1557 | set_c0_status(ST0_CU1); |
| 1558 | enable_fpu_hazard(); |
| 1559 | |
| 1560 | __kvm_save_fpu(&vcpu->arch); |
| 1561 | vcpu->arch.fpu_inuse &= ~KVM_MIPS_FPU_FPU; |
| 1562 | |
| 1563 | /* Disable FPU */ |
| 1564 | clear_c0_status(ST0_CU1 | ST0_FR); |
| 1565 | } |
| 1566 | preempt_enable(); |
| 1567 | } |
| 1568 | |
| 1569 | /* |
James Hogan | 539cb89fb | 2015-03-05 11:43:36 +0000 | [diff] [blame] | 1570 | * Step over a specific ctc1 to FCSR and a specific ctcmsa to MSACSR which are |
| 1571 | * used to restore guest FCSR/MSACSR state and may trigger a "harmless" FP/MSAFP |
| 1572 | * exception if cause bits are set in the value being written. |
James Hogan | 98e91b8 | 2014-11-18 14:09:12 +0000 | [diff] [blame] | 1573 | */ |
| 1574 | static int kvm_mips_csr_die_notify(struct notifier_block *self, |
| 1575 | unsigned long cmd, void *ptr) |
| 1576 | { |
| 1577 | struct die_args *args = (struct die_args *)ptr; |
| 1578 | struct pt_regs *regs = args->regs; |
| 1579 | unsigned long pc; |
| 1580 | |
James Hogan | 539cb89fb | 2015-03-05 11:43:36 +0000 | [diff] [blame] | 1581 | /* Only interested in FPE and MSAFPE */ |
| 1582 | if (cmd != DIE_FP && cmd != DIE_MSAFP) |
James Hogan | 98e91b8 | 2014-11-18 14:09:12 +0000 | [diff] [blame] | 1583 | return NOTIFY_DONE; |
| 1584 | |
| 1585 | /* Return immediately if guest context isn't active */ |
| 1586 | if (!(current->flags & PF_VCPU)) |
| 1587 | return NOTIFY_DONE; |
| 1588 | |
| 1589 | /* Should never get here from user mode */ |
| 1590 | BUG_ON(user_mode(regs)); |
| 1591 | |
| 1592 | pc = instruction_pointer(regs); |
| 1593 | switch (cmd) { |
| 1594 | case DIE_FP: |
| 1595 | /* match 2nd instruction in __kvm_restore_fcsr */ |
| 1596 | if (pc != (unsigned long)&__kvm_restore_fcsr + 4) |
| 1597 | return NOTIFY_DONE; |
| 1598 | break; |
James Hogan | 539cb89fb | 2015-03-05 11:43:36 +0000 | [diff] [blame] | 1599 | case DIE_MSAFP: |
| 1600 | /* match 2nd/3rd instruction in __kvm_restore_msacsr */ |
| 1601 | if (!cpu_has_msa || |
| 1602 | pc < (unsigned long)&__kvm_restore_msacsr + 4 || |
| 1603 | pc > (unsigned long)&__kvm_restore_msacsr + 8) |
| 1604 | return NOTIFY_DONE; |
| 1605 | break; |
James Hogan | 98e91b8 | 2014-11-18 14:09:12 +0000 | [diff] [blame] | 1606 | } |
| 1607 | |
| 1608 | /* Move PC forward a little and continue executing */ |
| 1609 | instruction_pointer(regs) += 4; |
| 1610 | |
| 1611 | return NOTIFY_STOP; |
| 1612 | } |
| 1613 | |
| 1614 | static struct notifier_block kvm_mips_csr_die_notifier = { |
| 1615 | .notifier_call = kvm_mips_csr_die_notify, |
| 1616 | }; |
| 1617 | |
Sanjay Lal | 669e846 | 2012-11-21 18:34:02 -0800 | [diff] [blame] | 1618 | int __init kvm_mips_init(void) |
| 1619 | { |
| 1620 | int ret; |
| 1621 | |
| 1622 | ret = kvm_init(NULL, sizeof(struct kvm_vcpu), 0, THIS_MODULE); |
| 1623 | |
| 1624 | if (ret) |
| 1625 | return ret; |
| 1626 | |
James Hogan | 98e91b8 | 2014-11-18 14:09:12 +0000 | [diff] [blame] | 1627 | register_die_notifier(&kvm_mips_csr_die_notifier); |
| 1628 | |
Deng-Cheng Zhu | d116e81 | 2014-06-26 12:11:34 -0700 | [diff] [blame] | 1629 | /* |
| 1630 | * On MIPS, kernel modules are executed from "mapped space", which |
| 1631 | * requires TLBs. The TLB handling code is statically linked with |
Deng-Cheng Zhu | d7d5b05 | 2014-06-26 12:11:38 -0700 | [diff] [blame] | 1632 | * the rest of the kernel (tlb.c) to avoid the possibility of |
Deng-Cheng Zhu | d116e81 | 2014-06-26 12:11:34 -0700 | [diff] [blame] | 1633 | * double faulting. The issue is that the TLB code references |
| 1634 | * routines that are part of the the KVM module, which are only |
| 1635 | * available once the module is loaded. |
Sanjay Lal | 669e846 | 2012-11-21 18:34:02 -0800 | [diff] [blame] | 1636 | */ |
| 1637 | kvm_mips_gfn_to_pfn = gfn_to_pfn; |
| 1638 | kvm_mips_release_pfn_clean = kvm_release_pfn_clean; |
| 1639 | kvm_mips_is_error_pfn = is_error_pfn; |
| 1640 | |
Sanjay Lal | 669e846 | 2012-11-21 18:34:02 -0800 | [diff] [blame] | 1641 | return 0; |
| 1642 | } |
| 1643 | |
| 1644 | void __exit kvm_mips_exit(void) |
| 1645 | { |
| 1646 | kvm_exit(); |
| 1647 | |
| 1648 | kvm_mips_gfn_to_pfn = NULL; |
| 1649 | kvm_mips_release_pfn_clean = NULL; |
| 1650 | kvm_mips_is_error_pfn = NULL; |
James Hogan | 98e91b8 | 2014-11-18 14:09:12 +0000 | [diff] [blame] | 1651 | |
| 1652 | unregister_die_notifier(&kvm_mips_csr_die_notifier); |
Sanjay Lal | 669e846 | 2012-11-21 18:34:02 -0800 | [diff] [blame] | 1653 | } |
| 1654 | |
| 1655 | module_init(kvm_mips_init); |
| 1656 | module_exit(kvm_mips_exit); |
| 1657 | |
| 1658 | EXPORT_TRACEPOINT_SYMBOL(kvm_exit); |