blob: 30a4c5014c8b3f6a19f2e5e6d3102c488ac013e2 [file] [log] [blame]
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001/*
2 * Copyright 2008 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 * Copyright 2009 Jerome Glisse.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
23 *
24 * Authors: Dave Airlie
25 * Alex Deucher
26 * Jerome Glisse
27 */
28#include <linux/seq_file.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090029#include <linux/slab.h>
Jerome Glisse771fe6b2009-06-05 14:42:42 +020030#include "drmP.h"
31#include "radeon_drm.h"
32#include "radeon_reg.h"
33#include "radeon.h"
34#include "atom.h"
35
36int radeon_debugfs_ib_init(struct radeon_device *rdev);
Christian Königaf9720f2011-10-24 17:08:44 +020037int radeon_debugfs_ring_init(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +020038
Andi Kleence580fa2011-10-13 16:08:47 -070039u32 radeon_get_ib_value(struct radeon_cs_parser *p, int idx)
40{
41 struct radeon_cs_chunk *ibc = &p->chunks[p->chunk_ib_idx];
42 u32 pg_idx, pg_offset;
43 u32 idx_value = 0;
44 int new_page;
45
46 pg_idx = (idx * 4) / PAGE_SIZE;
47 pg_offset = (idx * 4) % PAGE_SIZE;
48
49 if (ibc->kpage_idx[0] == pg_idx)
50 return ibc->kpage[0][pg_offset/4];
51 if (ibc->kpage_idx[1] == pg_idx)
52 return ibc->kpage[1][pg_offset/4];
53
54 new_page = radeon_cs_update_pages(p, pg_idx);
55 if (new_page < 0) {
56 p->parser_error = new_page;
57 return 0;
58 }
59
60 idx_value = ibc->kpage[new_page][pg_offset/4];
61 return idx_value;
62}
63
Christian Könige32eb502011-10-23 12:56:27 +020064void radeon_ring_write(struct radeon_ring *ring, uint32_t v)
Andi Kleence580fa2011-10-13 16:08:47 -070065{
66#if DRM_DEBUG_CODE
Christian Könige32eb502011-10-23 12:56:27 +020067 if (ring->count_dw <= 0) {
Andi Kleence580fa2011-10-13 16:08:47 -070068 DRM_ERROR("radeon: writting more dword to ring than expected !\n");
69 }
70#endif
Christian Könige32eb502011-10-23 12:56:27 +020071 ring->ring[ring->wptr++] = v;
72 ring->wptr &= ring->ptr_mask;
73 ring->count_dw--;
74 ring->ring_free_dw--;
Andi Kleence580fa2011-10-13 16:08:47 -070075}
76
Jerome Glisse771fe6b2009-06-05 14:42:42 +020077/*
78 * IB.
79 */
Jerome Glissec1341e52011-12-21 12:13:47 -050080bool radeon_ib_try_free(struct radeon_device *rdev, struct radeon_ib *ib)
Jerome Glisseb15ba512011-11-15 11:48:34 -050081{
82 bool done = false;
83
84 /* only free ib which have been emited */
85 if (ib->fence && ib->fence->emitted) {
86 if (radeon_fence_signaled(ib->fence)) {
87 radeon_fence_unref(&ib->fence);
88 radeon_sa_bo_free(rdev, &ib->sa_bo);
89 done = true;
90 }
91 }
92 return done;
93}
94
Jerome Glisse69e130a2011-12-21 12:13:46 -050095int radeon_ib_get(struct radeon_device *rdev, int ring,
96 struct radeon_ib **ib, unsigned size)
Jerome Glisse771fe6b2009-06-05 14:42:42 +020097{
98 struct radeon_fence *fence;
Jerome Glisseb15ba512011-11-15 11:48:34 -050099 unsigned cretry = 0;
100 int r = 0, i, idx;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200101
102 *ib = NULL;
Jerome Glisse69e130a2011-12-21 12:13:46 -0500103 /* align size on 256 bytes */
104 size = ALIGN(size, 256);
Jerome Glisseb15ba512011-11-15 11:48:34 -0500105
Christian König7b1f2482011-09-23 15:11:23 +0200106 r = radeon_fence_create(rdev, &fence, ring);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200107 if (r) {
Jerome Glisse91cb91b2010-02-15 21:36:13 +0100108 dev_err(rdev->dev, "failed to create fence for new IB\n");
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200109 return r;
110 }
Jerome Glisseb15ba512011-11-15 11:48:34 -0500111
Jerome Glisse9fc04b52012-01-23 11:52:15 -0500112 radeon_mutex_lock(&rdev->ib_pool.mutex);
Jerome Glisseb15ba512011-11-15 11:48:34 -0500113 idx = rdev->ib_pool.head_id;
114retry:
115 if (cretry > 5) {
116 dev_err(rdev->dev, "failed to get an ib after 5 retry\n");
Jerome Glisse9fc04b52012-01-23 11:52:15 -0500117 radeon_mutex_unlock(&rdev->ib_pool.mutex);
Jerome Glisse91cb91b2010-02-15 21:36:13 +0100118 radeon_fence_unref(&fence);
Jerome Glisseb15ba512011-11-15 11:48:34 -0500119 return -ENOMEM;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200120 }
Jerome Glisseb15ba512011-11-15 11:48:34 -0500121 cretry++;
122 for (i = 0; i < RADEON_IB_POOL_SIZE; i++) {
123 radeon_ib_try_free(rdev, &rdev->ib_pool.ibs[idx]);
124 if (rdev->ib_pool.ibs[idx].fence == NULL) {
125 r = radeon_sa_bo_new(rdev, &rdev->ib_pool.sa_manager,
126 &rdev->ib_pool.ibs[idx].sa_bo,
Jerome Glisse69e130a2011-12-21 12:13:46 -0500127 size, 256);
Jerome Glisseb15ba512011-11-15 11:48:34 -0500128 if (!r) {
129 *ib = &rdev->ib_pool.ibs[idx];
130 (*ib)->ptr = rdev->ib_pool.sa_manager.cpu_ptr;
131 (*ib)->ptr += ((*ib)->sa_bo.offset >> 2);
132 (*ib)->gpu_addr = rdev->ib_pool.sa_manager.gpu_addr;
133 (*ib)->gpu_addr += (*ib)->sa_bo.offset;
134 (*ib)->fence = fence;
Jerome Glisse721604a2012-01-05 22:11:05 -0500135 (*ib)->vm_id = 0;
Jerome Glisseb15ba512011-11-15 11:48:34 -0500136 /* ib are most likely to be allocated in a ring fashion
137 * thus rdev->ib_pool.head_id should be the id of the
138 * oldest ib
139 */
140 rdev->ib_pool.head_id = (1 + idx);
141 rdev->ib_pool.head_id &= (RADEON_IB_POOL_SIZE - 1);
Jerome Glisse9fc04b52012-01-23 11:52:15 -0500142 radeon_mutex_unlock(&rdev->ib_pool.mutex);
Jerome Glisseb15ba512011-11-15 11:48:34 -0500143 return 0;
144 }
Jerome Glisse91cb91b2010-02-15 21:36:13 +0100145 }
Jerome Glisseb15ba512011-11-15 11:48:34 -0500146 idx = (idx + 1) & (RADEON_IB_POOL_SIZE - 1);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200147 }
Jerome Glisseb15ba512011-11-15 11:48:34 -0500148 /* this should be rare event, ie all ib scheduled none signaled yet.
149 */
150 for (i = 0; i < RADEON_IB_POOL_SIZE; i++) {
Jerome Glissec1341e52011-12-21 12:13:47 -0500151 if (rdev->ib_pool.ibs[idx].fence && rdev->ib_pool.ibs[idx].fence->emitted) {
Jerome Glisseb15ba512011-11-15 11:48:34 -0500152 r = radeon_fence_wait(rdev->ib_pool.ibs[idx].fence, false);
153 if (!r) {
154 goto retry;
155 }
156 /* an error happened */
157 break;
158 }
159 idx = (idx + 1) & (RADEON_IB_POOL_SIZE - 1);
160 }
Jerome Glisse9fc04b52012-01-23 11:52:15 -0500161 radeon_mutex_unlock(&rdev->ib_pool.mutex);
Jerome Glisseb15ba512011-11-15 11:48:34 -0500162 radeon_fence_unref(&fence);
163 return r;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200164}
165
166void radeon_ib_free(struct radeon_device *rdev, struct radeon_ib **ib)
167{
168 struct radeon_ib *tmp = *ib;
169
170 *ib = NULL;
171 if (tmp == NULL) {
172 return;
173 }
Jerome Glisse9fc04b52012-01-23 11:52:15 -0500174 radeon_mutex_lock(&rdev->ib_pool.mutex);
Jerome Glisseb15ba512011-11-15 11:48:34 -0500175 if (tmp->fence && !tmp->fence->emitted) {
176 radeon_sa_bo_free(rdev, &tmp->sa_bo);
177 radeon_fence_unref(&tmp->fence);
178 }
Jerome Glisse9fc04b52012-01-23 11:52:15 -0500179 radeon_mutex_unlock(&rdev->ib_pool.mutex);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200180}
181
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200182int radeon_ib_schedule(struct radeon_device *rdev, struct radeon_ib *ib)
183{
Christian Könige32eb502011-10-23 12:56:27 +0200184 struct radeon_ring *ring = &rdev->ring[ib->fence->ring];
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200185 int r = 0;
186
Christian Könige32eb502011-10-23 12:56:27 +0200187 if (!ib->length_dw || !ring->ready) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200188 /* TODO: Nothings in the ib we should report. */
Jerome Glisse91cb91b2010-02-15 21:36:13 +0100189 DRM_ERROR("radeon: couldn't schedule IB(%u).\n", ib->idx);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200190 return -EINVAL;
191 }
Dave Airlieecb114a2009-09-15 11:12:56 +1000192
Dave Airlie6cdf6582009-06-29 18:29:13 +1000193 /* 64 dwords should be enough for fence too */
Christian Könige32eb502011-10-23 12:56:27 +0200194 r = radeon_ring_lock(rdev, ring, 64);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200195 if (r) {
Paul Bolleec4f2ac2011-01-28 23:32:04 +0100196 DRM_ERROR("radeon: scheduling IB failed (%d).\n", r);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200197 return r;
198 }
Christian König4c87bc22011-10-19 19:02:21 +0200199 radeon_ring_ib_execute(rdev, ib->fence->ring, ib);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200200 radeon_fence_emit(rdev, ib->fence);
Christian Könige32eb502011-10-23 12:56:27 +0200201 radeon_ring_unlock_commit(rdev, ring);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200202 return 0;
203}
204
205int radeon_ib_pool_init(struct radeon_device *rdev)
206{
Jerome Glissed54fbd42012-01-24 12:08:52 -0500207 struct radeon_sa_manager tmp;
Jerome Glisseb15ba512011-11-15 11:48:34 -0500208 int i, r;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200209
Jerome Glissed54fbd42012-01-24 12:08:52 -0500210 r = radeon_sa_bo_manager_init(rdev, &tmp,
211 RADEON_IB_POOL_SIZE*64*1024,
212 RADEON_GEM_DOMAIN_GTT);
213 if (r) {
214 return r;
215 }
216
Jerome Glisse9fc04b52012-01-23 11:52:15 -0500217 radeon_mutex_lock(&rdev->ib_pool.mutex);
Jerome Glisseb15ba512011-11-15 11:48:34 -0500218 if (rdev->ib_pool.ready) {
Jerome Glisse9fc04b52012-01-23 11:52:15 -0500219 radeon_mutex_unlock(&rdev->ib_pool.mutex);
Jerome Glissed54fbd42012-01-24 12:08:52 -0500220 radeon_sa_bo_manager_fini(rdev, &tmp);
Jerome Glisse9f022dd2009-09-11 15:35:22 +0200221 return 0;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200222 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200223
Jerome Glissed54fbd42012-01-24 12:08:52 -0500224 rdev->ib_pool.sa_manager = tmp;
225 INIT_LIST_HEAD(&rdev->ib_pool.sa_manager.sa_bo);
Jerome Glisseb15ba512011-11-15 11:48:34 -0500226 for (i = 0; i < RADEON_IB_POOL_SIZE; i++) {
227 rdev->ib_pool.ibs[i].fence = NULL;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200228 rdev->ib_pool.ibs[i].idx = i;
229 rdev->ib_pool.ibs[i].length_dw = 0;
Jerome Glisseb15ba512011-11-15 11:48:34 -0500230 INIT_LIST_HEAD(&rdev->ib_pool.ibs[i].sa_bo.list);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200231 }
Jerome Glisse91cb91b2010-02-15 21:36:13 +0100232 rdev->ib_pool.head_id = 0;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200233 rdev->ib_pool.ready = true;
234 DRM_INFO("radeon: ib pool ready.\n");
Jerome Glisseb15ba512011-11-15 11:48:34 -0500235
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200236 if (radeon_debugfs_ib_init(rdev)) {
237 DRM_ERROR("Failed to register debugfs file for IB !\n");
238 }
Christian Königaf9720f2011-10-24 17:08:44 +0200239 if (radeon_debugfs_ring_init(rdev)) {
240 DRM_ERROR("Failed to register debugfs file for rings !\n");
241 }
Jerome Glisse9fc04b52012-01-23 11:52:15 -0500242 radeon_mutex_unlock(&rdev->ib_pool.mutex);
Jerome Glisseb15ba512011-11-15 11:48:34 -0500243 return 0;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200244}
245
246void radeon_ib_pool_fini(struct radeon_device *rdev)
247{
Jerome Glisseb15ba512011-11-15 11:48:34 -0500248 unsigned i;
Jerome Glisse4c788672009-11-20 14:29:23 +0100249
Jerome Glisse9fc04b52012-01-23 11:52:15 -0500250 radeon_mutex_lock(&rdev->ib_pool.mutex);
Jerome Glisseb15ba512011-11-15 11:48:34 -0500251 if (rdev->ib_pool.ready) {
252 for (i = 0; i < RADEON_IB_POOL_SIZE; i++) {
253 radeon_sa_bo_free(rdev, &rdev->ib_pool.ibs[i].sa_bo);
254 radeon_fence_unref(&rdev->ib_pool.ibs[i].fence);
Alex Deucherca2af922010-05-06 11:02:24 -0400255 }
Jerome Glisseb15ba512011-11-15 11:48:34 -0500256 radeon_sa_bo_manager_fini(rdev, &rdev->ib_pool.sa_manager);
257 rdev->ib_pool.ready = false;
Alex Deucherca2af922010-05-06 11:02:24 -0400258 }
Jerome Glisse9fc04b52012-01-23 11:52:15 -0500259 radeon_mutex_unlock(&rdev->ib_pool.mutex);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200260}
261
Jerome Glisseb15ba512011-11-15 11:48:34 -0500262int radeon_ib_pool_start(struct radeon_device *rdev)
263{
264 return radeon_sa_bo_manager_start(rdev, &rdev->ib_pool.sa_manager);
265}
266
267int radeon_ib_pool_suspend(struct radeon_device *rdev)
268{
269 return radeon_sa_bo_manager_suspend(rdev, &rdev->ib_pool.sa_manager);
270}
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200271
272/*
273 * Ring.
274 */
Christian Könige32eb502011-10-23 12:56:27 +0200275int radeon_ring_index(struct radeon_device *rdev, struct radeon_ring *ring)
Christian Königbf852792011-10-13 13:19:22 +0200276{
277 /* r1xx-r5xx only has CP ring */
278 if (rdev->family < CHIP_R600)
279 return RADEON_RING_TYPE_GFX_INDEX;
280
281 if (rdev->family >= CHIP_CAYMAN) {
Christian Könige32eb502011-10-23 12:56:27 +0200282 if (ring == &rdev->ring[CAYMAN_RING_TYPE_CP1_INDEX])
Christian Königbf852792011-10-13 13:19:22 +0200283 return CAYMAN_RING_TYPE_CP1_INDEX;
Christian Könige32eb502011-10-23 12:56:27 +0200284 else if (ring == &rdev->ring[CAYMAN_RING_TYPE_CP2_INDEX])
Christian Königbf852792011-10-13 13:19:22 +0200285 return CAYMAN_RING_TYPE_CP2_INDEX;
286 }
287 return RADEON_RING_TYPE_GFX_INDEX;
288}
289
Christian Könige32eb502011-10-23 12:56:27 +0200290void radeon_ring_free_size(struct radeon_device *rdev, struct radeon_ring *ring)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200291{
Alex Deucher78c55602011-11-17 14:25:56 -0500292 u32 rptr;
293
Alex Deucher724c80e2010-08-27 18:25:25 -0400294 if (rdev->wb.enabled)
Alex Deucher78c55602011-11-17 14:25:56 -0500295 rptr = le32_to_cpu(rdev->wb.wb[ring->rptr_offs/4]);
Christian König5596a9d2011-10-13 12:48:45 +0200296 else
Alex Deucher78c55602011-11-17 14:25:56 -0500297 rptr = RREG32(ring->rptr_reg);
298 ring->rptr = (rptr & ring->ptr_reg_mask) >> ring->ptr_reg_shift;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200299 /* This works because ring_size is a power of 2 */
Christian Könige32eb502011-10-23 12:56:27 +0200300 ring->ring_free_dw = (ring->rptr + (ring->ring_size / 4));
301 ring->ring_free_dw -= ring->wptr;
302 ring->ring_free_dw &= ring->ptr_mask;
303 if (!ring->ring_free_dw) {
304 ring->ring_free_dw = ring->ring_size / 4;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200305 }
306}
307
Christian König7b1f2482011-09-23 15:11:23 +0200308
Christian Könige32eb502011-10-23 12:56:27 +0200309int radeon_ring_alloc(struct radeon_device *rdev, struct radeon_ring *ring, unsigned ndw)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200310{
311 int r;
312
313 /* Align requested size with padding so unlock_commit can
314 * pad safely */
Christian Könige32eb502011-10-23 12:56:27 +0200315 ndw = (ndw + ring->align_mask) & ~ring->align_mask;
316 while (ndw > (ring->ring_free_dw - 1)) {
317 radeon_ring_free_size(rdev, ring);
318 if (ndw < ring->ring_free_dw) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200319 break;
320 }
Christian Könige32eb502011-10-23 12:56:27 +0200321 r = radeon_fence_wait_next(rdev, radeon_ring_index(rdev, ring));
Matthew Garrett91700f32010-04-30 15:24:17 -0400322 if (r)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200323 return r;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200324 }
Christian Könige32eb502011-10-23 12:56:27 +0200325 ring->count_dw = ndw;
326 ring->wptr_old = ring->wptr;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200327 return 0;
328}
329
Christian Könige32eb502011-10-23 12:56:27 +0200330int radeon_ring_lock(struct radeon_device *rdev, struct radeon_ring *ring, unsigned ndw)
Matthew Garrett91700f32010-04-30 15:24:17 -0400331{
332 int r;
333
Christian Könige32eb502011-10-23 12:56:27 +0200334 mutex_lock(&ring->mutex);
335 r = radeon_ring_alloc(rdev, ring, ndw);
Matthew Garrett91700f32010-04-30 15:24:17 -0400336 if (r) {
Christian Könige32eb502011-10-23 12:56:27 +0200337 mutex_unlock(&ring->mutex);
Matthew Garrett91700f32010-04-30 15:24:17 -0400338 return r;
339 }
340 return 0;
341}
342
Christian Könige32eb502011-10-23 12:56:27 +0200343void radeon_ring_commit(struct radeon_device *rdev, struct radeon_ring *ring)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200344{
345 unsigned count_dw_pad;
346 unsigned i;
347
348 /* We pad to match fetch size */
Christian Könige32eb502011-10-23 12:56:27 +0200349 count_dw_pad = (ring->align_mask + 1) -
350 (ring->wptr & ring->align_mask);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200351 for (i = 0; i < count_dw_pad; i++) {
Alex Deucher78c55602011-11-17 14:25:56 -0500352 radeon_ring_write(ring, ring->nop);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200353 }
354 DRM_MEMORYBARRIER();
Alex Deucher78c55602011-11-17 14:25:56 -0500355 WREG32(ring->wptr_reg, (ring->wptr << ring->ptr_reg_shift) & ring->ptr_reg_mask);
Christian Könige32eb502011-10-23 12:56:27 +0200356 (void)RREG32(ring->wptr_reg);
Matthew Garrett91700f32010-04-30 15:24:17 -0400357}
358
Christian Könige32eb502011-10-23 12:56:27 +0200359void radeon_ring_unlock_commit(struct radeon_device *rdev, struct radeon_ring *ring)
Matthew Garrett91700f32010-04-30 15:24:17 -0400360{
Christian Könige32eb502011-10-23 12:56:27 +0200361 radeon_ring_commit(rdev, ring);
362 mutex_unlock(&ring->mutex);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200363}
364
Christian Könige32eb502011-10-23 12:56:27 +0200365void radeon_ring_unlock_undo(struct radeon_device *rdev, struct radeon_ring *ring)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200366{
Christian Könige32eb502011-10-23 12:56:27 +0200367 ring->wptr = ring->wptr_old;
368 mutex_unlock(&ring->mutex);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200369}
370
Christian Könige32eb502011-10-23 12:56:27 +0200371int radeon_ring_init(struct radeon_device *rdev, struct radeon_ring *ring, unsigned ring_size,
Alex Deucher78c55602011-11-17 14:25:56 -0500372 unsigned rptr_offs, unsigned rptr_reg, unsigned wptr_reg,
373 u32 ptr_reg_shift, u32 ptr_reg_mask, u32 nop)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200374{
375 int r;
376
Christian Könige32eb502011-10-23 12:56:27 +0200377 ring->ring_size = ring_size;
378 ring->rptr_offs = rptr_offs;
379 ring->rptr_reg = rptr_reg;
380 ring->wptr_reg = wptr_reg;
Alex Deucher78c55602011-11-17 14:25:56 -0500381 ring->ptr_reg_shift = ptr_reg_shift;
382 ring->ptr_reg_mask = ptr_reg_mask;
383 ring->nop = nop;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200384 /* Allocate ring buffer */
Christian Könige32eb502011-10-23 12:56:27 +0200385 if (ring->ring_obj == NULL) {
386 r = radeon_bo_create(rdev, ring->ring_size, PAGE_SIZE, true,
Jerome Glisse4c788672009-11-20 14:29:23 +0100387 RADEON_GEM_DOMAIN_GTT,
Christian Könige32eb502011-10-23 12:56:27 +0200388 &ring->ring_obj);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200389 if (r) {
Jerome Glisse4c788672009-11-20 14:29:23 +0100390 dev_err(rdev->dev, "(%d) ring create failed\n", r);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200391 return r;
392 }
Christian Könige32eb502011-10-23 12:56:27 +0200393 r = radeon_bo_reserve(ring->ring_obj, false);
Jerome Glisse4c788672009-11-20 14:29:23 +0100394 if (unlikely(r != 0))
395 return r;
Christian Könige32eb502011-10-23 12:56:27 +0200396 r = radeon_bo_pin(ring->ring_obj, RADEON_GEM_DOMAIN_GTT,
397 &ring->gpu_addr);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200398 if (r) {
Christian Könige32eb502011-10-23 12:56:27 +0200399 radeon_bo_unreserve(ring->ring_obj);
Jerome Glisse4c788672009-11-20 14:29:23 +0100400 dev_err(rdev->dev, "(%d) ring pin failed\n", r);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200401 return r;
402 }
Christian Könige32eb502011-10-23 12:56:27 +0200403 r = radeon_bo_kmap(ring->ring_obj,
404 (void **)&ring->ring);
405 radeon_bo_unreserve(ring->ring_obj);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200406 if (r) {
Jerome Glisse4c788672009-11-20 14:29:23 +0100407 dev_err(rdev->dev, "(%d) ring map failed\n", r);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200408 return r;
409 }
410 }
Christian Könige32eb502011-10-23 12:56:27 +0200411 ring->ptr_mask = (ring->ring_size / 4) - 1;
412 ring->ring_free_dw = ring->ring_size / 4;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200413 return 0;
414}
415
Christian Könige32eb502011-10-23 12:56:27 +0200416void radeon_ring_fini(struct radeon_device *rdev, struct radeon_ring *ring)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200417{
Jerome Glisse4c788672009-11-20 14:29:23 +0100418 int r;
Alex Deucherca2af922010-05-06 11:02:24 -0400419 struct radeon_bo *ring_obj;
Jerome Glisse4c788672009-11-20 14:29:23 +0100420
Christian Könige32eb502011-10-23 12:56:27 +0200421 mutex_lock(&ring->mutex);
422 ring_obj = ring->ring_obj;
423 ring->ring = NULL;
424 ring->ring_obj = NULL;
425 mutex_unlock(&ring->mutex);
Alex Deucherca2af922010-05-06 11:02:24 -0400426
427 if (ring_obj) {
428 r = radeon_bo_reserve(ring_obj, false);
429 if (likely(r == 0)) {
430 radeon_bo_kunmap(ring_obj);
431 radeon_bo_unpin(ring_obj);
432 radeon_bo_unreserve(ring_obj);
433 }
434 radeon_bo_unref(&ring_obj);
435 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200436}
437
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200438/*
439 * Debugfs info
440 */
441#if defined(CONFIG_DEBUG_FS)
Christian Königaf9720f2011-10-24 17:08:44 +0200442
443static int radeon_debugfs_ring_info(struct seq_file *m, void *data)
444{
445 struct drm_info_node *node = (struct drm_info_node *) m->private;
446 struct drm_device *dev = node->minor->dev;
447 struct radeon_device *rdev = dev->dev_private;
448 int ridx = *(int*)node->info_ent->data;
449 struct radeon_ring *ring = &rdev->ring[ridx];
450 unsigned count, i, j;
451
452 radeon_ring_free_size(rdev, ring);
453 count = (ring->ring_size / 4) - ring->ring_free_dw;
454 seq_printf(m, "wptr(0x%04x): 0x%08x\n", ring->wptr_reg, RREG32(ring->wptr_reg));
455 seq_printf(m, "rptr(0x%04x): 0x%08x\n", ring->rptr_reg, RREG32(ring->rptr_reg));
456 seq_printf(m, "driver's copy of the wptr: 0x%08x\n", ring->wptr);
457 seq_printf(m, "driver's copy of the rptr: 0x%08x\n", ring->rptr);
458 seq_printf(m, "%u free dwords in ring\n", ring->ring_free_dw);
459 seq_printf(m, "%u dwords in ring\n", count);
460 i = ring->rptr;
461 for (j = 0; j <= count; j++) {
462 seq_printf(m, "r[%04d]=0x%08x\n", i, ring->ring[i]);
463 i = (i + 1) & ring->ptr_mask;
464 }
465 return 0;
466}
467
468static int radeon_ring_type_gfx_index = RADEON_RING_TYPE_GFX_INDEX;
469static int cayman_ring_type_cp1_index = CAYMAN_RING_TYPE_CP1_INDEX;
470static int cayman_ring_type_cp2_index = CAYMAN_RING_TYPE_CP2_INDEX;
471
472static struct drm_info_list radeon_debugfs_ring_info_list[] = {
473 {"radeon_ring_gfx", radeon_debugfs_ring_info, 0, &radeon_ring_type_gfx_index},
474 {"radeon_ring_cp1", radeon_debugfs_ring_info, 0, &cayman_ring_type_cp1_index},
475 {"radeon_ring_cp2", radeon_debugfs_ring_info, 0, &cayman_ring_type_cp2_index},
476};
477
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200478static int radeon_debugfs_ib_info(struct seq_file *m, void *data)
479{
480 struct drm_info_node *node = (struct drm_info_node *) m->private;
481 struct radeon_ib *ib = node->info_ent->data;
482 unsigned i;
483
484 if (ib == NULL) {
485 return 0;
486 }
Jerome Glisse91cb91b2010-02-15 21:36:13 +0100487 seq_printf(m, "IB %04u\n", ib->idx);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200488 seq_printf(m, "IB fence %p\n", ib->fence);
489 seq_printf(m, "IB size %05u dwords\n", ib->length_dw);
490 for (i = 0; i < ib->length_dw; i++) {
491 seq_printf(m, "[%05u]=0x%08X\n", i, ib->ptr[i]);
492 }
493 return 0;
494}
495
496static struct drm_info_list radeon_debugfs_ib_list[RADEON_IB_POOL_SIZE];
497static char radeon_debugfs_ib_names[RADEON_IB_POOL_SIZE][32];
498#endif
499
Christian Königaf9720f2011-10-24 17:08:44 +0200500int radeon_debugfs_ring_init(struct radeon_device *rdev)
501{
502#if defined(CONFIG_DEBUG_FS)
503 return radeon_debugfs_add_files(rdev, radeon_debugfs_ring_info_list,
504 ARRAY_SIZE(radeon_debugfs_ring_info_list));
505#else
506 return 0;
507#endif
508}
509
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200510int radeon_debugfs_ib_init(struct radeon_device *rdev)
511{
512#if defined(CONFIG_DEBUG_FS)
513 unsigned i;
514
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200515 for (i = 0; i < RADEON_IB_POOL_SIZE; i++) {
516 sprintf(radeon_debugfs_ib_names[i], "radeon_ib_%04u", i);
517 radeon_debugfs_ib_list[i].name = radeon_debugfs_ib_names[i];
518 radeon_debugfs_ib_list[i].show = &radeon_debugfs_ib_info;
519 radeon_debugfs_ib_list[i].driver_features = 0;
520 radeon_debugfs_ib_list[i].data = &rdev->ib_pool.ibs[i];
521 }
522 return radeon_debugfs_add_files(rdev, radeon_debugfs_ib_list,
523 RADEON_IB_POOL_SIZE);
524#else
525 return 0;
526#endif
527}