blob: e5802c62f4283f337f62a04a3d20f350e09774f0 [file] [log] [blame]
Paul Mackerras047ea782005-11-19 20:17:32 +11001#ifndef _ASM_POWERPC_PCI_BRIDGE_H
2#define _ASM_POWERPC_PCI_BRIDGE_H
Arnd Bergmann88ced032005-12-16 22:43:46 +01003#ifdef __KERNEL__
Stephen Rothwell7cd1de62007-12-06 18:02:28 +11004/*
5 * This program is free software; you can redistribute it and/or
6 * modify it under the terms of the GNU General Public License
7 * as published by the Free Software Foundation; either version
8 * 2 of the License, or (at your option) any later version.
9 */
Kumar Gala5531e412007-06-27 00:16:25 -050010#include <linux/pci.h>
Kumar Galaa4c9e322007-06-27 13:09:43 -050011#include <linux/list.h>
12#include <linux/ioport.h>
13
Stephen Rothwell44ef3392007-12-10 14:33:21 +110014struct device_node;
15
Benjamin Herrenschmidtfc3fb712007-12-20 14:54:46 +110016extern unsigned int ppc_pci_flags;
17enum {
18 /* Force re-assigning all resources (ignore firmware
19 * setup completely)
20 */
21 PPC_PCI_REASSIGN_ALL_RSRC = 0x00000001,
22
23 /* Re-assign all bus numbers */
24 PPC_PCI_REASSIGN_ALL_BUS = 0x00000002,
25
26 /* Do not try to assign, just use existing setup */
27 PPC_PCI_PROBE_ONLY = 0x00000004,
28
29 /* Don't bother with ISA alignment unless the bridge has
30 * ISA forwarding enabled
31 */
32 PPC_PCI_CAN_SKIP_ISA_ALIGN = 0x00000008,
Benjamin Herrenschmidtfa462f22007-12-20 14:54:49 +110033
34 /* Enable domain numbers in /proc */
35 PPC_PCI_ENABLE_PROC_DOMAINS = 0x00000010,
36 /* ... except for domain 0 */
37 PPC_PCI_COMPAT_DOMAIN_0 = 0x00000020,
Benjamin Herrenschmidtfc3fb712007-12-20 14:54:46 +110038};
39
40
Kumar Gala5531e412007-06-27 00:16:25 -050041/*
42 * Structure of a PCI controller (host bridge)
43 */
44struct pci_controller {
45 struct pci_bus *bus;
Kumar Galaa4c9e322007-06-27 13:09:43 -050046 char is_dynamic;
Stephen Rothwell72119912007-12-11 11:00:13 +110047#ifdef CONFIG_PPC64
48 int node;
49#endif
Stephen Rothwell44ef3392007-12-10 14:33:21 +110050 struct device_node *dn;
Kumar Galaa4c9e322007-06-27 13:09:43 -050051 struct list_head list_node;
Kumar Gala5531e412007-06-27 00:16:25 -050052 struct device *parent;
53
54 int first_busno;
55 int last_busno;
Stephen Rothwell72119912007-12-11 11:00:13 +110056#ifndef CONFIG_PPC64
Kumar Gala5531e412007-06-27 00:16:25 -050057 int self_busno;
Stephen Rothwell72119912007-12-11 11:00:13 +110058#endif
Kumar Gala5531e412007-06-27 00:16:25 -050059
60 void __iomem *io_base_virt;
Stephen Rothwell72119912007-12-11 11:00:13 +110061#ifdef CONFIG_PPC64
62 void *io_base_alloc;
63#endif
Kumar Gala5531e412007-06-27 00:16:25 -050064 resource_size_t io_base_phys;
Benjamin Herrenschmidt13dccb92007-12-11 14:48:18 +110065#ifndef CONFIG_PPC64
66 resource_size_t pci_io_size;
67#endif
Kumar Gala5531e412007-06-27 00:16:25 -050068
69 /* Some machines (PReP) have a non 1:1 mapping of
70 * the PCI memory space in the CPU bus space
71 */
72 resource_size_t pci_mem_offset;
Stephen Rothwell72119912007-12-11 11:00:13 +110073#ifdef CONFIG_PPC64
74 unsigned long pci_io_size;
75#endif
Kumar Gala5531e412007-06-27 00:16:25 -050076
77 struct pci_ops *ops;
Stephen Rothwell70fbb932007-12-21 15:23:48 +110078 unsigned int __iomem *cfg_addr;
79 void __iomem *cfg_data;
Kumar Gala5531e412007-06-27 00:16:25 -050080
Stephen Rothwell72119912007-12-11 11:00:13 +110081#ifndef CONFIG_PPC64
Kumar Gala5531e412007-06-27 00:16:25 -050082 /*
83 * Used for variants of PCI indirect handling and possible quirks:
84 * SET_CFG_TYPE - used on 4xx or any PHB that does explicit type0/1
85 * EXT_REG - provides access to PCI-e extended registers
86 * SURPRESS_PRIMARY_BUS - we surpress the setting of PCI_PRIMARY_BUS
87 * on Freescale PCI-e controllers since they used the PCI_PRIMARY_BUS
88 * to determine which bus number to match on when generating type0
89 * config cycles
Kumar Gala62c66c82007-07-11 13:22:41 -050090 * NO_PCIE_LINK - the Freescale PCI-e controllers have issues with
91 * hanging if we don't have link and try to do config cycles to
92 * anything but the PHB. Only allow talking to the PHB if this is
93 * set.
Kumar Gala2e56ff22007-07-19 16:07:35 -050094 * BIG_ENDIAN - cfg_addr is a big endian register
Kumar Gala5531e412007-06-27 00:16:25 -050095 */
Stephen Rothwell7cd1de62007-12-06 18:02:28 +110096#define PPC_INDIRECT_TYPE_SET_CFG_TYPE 0x00000001
97#define PPC_INDIRECT_TYPE_EXT_REG 0x00000002
98#define PPC_INDIRECT_TYPE_SURPRESS_PRIMARY_BUS 0x00000004
99#define PPC_INDIRECT_TYPE_NO_PCIE_LINK 0x00000008
100#define PPC_INDIRECT_TYPE_BIG_ENDIAN 0x00000010
Kumar Gala5531e412007-06-27 00:16:25 -0500101 u32 indirect_type;
Stephen Rothwell72119912007-12-11 11:00:13 +1100102#endif /* !CONFIG_PPC64 */
Kumar Gala5531e412007-06-27 00:16:25 -0500103 /* Currently, we limit ourselves to 1 IO range and 3 mem
104 * ranges since the common pci_bus structure can't handle more
105 */
106 struct resource io_resource;
107 struct resource mem_resources[3];
Kumar Gala5516b542007-06-27 01:17:57 -0500108 int global_number; /* PCI domain number */
Stephen Rothwell72119912007-12-11 11:00:13 +1100109#ifdef CONFIG_PPC64
110 unsigned long buid;
111 unsigned long dma_window_base_cur;
112 unsigned long dma_window_size;
113
114 void *private_data;
115#endif /* CONFIG_PPC64 */
Kumar Gala5531e412007-06-27 00:16:25 -0500116};
117
Stephen Rothwell72119912007-12-11 11:00:13 +1100118#ifndef CONFIG_PPC64
119
Kumar Gala5531e412007-06-27 00:16:25 -0500120static inline struct pci_controller *pci_bus_to_host(struct pci_bus *bus)
121{
122 return bus->sysdata;
123}
124
Benjamin Herrenschmidt6dfbde22007-07-26 14:07:13 +1000125static inline int isa_vaddr_is_ioport(void __iomem *address)
126{
127 /* No specific ISA handling on ppc32 at this stage, it
128 * all goes through PCI
129 */
130 return 0;
131}
132
Kumar Gala5531e412007-06-27 00:16:25 -0500133/* These are used for config access before all the PCI probing
134 has been done. */
Stephen Rothwell7cd1de62007-12-06 18:02:28 +1100135extern int early_read_config_byte(struct pci_controller *hose, int bus,
136 int dev_fn, int where, u8 *val);
137extern int early_read_config_word(struct pci_controller *hose, int bus,
138 int dev_fn, int where, u16 *val);
139extern int early_read_config_dword(struct pci_controller *hose, int bus,
140 int dev_fn, int where, u32 *val);
141extern int early_write_config_byte(struct pci_controller *hose, int bus,
142 int dev_fn, int where, u8 val);
143extern int early_write_config_word(struct pci_controller *hose, int bus,
144 int dev_fn, int where, u16 val);
145extern int early_write_config_dword(struct pci_controller *hose, int bus,
146 int dev_fn, int where, u32 val);
Kumar Gala5531e412007-06-27 00:16:25 -0500147
Kumar Gala38805e52007-07-10 23:37:45 -0500148extern int early_find_capability(struct pci_controller *hose, int bus,
149 int dev_fn, int cap);
150
Kumar Gala5531e412007-06-27 00:16:25 -0500151extern void setup_indirect_pci(struct pci_controller* hose,
Valentine Barshakd94bad82007-10-08 22:51:24 +1000152 resource_size_t cfg_addr,
153 resource_size_t cfg_data, u32 flags);
Kumar Gala5531e412007-06-27 00:16:25 -0500154extern void setup_grackle(struct pci_controller *hose);
Stephen Rothwell7cd1de62007-12-06 18:02:28 +1100155#else /* CONFIG_PPC64 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700156
157/*
Paul Mackerras16353172005-09-06 13:17:54 +1000158 * PCI stuff, for nodes representing PCI devices, pointed to
159 * by device_node->data.
160 */
Paul Mackerras16353172005-09-06 13:17:54 +1000161struct iommu_table;
162
163struct pci_dn {
Linas Vepstas7684b402005-11-03 18:55:19 -0600164 int busno; /* pci bus number */
Linas Vepstas7684b402005-11-03 18:55:19 -0600165 int devfn; /* pci device and function number */
Benjamin Herrenschmidtb5166cc2005-11-15 16:05:33 +1100166
Linas Vepstasc2e221e2007-05-23 04:18:04 +1000167 struct pci_controller *phb; /* for pci devices */
168 struct iommu_table *iommu_table; /* for phb's or bridges */
Linas Vepstasc2e221e2007-05-23 04:18:04 +1000169 struct device_node *node; /* back-pointer to the device_node */
170
171 int pci_ext_config_space; /* for pci devices */
172
173#ifdef CONFIG_EEH
Stephen Rothwellb6ed42a2007-12-21 15:49:11 +1100174 struct pci_dev *pcidev; /* back-pointer to the pci device */
Stephen Rothwell86bcab42007-12-21 15:48:18 +1100175 int class_code; /* pci device class */
Paul Mackerras16353172005-09-06 13:17:54 +1000176 int eeh_mode; /* See eeh.h for possible EEH_MODEs */
177 int eeh_config_addr;
Linas Vepstas25e591f2005-11-03 18:53:20 -0600178 int eeh_pe_config_addr; /* new-style partition endpoint address */
Stephen Rothwell7cd1de62007-12-06 18:02:28 +1100179 int eeh_check_count; /* # times driver ignored error */
180 int eeh_freeze_count; /* # times this device froze up. */
181 int eeh_false_positives; /* # times this device reported #ff's */
Paul Mackerras16353172005-09-06 13:17:54 +1000182 u32 config_space[16]; /* saved PCI config space */
Linas Vepstasc2e221e2007-05-23 04:18:04 +1000183#endif
Paul Mackerras16353172005-09-06 13:17:54 +1000184};
185
186/* Get the pointer to a device_node's pci_dn */
187#define PCI_DN(dn) ((struct pci_dn *) (dn)->data)
188
Stephen Rothwell7cd1de62007-12-06 18:02:28 +1100189extern struct device_node *fetch_dev_dn(struct pci_dev *dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700190
Paul Mackerras16353172005-09-06 13:17:54 +1000191/* Get a device_node from a pci_dev. This code must be fast except
192 * in the case where the sysdata is incorrect and needs to be fixed
193 * up (this will only happen once).
194 * In this case the sysdata will have been inherited from a PCI host
195 * bridge or a PCI-PCI bridge further up the tree, so it will point
196 * to a valid struct pci_dn, just not the one we want.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700197 */
198static inline struct device_node *pci_device_to_OF_node(struct pci_dev *dev)
199{
200 struct device_node *dn = dev->sysdata;
Paul Mackerras16353172005-09-06 13:17:54 +1000201 struct pci_dn *pdn = dn->data;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700202
Paul Mackerras16353172005-09-06 13:17:54 +1000203 if (pdn && pdn->devfn == dev->devfn && pdn->busno == dev->bus->number)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700204 return dn; /* fast path. sysdata is good */
Paul Mackerras16353172005-09-06 13:17:54 +1000205 return fetch_dev_dn(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700206}
207
Paul Mackerras40ef8cb2005-10-10 22:50:37 +1000208static inline int pci_device_from_OF_node(struct device_node *np,
209 u8 *bus, u8 *devfn)
210{
211 if (!PCI_DN(np))
212 return -ENODEV;
213 *bus = PCI_DN(np)->busno;
214 *devfn = PCI_DN(np)->devfn;
215 return 0;
216}
217
Linus Torvalds1da177e2005-04-16 15:20:36 -0700218static inline struct device_node *pci_bus_to_OF_node(struct pci_bus *bus)
219{
220 if (bus->self)
221 return pci_device_to_OF_node(bus->self);
222 else
223 return bus->sysdata; /* Must be root bus (PHB) */
224}
225
Linas Vepstas2bf6a8f2005-11-03 18:52:16 -0600226/** Find the bus corresponding to the indicated device node */
Stephen Rothwell7cd1de62007-12-06 18:02:28 +1100227extern struct pci_bus *pcibios_find_pci_bus(struct device_node *dn);
Linas Vepstas2bf6a8f2005-11-03 18:52:16 -0600228
Linas Vepstas2bf6a8f2005-11-03 18:52:16 -0600229/** Remove all of the PCI devices under this bus */
Stephen Rothwell7cd1de62007-12-06 18:02:28 +1100230extern void pcibios_remove_pci_devices(struct pci_bus *bus);
Linas Vepstas2bf6a8f2005-11-03 18:52:16 -0600231
232/** Discover new pci devices under this bus, and add them */
Stephen Rothwell7cd1de62007-12-06 18:02:28 +1100233extern void pcibios_add_pci_devices(struct pci_bus *bus);
Benjamin Herrenschmidtbf5e2ba2007-12-20 14:54:51 +1100234extern void pcibios_fixup_new_pci_devices(struct pci_bus *bus);
Linas Vepstas2bf6a8f2005-11-03 18:52:16 -0600235
Linus Torvalds1da177e2005-04-16 15:20:36 -0700236extern int pcibios_remove_root_bus(struct pci_controller *phb);
237
Linus Torvalds1da177e2005-04-16 15:20:36 -0700238static inline struct pci_controller *pci_bus_to_host(struct pci_bus *bus)
239{
240 struct device_node *busdn = bus->sysdata;
241
242 BUG_ON(busdn == NULL);
Paul Mackerras16353172005-09-06 13:17:54 +1000243 return PCI_DN(busdn)->phb;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700244}
245
Benjamin Herrenschmidtb5166cc2005-11-15 16:05:33 +1100246
Benjamin Herrenschmidt3d5134e2007-06-04 15:15:36 +1000247extern void isa_bridge_find_early(struct pci_controller *hose);
248
Benjamin Herrenschmidt6dfbde22007-07-26 14:07:13 +1000249static inline int isa_vaddr_is_ioport(void __iomem *address)
250{
251 /* Check if address hits the reserved legacy IO range */
252 unsigned long ea = (unsigned long)address;
253 return ea >= ISA_IO_BASE && ea < ISA_IO_END;
254}
255
Benjamin Herrenschmidt3d5134e2007-06-04 15:15:36 +1000256extern int pcibios_unmap_io_space(struct pci_bus *bus);
257extern int pcibios_map_io_space(struct pci_bus *bus);
258
Paul Mackerras42672922005-09-12 17:17:36 +1000259/* Return values for ppc_md.pci_probe_mode function */
260#define PCI_PROBE_NONE -1 /* Don't look at this bus at all */
261#define PCI_PROBE_NORMAL 0 /* Do normal PCI probing */
262#define PCI_PROBE_DEVTREE 1 /* Instantiate from device tree */
263
Anton Blanchard357518f2006-06-10 20:53:06 +1000264#ifdef CONFIG_NUMA
265#define PHB_SET_NODE(PHB, NODE) ((PHB)->node = (NODE))
266#else
267#define PHB_SET_NODE(PHB, NODE) ((PHB)->node = -1)
268#endif
269
Stephen Rothwell7cd1de62007-12-06 18:02:28 +1100270#endif /* CONFIG_PPC64 */
Kumar Gala5531e412007-06-27 00:16:25 -0500271
272/* Get the PCI host controller for an OF device */
Stephen Rothwell7cd1de62007-12-06 18:02:28 +1100273extern struct pci_controller *pci_find_hose_for_OF_device(
274 struct device_node* node);
Kumar Gala5531e412007-06-27 00:16:25 -0500275
276/* Fill up host controller resources from the OF node */
Stephen Rothwell7cd1de62007-12-06 18:02:28 +1100277extern void pci_process_bridge_OF_ranges(struct pci_controller *hose,
278 struct device_node *dev, int primary);
Kumar Gala5531e412007-06-27 00:16:25 -0500279
Benjamin Herrenschmidt5131d4d2007-11-16 18:42:18 +1100280/* Allocate & free a PCI host bridge structure */
Stephen Rothwell7cd1de62007-12-06 18:02:28 +1100281extern struct pci_controller *pcibios_alloc_controller(struct device_node *dev);
Benjamin Herrenschmidt5131d4d2007-11-16 18:42:18 +1100282extern void pcibios_free_controller(struct pci_controller *phb);
283
Kumar Gala5531e412007-06-27 00:16:25 -0500284#ifdef CONFIG_PCI
285extern unsigned long pci_address_to_pio(phys_addr_t address);
Benjamin Herrenschmidt6dfbde22007-07-26 14:07:13 +1000286extern int pcibios_vaddr_is_ioport(void __iomem *address);
Kumar Gala5531e412007-06-27 00:16:25 -0500287#else
288static inline unsigned long pci_address_to_pio(phys_addr_t address)
289{
290 return (unsigned long)-1;
291}
Benjamin Herrenschmidt6dfbde22007-07-26 14:07:13 +1000292static inline int pcibios_vaddr_is_ioport(void __iomem *address)
293{
294 return 0;
295}
Stephen Rothwell7cd1de62007-12-06 18:02:28 +1100296#endif /* CONFIG_PCI */
Kumar Gala5531e412007-06-27 00:16:25 -0500297
Stephen Rothwell7cd1de62007-12-06 18:02:28 +1100298#endif /* __KERNEL__ */
299#endif /* _ASM_POWERPC_PCI_BRIDGE_H */