blob: f8c863bfa6f7c3af16519b2b0ccbf5a393bd41fd [file] [log] [blame]
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001/*******************************************************************************
2 *
3 * Intel Ethernet Controller XL710 Family Linux Driver
Greg Rosedc641b72013-12-18 13:45:51 +00004 * Copyright(c) 2013 - 2014 Intel Corporation.
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00005 *
6 * This program is free software; you can redistribute it and/or modify it
7 * under the terms and conditions of the GNU General Public License,
8 * version 2, as published by the Free Software Foundation.
9 *
10 * This program is distributed in the hope it will be useful, but WITHOUT
11 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
12 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
13 * more details.
14 *
Greg Rosedc641b72013-12-18 13:45:51 +000015 * You should have received a copy of the GNU General Public License along
16 * with this program. If not, see <http://www.gnu.org/licenses/>.
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +000017 *
18 * The full GNU General Public License is included in this distribution in
19 * the file called "COPYING".
20 *
21 * Contact Information:
22 * e1000-devel Mailing List <e1000-devel@lists.sourceforge.net>
23 * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
24 *
25 ******************************************************************************/
26
Mitch Williams1c112a62014-04-04 04:43:06 +000027#include <linux/prefetch.h>
Mitch Williamsa132af22015-01-24 09:58:35 +000028#include <net/busy_poll.h>
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +000029#include "i40e.h"
Jesse Brandeburg206812b2014-02-12 01:45:33 +000030#include "i40e_prototype.h"
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +000031
32static inline __le64 build_ctob(u32 td_cmd, u32 td_offset, unsigned int size,
33 u32 td_tag)
34{
35 return cpu_to_le64(I40E_TX_DESC_DTYPE_DATA |
36 ((u64)td_cmd << I40E_TXD_QW1_CMD_SHIFT) |
37 ((u64)td_offset << I40E_TXD_QW1_OFFSET_SHIFT) |
38 ((u64)size << I40E_TXD_QW1_TX_BUF_SZ_SHIFT) |
39 ((u64)td_tag << I40E_TXD_QW1_L2TAG1_SHIFT));
40}
41
Jesse Brandeburgeaefbd02013-09-28 07:13:54 +000042#define I40E_TXD_CMD (I40E_TX_DESC_CMD_EOP | I40E_TX_DESC_CMD_RS)
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +000043#define I40E_FD_CLEAN_DELAY 10
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +000044/**
45 * i40e_program_fdir_filter - Program a Flow Director filter
Joseph Gasparakis17a73f62014-02-12 01:45:30 +000046 * @fdir_data: Packet data that will be filter parameters
47 * @raw_packet: the pre-allocated packet buffer for FDir
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +000048 * @pf: The pf pointer
49 * @add: True for add/update, False for remove
50 **/
Joseph Gasparakis17a73f62014-02-12 01:45:30 +000051int i40e_program_fdir_filter(struct i40e_fdir_filter *fdir_data, u8 *raw_packet,
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +000052 struct i40e_pf *pf, bool add)
53{
54 struct i40e_filter_program_desc *fdir_desc;
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +000055 struct i40e_tx_buffer *tx_buf, *first;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +000056 struct i40e_tx_desc *tx_desc;
57 struct i40e_ring *tx_ring;
Jesse Brandeburgeaefbd02013-09-28 07:13:54 +000058 unsigned int fpt, dcc;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +000059 struct i40e_vsi *vsi;
60 struct device *dev;
61 dma_addr_t dma;
62 u32 td_cmd = 0;
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +000063 u16 delay = 0;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +000064 u16 i;
65
66 /* find existing FDIR VSI */
67 vsi = NULL;
Mitch Williams505682c2014-05-20 08:01:37 +000068 for (i = 0; i < pf->num_alloc_vsi; i++)
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +000069 if (pf->vsi[i] && pf->vsi[i]->type == I40E_VSI_FDIR)
70 vsi = pf->vsi[i];
71 if (!vsi)
72 return -ENOENT;
73
Alexander Duyck9f65e152013-09-28 06:00:58 +000074 tx_ring = vsi->tx_rings[0];
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +000075 dev = tx_ring->dev;
76
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +000077 /* we need two descriptors to add/del a filter and we can wait */
78 do {
79 if (I40E_DESC_UNUSED(tx_ring) > 1)
80 break;
81 msleep_interruptible(1);
82 delay++;
83 } while (delay < I40E_FD_CLEAN_DELAY);
84
85 if (!(I40E_DESC_UNUSED(tx_ring) > 1))
86 return -EAGAIN;
87
Joseph Gasparakis17a73f62014-02-12 01:45:30 +000088 dma = dma_map_single(dev, raw_packet,
89 I40E_FDIR_MAX_RAW_PACKET_SIZE, DMA_TO_DEVICE);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +000090 if (dma_mapping_error(dev, dma))
91 goto dma_fail;
92
93 /* grab the next descriptor */
Alexander Duyckfc4ac672013-09-28 06:00:22 +000094 i = tx_ring->next_to_use;
95 fdir_desc = I40E_TX_FDIRDESC(tx_ring, i);
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +000096 first = &tx_ring->tx_bi[i];
97 memset(first, 0, sizeof(struct i40e_tx_buffer));
Alexander Duyckfc4ac672013-09-28 06:00:22 +000098
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +000099 tx_ring->next_to_use = ((i + 1) < tx_ring->count) ? i + 1 : 0;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000100
Jesse Brandeburgeaefbd02013-09-28 07:13:54 +0000101 fpt = (fdir_data->q_index << I40E_TXD_FLTR_QW0_QINDEX_SHIFT) &
102 I40E_TXD_FLTR_QW0_QINDEX_MASK;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000103
Jesse Brandeburgeaefbd02013-09-28 07:13:54 +0000104 fpt |= (fdir_data->flex_off << I40E_TXD_FLTR_QW0_FLEXOFF_SHIFT) &
105 I40E_TXD_FLTR_QW0_FLEXOFF_MASK;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000106
Jesse Brandeburgeaefbd02013-09-28 07:13:54 +0000107 fpt |= (fdir_data->pctype << I40E_TXD_FLTR_QW0_PCTYPE_SHIFT) &
108 I40E_TXD_FLTR_QW0_PCTYPE_MASK;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000109
110 /* Use LAN VSI Id if not programmed by user */
111 if (fdir_data->dest_vsi == 0)
Jesse Brandeburgeaefbd02013-09-28 07:13:54 +0000112 fpt |= (pf->vsi[pf->lan_vsi]->id) <<
113 I40E_TXD_FLTR_QW0_DEST_VSI_SHIFT;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000114 else
Jesse Brandeburgeaefbd02013-09-28 07:13:54 +0000115 fpt |= ((u32)fdir_data->dest_vsi <<
116 I40E_TXD_FLTR_QW0_DEST_VSI_SHIFT) &
117 I40E_TXD_FLTR_QW0_DEST_VSI_MASK;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000118
Jesse Brandeburgeaefbd02013-09-28 07:13:54 +0000119 dcc = I40E_TX_DESC_DTYPE_FILTER_PROG;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000120
121 if (add)
Jesse Brandeburgeaefbd02013-09-28 07:13:54 +0000122 dcc |= I40E_FILTER_PROGRAM_DESC_PCMD_ADD_UPDATE <<
123 I40E_TXD_FLTR_QW1_PCMD_SHIFT;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000124 else
Jesse Brandeburgeaefbd02013-09-28 07:13:54 +0000125 dcc |= I40E_FILTER_PROGRAM_DESC_PCMD_REMOVE <<
126 I40E_TXD_FLTR_QW1_PCMD_SHIFT;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000127
Jesse Brandeburgeaefbd02013-09-28 07:13:54 +0000128 dcc |= (fdir_data->dest_ctl << I40E_TXD_FLTR_QW1_DEST_SHIFT) &
129 I40E_TXD_FLTR_QW1_DEST_MASK;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000130
Jesse Brandeburgeaefbd02013-09-28 07:13:54 +0000131 dcc |= (fdir_data->fd_status << I40E_TXD_FLTR_QW1_FD_STATUS_SHIFT) &
132 I40E_TXD_FLTR_QW1_FD_STATUS_MASK;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000133
134 if (fdir_data->cnt_index != 0) {
Jesse Brandeburgeaefbd02013-09-28 07:13:54 +0000135 dcc |= I40E_TXD_FLTR_QW1_CNT_ENA_MASK;
136 dcc |= ((u32)fdir_data->cnt_index <<
137 I40E_TXD_FLTR_QW1_CNTINDEX_SHIFT) &
Anjali Singhai Jain433c47d2014-05-22 06:32:17 +0000138 I40E_TXD_FLTR_QW1_CNTINDEX_MASK;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000139 }
140
Jesse Brandeburg99753ea2014-06-04 04:22:49 +0000141 fdir_desc->qindex_flex_ptype_vsi = cpu_to_le32(fpt);
142 fdir_desc->rsvd = cpu_to_le32(0);
Jesse Brandeburgeaefbd02013-09-28 07:13:54 +0000143 fdir_desc->dtype_cmd_cntindex = cpu_to_le32(dcc);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000144 fdir_desc->fd_id = cpu_to_le32(fdir_data->fd_id);
145
146 /* Now program a dummy descriptor */
Alexander Duyckfc4ac672013-09-28 06:00:22 +0000147 i = tx_ring->next_to_use;
148 tx_desc = I40E_TX_DESC(tx_ring, i);
Anjali Singhai Jain298deef2013-11-28 06:39:33 +0000149 tx_buf = &tx_ring->tx_bi[i];
Alexander Duyckfc4ac672013-09-28 06:00:22 +0000150
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000151 tx_ring->next_to_use = ((i + 1) < tx_ring->count) ? i + 1 : 0;
152
153 memset(tx_buf, 0, sizeof(struct i40e_tx_buffer));
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000154
Anjali Singhai Jain298deef2013-11-28 06:39:33 +0000155 /* record length, and DMA address */
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000156 dma_unmap_len_set(tx_buf, len, I40E_FDIR_MAX_RAW_PACKET_SIZE);
Anjali Singhai Jain298deef2013-11-28 06:39:33 +0000157 dma_unmap_addr_set(tx_buf, dma, dma);
158
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000159 tx_desc->buffer_addr = cpu_to_le64(dma);
Jesse Brandeburgeaefbd02013-09-28 07:13:54 +0000160 td_cmd = I40E_TXD_CMD | I40E_TX_DESC_CMD_DUMMY;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000161
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000162 tx_buf->tx_flags = I40E_TX_FLAGS_FD_SB;
163 tx_buf->raw_buf = (void *)raw_packet;
164
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000165 tx_desc->cmd_type_offset_bsz =
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000166 build_ctob(td_cmd, 0, I40E_FDIR_MAX_RAW_PACKET_SIZE, 0);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000167
Anjali Singhai Jain298deef2013-11-28 06:39:33 +0000168 /* set the timestamp */
169 tx_buf->time_stamp = jiffies;
170
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000171 /* Force memory writes to complete before letting h/w
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000172 * know there are new descriptors to fetch.
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000173 */
174 wmb();
175
Alexander Duyckfc4ac672013-09-28 06:00:22 +0000176 /* Mark the data descriptor to be watched */
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000177 first->next_to_watch = tx_desc;
Alexander Duyckfc4ac672013-09-28 06:00:22 +0000178
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000179 writel(tx_ring->next_to_use, tx_ring->tail);
180 return 0;
181
182dma_fail:
183 return -1;
184}
185
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000186#define IP_HEADER_OFFSET 14
187#define I40E_UDPIP_DUMMY_PACKET_LEN 42
188/**
189 * i40e_add_del_fdir_udpv4 - Add/Remove UDPv4 filters
190 * @vsi: pointer to the targeted VSI
191 * @fd_data: the flow director data required for the FDir descriptor
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000192 * @add: true adds a filter, false removes it
193 *
194 * Returns 0 if the filters were successfully added or removed
195 **/
196static int i40e_add_del_fdir_udpv4(struct i40e_vsi *vsi,
197 struct i40e_fdir_filter *fd_data,
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000198 bool add)
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000199{
200 struct i40e_pf *pf = vsi->back;
201 struct udphdr *udp;
202 struct iphdr *ip;
203 bool err = false;
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000204 u8 *raw_packet;
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000205 int ret;
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000206 static char packet[] = {0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0x08, 0,
207 0x45, 0, 0, 0x1c, 0, 0, 0x40, 0, 0x40, 0x11, 0, 0, 0, 0, 0, 0,
208 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0};
209
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000210 raw_packet = kzalloc(I40E_FDIR_MAX_RAW_PACKET_SIZE, GFP_KERNEL);
211 if (!raw_packet)
212 return -ENOMEM;
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000213 memcpy(raw_packet, packet, I40E_UDPIP_DUMMY_PACKET_LEN);
214
215 ip = (struct iphdr *)(raw_packet + IP_HEADER_OFFSET);
216 udp = (struct udphdr *)(raw_packet + IP_HEADER_OFFSET
217 + sizeof(struct iphdr));
218
219 ip->daddr = fd_data->dst_ip[0];
220 udp->dest = fd_data->dst_port;
221 ip->saddr = fd_data->src_ip[0];
222 udp->source = fd_data->src_port;
223
Kevin Scottb2d36c02014-04-09 05:58:59 +0000224 fd_data->pctype = I40E_FILTER_PCTYPE_NONF_IPV4_UDP;
225 ret = i40e_program_fdir_filter(fd_data, raw_packet, pf, add);
226 if (ret) {
227 dev_info(&pf->pdev->dev,
Carolyn Wybornye99bdd32014-07-09 07:46:12 +0000228 "PCTYPE:%d, Filter command send failed for fd_id:%d (ret = %d)\n",
229 fd_data->pctype, fd_data->fd_id, ret);
Kevin Scottb2d36c02014-04-09 05:58:59 +0000230 err = true;
231 } else {
Anjali Singhai Jainf7233c52014-07-09 07:46:16 +0000232 if (add)
233 dev_info(&pf->pdev->dev,
234 "Filter OK for PCTYPE %d loc = %d\n",
235 fd_data->pctype, fd_data->fd_id);
236 else
237 dev_info(&pf->pdev->dev,
238 "Filter deleted for PCTYPE %d loc = %d\n",
239 fd_data->pctype, fd_data->fd_id);
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000240 }
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000241 return err ? -EOPNOTSUPP : 0;
242}
243
244#define I40E_TCPIP_DUMMY_PACKET_LEN 54
245/**
246 * i40e_add_del_fdir_tcpv4 - Add/Remove TCPv4 filters
247 * @vsi: pointer to the targeted VSI
248 * @fd_data: the flow director data required for the FDir descriptor
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000249 * @add: true adds a filter, false removes it
250 *
251 * Returns 0 if the filters were successfully added or removed
252 **/
253static int i40e_add_del_fdir_tcpv4(struct i40e_vsi *vsi,
254 struct i40e_fdir_filter *fd_data,
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000255 bool add)
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000256{
257 struct i40e_pf *pf = vsi->back;
258 struct tcphdr *tcp;
259 struct iphdr *ip;
260 bool err = false;
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000261 u8 *raw_packet;
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000262 int ret;
263 /* Dummy packet */
264 static char packet[] = {0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0x08, 0,
265 0x45, 0, 0, 0x28, 0, 0, 0x40, 0, 0x40, 0x6, 0, 0, 0, 0, 0, 0,
266 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0x80, 0x11,
267 0x0, 0x72, 0, 0, 0, 0};
268
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000269 raw_packet = kzalloc(I40E_FDIR_MAX_RAW_PACKET_SIZE, GFP_KERNEL);
270 if (!raw_packet)
271 return -ENOMEM;
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000272 memcpy(raw_packet, packet, I40E_TCPIP_DUMMY_PACKET_LEN);
273
274 ip = (struct iphdr *)(raw_packet + IP_HEADER_OFFSET);
275 tcp = (struct tcphdr *)(raw_packet + IP_HEADER_OFFSET
276 + sizeof(struct iphdr));
277
278 ip->daddr = fd_data->dst_ip[0];
279 tcp->dest = fd_data->dst_port;
280 ip->saddr = fd_data->src_ip[0];
281 tcp->source = fd_data->src_port;
282
283 if (add) {
Anjali Singhai Jain1e1be8f2014-07-10 08:03:26 +0000284 pf->fd_tcp_rule++;
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000285 if (pf->flags & I40E_FLAG_FD_ATR_ENABLED) {
286 dev_info(&pf->pdev->dev, "Forcing ATR off, sideband rules for TCP/IPv4 flow being applied\n");
287 pf->flags &= ~I40E_FLAG_FD_ATR_ENABLED;
288 }
Anjali Singhai Jain1e1be8f2014-07-10 08:03:26 +0000289 } else {
290 pf->fd_tcp_rule = (pf->fd_tcp_rule > 0) ?
291 (pf->fd_tcp_rule - 1) : 0;
292 if (pf->fd_tcp_rule == 0) {
293 pf->flags |= I40E_FLAG_FD_ATR_ENABLED;
294 dev_info(&pf->pdev->dev, "ATR re-enabled due to no sideband TCP/IPv4 rules\n");
295 }
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000296 }
297
Kevin Scottb2d36c02014-04-09 05:58:59 +0000298 fd_data->pctype = I40E_FILTER_PCTYPE_NONF_IPV4_TCP;
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000299 ret = i40e_program_fdir_filter(fd_data, raw_packet, pf, add);
300
301 if (ret) {
302 dev_info(&pf->pdev->dev,
Carolyn Wybornye99bdd32014-07-09 07:46:12 +0000303 "PCTYPE:%d, Filter command send failed for fd_id:%d (ret = %d)\n",
304 fd_data->pctype, fd_data->fd_id, ret);
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000305 err = true;
306 } else {
Anjali Singhai Jainf7233c52014-07-09 07:46:16 +0000307 if (add)
308 dev_info(&pf->pdev->dev, "Filter OK for PCTYPE %d loc = %d)\n",
309 fd_data->pctype, fd_data->fd_id);
310 else
311 dev_info(&pf->pdev->dev,
312 "Filter deleted for PCTYPE %d loc = %d\n",
313 fd_data->pctype, fd_data->fd_id);
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000314 }
315
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000316 return err ? -EOPNOTSUPP : 0;
317}
318
319/**
320 * i40e_add_del_fdir_sctpv4 - Add/Remove SCTPv4 Flow Director filters for
321 * a specific flow spec
322 * @vsi: pointer to the targeted VSI
323 * @fd_data: the flow director data required for the FDir descriptor
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000324 * @add: true adds a filter, false removes it
325 *
Jean Sacren21d3efd2014-03-17 18:14:39 +0000326 * Always returns -EOPNOTSUPP
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000327 **/
328static int i40e_add_del_fdir_sctpv4(struct i40e_vsi *vsi,
329 struct i40e_fdir_filter *fd_data,
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000330 bool add)
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000331{
332 return -EOPNOTSUPP;
333}
334
335#define I40E_IP_DUMMY_PACKET_LEN 34
336/**
337 * i40e_add_del_fdir_ipv4 - Add/Remove IPv4 Flow Director filters for
338 * a specific flow spec
339 * @vsi: pointer to the targeted VSI
340 * @fd_data: the flow director data required for the FDir descriptor
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000341 * @add: true adds a filter, false removes it
342 *
343 * Returns 0 if the filters were successfully added or removed
344 **/
345static int i40e_add_del_fdir_ipv4(struct i40e_vsi *vsi,
346 struct i40e_fdir_filter *fd_data,
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000347 bool add)
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000348{
349 struct i40e_pf *pf = vsi->back;
350 struct iphdr *ip;
351 bool err = false;
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000352 u8 *raw_packet;
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000353 int ret;
354 int i;
355 static char packet[] = {0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0x08, 0,
356 0x45, 0, 0, 0x14, 0, 0, 0x40, 0, 0x40, 0x10, 0, 0, 0, 0, 0, 0,
357 0, 0, 0, 0};
358
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000359 for (i = I40E_FILTER_PCTYPE_NONF_IPV4_OTHER;
360 i <= I40E_FILTER_PCTYPE_FRAG_IPV4; i++) {
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000361 raw_packet = kzalloc(I40E_FDIR_MAX_RAW_PACKET_SIZE, GFP_KERNEL);
362 if (!raw_packet)
363 return -ENOMEM;
364 memcpy(raw_packet, packet, I40E_IP_DUMMY_PACKET_LEN);
365 ip = (struct iphdr *)(raw_packet + IP_HEADER_OFFSET);
366
367 ip->saddr = fd_data->src_ip[0];
368 ip->daddr = fd_data->dst_ip[0];
369 ip->protocol = 0;
370
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000371 fd_data->pctype = i;
372 ret = i40e_program_fdir_filter(fd_data, raw_packet, pf, add);
373
374 if (ret) {
375 dev_info(&pf->pdev->dev,
Carolyn Wybornye99bdd32014-07-09 07:46:12 +0000376 "PCTYPE:%d, Filter command send failed for fd_id:%d (ret = %d)\n",
377 fd_data->pctype, fd_data->fd_id, ret);
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000378 err = true;
379 } else {
Anjali Singhai Jainf7233c52014-07-09 07:46:16 +0000380 if (add)
381 dev_info(&pf->pdev->dev,
382 "Filter OK for PCTYPE %d loc = %d\n",
383 fd_data->pctype, fd_data->fd_id);
384 else
385 dev_info(&pf->pdev->dev,
386 "Filter deleted for PCTYPE %d loc = %d\n",
387 fd_data->pctype, fd_data->fd_id);
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000388 }
389 }
390
391 return err ? -EOPNOTSUPP : 0;
392}
393
394/**
395 * i40e_add_del_fdir - Build raw packets to add/del fdir filter
396 * @vsi: pointer to the targeted VSI
397 * @cmd: command to get or set RX flow classification rules
398 * @add: true adds a filter, false removes it
399 *
400 **/
401int i40e_add_del_fdir(struct i40e_vsi *vsi,
402 struct i40e_fdir_filter *input, bool add)
403{
404 struct i40e_pf *pf = vsi->back;
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000405 int ret;
406
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000407 switch (input->flow_type & ~FLOW_EXT) {
408 case TCP_V4_FLOW:
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000409 ret = i40e_add_del_fdir_tcpv4(vsi, input, add);
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000410 break;
411 case UDP_V4_FLOW:
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000412 ret = i40e_add_del_fdir_udpv4(vsi, input, add);
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000413 break;
414 case SCTP_V4_FLOW:
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000415 ret = i40e_add_del_fdir_sctpv4(vsi, input, add);
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000416 break;
417 case IPV4_FLOW:
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000418 ret = i40e_add_del_fdir_ipv4(vsi, input, add);
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000419 break;
420 case IP_USER_FLOW:
421 switch (input->ip4_proto) {
422 case IPPROTO_TCP:
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000423 ret = i40e_add_del_fdir_tcpv4(vsi, input, add);
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000424 break;
425 case IPPROTO_UDP:
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000426 ret = i40e_add_del_fdir_udpv4(vsi, input, add);
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000427 break;
428 case IPPROTO_SCTP:
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000429 ret = i40e_add_del_fdir_sctpv4(vsi, input, add);
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000430 break;
431 default:
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000432 ret = i40e_add_del_fdir_ipv4(vsi, input, add);
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000433 break;
434 }
435 break;
436 default:
Jakub Kicinskic5ffe7e2014-04-02 10:33:22 +0000437 dev_info(&pf->pdev->dev, "Could not specify spec type %d\n",
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000438 input->flow_type);
439 ret = -EINVAL;
440 }
441
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000442 /* The buffer allocated here is freed by the i40e_clean_tx_ring() */
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000443 return ret;
444}
445
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000446/**
447 * i40e_fd_handle_status - check the Programming Status for FD
448 * @rx_ring: the Rx ring for this descriptor
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +0000449 * @rx_desc: the Rx descriptor for programming Status, not a packet descriptor.
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000450 * @prog_id: the id originally used for programming
451 *
452 * This is used to verify if the FD programming or invalidation
453 * requested by SW to the HW is successful or not and take actions accordingly.
454 **/
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +0000455static void i40e_fd_handle_status(struct i40e_ring *rx_ring,
456 union i40e_rx_desc *rx_desc, u8 prog_id)
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000457{
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +0000458 struct i40e_pf *pf = rx_ring->vsi->back;
459 struct pci_dev *pdev = pf->pdev;
460 u32 fcnt_prog, fcnt_avail;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000461 u32 error;
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +0000462 u64 qw;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000463
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +0000464 qw = le64_to_cpu(rx_desc->wb.qword1.status_error_len);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000465 error = (qw & I40E_RX_PROG_STATUS_DESC_QW1_ERROR_MASK) >>
466 I40E_RX_PROG_STATUS_DESC_QW1_ERROR_SHIFT;
467
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +0000468 if (error == (0x1 << I40E_RX_PROG_STATUS_DESC_FD_TBL_FULL_SHIFT)) {
Anjali Singhai Jainf7233c52014-07-09 07:46:16 +0000469 if ((rx_desc->wb.qword0.hi_dword.fd_id != 0) ||
470 (I40E_DEBUG_FD & pf->hw.debug_mask))
471 dev_warn(&pdev->dev, "ntuple filter loc = %d, could not be added\n",
472 rx_desc->wb.qword0.hi_dword.fd_id);
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +0000473
Anjali Singhai Jain1e1be8f2014-07-10 08:03:26 +0000474 pf->fd_add_err++;
475 /* store the current atr filter count */
476 pf->fd_atr_cnt = i40e_get_current_atr_cnt(pf);
477
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +0000478 /* filter programming failed most likely due to table full */
Anjali Singhai Jain12957382014-06-04 04:22:47 +0000479 fcnt_prog = i40e_get_cur_guaranteed_fd_count(pf);
480 fcnt_avail = pf->fdir_pf_filter_count;
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +0000481 /* If ATR is running fcnt_prog can quickly change,
482 * if we are very close to full, it makes sense to disable
483 * FD ATR/SB and then re-enable it when there is room.
484 */
485 if (fcnt_prog >= (fcnt_avail - I40E_FDIR_BUFFER_FULL_MARGIN)) {
Anjali Singhai Jain1e1be8f2014-07-10 08:03:26 +0000486 if ((pf->flags & I40E_FLAG_FD_SB_ENABLED) &&
Anjali Singhai Jainb814ba62014-06-04 20:41:48 +0000487 !(pf->auto_disable_flags &
Anjali Singhai Jainb814ba62014-06-04 20:41:48 +0000488 I40E_FLAG_FD_SB_ENABLED)) {
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +0000489 dev_warn(&pdev->dev, "FD filter space full, new ntuple rules will not be added\n");
490 pf->auto_disable_flags |=
491 I40E_FLAG_FD_SB_ENABLED;
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +0000492 }
493 } else {
Carolyn Wybornye99bdd32014-07-09 07:46:12 +0000494 dev_info(&pdev->dev,
Anjali Singhai Jainf7233c52014-07-09 07:46:16 +0000495 "FD filter programming failed due to incorrect filter parameters\n");
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +0000496 }
497 } else if (error ==
498 (0x1 << I40E_RX_PROG_STATUS_DESC_NO_FD_ENTRY_SHIFT)) {
Anjali Singhai Jain13c28842014-03-06 09:00:04 +0000499 if (I40E_DEBUG_FD & pf->hw.debug_mask)
Carolyn Wybornye99bdd32014-07-09 07:46:12 +0000500 dev_info(&pdev->dev, "ntuple filter fd_id = %d, could not be removed\n",
Anjali Singhai Jain13c28842014-03-06 09:00:04 +0000501 rx_desc->wb.qword0.hi_dword.fd_id);
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +0000502 }
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000503}
504
505/**
Alexander Duycka5e9c572013-09-28 06:00:27 +0000506 * i40e_unmap_and_free_tx_resource - Release a Tx buffer
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000507 * @ring: the ring that owns the buffer
508 * @tx_buffer: the buffer to free
509 **/
Alexander Duycka5e9c572013-09-28 06:00:27 +0000510static void i40e_unmap_and_free_tx_resource(struct i40e_ring *ring,
511 struct i40e_tx_buffer *tx_buffer)
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000512{
Alexander Duycka5e9c572013-09-28 06:00:27 +0000513 if (tx_buffer->skb) {
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000514 if (tx_buffer->tx_flags & I40E_TX_FLAGS_FD_SB)
515 kfree(tx_buffer->raw_buf);
516 else
517 dev_kfree_skb_any(tx_buffer->skb);
518
Alexander Duycka5e9c572013-09-28 06:00:27 +0000519 if (dma_unmap_len(tx_buffer, len))
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000520 dma_unmap_single(ring->dev,
Alexander Duyck35a1e2a2013-09-28 06:00:17 +0000521 dma_unmap_addr(tx_buffer, dma),
522 dma_unmap_len(tx_buffer, len),
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000523 DMA_TO_DEVICE);
Alexander Duycka5e9c572013-09-28 06:00:27 +0000524 } else if (dma_unmap_len(tx_buffer, len)) {
525 dma_unmap_page(ring->dev,
526 dma_unmap_addr(tx_buffer, dma),
527 dma_unmap_len(tx_buffer, len),
528 DMA_TO_DEVICE);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000529 }
Alexander Duycka5e9c572013-09-28 06:00:27 +0000530 tx_buffer->next_to_watch = NULL;
531 tx_buffer->skb = NULL;
Alexander Duyck35a1e2a2013-09-28 06:00:17 +0000532 dma_unmap_len_set(tx_buffer, len, 0);
Alexander Duycka5e9c572013-09-28 06:00:27 +0000533 /* tx_buffer must be completely set up in the transmit path */
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000534}
535
536/**
537 * i40e_clean_tx_ring - Free any empty Tx buffers
538 * @tx_ring: ring to be cleaned
539 **/
540void i40e_clean_tx_ring(struct i40e_ring *tx_ring)
541{
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000542 unsigned long bi_size;
543 u16 i;
544
545 /* ring already cleared, nothing to do */
546 if (!tx_ring->tx_bi)
547 return;
548
549 /* Free all the Tx ring sk_buffs */
Alexander Duycka5e9c572013-09-28 06:00:27 +0000550 for (i = 0; i < tx_ring->count; i++)
551 i40e_unmap_and_free_tx_resource(tx_ring, &tx_ring->tx_bi[i]);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000552
553 bi_size = sizeof(struct i40e_tx_buffer) * tx_ring->count;
554 memset(tx_ring->tx_bi, 0, bi_size);
555
556 /* Zero out the descriptor ring */
557 memset(tx_ring->desc, 0, tx_ring->size);
558
559 tx_ring->next_to_use = 0;
560 tx_ring->next_to_clean = 0;
Alexander Duyck7070ce02013-09-28 06:00:37 +0000561
562 if (!tx_ring->netdev)
563 return;
564
565 /* cleanup Tx queue statistics */
566 netdev_tx_reset_queue(netdev_get_tx_queue(tx_ring->netdev,
567 tx_ring->queue_index));
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000568}
569
570/**
571 * i40e_free_tx_resources - Free Tx resources per queue
572 * @tx_ring: Tx descriptor ring for a specific queue
573 *
574 * Free all transmit software resources
575 **/
576void i40e_free_tx_resources(struct i40e_ring *tx_ring)
577{
578 i40e_clean_tx_ring(tx_ring);
579 kfree(tx_ring->tx_bi);
580 tx_ring->tx_bi = NULL;
581
582 if (tx_ring->desc) {
583 dma_free_coherent(tx_ring->dev, tx_ring->size,
584 tx_ring->desc, tx_ring->dma);
585 tx_ring->desc = NULL;
586 }
587}
588
589/**
590 * i40e_get_tx_pending - how many tx descriptors not processed
591 * @tx_ring: the ring of descriptors
592 *
593 * Since there is no access to the ring head register
594 * in XL710, we need to use our local copies
595 **/
596static u32 i40e_get_tx_pending(struct i40e_ring *ring)
597{
598 u32 ntu = ((ring->next_to_clean <= ring->next_to_use)
599 ? ring->next_to_use
600 : ring->next_to_use + ring->count);
601 return ntu - ring->next_to_clean;
602}
603
604/**
605 * i40e_check_tx_hang - Is there a hang in the Tx queue
606 * @tx_ring: the ring of descriptors
607 **/
608static bool i40e_check_tx_hang(struct i40e_ring *tx_ring)
609{
610 u32 tx_pending = i40e_get_tx_pending(tx_ring);
Anjali Singhai Jain810b3ae2014-07-10 07:58:25 +0000611 struct i40e_pf *pf = tx_ring->vsi->back;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000612 bool ret = false;
613
614 clear_check_for_tx_hang(tx_ring);
615
616 /* Check for a hung queue, but be thorough. This verifies
617 * that a transmit has been completed since the previous
618 * check AND there is at least one packet pending. The
619 * ARMED bit is set to indicate a potential hang. The
620 * bit is cleared if a pause frame is received to remove
621 * false hang detection due to PFC or 802.3x frames. By
622 * requiring this to fail twice we avoid races with
623 * PFC clearing the ARMED bit and conditions where we
624 * run the check_tx_hang logic with a transmit completion
625 * pending but without time to complete it yet.
626 */
Alexander Duycka114d0a2013-09-28 06:00:43 +0000627 if ((tx_ring->tx_stats.tx_done_old == tx_ring->stats.packets) &&
Anjali Singhai Jain810b3ae2014-07-10 07:58:25 +0000628 (tx_pending >= I40E_MIN_DESC_PENDING)) {
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000629 /* make sure it is true for two checks in a row */
630 ret = test_and_set_bit(__I40E_HANG_CHECK_ARMED,
631 &tx_ring->state);
Anjali Singhai Jain810b3ae2014-07-10 07:58:25 +0000632 } else if ((tx_ring->tx_stats.tx_done_old == tx_ring->stats.packets) &&
633 (tx_pending < I40E_MIN_DESC_PENDING) &&
634 (tx_pending > 0)) {
635 if (I40E_DEBUG_FLOW & pf->hw.debug_mask)
636 dev_info(tx_ring->dev, "HW needs some more descs to do a cacheline flush. tx_pending %d, queue %d",
637 tx_pending, tx_ring->queue_index);
638 pf->tx_sluggish_count++;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000639 } else {
640 /* update completed stats and disarm the hang check */
Alexander Duycka114d0a2013-09-28 06:00:43 +0000641 tx_ring->tx_stats.tx_done_old = tx_ring->stats.packets;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000642 clear_bit(__I40E_HANG_CHECK_ARMED, &tx_ring->state);
643 }
644
645 return ret;
646}
647
648/**
Jesse Brandeburg1943d8b2014-02-14 02:14:40 +0000649 * i40e_get_head - Retrieve head from head writeback
650 * @tx_ring: tx ring to fetch head of
651 *
652 * Returns value of Tx ring head based on value stored
653 * in head write-back location
654 **/
655static inline u32 i40e_get_head(struct i40e_ring *tx_ring)
656{
657 void *head = (struct i40e_tx_desc *)tx_ring->desc + tx_ring->count;
658
659 return le32_to_cpu(*(volatile __le32 *)head);
660}
661
Jesse Brandeburgd91649f2015-01-07 02:55:01 +0000662#define WB_STRIDE 0x3
663
Jesse Brandeburg1943d8b2014-02-14 02:14:40 +0000664/**
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000665 * i40e_clean_tx_irq - Reclaim resources after transmit completes
666 * @tx_ring: tx ring to clean
667 * @budget: how many cleans we're allowed
668 *
669 * Returns true if there's any budget left (e.g. the clean is finished)
670 **/
671static bool i40e_clean_tx_irq(struct i40e_ring *tx_ring, int budget)
672{
673 u16 i = tx_ring->next_to_clean;
674 struct i40e_tx_buffer *tx_buf;
Jesse Brandeburg1943d8b2014-02-14 02:14:40 +0000675 struct i40e_tx_desc *tx_head;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000676 struct i40e_tx_desc *tx_desc;
677 unsigned int total_packets = 0;
678 unsigned int total_bytes = 0;
679
680 tx_buf = &tx_ring->tx_bi[i];
681 tx_desc = I40E_TX_DESC(tx_ring, i);
Alexander Duycka5e9c572013-09-28 06:00:27 +0000682 i -= tx_ring->count;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000683
Jesse Brandeburg1943d8b2014-02-14 02:14:40 +0000684 tx_head = I40E_TX_DESC(tx_ring, i40e_get_head(tx_ring));
685
Alexander Duycka5e9c572013-09-28 06:00:27 +0000686 do {
687 struct i40e_tx_desc *eop_desc = tx_buf->next_to_watch;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000688
689 /* if next_to_watch is not set then there is no work pending */
690 if (!eop_desc)
691 break;
692
Alexander Duycka5e9c572013-09-28 06:00:27 +0000693 /* prevent any other reads prior to eop_desc */
694 read_barrier_depends();
695
Jesse Brandeburg1943d8b2014-02-14 02:14:40 +0000696 /* we have caught up to head, no work left to do */
697 if (tx_head == tx_desc)
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000698 break;
699
Alexander Duyckc304fda2013-09-28 06:00:12 +0000700 /* clear next_to_watch to prevent false hangs */
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000701 tx_buf->next_to_watch = NULL;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000702
Alexander Duycka5e9c572013-09-28 06:00:27 +0000703 /* update the statistics for this packet */
704 total_bytes += tx_buf->bytecount;
705 total_packets += tx_buf->gso_segs;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000706
Alexander Duycka5e9c572013-09-28 06:00:27 +0000707 /* free the skb */
Rick Jonesa81fb042014-09-17 03:56:20 +0000708 dev_consume_skb_any(tx_buf->skb);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000709
Alexander Duycka5e9c572013-09-28 06:00:27 +0000710 /* unmap skb header data */
711 dma_unmap_single(tx_ring->dev,
712 dma_unmap_addr(tx_buf, dma),
713 dma_unmap_len(tx_buf, len),
714 DMA_TO_DEVICE);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000715
Alexander Duycka5e9c572013-09-28 06:00:27 +0000716 /* clear tx_buffer data */
717 tx_buf->skb = NULL;
718 dma_unmap_len_set(tx_buf, len, 0);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000719
Alexander Duycka5e9c572013-09-28 06:00:27 +0000720 /* unmap remaining buffers */
721 while (tx_desc != eop_desc) {
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000722
723 tx_buf++;
724 tx_desc++;
725 i++;
Alexander Duycka5e9c572013-09-28 06:00:27 +0000726 if (unlikely(!i)) {
727 i -= tx_ring->count;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000728 tx_buf = tx_ring->tx_bi;
729 tx_desc = I40E_TX_DESC(tx_ring, 0);
730 }
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000731
Alexander Duycka5e9c572013-09-28 06:00:27 +0000732 /* unmap any remaining paged data */
733 if (dma_unmap_len(tx_buf, len)) {
734 dma_unmap_page(tx_ring->dev,
735 dma_unmap_addr(tx_buf, dma),
736 dma_unmap_len(tx_buf, len),
737 DMA_TO_DEVICE);
738 dma_unmap_len_set(tx_buf, len, 0);
739 }
740 }
741
742 /* move us one more past the eop_desc for start of next pkt */
743 tx_buf++;
744 tx_desc++;
745 i++;
746 if (unlikely(!i)) {
747 i -= tx_ring->count;
748 tx_buf = tx_ring->tx_bi;
749 tx_desc = I40E_TX_DESC(tx_ring, 0);
750 }
751
752 /* update budget accounting */
753 budget--;
754 } while (likely(budget));
755
756 i += tx_ring->count;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000757 tx_ring->next_to_clean = i;
Alexander Duyck980e9b12013-09-28 06:01:03 +0000758 u64_stats_update_begin(&tx_ring->syncp);
Alexander Duycka114d0a2013-09-28 06:00:43 +0000759 tx_ring->stats.bytes += total_bytes;
760 tx_ring->stats.packets += total_packets;
Alexander Duyck980e9b12013-09-28 06:01:03 +0000761 u64_stats_update_end(&tx_ring->syncp);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000762 tx_ring->q_vector->tx.total_bytes += total_bytes;
763 tx_ring->q_vector->tx.total_packets += total_packets;
Alexander Duycka5e9c572013-09-28 06:00:27 +0000764
Jesse Brandeburgd91649f2015-01-07 02:55:01 +0000765 /* check to see if there are any non-cache aligned descriptors
766 * waiting to be written back, and kick the hardware to force
767 * them to be written back in case of napi polling
768 */
769 if (budget &&
770 !((i & WB_STRIDE) == WB_STRIDE) &&
771 !test_bit(__I40E_DOWN, &tx_ring->vsi->state) &&
772 (I40E_DESC_UNUSED(tx_ring) != tx_ring->count))
773 tx_ring->arm_wb = true;
774 else
775 tx_ring->arm_wb = false;
776
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000777 if (check_for_tx_hang(tx_ring) && i40e_check_tx_hang(tx_ring)) {
778 /* schedule immediate reset if we believe we hung */
779 dev_info(tx_ring->dev, "Detected Tx Unit Hang\n"
780 " VSI <%d>\n"
781 " Tx Queue <%d>\n"
782 " next_to_use <%x>\n"
783 " next_to_clean <%x>\n",
784 tx_ring->vsi->seid,
785 tx_ring->queue_index,
786 tx_ring->next_to_use, i);
787 dev_info(tx_ring->dev, "tx_bi[next_to_clean]\n"
788 " time_stamp <%lx>\n"
789 " jiffies <%lx>\n",
790 tx_ring->tx_bi[i].time_stamp, jiffies);
791
792 netif_stop_subqueue(tx_ring->netdev, tx_ring->queue_index);
793
794 dev_info(tx_ring->dev,
Jesse Brandeburgd91649f2015-01-07 02:55:01 +0000795 "tx hang detected on queue %d, reset requested\n",
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000796 tx_ring->queue_index);
797
Jesse Brandeburgd91649f2015-01-07 02:55:01 +0000798 /* do not fire the reset immediately, wait for the stack to
799 * decide we are truly stuck, also prevents every queue from
800 * simultaneously requesting a reset
801 */
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000802
Jesse Brandeburgd91649f2015-01-07 02:55:01 +0000803 /* the adapter is about to reset, no point in enabling polling */
804 budget = 1;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000805 }
806
Alexander Duyck7070ce02013-09-28 06:00:37 +0000807 netdev_tx_completed_queue(netdev_get_tx_queue(tx_ring->netdev,
808 tx_ring->queue_index),
809 total_packets, total_bytes);
810
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000811#define TX_WAKE_THRESHOLD (DESC_NEEDED * 2)
812 if (unlikely(total_packets && netif_carrier_ok(tx_ring->netdev) &&
813 (I40E_DESC_UNUSED(tx_ring) >= TX_WAKE_THRESHOLD))) {
814 /* Make sure that anybody stopping the queue after this
815 * sees the new next_to_clean.
816 */
817 smp_mb();
818 if (__netif_subqueue_stopped(tx_ring->netdev,
819 tx_ring->queue_index) &&
820 !test_bit(__I40E_DOWN, &tx_ring->vsi->state)) {
821 netif_wake_subqueue(tx_ring->netdev,
822 tx_ring->queue_index);
823 ++tx_ring->tx_stats.restart_queue;
824 }
825 }
826
Jesse Brandeburgd91649f2015-01-07 02:55:01 +0000827 return !!budget;
828}
829
830/**
831 * i40e_force_wb - Arm hardware to do a wb on noncache aligned descriptors
832 * @vsi: the VSI we care about
833 * @q_vector: the vector on which to force writeback
834 *
835 **/
836static void i40e_force_wb(struct i40e_vsi *vsi, struct i40e_q_vector *q_vector)
837{
838 u32 val = I40E_PFINT_DYN_CTLN_INTENA_MASK |
839 I40E_PFINT_DYN_CTLN_SWINT_TRIG_MASK |
Anjali Singhai Jainc29af372015-01-10 01:07:19 +0000840 I40E_PFINT_DYN_CTLN_SW_ITR_INDX_ENA_MASK;
841 /* allow 00 to be written to the index */
Jesse Brandeburgd91649f2015-01-07 02:55:01 +0000842
843 wr32(&vsi->back->hw,
844 I40E_PFINT_DYN_CTLN(q_vector->v_idx + vsi->base_vector - 1),
845 val);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000846}
847
848/**
849 * i40e_set_new_dynamic_itr - Find new ITR level
850 * @rc: structure containing ring performance data
851 *
852 * Stores a new ITR value based on packets and byte counts during
853 * the last interrupt. The advantage of per interrupt computation
854 * is faster updates and more accurate ITR for the current traffic
855 * pattern. Constants in this function were computed based on
856 * theoretical maximum wire speed and thresholds were set based on
857 * testing data as well as attempting to minimize response time
858 * while increasing bulk throughput.
859 **/
860static void i40e_set_new_dynamic_itr(struct i40e_ring_container *rc)
861{
862 enum i40e_latency_range new_latency_range = rc->latency_range;
863 u32 new_itr = rc->itr;
864 int bytes_per_int;
865
866 if (rc->total_packets == 0 || !rc->itr)
867 return;
868
869 /* simple throttlerate management
870 * 0-10MB/s lowest (100000 ints/s)
871 * 10-20MB/s low (20000 ints/s)
872 * 20-1249MB/s bulk (8000 ints/s)
873 */
874 bytes_per_int = rc->total_bytes / rc->itr;
875 switch (rc->itr) {
876 case I40E_LOWEST_LATENCY:
877 if (bytes_per_int > 10)
878 new_latency_range = I40E_LOW_LATENCY;
879 break;
880 case I40E_LOW_LATENCY:
881 if (bytes_per_int > 20)
882 new_latency_range = I40E_BULK_LATENCY;
883 else if (bytes_per_int <= 10)
884 new_latency_range = I40E_LOWEST_LATENCY;
885 break;
886 case I40E_BULK_LATENCY:
887 if (bytes_per_int <= 20)
888 rc->latency_range = I40E_LOW_LATENCY;
889 break;
890 }
891
892 switch (new_latency_range) {
893 case I40E_LOWEST_LATENCY:
894 new_itr = I40E_ITR_100K;
895 break;
896 case I40E_LOW_LATENCY:
897 new_itr = I40E_ITR_20K;
898 break;
899 case I40E_BULK_LATENCY:
900 new_itr = I40E_ITR_8K;
901 break;
902 default:
903 break;
904 }
905
906 if (new_itr != rc->itr) {
907 /* do an exponential smoothing */
908 new_itr = (10 * new_itr * rc->itr) /
909 ((9 * new_itr) + rc->itr);
910 rc->itr = new_itr & I40E_MAX_ITR;
911 }
912
913 rc->total_bytes = 0;
914 rc->total_packets = 0;
915}
916
917/**
918 * i40e_update_dynamic_itr - Adjust ITR based on bytes per int
919 * @q_vector: the vector to adjust
920 **/
921static void i40e_update_dynamic_itr(struct i40e_q_vector *q_vector)
922{
923 u16 vector = q_vector->vsi->base_vector + q_vector->v_idx;
924 struct i40e_hw *hw = &q_vector->vsi->back->hw;
925 u32 reg_addr;
926 u16 old_itr;
927
928 reg_addr = I40E_PFINT_ITRN(I40E_RX_ITR, vector - 1);
929 old_itr = q_vector->rx.itr;
930 i40e_set_new_dynamic_itr(&q_vector->rx);
931 if (old_itr != q_vector->rx.itr)
932 wr32(hw, reg_addr, q_vector->rx.itr);
933
934 reg_addr = I40E_PFINT_ITRN(I40E_TX_ITR, vector - 1);
935 old_itr = q_vector->tx.itr;
936 i40e_set_new_dynamic_itr(&q_vector->tx);
937 if (old_itr != q_vector->tx.itr)
938 wr32(hw, reg_addr, q_vector->tx.itr);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000939}
940
941/**
942 * i40e_clean_programming_status - clean the programming status descriptor
943 * @rx_ring: the rx ring that has this descriptor
944 * @rx_desc: the rx descriptor written back by HW
945 *
946 * Flow director should handle FD_FILTER_STATUS to check its filter programming
947 * status being successful or not and take actions accordingly. FCoE should
948 * handle its context/filter programming/invalidation status and take actions.
949 *
950 **/
951static void i40e_clean_programming_status(struct i40e_ring *rx_ring,
952 union i40e_rx_desc *rx_desc)
953{
954 u64 qw;
955 u8 id;
956
957 qw = le64_to_cpu(rx_desc->wb.qword1.status_error_len);
958 id = (qw & I40E_RX_PROG_STATUS_DESC_QW1_PROGID_MASK) >>
959 I40E_RX_PROG_STATUS_DESC_QW1_PROGID_SHIFT;
960
961 if (id == I40E_RX_PROG_STATUS_DESC_FD_FILTER_STATUS)
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +0000962 i40e_fd_handle_status(rx_ring, rx_desc, id);
Vasu Dev38e00432014-08-01 13:27:03 -0700963#ifdef I40E_FCOE
964 else if ((id == I40E_RX_PROG_STATUS_DESC_FCOE_CTXT_PROG_STATUS) ||
965 (id == I40E_RX_PROG_STATUS_DESC_FCOE_CTXT_INVL_STATUS))
966 i40e_fcoe_handle_status(rx_ring, rx_desc, id);
967#endif
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000968}
969
970/**
971 * i40e_setup_tx_descriptors - Allocate the Tx descriptors
972 * @tx_ring: the tx ring to set up
973 *
974 * Return 0 on success, negative on error
975 **/
976int i40e_setup_tx_descriptors(struct i40e_ring *tx_ring)
977{
978 struct device *dev = tx_ring->dev;
979 int bi_size;
980
981 if (!dev)
982 return -ENOMEM;
983
984 bi_size = sizeof(struct i40e_tx_buffer) * tx_ring->count;
985 tx_ring->tx_bi = kzalloc(bi_size, GFP_KERNEL);
986 if (!tx_ring->tx_bi)
987 goto err;
988
989 /* round up to nearest 4K */
990 tx_ring->size = tx_ring->count * sizeof(struct i40e_tx_desc);
Jesse Brandeburg1943d8b2014-02-14 02:14:40 +0000991 /* add u32 for head writeback, align after this takes care of
992 * guaranteeing this is at least one cache line in size
993 */
994 tx_ring->size += sizeof(u32);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000995 tx_ring->size = ALIGN(tx_ring->size, 4096);
996 tx_ring->desc = dma_alloc_coherent(dev, tx_ring->size,
997 &tx_ring->dma, GFP_KERNEL);
998 if (!tx_ring->desc) {
999 dev_info(dev, "Unable to allocate memory for the Tx descriptor ring, size=%d\n",
1000 tx_ring->size);
1001 goto err;
1002 }
1003
1004 tx_ring->next_to_use = 0;
1005 tx_ring->next_to_clean = 0;
1006 return 0;
1007
1008err:
1009 kfree(tx_ring->tx_bi);
1010 tx_ring->tx_bi = NULL;
1011 return -ENOMEM;
1012}
1013
1014/**
1015 * i40e_clean_rx_ring - Free Rx buffers
1016 * @rx_ring: ring to be cleaned
1017 **/
1018void i40e_clean_rx_ring(struct i40e_ring *rx_ring)
1019{
1020 struct device *dev = rx_ring->dev;
1021 struct i40e_rx_buffer *rx_bi;
1022 unsigned long bi_size;
1023 u16 i;
1024
1025 /* ring already cleared, nothing to do */
1026 if (!rx_ring->rx_bi)
1027 return;
1028
Mitch Williamsa132af22015-01-24 09:58:35 +00001029 if (ring_is_ps_enabled(rx_ring)) {
1030 int bufsz = ALIGN(rx_ring->rx_hdr_len, 256) * rx_ring->count;
1031
1032 rx_bi = &rx_ring->rx_bi[0];
1033 if (rx_bi->hdr_buf) {
1034 dma_free_coherent(dev,
1035 bufsz,
1036 rx_bi->hdr_buf,
1037 rx_bi->dma);
1038 for (i = 0; i < rx_ring->count; i++) {
1039 rx_bi = &rx_ring->rx_bi[i];
1040 rx_bi->dma = 0;
1041 rx_bi->hdr_buf = 0;
1042 }
1043 }
1044 }
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001045 /* Free all the Rx ring sk_buffs */
1046 for (i = 0; i < rx_ring->count; i++) {
1047 rx_bi = &rx_ring->rx_bi[i];
1048 if (rx_bi->dma) {
1049 dma_unmap_single(dev,
1050 rx_bi->dma,
1051 rx_ring->rx_buf_len,
1052 DMA_FROM_DEVICE);
1053 rx_bi->dma = 0;
1054 }
1055 if (rx_bi->skb) {
1056 dev_kfree_skb(rx_bi->skb);
1057 rx_bi->skb = NULL;
1058 }
1059 if (rx_bi->page) {
1060 if (rx_bi->page_dma) {
1061 dma_unmap_page(dev,
1062 rx_bi->page_dma,
1063 PAGE_SIZE / 2,
1064 DMA_FROM_DEVICE);
1065 rx_bi->page_dma = 0;
1066 }
1067 __free_page(rx_bi->page);
1068 rx_bi->page = NULL;
1069 rx_bi->page_offset = 0;
1070 }
1071 }
1072
1073 bi_size = sizeof(struct i40e_rx_buffer) * rx_ring->count;
1074 memset(rx_ring->rx_bi, 0, bi_size);
1075
1076 /* Zero out the descriptor ring */
1077 memset(rx_ring->desc, 0, rx_ring->size);
1078
1079 rx_ring->next_to_clean = 0;
1080 rx_ring->next_to_use = 0;
1081}
1082
1083/**
1084 * i40e_free_rx_resources - Free Rx resources
1085 * @rx_ring: ring to clean the resources from
1086 *
1087 * Free all receive software resources
1088 **/
1089void i40e_free_rx_resources(struct i40e_ring *rx_ring)
1090{
1091 i40e_clean_rx_ring(rx_ring);
1092 kfree(rx_ring->rx_bi);
1093 rx_ring->rx_bi = NULL;
1094
1095 if (rx_ring->desc) {
1096 dma_free_coherent(rx_ring->dev, rx_ring->size,
1097 rx_ring->desc, rx_ring->dma);
1098 rx_ring->desc = NULL;
1099 }
1100}
1101
1102/**
Mitch Williamsa132af22015-01-24 09:58:35 +00001103 * i40e_alloc_rx_headers - allocate rx header buffers
1104 * @rx_ring: ring to alloc buffers
1105 *
1106 * Allocate rx header buffers for the entire ring. As these are static,
1107 * this is only called when setting up a new ring.
1108 **/
1109void i40e_alloc_rx_headers(struct i40e_ring *rx_ring)
1110{
1111 struct device *dev = rx_ring->dev;
1112 struct i40e_rx_buffer *rx_bi;
1113 dma_addr_t dma;
1114 void *buffer;
1115 int buf_size;
1116 int i;
1117
1118 if (rx_ring->rx_bi[0].hdr_buf)
1119 return;
1120 /* Make sure the buffers don't cross cache line boundaries. */
1121 buf_size = ALIGN(rx_ring->rx_hdr_len, 256);
1122 buffer = dma_alloc_coherent(dev, buf_size * rx_ring->count,
1123 &dma, GFP_KERNEL);
1124 if (!buffer)
1125 return;
1126 for (i = 0; i < rx_ring->count; i++) {
1127 rx_bi = &rx_ring->rx_bi[i];
1128 rx_bi->dma = dma + (i * buf_size);
1129 rx_bi->hdr_buf = buffer + (i * buf_size);
1130 }
1131}
1132
1133/**
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001134 * i40e_setup_rx_descriptors - Allocate Rx descriptors
1135 * @rx_ring: Rx descriptor ring (for a specific queue) to setup
1136 *
1137 * Returns 0 on success, negative on failure
1138 **/
1139int i40e_setup_rx_descriptors(struct i40e_ring *rx_ring)
1140{
1141 struct device *dev = rx_ring->dev;
1142 int bi_size;
1143
1144 bi_size = sizeof(struct i40e_rx_buffer) * rx_ring->count;
1145 rx_ring->rx_bi = kzalloc(bi_size, GFP_KERNEL);
1146 if (!rx_ring->rx_bi)
1147 goto err;
1148
Carolyn Wybornyf217d6c2015-02-09 17:42:31 -08001149 u64_stats_init(&rx_ring->syncp);
Carolyn Wyborny638702b2015-01-24 09:58:32 +00001150
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001151 /* Round up to nearest 4K */
1152 rx_ring->size = ring_is_16byte_desc_enabled(rx_ring)
1153 ? rx_ring->count * sizeof(union i40e_16byte_rx_desc)
1154 : rx_ring->count * sizeof(union i40e_32byte_rx_desc);
1155 rx_ring->size = ALIGN(rx_ring->size, 4096);
1156 rx_ring->desc = dma_alloc_coherent(dev, rx_ring->size,
1157 &rx_ring->dma, GFP_KERNEL);
1158
1159 if (!rx_ring->desc) {
1160 dev_info(dev, "Unable to allocate memory for the Rx descriptor ring, size=%d\n",
1161 rx_ring->size);
1162 goto err;
1163 }
1164
1165 rx_ring->next_to_clean = 0;
1166 rx_ring->next_to_use = 0;
1167
1168 return 0;
1169err:
1170 kfree(rx_ring->rx_bi);
1171 rx_ring->rx_bi = NULL;
1172 return -ENOMEM;
1173}
1174
1175/**
1176 * i40e_release_rx_desc - Store the new tail and head values
1177 * @rx_ring: ring to bump
1178 * @val: new head index
1179 **/
1180static inline void i40e_release_rx_desc(struct i40e_ring *rx_ring, u32 val)
1181{
1182 rx_ring->next_to_use = val;
1183 /* Force memory writes to complete before letting h/w
1184 * know there are new descriptors to fetch. (Only
1185 * applicable for weak-ordered memory model archs,
1186 * such as IA-64).
1187 */
1188 wmb();
1189 writel(val, rx_ring->tail);
1190}
1191
1192/**
Mitch Williamsa132af22015-01-24 09:58:35 +00001193 * i40e_alloc_rx_buffers_ps - Replace used receive buffers; packet split
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001194 * @rx_ring: ring to place buffers on
1195 * @cleaned_count: number of buffers to replace
1196 **/
Mitch Williamsa132af22015-01-24 09:58:35 +00001197void i40e_alloc_rx_buffers_ps(struct i40e_ring *rx_ring, u16 cleaned_count)
1198{
1199 u16 i = rx_ring->next_to_use;
1200 union i40e_rx_desc *rx_desc;
1201 struct i40e_rx_buffer *bi;
1202
1203 /* do nothing if no valid netdev defined */
1204 if (!rx_ring->netdev || !cleaned_count)
1205 return;
1206
1207 while (cleaned_count--) {
1208 rx_desc = I40E_RX_DESC(rx_ring, i);
1209 bi = &rx_ring->rx_bi[i];
1210
1211 if (bi->skb) /* desc is in use */
1212 goto no_buffers;
1213 if (!bi->page) {
1214 bi->page = alloc_page(GFP_ATOMIC);
1215 if (!bi->page) {
1216 rx_ring->rx_stats.alloc_page_failed++;
1217 goto no_buffers;
1218 }
1219 }
1220
1221 if (!bi->page_dma) {
1222 /* use a half page if we're re-using */
1223 bi->page_offset ^= PAGE_SIZE / 2;
1224 bi->page_dma = dma_map_page(rx_ring->dev,
1225 bi->page,
1226 bi->page_offset,
1227 PAGE_SIZE / 2,
1228 DMA_FROM_DEVICE);
1229 if (dma_mapping_error(rx_ring->dev,
1230 bi->page_dma)) {
1231 rx_ring->rx_stats.alloc_page_failed++;
1232 bi->page_dma = 0;
1233 goto no_buffers;
1234 }
1235 }
1236
1237 dma_sync_single_range_for_device(rx_ring->dev,
1238 bi->dma,
1239 0,
1240 rx_ring->rx_hdr_len,
1241 DMA_FROM_DEVICE);
1242 /* Refresh the desc even if buffer_addrs didn't change
1243 * because each write-back erases this info.
1244 */
1245 rx_desc->read.pkt_addr = cpu_to_le64(bi->page_dma);
1246 rx_desc->read.hdr_addr = cpu_to_le64(bi->dma);
1247 i++;
1248 if (i == rx_ring->count)
1249 i = 0;
1250 }
1251
1252no_buffers:
1253 if (rx_ring->next_to_use != i)
1254 i40e_release_rx_desc(rx_ring, i);
1255}
1256
1257/**
1258 * i40e_alloc_rx_buffers_1buf - Replace used receive buffers; single buffer
1259 * @rx_ring: ring to place buffers on
1260 * @cleaned_count: number of buffers to replace
1261 **/
1262void i40e_alloc_rx_buffers_1buf(struct i40e_ring *rx_ring, u16 cleaned_count)
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001263{
1264 u16 i = rx_ring->next_to_use;
1265 union i40e_rx_desc *rx_desc;
1266 struct i40e_rx_buffer *bi;
1267 struct sk_buff *skb;
1268
1269 /* do nothing if no valid netdev defined */
1270 if (!rx_ring->netdev || !cleaned_count)
1271 return;
1272
1273 while (cleaned_count--) {
1274 rx_desc = I40E_RX_DESC(rx_ring, i);
1275 bi = &rx_ring->rx_bi[i];
1276 skb = bi->skb;
1277
1278 if (!skb) {
1279 skb = netdev_alloc_skb_ip_align(rx_ring->netdev,
1280 rx_ring->rx_buf_len);
1281 if (!skb) {
Mitch Williams420136c2013-12-18 13:45:59 +00001282 rx_ring->rx_stats.alloc_buff_failed++;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001283 goto no_buffers;
1284 }
1285 /* initialize queue mapping */
1286 skb_record_rx_queue(skb, rx_ring->queue_index);
1287 bi->skb = skb;
1288 }
1289
1290 if (!bi->dma) {
1291 bi->dma = dma_map_single(rx_ring->dev,
1292 skb->data,
1293 rx_ring->rx_buf_len,
1294 DMA_FROM_DEVICE);
1295 if (dma_mapping_error(rx_ring->dev, bi->dma)) {
Mitch Williams420136c2013-12-18 13:45:59 +00001296 rx_ring->rx_stats.alloc_buff_failed++;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001297 bi->dma = 0;
1298 goto no_buffers;
1299 }
1300 }
1301
Mitch Williamsa132af22015-01-24 09:58:35 +00001302 rx_desc->read.pkt_addr = cpu_to_le64(bi->dma);
1303 rx_desc->read.hdr_addr = 0;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001304 i++;
1305 if (i == rx_ring->count)
1306 i = 0;
1307 }
1308
1309no_buffers:
1310 if (rx_ring->next_to_use != i)
1311 i40e_release_rx_desc(rx_ring, i);
1312}
1313
1314/**
1315 * i40e_receive_skb - Send a completed packet up the stack
1316 * @rx_ring: rx ring in play
1317 * @skb: packet to send up
1318 * @vlan_tag: vlan tag for packet
1319 **/
1320static void i40e_receive_skb(struct i40e_ring *rx_ring,
1321 struct sk_buff *skb, u16 vlan_tag)
1322{
1323 struct i40e_q_vector *q_vector = rx_ring->q_vector;
1324 struct i40e_vsi *vsi = rx_ring->vsi;
1325 u64 flags = vsi->back->flags;
1326
1327 if (vlan_tag & VLAN_VID_MASK)
1328 __vlan_hwaccel_put_tag(skb, htons(ETH_P_8021Q), vlan_tag);
1329
1330 if (flags & I40E_FLAG_IN_NETPOLL)
1331 netif_rx(skb);
1332 else
1333 napi_gro_receive(&q_vector->napi, skb);
1334}
1335
1336/**
1337 * i40e_rx_checksum - Indicate in skb if hw indicated a good cksum
1338 * @vsi: the VSI we care about
1339 * @skb: skb currently being received and modified
1340 * @rx_status: status value of last descriptor in packet
1341 * @rx_error: error value of last descriptor in packet
Joseph Gasparakis8144f0f2013-12-28 05:27:57 +00001342 * @rx_ptype: ptype value of last descriptor in packet
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001343 **/
1344static inline void i40e_rx_checksum(struct i40e_vsi *vsi,
1345 struct sk_buff *skb,
1346 u32 rx_status,
Joseph Gasparakis8144f0f2013-12-28 05:27:57 +00001347 u32 rx_error,
1348 u16 rx_ptype)
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001349{
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +00001350 struct i40e_rx_ptype_decoded decoded = decode_rx_desc_ptype(rx_ptype);
1351 bool ipv4 = false, ipv6 = false;
Joseph Gasparakis8144f0f2013-12-28 05:27:57 +00001352 bool ipv4_tunnel, ipv6_tunnel;
1353 __wsum rx_udp_csum;
Joseph Gasparakis8144f0f2013-12-28 05:27:57 +00001354 struct iphdr *iph;
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +00001355 __sum16 csum;
Joseph Gasparakis8144f0f2013-12-28 05:27:57 +00001356
1357 ipv4_tunnel = (rx_ptype > I40E_RX_PTYPE_GRENAT4_MAC_PAY3) &&
1358 (rx_ptype < I40E_RX_PTYPE_GRENAT4_MACVLAN_IPV6_ICMP_PAY4);
1359 ipv6_tunnel = (rx_ptype > I40E_RX_PTYPE_GRENAT6_MAC_PAY3) &&
1360 (rx_ptype < I40E_RX_PTYPE_GRENAT6_MACVLAN_IPV6_ICMP_PAY4);
1361
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001362 skb->ip_summed = CHECKSUM_NONE;
1363
1364 /* Rx csum enabled and ip headers found? */
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +00001365 if (!(vsi->netdev->features & NETIF_F_RXCSUM))
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001366 return;
1367
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +00001368 /* did the hardware decode the packet and checksum? */
1369 if (!(rx_status & (1 << I40E_RX_DESC_STATUS_L3L4P_SHIFT)))
1370 return;
1371
1372 /* both known and outer_ip must be set for the below code to work */
1373 if (!(decoded.known && decoded.outer_ip))
1374 return;
1375
1376 if (decoded.outer_ip == I40E_RX_PTYPE_OUTER_IP &&
1377 decoded.outer_ip_ver == I40E_RX_PTYPE_OUTER_IPV4)
1378 ipv4 = true;
1379 else if (decoded.outer_ip == I40E_RX_PTYPE_OUTER_IP &&
1380 decoded.outer_ip_ver == I40E_RX_PTYPE_OUTER_IPV6)
1381 ipv6 = true;
1382
1383 if (ipv4 &&
1384 (rx_error & ((1 << I40E_RX_DESC_ERROR_IPE_SHIFT) |
1385 (1 << I40E_RX_DESC_ERROR_EIPE_SHIFT))))
1386 goto checksum_fail;
1387
Jesse Brandeburgddf1d0d2014-02-13 03:48:39 -08001388 /* likely incorrect csum if alternate IP extension headers found */
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +00001389 if (ipv6 &&
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +00001390 rx_status & (1 << I40E_RX_DESC_STATUS_IPV6EXADD_SHIFT))
1391 /* don't increment checksum err here, non-fatal err */
Shannon Nelson8ee75a82013-12-21 05:44:46 +00001392 return;
1393
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +00001394 /* there was some L4 error, count error and punt packet to the stack */
1395 if (rx_error & (1 << I40E_RX_DESC_ERROR_L4E_SHIFT))
1396 goto checksum_fail;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001397
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +00001398 /* handle packets that were not able to be checksummed due
1399 * to arrival speed, in this case the stack can compute
1400 * the csum.
1401 */
1402 if (rx_error & (1 << I40E_RX_DESC_ERROR_PPRS_SHIFT))
1403 return;
1404
1405 /* If VXLAN traffic has an outer UDPv4 checksum we need to check
1406 * it in the driver, hardware does not do it for us.
1407 * Since L3L4P bit was set we assume a valid IHL value (>=5)
1408 * so the total length of IPv4 header is IHL*4 bytes
1409 * The UDP_0 bit *may* bet set if the *inner* header is UDP
1410 */
Anjali Singhaif6385972014-12-19 02:58:11 +00001411 if (ipv4_tunnel) {
Joseph Gasparakis8144f0f2013-12-28 05:27:57 +00001412 skb->transport_header = skb->mac_header +
1413 sizeof(struct ethhdr) +
1414 (ip_hdr(skb)->ihl * 4);
1415
1416 /* Add 4 bytes for VLAN tagged packets */
1417 skb->transport_header += (skb->protocol == htons(ETH_P_8021Q) ||
1418 skb->protocol == htons(ETH_P_8021AD))
1419 ? VLAN_HLEN : 0;
1420
Anjali Singhaif6385972014-12-19 02:58:11 +00001421 if ((ip_hdr(skb)->protocol == IPPROTO_UDP) &&
1422 (udp_hdr(skb)->check != 0)) {
1423 rx_udp_csum = udp_csum(skb);
1424 iph = ip_hdr(skb);
1425 csum = csum_tcpudp_magic(
1426 iph->saddr, iph->daddr,
1427 (skb->len - skb_transport_offset(skb)),
1428 IPPROTO_UDP, rx_udp_csum);
Joseph Gasparakis8144f0f2013-12-28 05:27:57 +00001429
Anjali Singhaif6385972014-12-19 02:58:11 +00001430 if (udp_hdr(skb)->check != csum)
1431 goto checksum_fail;
1432
1433 } /* else its GRE and so no outer UDP header */
Joseph Gasparakis8144f0f2013-12-28 05:27:57 +00001434 }
1435
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001436 skb->ip_summed = CHECKSUM_UNNECESSARY;
Tom Herbertfa4ba692014-08-27 21:27:32 -07001437 skb->csum_level = ipv4_tunnel || ipv6_tunnel;
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +00001438
1439 return;
1440
1441checksum_fail:
1442 vsi->back->hw_csum_rx_error++;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001443}
1444
1445/**
1446 * i40e_rx_hash - returns the hash value from the Rx descriptor
1447 * @ring: descriptor ring
1448 * @rx_desc: specific descriptor
1449 **/
1450static inline u32 i40e_rx_hash(struct i40e_ring *ring,
1451 union i40e_rx_desc *rx_desc)
1452{
Jesse Brandeburg8a494922013-11-20 10:02:49 +00001453 const __le64 rss_mask =
1454 cpu_to_le64((u64)I40E_RX_DESC_FLTSTAT_RSS_HASH <<
1455 I40E_RX_DESC_STATUS_FLTSTAT_SHIFT);
1456
1457 if ((ring->netdev->features & NETIF_F_RXHASH) &&
1458 (rx_desc->wb.qword1.status_error_len & rss_mask) == rss_mask)
1459 return le32_to_cpu(rx_desc->wb.qword0.hi_dword.rss);
1460 else
1461 return 0;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001462}
1463
1464/**
Jesse Brandeburg206812b2014-02-12 01:45:33 +00001465 * i40e_ptype_to_hash - get a hash type
1466 * @ptype: the ptype value from the descriptor
1467 *
1468 * Returns a hash type to be used by skb_set_hash
1469 **/
1470static inline enum pkt_hash_types i40e_ptype_to_hash(u8 ptype)
1471{
1472 struct i40e_rx_ptype_decoded decoded = decode_rx_desc_ptype(ptype);
1473
1474 if (!decoded.known)
1475 return PKT_HASH_TYPE_NONE;
1476
1477 if (decoded.outer_ip == I40E_RX_PTYPE_OUTER_IP &&
1478 decoded.payload_layer == I40E_RX_PTYPE_PAYLOAD_LAYER_PAY4)
1479 return PKT_HASH_TYPE_L4;
1480 else if (decoded.outer_ip == I40E_RX_PTYPE_OUTER_IP &&
1481 decoded.payload_layer == I40E_RX_PTYPE_PAYLOAD_LAYER_PAY3)
1482 return PKT_HASH_TYPE_L3;
1483 else
1484 return PKT_HASH_TYPE_L2;
1485}
1486
1487/**
Mitch Williamsa132af22015-01-24 09:58:35 +00001488 * i40e_clean_rx_irq_ps - Reclaim resources after receive; packet split
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001489 * @rx_ring: rx ring to clean
1490 * @budget: how many cleans we're allowed
1491 *
1492 * Returns true if there's any budget left (e.g. the clean is finished)
1493 **/
Mitch Williamsa132af22015-01-24 09:58:35 +00001494static int i40e_clean_rx_irq_ps(struct i40e_ring *rx_ring, int budget)
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001495{
1496 unsigned int total_rx_bytes = 0, total_rx_packets = 0;
1497 u16 rx_packet_len, rx_header_len, rx_sph, rx_hbo;
1498 u16 cleaned_count = I40E_DESC_UNUSED(rx_ring);
1499 const int current_node = numa_node_id();
1500 struct i40e_vsi *vsi = rx_ring->vsi;
1501 u16 i = rx_ring->next_to_clean;
1502 union i40e_rx_desc *rx_desc;
1503 u32 rx_error, rx_status;
Jesse Brandeburg206812b2014-02-12 01:45:33 +00001504 u8 rx_ptype;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001505 u64 qword;
1506
Eric W. Biederman390f86d2014-03-14 17:59:10 -07001507 if (budget <= 0)
1508 return 0;
1509
Mitch Williamsa132af22015-01-24 09:58:35 +00001510 do {
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001511 struct i40e_rx_buffer *rx_bi;
1512 struct sk_buff *skb;
1513 u16 vlan_tag;
Mitch Williamsa132af22015-01-24 09:58:35 +00001514 /* return some buffers to hardware, one at a time is too slow */
1515 if (cleaned_count >= I40E_RX_BUFFER_WRITE) {
1516 i40e_alloc_rx_buffers_ps(rx_ring, cleaned_count);
1517 cleaned_count = 0;
1518 }
1519
1520 i = rx_ring->next_to_clean;
1521 rx_desc = I40E_RX_DESC(rx_ring, i);
1522 qword = le64_to_cpu(rx_desc->wb.qword1.status_error_len);
1523 rx_status = (qword & I40E_RXD_QW1_STATUS_MASK) >>
1524 I40E_RXD_QW1_STATUS_SHIFT;
1525
1526 if (!(rx_status & (1 << I40E_RX_DESC_STATUS_DD_SHIFT)))
1527 break;
1528
1529 /* This memory barrier is needed to keep us from reading
1530 * any other fields out of the rx_desc until we know the
1531 * DD bit is set.
1532 */
1533 rmb();
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001534 if (i40e_rx_is_programming_status(qword)) {
1535 i40e_clean_programming_status(rx_ring, rx_desc);
Mitch Williamsa132af22015-01-24 09:58:35 +00001536 I40E_RX_INCREMENT(rx_ring, i);
1537 continue;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001538 }
1539 rx_bi = &rx_ring->rx_bi[i];
1540 skb = rx_bi->skb;
Mitch Williamsa132af22015-01-24 09:58:35 +00001541 if (likely(!skb)) {
1542 skb = netdev_alloc_skb_ip_align(rx_ring->netdev,
1543 rx_ring->rx_hdr_len);
1544 if (!skb)
1545 rx_ring->rx_stats.alloc_buff_failed++;
1546 /* initialize queue mapping */
1547 skb_record_rx_queue(skb, rx_ring->queue_index);
1548 /* we are reusing so sync this buffer for CPU use */
1549 dma_sync_single_range_for_cpu(rx_ring->dev,
1550 rx_bi->dma,
1551 0,
1552 rx_ring->rx_hdr_len,
1553 DMA_FROM_DEVICE);
1554 }
Mitch Williams829af3ac2013-12-18 13:46:00 +00001555 rx_packet_len = (qword & I40E_RXD_QW1_LENGTH_PBUF_MASK) >>
1556 I40E_RXD_QW1_LENGTH_PBUF_SHIFT;
1557 rx_header_len = (qword & I40E_RXD_QW1_LENGTH_HBUF_MASK) >>
1558 I40E_RXD_QW1_LENGTH_HBUF_SHIFT;
1559 rx_sph = (qword & I40E_RXD_QW1_LENGTH_SPH_MASK) >>
1560 I40E_RXD_QW1_LENGTH_SPH_SHIFT;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001561
Mitch Williams829af3ac2013-12-18 13:46:00 +00001562 rx_error = (qword & I40E_RXD_QW1_ERROR_MASK) >>
1563 I40E_RXD_QW1_ERROR_SHIFT;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001564 rx_hbo = rx_error & (1 << I40E_RX_DESC_ERROR_HBO_SHIFT);
1565 rx_error &= ~(1 << I40E_RX_DESC_ERROR_HBO_SHIFT);
1566
Joseph Gasparakis8144f0f2013-12-28 05:27:57 +00001567 rx_ptype = (qword & I40E_RXD_QW1_PTYPE_MASK) >>
1568 I40E_RXD_QW1_PTYPE_SHIFT;
Mitch Williamsa132af22015-01-24 09:58:35 +00001569 prefetch(rx_bi->page);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001570 rx_bi->skb = NULL;
Mitch Williamsa132af22015-01-24 09:58:35 +00001571 cleaned_count++;
1572 if (rx_hbo || rx_sph) {
1573 int len;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001574 if (rx_hbo)
1575 len = I40E_RX_HDR_SIZE;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001576 else
Mitch Williamsa132af22015-01-24 09:58:35 +00001577 len = rx_header_len;
1578 memcpy(__skb_put(skb, len), rx_bi->hdr_buf, len);
1579 } else if (skb->len == 0) {
1580 int len;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001581
Mitch Williamsa132af22015-01-24 09:58:35 +00001582 len = (rx_packet_len > skb_headlen(skb) ?
1583 skb_headlen(skb) : rx_packet_len);
1584 memcpy(__skb_put(skb, len),
1585 rx_bi->page + rx_bi->page_offset,
1586 len);
1587 rx_bi->page_offset += len;
1588 rx_packet_len -= len;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001589 }
1590
1591 /* Get the rest of the data if this was a header split */
Mitch Williamsa132af22015-01-24 09:58:35 +00001592 if (rx_packet_len) {
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001593 skb_fill_page_desc(skb, skb_shinfo(skb)->nr_frags,
1594 rx_bi->page,
1595 rx_bi->page_offset,
1596 rx_packet_len);
1597
1598 skb->len += rx_packet_len;
1599 skb->data_len += rx_packet_len;
1600 skb->truesize += rx_packet_len;
1601
1602 if ((page_count(rx_bi->page) == 1) &&
1603 (page_to_nid(rx_bi->page) == current_node))
1604 get_page(rx_bi->page);
1605 else
1606 rx_bi->page = NULL;
1607
1608 dma_unmap_page(rx_ring->dev,
1609 rx_bi->page_dma,
1610 PAGE_SIZE / 2,
1611 DMA_FROM_DEVICE);
1612 rx_bi->page_dma = 0;
1613 }
Mitch Williamsa132af22015-01-24 09:58:35 +00001614 I40E_RX_INCREMENT(rx_ring, i);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001615
1616 if (unlikely(
1617 !(rx_status & (1 << I40E_RX_DESC_STATUS_EOF_SHIFT)))) {
1618 struct i40e_rx_buffer *next_buffer;
1619
1620 next_buffer = &rx_ring->rx_bi[i];
Mitch Williamsa132af22015-01-24 09:58:35 +00001621 next_buffer->skb = skb;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001622 rx_ring->rx_stats.non_eop_descs++;
Mitch Williamsa132af22015-01-24 09:58:35 +00001623 continue;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001624 }
1625
1626 /* ERR_MASK will only have valid bits if EOP set */
1627 if (unlikely(rx_error & (1 << I40E_RX_DESC_ERROR_RXE_SHIFT))) {
1628 dev_kfree_skb_any(skb);
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +00001629 /* TODO: shouldn't we increment a counter indicating the
1630 * drop?
1631 */
Mitch Williamsa132af22015-01-24 09:58:35 +00001632 continue;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001633 }
1634
Jesse Brandeburg206812b2014-02-12 01:45:33 +00001635 skb_set_hash(skb, i40e_rx_hash(rx_ring, rx_desc),
1636 i40e_ptype_to_hash(rx_ptype));
Jacob Kellerbeb0dff2014-01-11 05:43:19 +00001637 if (unlikely(rx_status & I40E_RXD_QW1_STATUS_TSYNVALID_MASK)) {
1638 i40e_ptp_rx_hwtstamp(vsi->back, skb, (rx_status &
1639 I40E_RXD_QW1_STATUS_TSYNINDX_MASK) >>
1640 I40E_RXD_QW1_STATUS_TSYNINDX_SHIFT);
1641 rx_ring->last_rx_timestamp = jiffies;
1642 }
1643
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001644 /* probably a little skewed due to removing CRC */
1645 total_rx_bytes += skb->len;
1646 total_rx_packets++;
1647
1648 skb->protocol = eth_type_trans(skb, rx_ring->netdev);
Joseph Gasparakis8144f0f2013-12-28 05:27:57 +00001649
1650 i40e_rx_checksum(vsi, skb, rx_status, rx_error, rx_ptype);
1651
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001652 vlan_tag = rx_status & (1 << I40E_RX_DESC_STATUS_L2TAG1P_SHIFT)
1653 ? le16_to_cpu(rx_desc->wb.qword0.lo_dword.l2tag1)
1654 : 0;
Vasu Dev38e00432014-08-01 13:27:03 -07001655#ifdef I40E_FCOE
1656 if (!i40e_fcoe_handle_offload(rx_ring, rx_desc, skb)) {
1657 dev_kfree_skb_any(skb);
Mitch Williamsa132af22015-01-24 09:58:35 +00001658 continue;
Vasu Dev38e00432014-08-01 13:27:03 -07001659 }
1660#endif
Mitch Williamsa132af22015-01-24 09:58:35 +00001661 skb_mark_napi_id(skb, &rx_ring->q_vector->napi);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001662 i40e_receive_skb(rx_ring, skb, vlan_tag);
1663
1664 rx_ring->netdev->last_rx = jiffies;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001665 rx_desc->wb.qword1.status_error_len = 0;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001666
Mitch Williamsa132af22015-01-24 09:58:35 +00001667 } while (likely(total_rx_packets < budget));
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001668
Alexander Duyck980e9b12013-09-28 06:01:03 +00001669 u64_stats_update_begin(&rx_ring->syncp);
Alexander Duycka114d0a2013-09-28 06:00:43 +00001670 rx_ring->stats.packets += total_rx_packets;
1671 rx_ring->stats.bytes += total_rx_bytes;
Alexander Duyck980e9b12013-09-28 06:01:03 +00001672 u64_stats_update_end(&rx_ring->syncp);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001673 rx_ring->q_vector->rx.total_packets += total_rx_packets;
1674 rx_ring->q_vector->rx.total_bytes += total_rx_bytes;
1675
Mitch Williamsa132af22015-01-24 09:58:35 +00001676 return total_rx_packets;
1677}
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001678
Mitch Williamsa132af22015-01-24 09:58:35 +00001679/**
1680 * i40e_clean_rx_irq_1buf - Reclaim resources after receive; single buffer
1681 * @rx_ring: rx ring to clean
1682 * @budget: how many cleans we're allowed
1683 *
1684 * Returns number of packets cleaned
1685 **/
1686static int i40e_clean_rx_irq_1buf(struct i40e_ring *rx_ring, int budget)
1687{
1688 unsigned int total_rx_bytes = 0, total_rx_packets = 0;
1689 u16 cleaned_count = I40E_DESC_UNUSED(rx_ring);
1690 struct i40e_vsi *vsi = rx_ring->vsi;
1691 union i40e_rx_desc *rx_desc;
1692 u32 rx_error, rx_status;
1693 u16 rx_packet_len;
1694 u8 rx_ptype;
1695 u64 qword;
1696 u16 i;
1697
1698 do {
1699 struct i40e_rx_buffer *rx_bi;
1700 struct sk_buff *skb;
1701 u16 vlan_tag;
1702 /* return some buffers to hardware, one at a time is too slow */
1703 if (cleaned_count >= I40E_RX_BUFFER_WRITE) {
1704 i40e_alloc_rx_buffers_1buf(rx_ring, cleaned_count);
1705 cleaned_count = 0;
1706 }
1707
1708 i = rx_ring->next_to_clean;
1709 rx_desc = I40E_RX_DESC(rx_ring, i);
1710 qword = le64_to_cpu(rx_desc->wb.qword1.status_error_len);
1711 rx_status = (qword & I40E_RXD_QW1_STATUS_MASK) >>
1712 I40E_RXD_QW1_STATUS_SHIFT;
1713
1714 if (!(rx_status & (1 << I40E_RX_DESC_STATUS_DD_SHIFT)))
1715 break;
1716
1717 /* This memory barrier is needed to keep us from reading
1718 * any other fields out of the rx_desc until we know the
1719 * DD bit is set.
1720 */
1721 rmb();
1722
1723 if (i40e_rx_is_programming_status(qword)) {
1724 i40e_clean_programming_status(rx_ring, rx_desc);
1725 I40E_RX_INCREMENT(rx_ring, i);
1726 continue;
1727 }
1728 rx_bi = &rx_ring->rx_bi[i];
1729 skb = rx_bi->skb;
1730 prefetch(skb->data);
1731
1732 rx_packet_len = (qword & I40E_RXD_QW1_LENGTH_PBUF_MASK) >>
1733 I40E_RXD_QW1_LENGTH_PBUF_SHIFT;
1734
1735 rx_error = (qword & I40E_RXD_QW1_ERROR_MASK) >>
1736 I40E_RXD_QW1_ERROR_SHIFT;
1737 rx_error &= ~(1 << I40E_RX_DESC_ERROR_HBO_SHIFT);
1738
1739 rx_ptype = (qword & I40E_RXD_QW1_PTYPE_MASK) >>
1740 I40E_RXD_QW1_PTYPE_SHIFT;
1741 rx_bi->skb = NULL;
1742 cleaned_count++;
1743
1744 /* Get the header and possibly the whole packet
1745 * If this is an skb from previous receive dma will be 0
1746 */
1747 skb_put(skb, rx_packet_len);
1748 dma_unmap_single(rx_ring->dev, rx_bi->dma, rx_ring->rx_buf_len,
1749 DMA_FROM_DEVICE);
1750 rx_bi->dma = 0;
1751
1752 I40E_RX_INCREMENT(rx_ring, i);
1753
1754 if (unlikely(
1755 !(rx_status & (1 << I40E_RX_DESC_STATUS_EOF_SHIFT)))) {
1756 rx_ring->rx_stats.non_eop_descs++;
1757 continue;
1758 }
1759
1760 /* ERR_MASK will only have valid bits if EOP set */
1761 if (unlikely(rx_error & (1 << I40E_RX_DESC_ERROR_RXE_SHIFT))) {
1762 dev_kfree_skb_any(skb);
1763 /* TODO: shouldn't we increment a counter indicating the
1764 * drop?
1765 */
1766 continue;
1767 }
1768
1769 skb_set_hash(skb, i40e_rx_hash(rx_ring, rx_desc),
1770 i40e_ptype_to_hash(rx_ptype));
1771 if (unlikely(rx_status & I40E_RXD_QW1_STATUS_TSYNVALID_MASK)) {
1772 i40e_ptp_rx_hwtstamp(vsi->back, skb, (rx_status &
1773 I40E_RXD_QW1_STATUS_TSYNINDX_MASK) >>
1774 I40E_RXD_QW1_STATUS_TSYNINDX_SHIFT);
1775 rx_ring->last_rx_timestamp = jiffies;
1776 }
1777
1778 /* probably a little skewed due to removing CRC */
1779 total_rx_bytes += skb->len;
1780 total_rx_packets++;
1781
1782 skb->protocol = eth_type_trans(skb, rx_ring->netdev);
1783
1784 i40e_rx_checksum(vsi, skb, rx_status, rx_error, rx_ptype);
1785
1786 vlan_tag = rx_status & (1 << I40E_RX_DESC_STATUS_L2TAG1P_SHIFT)
1787 ? le16_to_cpu(rx_desc->wb.qword0.lo_dword.l2tag1)
1788 : 0;
1789#ifdef I40E_FCOE
1790 if (!i40e_fcoe_handle_offload(rx_ring, rx_desc, skb)) {
1791 dev_kfree_skb_any(skb);
1792 continue;
1793 }
1794#endif
1795 i40e_receive_skb(rx_ring, skb, vlan_tag);
1796
1797 rx_ring->netdev->last_rx = jiffies;
1798 rx_desc->wb.qword1.status_error_len = 0;
1799 } while (likely(total_rx_packets < budget));
1800
1801 u64_stats_update_begin(&rx_ring->syncp);
1802 rx_ring->stats.packets += total_rx_packets;
1803 rx_ring->stats.bytes += total_rx_bytes;
1804 u64_stats_update_end(&rx_ring->syncp);
1805 rx_ring->q_vector->rx.total_packets += total_rx_packets;
1806 rx_ring->q_vector->rx.total_bytes += total_rx_bytes;
1807
1808 return total_rx_packets;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001809}
1810
1811/**
1812 * i40e_napi_poll - NAPI polling Rx/Tx cleanup routine
1813 * @napi: napi struct with our devices info in it
1814 * @budget: amount of work driver is allowed to do this pass, in packets
1815 *
1816 * This function will clean all queues associated with a q_vector.
1817 *
1818 * Returns the amount of work done
1819 **/
1820int i40e_napi_poll(struct napi_struct *napi, int budget)
1821{
1822 struct i40e_q_vector *q_vector =
1823 container_of(napi, struct i40e_q_vector, napi);
1824 struct i40e_vsi *vsi = q_vector->vsi;
Alexander Duyckcd0b6fa2013-09-28 06:00:53 +00001825 struct i40e_ring *ring;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001826 bool clean_complete = true;
Jesse Brandeburgd91649f2015-01-07 02:55:01 +00001827 bool arm_wb = false;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001828 int budget_per_ring;
Mitch Williamsa132af22015-01-24 09:58:35 +00001829 int cleaned;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001830
1831 if (test_bit(__I40E_DOWN, &vsi->state)) {
1832 napi_complete(napi);
1833 return 0;
1834 }
1835
Alexander Duyckcd0b6fa2013-09-28 06:00:53 +00001836 /* Since the actual Tx work is minimal, we can give the Tx a larger
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001837 * budget and be more aggressive about cleaning up the Tx descriptors.
1838 */
Jesse Brandeburgd91649f2015-01-07 02:55:01 +00001839 i40e_for_each_ring(ring, q_vector->tx) {
Alexander Duyckcd0b6fa2013-09-28 06:00:53 +00001840 clean_complete &= i40e_clean_tx_irq(ring, vsi->work_limit);
Jesse Brandeburgd91649f2015-01-07 02:55:01 +00001841 arm_wb |= ring->arm_wb;
1842 }
Alexander Duyckcd0b6fa2013-09-28 06:00:53 +00001843
1844 /* We attempt to distribute budget to each Rx queue fairly, but don't
1845 * allow the budget to go below 1 because that would exit polling early.
1846 */
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001847 budget_per_ring = max(budget/q_vector->num_ringpairs, 1);
Alexander Duyckcd0b6fa2013-09-28 06:00:53 +00001848
Mitch Williamsa132af22015-01-24 09:58:35 +00001849 i40e_for_each_ring(ring, q_vector->rx) {
1850 if (ring_is_ps_enabled(ring))
1851 cleaned = i40e_clean_rx_irq_ps(ring, budget_per_ring);
1852 else
1853 cleaned = i40e_clean_rx_irq_1buf(ring, budget_per_ring);
1854 /* if we didn't clean as many as budgeted, we must be done */
1855 clean_complete &= (budget_per_ring != cleaned);
1856 }
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001857
1858 /* If work not completed, return budget and polling will return */
Jesse Brandeburgd91649f2015-01-07 02:55:01 +00001859 if (!clean_complete) {
1860 if (arm_wb)
1861 i40e_force_wb(vsi, q_vector);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001862 return budget;
Jesse Brandeburgd91649f2015-01-07 02:55:01 +00001863 }
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001864
1865 /* Work is done so exit the polling mode and re-enable the interrupt */
1866 napi_complete(napi);
1867 if (ITR_IS_DYNAMIC(vsi->rx_itr_setting) ||
1868 ITR_IS_DYNAMIC(vsi->tx_itr_setting))
1869 i40e_update_dynamic_itr(q_vector);
1870
1871 if (!test_bit(__I40E_DOWN, &vsi->state)) {
1872 if (vsi->back->flags & I40E_FLAG_MSIX_ENABLED) {
1873 i40e_irq_dynamic_enable(vsi,
1874 q_vector->v_idx + vsi->base_vector);
1875 } else {
1876 struct i40e_hw *hw = &vsi->back->hw;
1877 /* We re-enable the queue 0 cause, but
1878 * don't worry about dynamic_enable
1879 * because we left it on for the other
1880 * possible interrupts during napi
1881 */
1882 u32 qval = rd32(hw, I40E_QINT_RQCTL(0));
1883 qval |= I40E_QINT_RQCTL_CAUSE_ENA_MASK;
1884 wr32(hw, I40E_QINT_RQCTL(0), qval);
1885
1886 qval = rd32(hw, I40E_QINT_TQCTL(0));
1887 qval |= I40E_QINT_TQCTL_CAUSE_ENA_MASK;
1888 wr32(hw, I40E_QINT_TQCTL(0), qval);
Shannon Nelson116a57d2013-09-28 07:13:59 +00001889
1890 i40e_irq_dynamic_enable_icr0(vsi->back);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001891 }
1892 }
1893
1894 return 0;
1895}
1896
1897/**
1898 * i40e_atr - Add a Flow Director ATR filter
1899 * @tx_ring: ring to add programming descriptor to
1900 * @skb: send buffer
1901 * @flags: send flags
1902 * @protocol: wire protocol
1903 **/
1904static void i40e_atr(struct i40e_ring *tx_ring, struct sk_buff *skb,
1905 u32 flags, __be16 protocol)
1906{
1907 struct i40e_filter_program_desc *fdir_desc;
1908 struct i40e_pf *pf = tx_ring->vsi->back;
1909 union {
1910 unsigned char *network;
1911 struct iphdr *ipv4;
1912 struct ipv6hdr *ipv6;
1913 } hdr;
1914 struct tcphdr *th;
1915 unsigned int hlen;
1916 u32 flex_ptype, dtype_cmd;
Alexander Duyckfc4ac672013-09-28 06:00:22 +00001917 u16 i;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001918
1919 /* make sure ATR is enabled */
Jesse Brandeburg60ea5f82014-01-17 15:36:34 -08001920 if (!(pf->flags & I40E_FLAG_FD_ATR_ENABLED))
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001921 return;
1922
1923 /* if sampling is disabled do nothing */
1924 if (!tx_ring->atr_sample_rate)
1925 return;
1926
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001927 /* snag network header to get L4 type and address */
1928 hdr.network = skb_network_header(skb);
1929
1930 /* Currently only IPv4/IPv6 with TCP is supported */
1931 if (protocol == htons(ETH_P_IP)) {
1932 if (hdr.ipv4->protocol != IPPROTO_TCP)
1933 return;
1934
1935 /* access ihl as a u8 to avoid unaligned access on ia64 */
1936 hlen = (hdr.network[0] & 0x0F) << 2;
1937 } else if (protocol == htons(ETH_P_IPV6)) {
1938 if (hdr.ipv6->nexthdr != IPPROTO_TCP)
1939 return;
1940
1941 hlen = sizeof(struct ipv6hdr);
1942 } else {
1943 return;
1944 }
1945
1946 th = (struct tcphdr *)(hdr.network + hlen);
1947
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +00001948 /* Due to lack of space, no more new filters can be programmed */
1949 if (th->syn && (pf->auto_disable_flags & I40E_FLAG_FD_ATR_ENABLED))
1950 return;
1951
1952 tx_ring->atr_count++;
1953
Anjali Singhai Jaince806782014-03-06 08:59:54 +00001954 /* sample on all syn/fin/rst packets or once every atr sample rate */
1955 if (!th->fin &&
1956 !th->syn &&
1957 !th->rst &&
1958 (tx_ring->atr_count < tx_ring->atr_sample_rate))
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001959 return;
1960
1961 tx_ring->atr_count = 0;
1962
1963 /* grab the next descriptor */
Alexander Duyckfc4ac672013-09-28 06:00:22 +00001964 i = tx_ring->next_to_use;
1965 fdir_desc = I40E_TX_FDIRDESC(tx_ring, i);
1966
1967 i++;
1968 tx_ring->next_to_use = (i < tx_ring->count) ? i : 0;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001969
1970 flex_ptype = (tx_ring->queue_index << I40E_TXD_FLTR_QW0_QINDEX_SHIFT) &
1971 I40E_TXD_FLTR_QW0_QINDEX_MASK;
1972 flex_ptype |= (protocol == htons(ETH_P_IP)) ?
1973 (I40E_FILTER_PCTYPE_NONF_IPV4_TCP <<
1974 I40E_TXD_FLTR_QW0_PCTYPE_SHIFT) :
1975 (I40E_FILTER_PCTYPE_NONF_IPV6_TCP <<
1976 I40E_TXD_FLTR_QW0_PCTYPE_SHIFT);
1977
1978 flex_ptype |= tx_ring->vsi->id << I40E_TXD_FLTR_QW0_DEST_VSI_SHIFT;
1979
1980 dtype_cmd = I40E_TX_DESC_DTYPE_FILTER_PROG;
1981
Anjali Singhai Jaince806782014-03-06 08:59:54 +00001982 dtype_cmd |= (th->fin || th->rst) ?
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001983 (I40E_FILTER_PROGRAM_DESC_PCMD_REMOVE <<
1984 I40E_TXD_FLTR_QW1_PCMD_SHIFT) :
1985 (I40E_FILTER_PROGRAM_DESC_PCMD_ADD_UPDATE <<
1986 I40E_TXD_FLTR_QW1_PCMD_SHIFT);
1987
1988 dtype_cmd |= I40E_FILTER_PROGRAM_DESC_DEST_DIRECT_PACKET_QINDEX <<
1989 I40E_TXD_FLTR_QW1_DEST_SHIFT;
1990
1991 dtype_cmd |= I40E_FILTER_PROGRAM_DESC_FD_STATUS_FD_ID <<
1992 I40E_TXD_FLTR_QW1_FD_STATUS_SHIFT;
1993
Anjali Singhai Jain433c47d2014-05-22 06:32:17 +00001994 dtype_cmd |= I40E_TXD_FLTR_QW1_CNT_ENA_MASK;
1995 dtype_cmd |=
1996 ((u32)pf->fd_atr_cnt_idx << I40E_TXD_FLTR_QW1_CNTINDEX_SHIFT) &
1997 I40E_TXD_FLTR_QW1_CNTINDEX_MASK;
1998
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001999 fdir_desc->qindex_flex_ptype_vsi = cpu_to_le32(flex_ptype);
Jesse Brandeburg99753ea2014-06-04 04:22:49 +00002000 fdir_desc->rsvd = cpu_to_le32(0);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002001 fdir_desc->dtype_cmd_cntindex = cpu_to_le32(dtype_cmd);
Jesse Brandeburg99753ea2014-06-04 04:22:49 +00002002 fdir_desc->fd_id = cpu_to_le32(0);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002003}
2004
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002005/**
2006 * i40e_tx_prepare_vlan_flags - prepare generic TX VLAN tagging flags for HW
2007 * @skb: send buffer
2008 * @tx_ring: ring to send buffer on
2009 * @flags: the tx flags to be set
2010 *
2011 * Checks the skb and set up correspondingly several generic transmit flags
2012 * related to VLAN tagging for the HW, such as VLAN, DCB, etc.
2013 *
2014 * Returns error code indicate the frame should be dropped upon error and the
2015 * otherwise returns 0 to indicate the flags has been set properly.
2016 **/
Vasu Dev38e00432014-08-01 13:27:03 -07002017#ifdef I40E_FCOE
2018int i40e_tx_prepare_vlan_flags(struct sk_buff *skb,
2019 struct i40e_ring *tx_ring,
2020 u32 *flags)
2021#else
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002022static int i40e_tx_prepare_vlan_flags(struct sk_buff *skb,
2023 struct i40e_ring *tx_ring,
2024 u32 *flags)
Vasu Dev38e00432014-08-01 13:27:03 -07002025#endif
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002026{
2027 __be16 protocol = skb->protocol;
2028 u32 tx_flags = 0;
2029
2030 /* if we have a HW VLAN tag being added, default to the HW one */
Jiri Pirkodf8a39d2015-01-13 17:13:44 +01002031 if (skb_vlan_tag_present(skb)) {
2032 tx_flags |= skb_vlan_tag_get(skb) << I40E_TX_FLAGS_VLAN_SHIFT;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002033 tx_flags |= I40E_TX_FLAGS_HW_VLAN;
2034 /* else if it is a SW VLAN, check the next protocol and store the tag */
Jesse Brandeburg0e2fe46c2013-11-28 06:39:29 +00002035 } else if (protocol == htons(ETH_P_8021Q)) {
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002036 struct vlan_hdr *vhdr, _vhdr;
2037 vhdr = skb_header_pointer(skb, ETH_HLEN, sizeof(_vhdr), &_vhdr);
2038 if (!vhdr)
2039 return -EINVAL;
2040
2041 protocol = vhdr->h_vlan_encapsulated_proto;
2042 tx_flags |= ntohs(vhdr->h_vlan_TCI) << I40E_TX_FLAGS_VLAN_SHIFT;
2043 tx_flags |= I40E_TX_FLAGS_SW_VLAN;
2044 }
2045
2046 /* Insert 802.1p priority into VLAN header */
Vasu Dev38e00432014-08-01 13:27:03 -07002047 if ((tx_flags & (I40E_TX_FLAGS_HW_VLAN | I40E_TX_FLAGS_SW_VLAN)) ||
2048 (skb->priority != TC_PRIO_CONTROL)) {
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002049 tx_flags &= ~I40E_TX_FLAGS_VLAN_PRIO_MASK;
2050 tx_flags |= (skb->priority & 0x7) <<
2051 I40E_TX_FLAGS_VLAN_PRIO_SHIFT;
2052 if (tx_flags & I40E_TX_FLAGS_SW_VLAN) {
2053 struct vlan_ethhdr *vhdr;
Francois Romieudd225bc2014-03-30 03:14:48 +00002054 int rc;
2055
2056 rc = skb_cow_head(skb, 0);
2057 if (rc < 0)
2058 return rc;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002059 vhdr = (struct vlan_ethhdr *)skb->data;
2060 vhdr->h_vlan_TCI = htons(tx_flags >>
2061 I40E_TX_FLAGS_VLAN_SHIFT);
2062 } else {
2063 tx_flags |= I40E_TX_FLAGS_HW_VLAN;
2064 }
2065 }
2066 *flags = tx_flags;
2067 return 0;
2068}
2069
2070/**
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002071 * i40e_tso - set up the tso context descriptor
2072 * @tx_ring: ptr to the ring to send
2073 * @skb: ptr to the skb we're sending
2074 * @tx_flags: the collected send information
2075 * @protocol: the send protocol
2076 * @hdr_len: ptr to the size of the packet header
2077 * @cd_tunneling: ptr to context descriptor bits
2078 *
2079 * Returns 0 if no TSO can happen, 1 if tso is going, or error
2080 **/
2081static int i40e_tso(struct i40e_ring *tx_ring, struct sk_buff *skb,
2082 u32 tx_flags, __be16 protocol, u8 *hdr_len,
2083 u64 *cd_type_cmd_tso_mss, u32 *cd_tunneling)
2084{
2085 u32 cd_cmd, cd_tso_len, cd_mss;
Francois Romieudd225bc2014-03-30 03:14:48 +00002086 struct ipv6hdr *ipv6h;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002087 struct tcphdr *tcph;
2088 struct iphdr *iph;
2089 u32 l4len;
2090 int err;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002091
2092 if (!skb_is_gso(skb))
2093 return 0;
2094
Francois Romieudd225bc2014-03-30 03:14:48 +00002095 err = skb_cow_head(skb, 0);
2096 if (err < 0)
2097 return err;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002098
Anjali Singhaidf230752014-12-19 02:58:16 +00002099 iph = skb->encapsulation ? inner_ip_hdr(skb) : ip_hdr(skb);
2100 ipv6h = skb->encapsulation ? inner_ipv6_hdr(skb) : ipv6_hdr(skb);
2101
2102 if (iph->version == 4) {
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002103 tcph = skb->encapsulation ? inner_tcp_hdr(skb) : tcp_hdr(skb);
2104 iph->tot_len = 0;
2105 iph->check = 0;
2106 tcph->check = ~csum_tcpudp_magic(iph->saddr, iph->daddr,
2107 0, IPPROTO_TCP, 0);
Anjali Singhaidf230752014-12-19 02:58:16 +00002108 } else if (ipv6h->version == 6) {
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002109 tcph = skb->encapsulation ? inner_tcp_hdr(skb) : tcp_hdr(skb);
2110 ipv6h->payload_len = 0;
2111 tcph->check = ~csum_ipv6_magic(&ipv6h->saddr, &ipv6h->daddr,
2112 0, IPPROTO_TCP, 0);
2113 }
2114
2115 l4len = skb->encapsulation ? inner_tcp_hdrlen(skb) : tcp_hdrlen(skb);
2116 *hdr_len = (skb->encapsulation
2117 ? (skb_inner_transport_header(skb) - skb->data)
2118 : skb_transport_offset(skb)) + l4len;
2119
2120 /* find the field values */
2121 cd_cmd = I40E_TX_CTX_DESC_TSO;
2122 cd_tso_len = skb->len - *hdr_len;
2123 cd_mss = skb_shinfo(skb)->gso_size;
Mitch Williams829af3ac2013-12-18 13:46:00 +00002124 *cd_type_cmd_tso_mss |= ((u64)cd_cmd << I40E_TXD_CTX_QW1_CMD_SHIFT) |
2125 ((u64)cd_tso_len <<
2126 I40E_TXD_CTX_QW1_TSO_LEN_SHIFT) |
2127 ((u64)cd_mss << I40E_TXD_CTX_QW1_MSS_SHIFT);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002128 return 1;
2129}
2130
2131/**
Jacob Kellerbeb0dff2014-01-11 05:43:19 +00002132 * i40e_tsyn - set up the tsyn context descriptor
2133 * @tx_ring: ptr to the ring to send
2134 * @skb: ptr to the skb we're sending
2135 * @tx_flags: the collected send information
2136 *
2137 * Returns 0 if no Tx timestamp can happen and 1 if the timestamp will happen
2138 **/
2139static int i40e_tsyn(struct i40e_ring *tx_ring, struct sk_buff *skb,
2140 u32 tx_flags, u64 *cd_type_cmd_tso_mss)
2141{
2142 struct i40e_pf *pf;
2143
2144 if (likely(!(skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP)))
2145 return 0;
2146
2147 /* Tx timestamps cannot be sampled when doing TSO */
2148 if (tx_flags & I40E_TX_FLAGS_TSO)
2149 return 0;
2150
2151 /* only timestamp the outbound packet if the user has requested it and
2152 * we are not already transmitting a packet to be timestamped
2153 */
2154 pf = i40e_netdev_to_pf(tx_ring->netdev);
Jacob Keller22b47772014-12-14 01:55:09 +00002155 if (!(pf->flags & I40E_FLAG_PTP))
2156 return 0;
2157
Jakub Kicinski9ce34f02014-03-15 14:55:42 +00002158 if (pf->ptp_tx &&
2159 !test_and_set_bit_lock(__I40E_PTP_TX_IN_PROGRESS, &pf->state)) {
Jacob Kellerbeb0dff2014-01-11 05:43:19 +00002160 skb_shinfo(skb)->tx_flags |= SKBTX_IN_PROGRESS;
2161 pf->ptp_tx_skb = skb_get(skb);
2162 } else {
2163 return 0;
2164 }
2165
2166 *cd_type_cmd_tso_mss |= (u64)I40E_TX_CTX_DESC_TSYN <<
2167 I40E_TXD_CTX_QW1_CMD_SHIFT;
2168
Jacob Kellerbeb0dff2014-01-11 05:43:19 +00002169 return 1;
2170}
2171
2172/**
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002173 * i40e_tx_enable_csum - Enable Tx checksum offloads
2174 * @skb: send buffer
2175 * @tx_flags: Tx flags currently set
2176 * @td_cmd: Tx descriptor command bits to set
2177 * @td_offset: Tx descriptor header offsets to set
2178 * @cd_tunneling: ptr to context desc bits
2179 **/
2180static void i40e_tx_enable_csum(struct sk_buff *skb, u32 tx_flags,
2181 u32 *td_cmd, u32 *td_offset,
2182 struct i40e_ring *tx_ring,
2183 u32 *cd_tunneling)
2184{
2185 struct ipv6hdr *this_ipv6_hdr;
2186 unsigned int this_tcp_hdrlen;
2187 struct iphdr *this_ip_hdr;
2188 u32 network_hdr_len;
2189 u8 l4_hdr = 0;
2190
2191 if (skb->encapsulation) {
2192 network_hdr_len = skb_inner_network_header_len(skb);
2193 this_ip_hdr = inner_ip_hdr(skb);
2194 this_ipv6_hdr = inner_ipv6_hdr(skb);
2195 this_tcp_hdrlen = inner_tcp_hdrlen(skb);
2196
2197 if (tx_flags & I40E_TX_FLAGS_IPV4) {
2198
2199 if (tx_flags & I40E_TX_FLAGS_TSO) {
2200 *cd_tunneling |= I40E_TX_CTX_EXT_IP_IPV4;
2201 ip_hdr(skb)->check = 0;
2202 } else {
2203 *cd_tunneling |=
2204 I40E_TX_CTX_EXT_IP_IPV4_NO_CSUM;
2205 }
2206 } else if (tx_flags & I40E_TX_FLAGS_IPV6) {
Anjali Singhaidf230752014-12-19 02:58:16 +00002207 *cd_tunneling |= I40E_TX_CTX_EXT_IP_IPV6;
2208 if (tx_flags & I40E_TX_FLAGS_TSO)
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002209 ip_hdr(skb)->check = 0;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002210 }
2211
2212 /* Now set the ctx descriptor fields */
2213 *cd_tunneling |= (skb_network_header_len(skb) >> 2) <<
2214 I40E_TXD_CTX_QW0_EXT_IPLEN_SHIFT |
2215 I40E_TXD_CTX_UDP_TUNNELING |
2216 ((skb_inner_network_offset(skb) -
2217 skb_transport_offset(skb)) >> 1) <<
2218 I40E_TXD_CTX_QW0_NATLEN_SHIFT;
Anjali Singhaidf230752014-12-19 02:58:16 +00002219 if (this_ip_hdr->version == 6) {
2220 tx_flags &= ~I40E_TX_FLAGS_IPV4;
2221 tx_flags |= I40E_TX_FLAGS_IPV6;
2222 }
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002223 } else {
2224 network_hdr_len = skb_network_header_len(skb);
2225 this_ip_hdr = ip_hdr(skb);
2226 this_ipv6_hdr = ipv6_hdr(skb);
2227 this_tcp_hdrlen = tcp_hdrlen(skb);
2228 }
2229
2230 /* Enable IP checksum offloads */
2231 if (tx_flags & I40E_TX_FLAGS_IPV4) {
2232 l4_hdr = this_ip_hdr->protocol;
2233 /* the stack computes the IP header already, the only time we
2234 * need the hardware to recompute it is in the case of TSO.
2235 */
2236 if (tx_flags & I40E_TX_FLAGS_TSO) {
2237 *td_cmd |= I40E_TX_DESC_CMD_IIPT_IPV4_CSUM;
2238 this_ip_hdr->check = 0;
2239 } else {
2240 *td_cmd |= I40E_TX_DESC_CMD_IIPT_IPV4;
2241 }
2242 /* Now set the td_offset for IP header length */
2243 *td_offset = (network_hdr_len >> 2) <<
2244 I40E_TX_DESC_LENGTH_IPLEN_SHIFT;
2245 } else if (tx_flags & I40E_TX_FLAGS_IPV6) {
2246 l4_hdr = this_ipv6_hdr->nexthdr;
2247 *td_cmd |= I40E_TX_DESC_CMD_IIPT_IPV6;
2248 /* Now set the td_offset for IP header length */
2249 *td_offset = (network_hdr_len >> 2) <<
2250 I40E_TX_DESC_LENGTH_IPLEN_SHIFT;
2251 }
2252 /* words in MACLEN + dwords in IPLEN + dwords in L4Len */
2253 *td_offset |= (skb_network_offset(skb) >> 1) <<
2254 I40E_TX_DESC_LENGTH_MACLEN_SHIFT;
2255
2256 /* Enable L4 checksum offloads */
2257 switch (l4_hdr) {
2258 case IPPROTO_TCP:
2259 /* enable checksum offloads */
2260 *td_cmd |= I40E_TX_DESC_CMD_L4T_EOFT_TCP;
2261 *td_offset |= (this_tcp_hdrlen >> 2) <<
2262 I40E_TX_DESC_LENGTH_L4_FC_LEN_SHIFT;
2263 break;
2264 case IPPROTO_SCTP:
2265 /* enable SCTP checksum offload */
2266 *td_cmd |= I40E_TX_DESC_CMD_L4T_EOFT_SCTP;
2267 *td_offset |= (sizeof(struct sctphdr) >> 2) <<
2268 I40E_TX_DESC_LENGTH_L4_FC_LEN_SHIFT;
2269 break;
2270 case IPPROTO_UDP:
2271 /* enable UDP checksum offload */
2272 *td_cmd |= I40E_TX_DESC_CMD_L4T_EOFT_UDP;
2273 *td_offset |= (sizeof(struct udphdr) >> 2) <<
2274 I40E_TX_DESC_LENGTH_L4_FC_LEN_SHIFT;
2275 break;
2276 default:
2277 break;
2278 }
2279}
2280
2281/**
2282 * i40e_create_tx_ctx Build the Tx context descriptor
2283 * @tx_ring: ring to create the descriptor on
2284 * @cd_type_cmd_tso_mss: Quad Word 1
2285 * @cd_tunneling: Quad Word 0 - bits 0-31
2286 * @cd_l2tag2: Quad Word 0 - bits 32-63
2287 **/
2288static void i40e_create_tx_ctx(struct i40e_ring *tx_ring,
2289 const u64 cd_type_cmd_tso_mss,
2290 const u32 cd_tunneling, const u32 cd_l2tag2)
2291{
2292 struct i40e_tx_context_desc *context_desc;
Alexander Duyckfc4ac672013-09-28 06:00:22 +00002293 int i = tx_ring->next_to_use;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002294
Jesse Brandeburgff40dd52014-02-14 02:14:41 +00002295 if ((cd_type_cmd_tso_mss == I40E_TX_DESC_DTYPE_CONTEXT) &&
2296 !cd_tunneling && !cd_l2tag2)
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002297 return;
2298
2299 /* grab the next descriptor */
Alexander Duyckfc4ac672013-09-28 06:00:22 +00002300 context_desc = I40E_TX_CTXTDESC(tx_ring, i);
2301
2302 i++;
2303 tx_ring->next_to_use = (i < tx_ring->count) ? i : 0;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002304
2305 /* cpu_to_le32 and assign to struct fields */
2306 context_desc->tunneling_params = cpu_to_le32(cd_tunneling);
2307 context_desc->l2tag2 = cpu_to_le16(cd_l2tag2);
Jesse Brandeburg3efbbb22014-06-04 20:41:54 +00002308 context_desc->rsvd = cpu_to_le16(0);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002309 context_desc->type_cmd_tso_mss = cpu_to_le64(cd_type_cmd_tso_mss);
2310}
2311
2312/**
Eric Dumazet4567dc12014-10-07 13:30:23 -07002313 * __i40e_maybe_stop_tx - 2nd level check for tx stop conditions
2314 * @tx_ring: the ring to be checked
2315 * @size: the size buffer we want to assure is available
2316 *
2317 * Returns -EBUSY if a stop is needed, else 0
2318 **/
2319static inline int __i40e_maybe_stop_tx(struct i40e_ring *tx_ring, int size)
2320{
2321 netif_stop_subqueue(tx_ring->netdev, tx_ring->queue_index);
2322 /* Memory barrier before checking head and tail */
2323 smp_mb();
2324
2325 /* Check again in a case another CPU has just made room available. */
2326 if (likely(I40E_DESC_UNUSED(tx_ring) < size))
2327 return -EBUSY;
2328
2329 /* A reprieve! - use start_queue because it doesn't call schedule */
2330 netif_start_subqueue(tx_ring->netdev, tx_ring->queue_index);
2331 ++tx_ring->tx_stats.restart_queue;
2332 return 0;
2333}
2334
2335/**
2336 * i40e_maybe_stop_tx - 1st level check for tx stop conditions
2337 * @tx_ring: the ring to be checked
2338 * @size: the size buffer we want to assure is available
2339 *
2340 * Returns 0 if stop is not needed
2341 **/
2342#ifdef I40E_FCOE
2343int i40e_maybe_stop_tx(struct i40e_ring *tx_ring, int size)
2344#else
2345static int i40e_maybe_stop_tx(struct i40e_ring *tx_ring, int size)
2346#endif
2347{
2348 if (likely(I40E_DESC_UNUSED(tx_ring) >= size))
2349 return 0;
2350 return __i40e_maybe_stop_tx(tx_ring, size);
2351}
2352
2353/**
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002354 * i40e_tx_map - Build the Tx descriptor
2355 * @tx_ring: ring to send buffer on
2356 * @skb: send buffer
2357 * @first: first buffer info buffer to use
2358 * @tx_flags: collected send information
2359 * @hdr_len: size of the packet header
2360 * @td_cmd: the command field in the descriptor
2361 * @td_offset: offset for checksum or crc
2362 **/
Vasu Dev38e00432014-08-01 13:27:03 -07002363#ifdef I40E_FCOE
2364void i40e_tx_map(struct i40e_ring *tx_ring, struct sk_buff *skb,
2365 struct i40e_tx_buffer *first, u32 tx_flags,
2366 const u8 hdr_len, u32 td_cmd, u32 td_offset)
2367#else
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002368static void i40e_tx_map(struct i40e_ring *tx_ring, struct sk_buff *skb,
2369 struct i40e_tx_buffer *first, u32 tx_flags,
2370 const u8 hdr_len, u32 td_cmd, u32 td_offset)
Vasu Dev38e00432014-08-01 13:27:03 -07002371#endif
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002372{
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002373 unsigned int data_len = skb->data_len;
2374 unsigned int size = skb_headlen(skb);
Alexander Duycka5e9c572013-09-28 06:00:27 +00002375 struct skb_frag_struct *frag;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002376 struct i40e_tx_buffer *tx_bi;
2377 struct i40e_tx_desc *tx_desc;
Alexander Duycka5e9c572013-09-28 06:00:27 +00002378 u16 i = tx_ring->next_to_use;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002379 u32 td_tag = 0;
2380 dma_addr_t dma;
2381 u16 gso_segs;
2382
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002383 if (tx_flags & I40E_TX_FLAGS_HW_VLAN) {
2384 td_cmd |= I40E_TX_DESC_CMD_IL2TAG1;
2385 td_tag = (tx_flags & I40E_TX_FLAGS_VLAN_MASK) >>
2386 I40E_TX_FLAGS_VLAN_SHIFT;
2387 }
2388
Alexander Duycka5e9c572013-09-28 06:00:27 +00002389 if (tx_flags & (I40E_TX_FLAGS_TSO | I40E_TX_FLAGS_FSO))
2390 gso_segs = skb_shinfo(skb)->gso_segs;
2391 else
2392 gso_segs = 1;
2393
2394 /* multiply data chunks by size of headers */
2395 first->bytecount = skb->len - hdr_len + (gso_segs * hdr_len);
2396 first->gso_segs = gso_segs;
2397 first->skb = skb;
2398 first->tx_flags = tx_flags;
2399
2400 dma = dma_map_single(tx_ring->dev, skb->data, size, DMA_TO_DEVICE);
2401
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002402 tx_desc = I40E_TX_DESC(tx_ring, i);
Alexander Duycka5e9c572013-09-28 06:00:27 +00002403 tx_bi = first;
2404
2405 for (frag = &skb_shinfo(skb)->frags[0];; frag++) {
2406 if (dma_mapping_error(tx_ring->dev, dma))
2407 goto dma_error;
2408
2409 /* record length, and DMA address */
2410 dma_unmap_len_set(tx_bi, len, size);
2411 dma_unmap_addr_set(tx_bi, dma, dma);
2412
2413 tx_desc->buffer_addr = cpu_to_le64(dma);
2414
2415 while (unlikely(size > I40E_MAX_DATA_PER_TXD)) {
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002416 tx_desc->cmd_type_offset_bsz =
2417 build_ctob(td_cmd, td_offset,
2418 I40E_MAX_DATA_PER_TXD, td_tag);
2419
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002420 tx_desc++;
2421 i++;
2422 if (i == tx_ring->count) {
2423 tx_desc = I40E_TX_DESC(tx_ring, 0);
2424 i = 0;
2425 }
Alexander Duycka5e9c572013-09-28 06:00:27 +00002426
2427 dma += I40E_MAX_DATA_PER_TXD;
2428 size -= I40E_MAX_DATA_PER_TXD;
2429
2430 tx_desc->buffer_addr = cpu_to_le64(dma);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002431 }
2432
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002433 if (likely(!data_len))
2434 break;
2435
Alexander Duycka5e9c572013-09-28 06:00:27 +00002436 tx_desc->cmd_type_offset_bsz = build_ctob(td_cmd, td_offset,
2437 size, td_tag);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002438
2439 tx_desc++;
2440 i++;
2441 if (i == tx_ring->count) {
2442 tx_desc = I40E_TX_DESC(tx_ring, 0);
2443 i = 0;
2444 }
2445
Alexander Duycka5e9c572013-09-28 06:00:27 +00002446 size = skb_frag_size(frag);
2447 data_len -= size;
2448
2449 dma = skb_frag_dma_map(tx_ring->dev, frag, 0, size,
2450 DMA_TO_DEVICE);
2451
2452 tx_bi = &tx_ring->tx_bi[i];
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002453 }
2454
Jesse Brandeburg1943d8b2014-02-14 02:14:40 +00002455 /* Place RS bit on last descriptor of any packet that spans across the
2456 * 4th descriptor (WB_STRIDE aka 0x3) in a 64B cacheline.
2457 */
Jesse Brandeburg1943d8b2014-02-14 02:14:40 +00002458 if (((i & WB_STRIDE) != WB_STRIDE) &&
2459 (first <= &tx_ring->tx_bi[i]) &&
2460 (first >= &tx_ring->tx_bi[i & ~WB_STRIDE])) {
2461 tx_desc->cmd_type_offset_bsz =
2462 build_ctob(td_cmd, td_offset, size, td_tag) |
2463 cpu_to_le64((u64)I40E_TX_DESC_CMD_EOP <<
2464 I40E_TXD_QW1_CMD_SHIFT);
2465 } else {
2466 tx_desc->cmd_type_offset_bsz =
2467 build_ctob(td_cmd, td_offset, size, td_tag) |
2468 cpu_to_le64((u64)I40E_TXD_CMD <<
2469 I40E_TXD_QW1_CMD_SHIFT);
2470 }
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002471
Alexander Duyck7070ce02013-09-28 06:00:37 +00002472 netdev_tx_sent_queue(netdev_get_tx_queue(tx_ring->netdev,
2473 tx_ring->queue_index),
2474 first->bytecount);
2475
Alexander Duycka5e9c572013-09-28 06:00:27 +00002476 /* set the timestamp */
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002477 first->time_stamp = jiffies;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002478
2479 /* Force memory writes to complete before letting h/w
2480 * know there are new descriptors to fetch. (Only
2481 * applicable for weak-ordered memory model archs,
2482 * such as IA-64).
2483 */
2484 wmb();
2485
Alexander Duycka5e9c572013-09-28 06:00:27 +00002486 /* set next_to_watch value indicating a packet is present */
2487 first->next_to_watch = tx_desc;
2488
2489 i++;
2490 if (i == tx_ring->count)
2491 i = 0;
2492
2493 tx_ring->next_to_use = i;
2494
Eric Dumazet4567dc12014-10-07 13:30:23 -07002495 i40e_maybe_stop_tx(tx_ring, DESC_NEEDED);
Alexander Duycka5e9c572013-09-28 06:00:27 +00002496 /* notify HW of packet */
Eric Dumazet4567dc12014-10-07 13:30:23 -07002497 if (!skb->xmit_more ||
2498 netif_xmit_stopped(netdev_get_tx_queue(tx_ring->netdev,
2499 tx_ring->queue_index)))
2500 writel(i, tx_ring->tail);
Alexander Duycka5e9c572013-09-28 06:00:27 +00002501
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002502 return;
2503
2504dma_error:
Alexander Duycka5e9c572013-09-28 06:00:27 +00002505 dev_info(tx_ring->dev, "TX DMA map failed\n");
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002506
2507 /* clear dma mappings for failed tx_bi map */
2508 for (;;) {
2509 tx_bi = &tx_ring->tx_bi[i];
Alexander Duycka5e9c572013-09-28 06:00:27 +00002510 i40e_unmap_and_free_tx_resource(tx_ring, tx_bi);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002511 if (tx_bi == first)
2512 break;
2513 if (i == 0)
2514 i = tx_ring->count;
2515 i--;
2516 }
2517
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002518 tx_ring->next_to_use = i;
2519}
2520
2521/**
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002522 * i40e_xmit_descriptor_count - calculate number of tx descriptors needed
2523 * @skb: send buffer
2524 * @tx_ring: ring to send buffer on
2525 *
2526 * Returns number of data descriptors needed for this skb. Returns 0 to indicate
2527 * there is not enough descriptors available in this ring since we need at least
2528 * one descriptor.
2529 **/
Vasu Dev38e00432014-08-01 13:27:03 -07002530#ifdef I40E_FCOE
2531int i40e_xmit_descriptor_count(struct sk_buff *skb,
2532 struct i40e_ring *tx_ring)
2533#else
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002534static int i40e_xmit_descriptor_count(struct sk_buff *skb,
2535 struct i40e_ring *tx_ring)
Vasu Dev38e00432014-08-01 13:27:03 -07002536#endif
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002537{
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002538 unsigned int f;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002539 int count = 0;
2540
2541 /* need: 1 descriptor per page * PAGE_SIZE/I40E_MAX_DATA_PER_TXD,
2542 * + 1 desc for skb_head_len/I40E_MAX_DATA_PER_TXD,
Jesse Brandeburgbe560522014-02-06 05:51:13 +00002543 * + 4 desc gap to avoid the cache line where head is,
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002544 * + 1 desc for context descriptor,
2545 * otherwise try next time
2546 */
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002547 for (f = 0; f < skb_shinfo(skb)->nr_frags; f++)
2548 count += TXD_USE_COUNT(skb_shinfo(skb)->frags[f].size);
Jesse Brandeburg980093e2014-05-10 04:49:12 +00002549
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002550 count += TXD_USE_COUNT(skb_headlen(skb));
Jesse Brandeburgbe560522014-02-06 05:51:13 +00002551 if (i40e_maybe_stop_tx(tx_ring, count + 4 + 1)) {
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002552 tx_ring->tx_stats.tx_busy++;
2553 return 0;
2554 }
2555 return count;
2556}
2557
2558/**
2559 * i40e_xmit_frame_ring - Sends buffer on Tx ring
2560 * @skb: send buffer
2561 * @tx_ring: ring to send buffer on
2562 *
2563 * Returns NETDEV_TX_OK if sent, else an error code
2564 **/
2565static netdev_tx_t i40e_xmit_frame_ring(struct sk_buff *skb,
2566 struct i40e_ring *tx_ring)
2567{
2568 u64 cd_type_cmd_tso_mss = I40E_TX_DESC_DTYPE_CONTEXT;
2569 u32 cd_tunneling = 0, cd_l2tag2 = 0;
2570 struct i40e_tx_buffer *first;
2571 u32 td_offset = 0;
2572 u32 tx_flags = 0;
2573 __be16 protocol;
2574 u32 td_cmd = 0;
2575 u8 hdr_len = 0;
Jacob Kellerbeb0dff2014-01-11 05:43:19 +00002576 int tsyn;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002577 int tso;
2578 if (0 == i40e_xmit_descriptor_count(skb, tx_ring))
2579 return NETDEV_TX_BUSY;
2580
2581 /* prepare the xmit flags */
2582 if (i40e_tx_prepare_vlan_flags(skb, tx_ring, &tx_flags))
2583 goto out_drop;
2584
2585 /* obtain protocol of skb */
Vlad Yasevich3d34dd02014-08-25 10:34:52 -04002586 protocol = vlan_get_protocol(skb);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002587
2588 /* record the location of the first descriptor for this packet */
2589 first = &tx_ring->tx_bi[tx_ring->next_to_use];
2590
2591 /* setup IPv4/IPv6 offloads */
Jesse Brandeburg0e2fe46c2013-11-28 06:39:29 +00002592 if (protocol == htons(ETH_P_IP))
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002593 tx_flags |= I40E_TX_FLAGS_IPV4;
Jesse Brandeburg0e2fe46c2013-11-28 06:39:29 +00002594 else if (protocol == htons(ETH_P_IPV6))
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002595 tx_flags |= I40E_TX_FLAGS_IPV6;
2596
2597 tso = i40e_tso(tx_ring, skb, tx_flags, protocol, &hdr_len,
2598 &cd_type_cmd_tso_mss, &cd_tunneling);
2599
2600 if (tso < 0)
2601 goto out_drop;
2602 else if (tso)
2603 tx_flags |= I40E_TX_FLAGS_TSO;
2604
Jacob Kellerbeb0dff2014-01-11 05:43:19 +00002605 tsyn = i40e_tsyn(tx_ring, skb, tx_flags, &cd_type_cmd_tso_mss);
2606
2607 if (tsyn)
2608 tx_flags |= I40E_TX_FLAGS_TSYN;
2609
Jakub Kicinski259afec2014-03-15 14:55:37 +00002610 skb_tx_timestamp(skb);
2611
Alexander Duyckb1941302013-09-28 06:00:32 +00002612 /* always enable CRC insertion offload */
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002613 td_cmd |= I40E_TX_DESC_CMD_ICRC;
2614
Alexander Duyckb1941302013-09-28 06:00:32 +00002615 /* Always offload the checksum, since it's in the data descriptor */
2616 if (skb->ip_summed == CHECKSUM_PARTIAL) {
2617 tx_flags |= I40E_TX_FLAGS_CSUM;
2618
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002619 i40e_tx_enable_csum(skb, tx_flags, &td_cmd, &td_offset,
2620 tx_ring, &cd_tunneling);
Alexander Duyckb1941302013-09-28 06:00:32 +00002621 }
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002622
2623 i40e_create_tx_ctx(tx_ring, cd_type_cmd_tso_mss,
2624 cd_tunneling, cd_l2tag2);
2625
2626 /* Add Flow Director ATR if it's enabled.
2627 *
2628 * NOTE: this must always be directly before the data descriptor.
2629 */
2630 i40e_atr(tx_ring, skb, tx_flags, protocol);
2631
2632 i40e_tx_map(tx_ring, skb, first, tx_flags, hdr_len,
2633 td_cmd, td_offset);
2634
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002635 return NETDEV_TX_OK;
2636
2637out_drop:
2638 dev_kfree_skb_any(skb);
2639 return NETDEV_TX_OK;
2640}
2641
2642/**
2643 * i40e_lan_xmit_frame - Selects the correct VSI and Tx queue to send buffer
2644 * @skb: send buffer
2645 * @netdev: network interface device structure
2646 *
2647 * Returns NETDEV_TX_OK if sent, else an error code
2648 **/
2649netdev_tx_t i40e_lan_xmit_frame(struct sk_buff *skb, struct net_device *netdev)
2650{
2651 struct i40e_netdev_priv *np = netdev_priv(netdev);
2652 struct i40e_vsi *vsi = np->vsi;
Alexander Duyck9f65e152013-09-28 06:00:58 +00002653 struct i40e_ring *tx_ring = vsi->tx_rings[skb->queue_mapping];
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002654
2655 /* hardware can't handle really short frames, hardware padding works
2656 * beyond this point
2657 */
Alexander Duycka94d9e22014-12-03 08:17:39 -08002658 if (skb_put_padto(skb, I40E_MIN_TX_LEN))
2659 return NETDEV_TX_OK;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002660
2661 return i40e_xmit_frame_ring(skb, tx_ring);
2662}