blob: 4573080e74c7616f0d0e5f36049006a0757499db [file] [log] [blame]
Sebastian Andrzej Siewior754416e2014-12-03 15:09:50 +01001#include <linux/delay.h>
Sebastian Andrzej Siewior9b3452d2013-06-20 12:13:04 +02002#include <linux/dmaengine.h>
3#include <linux/dma-mapping.h>
4#include <linux/platform_device.h>
5#include <linux/module.h>
6#include <linux/of.h>
7#include <linux/slab.h>
8#include <linux/of_dma.h>
9#include <linux/of_irq.h>
10#include <linux/dmapool.h>
11#include <linux/interrupt.h>
12#include <linux/of_address.h>
Sebastian Andrzej Siewiord6aafa22013-08-20 18:35:53 +020013#include <linux/pm_runtime.h>
Sebastian Andrzej Siewior9b3452d2013-06-20 12:13:04 +020014#include "dmaengine.h"
15
16#define DESC_TYPE 27
17#define DESC_TYPE_HOST 0x10
18#define DESC_TYPE_TEARD 0x13
19
20#define TD_DESC_IS_RX (1 << 16)
21#define TD_DESC_DMA_NUM 10
22
23#define DESC_LENGTH_BITS_NUM 21
24
25#define DESC_TYPE_USB (5 << 26)
26#define DESC_PD_COMPLETE (1 << 31)
27
28/* DMA engine */
29#define DMA_TDFDQ 4
30#define DMA_TXGCR(x) (0x800 + (x) * 0x20)
31#define DMA_RXGCR(x) (0x808 + (x) * 0x20)
32#define RXHPCRA0 4
33
34#define GCR_CHAN_ENABLE (1 << 31)
35#define GCR_TEARDOWN (1 << 30)
36#define GCR_STARV_RETRY (1 << 24)
37#define GCR_DESC_TYPE_HOST (1 << 14)
38
39/* DMA scheduler */
40#define DMA_SCHED_CTRL 0
41#define DMA_SCHED_CTRL_EN (1 << 31)
42#define DMA_SCHED_WORD(x) ((x) * 4 + 0x800)
43
44#define SCHED_ENTRY0_CHAN(x) ((x) << 0)
45#define SCHED_ENTRY0_IS_RX (1 << 7)
46
47#define SCHED_ENTRY1_CHAN(x) ((x) << 8)
48#define SCHED_ENTRY1_IS_RX (1 << 15)
49
50#define SCHED_ENTRY2_CHAN(x) ((x) << 16)
51#define SCHED_ENTRY2_IS_RX (1 << 23)
52
53#define SCHED_ENTRY3_CHAN(x) ((x) << 24)
54#define SCHED_ENTRY3_IS_RX (1 << 31)
55
56/* Queue manager */
57/* 4 KiB of memory for descriptors, 2 for each endpoint */
58#define ALLOC_DECS_NUM 128
59#define DESCS_AREAS 1
60#define TOTAL_DESCS_NUM (ALLOC_DECS_NUM * DESCS_AREAS)
61#define QMGR_SCRATCH_SIZE (TOTAL_DESCS_NUM * 4)
62
63#define QMGR_LRAM0_BASE 0x80
64#define QMGR_LRAM_SIZE 0x84
65#define QMGR_LRAM1_BASE 0x88
66#define QMGR_MEMBASE(x) (0x1000 + (x) * 0x10)
67#define QMGR_MEMCTRL(x) (0x1004 + (x) * 0x10)
68#define QMGR_MEMCTRL_IDX_SH 16
69#define QMGR_MEMCTRL_DESC_SH 8
70
Sebastian Andrzej Siewior9b3452d2013-06-20 12:13:04 +020071#define QMGR_PEND(x) (0x90 + (x) * 4)
72
73#define QMGR_PENDING_SLOT_Q(x) (x / 32)
74#define QMGR_PENDING_BIT_Q(x) (x % 32)
75
76#define QMGR_QUEUE_A(n) (0x2000 + (n) * 0x10)
77#define QMGR_QUEUE_B(n) (0x2004 + (n) * 0x10)
78#define QMGR_QUEUE_C(n) (0x2008 + (n) * 0x10)
79#define QMGR_QUEUE_D(n) (0x200c + (n) * 0x10)
80
Daniel Mack13bbfb52014-05-26 14:52:34 +020081/* Packet Descriptor */
82#define PD2_ZERO_LENGTH (1 << 19)
83
Sebastian Andrzej Siewior9b3452d2013-06-20 12:13:04 +020084struct cppi41_channel {
85 struct dma_chan chan;
86 struct dma_async_tx_descriptor txd;
87 struct cppi41_dd *cdd;
88 struct cppi41_desc *desc;
89 dma_addr_t desc_phys;
90 void __iomem *gcr_reg;
91 int is_tx;
92 u32 residue;
93
94 unsigned int q_num;
95 unsigned int q_comp_num;
96 unsigned int port_num;
97
98 unsigned td_retry;
99 unsigned td_queued:1;
100 unsigned td_seen:1;
101 unsigned td_desc_seen:1;
Tony Lindgrenfdea2d02016-08-31 07:19:59 -0700102
103 struct list_head node; /* Node for pending list */
Sebastian Andrzej Siewior9b3452d2013-06-20 12:13:04 +0200104};
105
106struct cppi41_desc {
107 u32 pd0;
108 u32 pd1;
109 u32 pd2;
110 u32 pd3;
111 u32 pd4;
112 u32 pd5;
113 u32 pd6;
114 u32 pd7;
115} __aligned(32);
116
117struct chan_queues {
118 u16 submit;
119 u16 complete;
120};
121
122struct cppi41_dd {
123 struct dma_device ddev;
124
125 void *qmgr_scratch;
126 dma_addr_t scratch_phys;
127
128 struct cppi41_desc *cd;
129 dma_addr_t descs_phys;
130 u32 first_td_desc;
131 struct cppi41_channel *chan_busy[ALLOC_DECS_NUM];
132
Sebastian Andrzej Siewior9b3452d2013-06-20 12:13:04 +0200133 void __iomem *ctrl_mem;
134 void __iomem *sched_mem;
135 void __iomem *qmgr_mem;
136 unsigned int irq;
137 const struct chan_queues *queues_rx;
138 const struct chan_queues *queues_tx;
139 struct chan_queues td_queue;
Alexandre Bailon2d535b22017-02-15 14:56:34 +0100140 u16 first_completion_queue;
141 u16 qmgr_num_pend;
Alexandre Bailon5e46fe92017-02-15 14:56:35 +0100142 u32 n_chans;
143 u8 platform;
Daniel Mackf8964962013-10-22 12:14:03 +0200144
Tony Lindgrenfdea2d02016-08-31 07:19:59 -0700145 struct list_head pending; /* Pending queued transfers */
146 spinlock_t lock; /* Lock for pending list */
147
Daniel Mackf8964962013-10-22 12:14:03 +0200148 /* context for suspend/resume */
149 unsigned int dma_tdfdq;
Tony Lindgren362f4562017-01-19 08:49:08 -0800150
151 bool is_suspended;
Sebastian Andrzej Siewior9b3452d2013-06-20 12:13:04 +0200152};
153
Alexandre Bailone1f40bf2017-02-15 14:56:33 +0100154static struct chan_queues am335x_usb_queues_tx[] = {
Sebastian Andrzej Siewior9b3452d2013-06-20 12:13:04 +0200155 /* USB0 ENDP 1 */
156 [ 0] = { .submit = 32, .complete = 93},
157 [ 1] = { .submit = 34, .complete = 94},
158 [ 2] = { .submit = 36, .complete = 95},
159 [ 3] = { .submit = 38, .complete = 96},
160 [ 4] = { .submit = 40, .complete = 97},
161 [ 5] = { .submit = 42, .complete = 98},
162 [ 6] = { .submit = 44, .complete = 99},
163 [ 7] = { .submit = 46, .complete = 100},
164 [ 8] = { .submit = 48, .complete = 101},
165 [ 9] = { .submit = 50, .complete = 102},
166 [10] = { .submit = 52, .complete = 103},
167 [11] = { .submit = 54, .complete = 104},
168 [12] = { .submit = 56, .complete = 105},
169 [13] = { .submit = 58, .complete = 106},
170 [14] = { .submit = 60, .complete = 107},
171
172 /* USB1 ENDP1 */
173 [15] = { .submit = 62, .complete = 125},
174 [16] = { .submit = 64, .complete = 126},
175 [17] = { .submit = 66, .complete = 127},
176 [18] = { .submit = 68, .complete = 128},
177 [19] = { .submit = 70, .complete = 129},
178 [20] = { .submit = 72, .complete = 130},
179 [21] = { .submit = 74, .complete = 131},
180 [22] = { .submit = 76, .complete = 132},
181 [23] = { .submit = 78, .complete = 133},
182 [24] = { .submit = 80, .complete = 134},
183 [25] = { .submit = 82, .complete = 135},
184 [26] = { .submit = 84, .complete = 136},
185 [27] = { .submit = 86, .complete = 137},
186 [28] = { .submit = 88, .complete = 138},
187 [29] = { .submit = 90, .complete = 139},
188};
189
Alexandre Bailone1f40bf2017-02-15 14:56:33 +0100190static const struct chan_queues am335x_usb_queues_rx[] = {
Sebastian Andrzej Siewior9b3452d2013-06-20 12:13:04 +0200191 /* USB0 ENDP 1 */
192 [ 0] = { .submit = 1, .complete = 109},
193 [ 1] = { .submit = 2, .complete = 110},
194 [ 2] = { .submit = 3, .complete = 111},
195 [ 3] = { .submit = 4, .complete = 112},
196 [ 4] = { .submit = 5, .complete = 113},
197 [ 5] = { .submit = 6, .complete = 114},
198 [ 6] = { .submit = 7, .complete = 115},
199 [ 7] = { .submit = 8, .complete = 116},
200 [ 8] = { .submit = 9, .complete = 117},
201 [ 9] = { .submit = 10, .complete = 118},
202 [10] = { .submit = 11, .complete = 119},
203 [11] = { .submit = 12, .complete = 120},
204 [12] = { .submit = 13, .complete = 121},
205 [13] = { .submit = 14, .complete = 122},
206 [14] = { .submit = 15, .complete = 123},
207
208 /* USB1 ENDP 1 */
209 [15] = { .submit = 16, .complete = 141},
210 [16] = { .submit = 17, .complete = 142},
211 [17] = { .submit = 18, .complete = 143},
212 [18] = { .submit = 19, .complete = 144},
213 [19] = { .submit = 20, .complete = 145},
214 [20] = { .submit = 21, .complete = 146},
215 [21] = { .submit = 22, .complete = 147},
216 [22] = { .submit = 23, .complete = 148},
217 [23] = { .submit = 24, .complete = 149},
218 [24] = { .submit = 25, .complete = 150},
219 [25] = { .submit = 26, .complete = 151},
220 [26] = { .submit = 27, .complete = 152},
221 [27] = { .submit = 28, .complete = 153},
222 [28] = { .submit = 29, .complete = 154},
223 [29] = { .submit = 30, .complete = 155},
224};
225
226struct cppi_glue_infos {
Sebastian Andrzej Siewior9b3452d2013-06-20 12:13:04 +0200227 const struct chan_queues *queues_rx;
228 const struct chan_queues *queues_tx;
229 struct chan_queues td_queue;
Alexandre Bailon2d535b22017-02-15 14:56:34 +0100230 u16 first_completion_queue;
231 u16 qmgr_num_pend;
Sebastian Andrzej Siewior9b3452d2013-06-20 12:13:04 +0200232};
233
234static struct cppi41_channel *to_cpp41_chan(struct dma_chan *c)
235{
236 return container_of(c, struct cppi41_channel, chan);
237}
238
239static struct cppi41_channel *desc_to_chan(struct cppi41_dd *cdd, u32 desc)
240{
241 struct cppi41_channel *c;
242 u32 descs_size;
243 u32 desc_num;
244
245 descs_size = sizeof(struct cppi41_desc) * ALLOC_DECS_NUM;
246
247 if (!((desc >= cdd->descs_phys) &&
248 (desc < (cdd->descs_phys + descs_size)))) {
249 return NULL;
250 }
251
252 desc_num = (desc - cdd->descs_phys) / sizeof(struct cppi41_desc);
Dan Carpenter2d17f7f2013-08-28 13:48:44 +0300253 BUG_ON(desc_num >= ALLOC_DECS_NUM);
Sebastian Andrzej Siewior9b3452d2013-06-20 12:13:04 +0200254 c = cdd->chan_busy[desc_num];
255 cdd->chan_busy[desc_num] = NULL;
Tony Lindgrenae4a3e022017-01-19 08:49:07 -0800256
257 /* Usecount for chan_busy[], paired with push_desc_queue() */
258 pm_runtime_put(cdd->ddev.dev);
259
Sebastian Andrzej Siewior9b3452d2013-06-20 12:13:04 +0200260 return c;
261}
262
263static void cppi_writel(u32 val, void *__iomem *mem)
264{
265 __raw_writel(val, mem);
266}
267
268static u32 cppi_readl(void *__iomem *mem)
269{
270 return __raw_readl(mem);
271}
272
273static u32 pd_trans_len(u32 val)
274{
275 return val & ((1 << (DESC_LENGTH_BITS_NUM + 1)) - 1);
276}
277
Daniel Mack706ff622013-10-22 12:14:04 +0200278static u32 cppi41_pop_desc(struct cppi41_dd *cdd, unsigned queue_num)
279{
280 u32 desc;
281
282 desc = cppi_readl(cdd->qmgr_mem + QMGR_QUEUE_D(queue_num));
283 desc &= ~0x1f;
284 return desc;
285}
286
Sebastian Andrzej Siewior9b3452d2013-06-20 12:13:04 +0200287static irqreturn_t cppi41_irq(int irq, void *data)
288{
289 struct cppi41_dd *cdd = data;
Alexandre Bailon2d535b22017-02-15 14:56:34 +0100290 u16 first_completion_queue = cdd->first_completion_queue;
291 u16 qmgr_num_pend = cdd->qmgr_num_pend;
Sebastian Andrzej Siewior9b3452d2013-06-20 12:13:04 +0200292 struct cppi41_channel *c;
Sebastian Andrzej Siewior9b3452d2013-06-20 12:13:04 +0200293 int i;
294
Alexandre Bailon2d535b22017-02-15 14:56:34 +0100295 for (i = QMGR_PENDING_SLOT_Q(first_completion_queue); i < qmgr_num_pend;
Sebastian Andrzej Siewior9b3452d2013-06-20 12:13:04 +0200296 i++) {
297 u32 val;
298 u32 q_num;
299
300 val = cppi_readl(cdd->qmgr_mem + QMGR_PEND(i));
Alexandre Bailon2d535b22017-02-15 14:56:34 +0100301 if (i == QMGR_PENDING_SLOT_Q(first_completion_queue) && val) {
Sebastian Andrzej Siewior9b3452d2013-06-20 12:13:04 +0200302 u32 mask;
303 /* set corresponding bit for completetion Q 93 */
Alexandre Bailon2d535b22017-02-15 14:56:34 +0100304 mask = 1 << QMGR_PENDING_BIT_Q(first_completion_queue);
Sebastian Andrzej Siewior9b3452d2013-06-20 12:13:04 +0200305 /* not set all bits for queues less than Q 93 */
306 mask--;
307 /* now invert and keep only Q 93+ set */
308 val &= ~mask;
309 }
310
311 if (val)
312 __iormb();
313
314 while (val) {
Daniel Mack13bbfb52014-05-26 14:52:34 +0200315 u32 desc, len;
Sebastian Andrzej Siewior9b3452d2013-06-20 12:13:04 +0200316
Tony Lindgren6610d0e2017-01-20 12:07:53 -0800317 /*
318 * This should never trigger, see the comments in
319 * push_desc_queue()
320 */
321 WARN_ON(cdd->is_suspended);
Tony Lindgren098de422016-11-09 09:47:59 -0700322
Sebastian Andrzej Siewior9b3452d2013-06-20 12:13:04 +0200323 q_num = __fls(val);
324 val &= ~(1 << q_num);
325 q_num += 32 * i;
Daniel Mack706ff622013-10-22 12:14:04 +0200326 desc = cppi41_pop_desc(cdd, q_num);
Sebastian Andrzej Siewior9b3452d2013-06-20 12:13:04 +0200327 c = desc_to_chan(cdd, desc);
328 if (WARN_ON(!c)) {
329 pr_err("%s() q %d desc %08x\n", __func__,
330 q_num, desc);
331 continue;
332 }
Sebastian Andrzej Siewior9b3452d2013-06-20 12:13:04 +0200333
Daniel Mack13bbfb52014-05-26 14:52:34 +0200334 if (c->desc->pd2 & PD2_ZERO_LENGTH)
335 len = 0;
336 else
337 len = pd_trans_len(c->desc->pd0);
338
339 c->residue = pd_trans_len(c->desc->pd6) - len;
Sebastian Andrzej Siewior9b3452d2013-06-20 12:13:04 +0200340 dma_cookie_complete(&c->txd);
Dave Jiangb310a612016-07-20 13:10:54 -0700341 dmaengine_desc_get_callback_invoke(&c->txd, NULL);
Sebastian Andrzej Siewior9b3452d2013-06-20 12:13:04 +0200342 }
343 }
344 return IRQ_HANDLED;
345}
346
347static dma_cookie_t cppi41_tx_submit(struct dma_async_tx_descriptor *tx)
348{
349 dma_cookie_t cookie;
350
351 cookie = dma_cookie_assign(tx);
352
353 return cookie;
354}
355
356static int cppi41_dma_alloc_chan_resources(struct dma_chan *chan)
357{
358 struct cppi41_channel *c = to_cpp41_chan(chan);
Tony Lindgrenfdea2d02016-08-31 07:19:59 -0700359 struct cppi41_dd *cdd = c->cdd;
360 int error;
361
362 error = pm_runtime_get_sync(cdd->ddev.dev);
Tony Lindgren740b4be2016-11-11 11:28:52 -0800363 if (error < 0) {
Tony Lindgrend5afc1b2016-11-16 10:24:15 -0800364 dev_err(cdd->ddev.dev, "%s pm runtime get: %i\n",
365 __func__, error);
Tony Lindgren740b4be2016-11-11 11:28:52 -0800366 pm_runtime_put_noidle(cdd->ddev.dev);
367
Tony Lindgrenfdea2d02016-08-31 07:19:59 -0700368 return error;
Tony Lindgren740b4be2016-11-11 11:28:52 -0800369 }
Sebastian Andrzej Siewior9b3452d2013-06-20 12:13:04 +0200370
371 dma_cookie_init(chan);
372 dma_async_tx_descriptor_init(&c->txd, chan);
373 c->txd.tx_submit = cppi41_tx_submit;
374
375 if (!c->is_tx)
376 cppi_writel(c->q_num, c->gcr_reg + RXHPCRA0);
377
Tony Lindgrenfdea2d02016-08-31 07:19:59 -0700378 pm_runtime_mark_last_busy(cdd->ddev.dev);
379 pm_runtime_put_autosuspend(cdd->ddev.dev);
380
Sebastian Andrzej Siewior9b3452d2013-06-20 12:13:04 +0200381 return 0;
382}
383
384static void cppi41_dma_free_chan_resources(struct dma_chan *chan)
385{
Tony Lindgrenfdea2d02016-08-31 07:19:59 -0700386 struct cppi41_channel *c = to_cpp41_chan(chan);
387 struct cppi41_dd *cdd = c->cdd;
388 int error;
389
390 error = pm_runtime_get_sync(cdd->ddev.dev);
Tony Lindgren740b4be2016-11-11 11:28:52 -0800391 if (error < 0) {
392 pm_runtime_put_noidle(cdd->ddev.dev);
393
Tony Lindgrenfdea2d02016-08-31 07:19:59 -0700394 return;
Tony Lindgren740b4be2016-11-11 11:28:52 -0800395 }
Tony Lindgrenfdea2d02016-08-31 07:19:59 -0700396
397 WARN_ON(!list_empty(&cdd->pending));
398
399 pm_runtime_mark_last_busy(cdd->ddev.dev);
400 pm_runtime_put_autosuspend(cdd->ddev.dev);
Sebastian Andrzej Siewior9b3452d2013-06-20 12:13:04 +0200401}
402
403static enum dma_status cppi41_dma_tx_status(struct dma_chan *chan,
404 dma_cookie_t cookie, struct dma_tx_state *txstate)
405{
406 struct cppi41_channel *c = to_cpp41_chan(chan);
407 enum dma_status ret;
408
409 /* lock */
410 ret = dma_cookie_status(chan, cookie, txstate);
Vinod Kouled83c0c2013-10-16 13:36:28 +0530411 if (txstate && ret == DMA_COMPLETE)
Sebastian Andrzej Siewior9b3452d2013-06-20 12:13:04 +0200412 txstate->residue = c->residue;
413 /* unlock */
414
415 return ret;
416}
417
418static void push_desc_queue(struct cppi41_channel *c)
419{
420 struct cppi41_dd *cdd = c->cdd;
421 u32 desc_num;
422 u32 desc_phys;
423 u32 reg;
424
Sebastian Andrzej Siewior9b3452d2013-06-20 12:13:04 +0200425 c->residue = 0;
426
427 reg = GCR_CHAN_ENABLE;
428 if (!c->is_tx) {
429 reg |= GCR_STARV_RETRY;
430 reg |= GCR_DESC_TYPE_HOST;
431 reg |= c->q_comp_num;
432 }
433
434 cppi_writel(reg, c->gcr_reg);
435
436 /*
437 * We don't use writel() but __raw_writel() so we have to make sure
438 * that the DMA descriptor in coherent memory made to the main memory
439 * before starting the dma engine.
440 */
441 __iowmb();
Tony Lindgren670fc2a2016-08-19 15:59:39 -0700442
Tony Lindgrenae4a3e022017-01-19 08:49:07 -0800443 /*
444 * DMA transfers can take at least 200ms to complete with USB mass
445 * storage connected. To prevent autosuspend timeouts, we must use
446 * pm_runtime_get/put() when chan_busy[] is modified. This will get
447 * cleared in desc_to_chan() or cppi41_stop_chan() depending on the
448 * outcome of the transfer.
449 */
450 pm_runtime_get(cdd->ddev.dev);
451
Tony Lindgren670fc2a2016-08-19 15:59:39 -0700452 desc_phys = lower_32_bits(c->desc_phys);
453 desc_num = (desc_phys - cdd->descs_phys) / sizeof(struct cppi41_desc);
454 WARN_ON(cdd->chan_busy[desc_num]);
455 cdd->chan_busy[desc_num] = c;
456
457 reg = (sizeof(struct cppi41_desc) - 24) / 4;
458 reg |= desc_phys;
459 cppi_writel(reg, cdd->qmgr_mem + QMGR_QUEUE_D(c->q_num));
460}
461
Tony Lindgren362f4562017-01-19 08:49:08 -0800462/*
463 * Caller must hold cdd->lock to prevent push_desc_queue()
464 * getting called out of order. We have both cppi41_dma_issue_pending()
465 * and cppi41_runtime_resume() call this function.
466 */
467static void cppi41_run_queue(struct cppi41_dd *cdd)
Tony Lindgrenfdea2d02016-08-31 07:19:59 -0700468{
Tony Lindgren362f4562017-01-19 08:49:08 -0800469 struct cppi41_channel *c, *_c;
Tony Lindgrenfdea2d02016-08-31 07:19:59 -0700470
Tony Lindgren362f4562017-01-19 08:49:08 -0800471 list_for_each_entry_safe(c, _c, &cdd->pending, node) {
472 push_desc_queue(c);
473 list_del(&c->node);
474 }
Tony Lindgrenfdea2d02016-08-31 07:19:59 -0700475}
476
Tony Lindgren670fc2a2016-08-19 15:59:39 -0700477static void cppi41_dma_issue_pending(struct dma_chan *chan)
478{
479 struct cppi41_channel *c = to_cpp41_chan(chan);
Tony Lindgrenfdea2d02016-08-31 07:19:59 -0700480 struct cppi41_dd *cdd = c->cdd;
Tony Lindgren362f4562017-01-19 08:49:08 -0800481 unsigned long flags;
Tony Lindgrenfdea2d02016-08-31 07:19:59 -0700482 int error;
Tony Lindgren670fc2a2016-08-19 15:59:39 -0700483
Tony Lindgrenfdea2d02016-08-31 07:19:59 -0700484 error = pm_runtime_get(cdd->ddev.dev);
Tony Lindgrenf2f6f822016-09-13 10:22:43 -0700485 if ((error != -EINPROGRESS) && error < 0) {
Tony Lindgren740b4be2016-11-11 11:28:52 -0800486 pm_runtime_put_noidle(cdd->ddev.dev);
Tony Lindgrenfdea2d02016-08-31 07:19:59 -0700487 dev_err(cdd->ddev.dev, "Failed to pm_runtime_get: %i\n",
488 error);
489
490 return;
491 }
492
Tony Lindgren362f4562017-01-19 08:49:08 -0800493 spin_lock_irqsave(&cdd->lock, flags);
494 list_add_tail(&c->node, &cdd->pending);
495 if (!cdd->is_suspended)
496 cppi41_run_queue(cdd);
497 spin_unlock_irqrestore(&cdd->lock, flags);
Tony Lindgren098de422016-11-09 09:47:59 -0700498
499 pm_runtime_mark_last_busy(cdd->ddev.dev);
500 pm_runtime_put_autosuspend(cdd->ddev.dev);
Sebastian Andrzej Siewior9b3452d2013-06-20 12:13:04 +0200501}
502
503static u32 get_host_pd0(u32 length)
504{
505 u32 reg;
506
507 reg = DESC_TYPE_HOST << DESC_TYPE;
508 reg |= length;
509
510 return reg;
511}
512
513static u32 get_host_pd1(struct cppi41_channel *c)
514{
515 u32 reg;
516
517 reg = 0;
518
519 return reg;
520}
521
522static u32 get_host_pd2(struct cppi41_channel *c)
523{
524 u32 reg;
525
526 reg = DESC_TYPE_USB;
527 reg |= c->q_comp_num;
528
529 return reg;
530}
531
532static u32 get_host_pd3(u32 length)
533{
534 u32 reg;
535
536 /* PD3 = packet size */
537 reg = length;
538
539 return reg;
540}
541
542static u32 get_host_pd6(u32 length)
543{
544 u32 reg;
545
546 /* PD6 buffer size */
547 reg = DESC_PD_COMPLETE;
548 reg |= length;
549
550 return reg;
551}
552
553static u32 get_host_pd4_or_7(u32 addr)
554{
555 u32 reg;
556
557 reg = addr;
558
559 return reg;
560}
561
562static u32 get_host_pd5(void)
563{
564 u32 reg;
565
566 reg = 0;
567
568 return reg;
569}
570
571static struct dma_async_tx_descriptor *cppi41_dma_prep_slave_sg(
572 struct dma_chan *chan, struct scatterlist *sgl, unsigned sg_len,
573 enum dma_transfer_direction dir, unsigned long tx_flags, void *context)
574{
575 struct cppi41_channel *c = to_cpp41_chan(chan);
576 struct cppi41_desc *d;
577 struct scatterlist *sg;
578 unsigned int i;
Sebastian Andrzej Siewior9b3452d2013-06-20 12:13:04 +0200579
Sebastian Andrzej Siewior9b3452d2013-06-20 12:13:04 +0200580 d = c->desc;
581 for_each_sg(sgl, sg, sg_len, i) {
582 u32 addr;
583 u32 len;
584
585 /* We need to use more than one desc once musb supports sg */
Sebastian Andrzej Siewior9b3452d2013-06-20 12:13:04 +0200586 addr = lower_32_bits(sg_dma_address(sg));
587 len = sg_dma_len(sg);
588
589 d->pd0 = get_host_pd0(len);
590 d->pd1 = get_host_pd1(c);
591 d->pd2 = get_host_pd2(c);
592 d->pd3 = get_host_pd3(len);
593 d->pd4 = get_host_pd4_or_7(addr);
594 d->pd5 = get_host_pd5();
595 d->pd6 = get_host_pd6(len);
596 d->pd7 = get_host_pd4_or_7(addr);
597
598 d++;
599 }
600
601 return &c->txd;
602}
603
Sebastian Andrzej Siewior9b3452d2013-06-20 12:13:04 +0200604static void cppi41_compute_td_desc(struct cppi41_desc *d)
605{
606 d->pd0 = DESC_TYPE_TEARD << DESC_TYPE;
607}
608
Sebastian Andrzej Siewior9b3452d2013-06-20 12:13:04 +0200609static int cppi41_tear_down_chan(struct cppi41_channel *c)
610{
Alexandre Bailon25534822017-02-06 22:53:56 -0600611 struct dmaengine_result abort_result;
Sebastian Andrzej Siewior9b3452d2013-06-20 12:13:04 +0200612 struct cppi41_dd *cdd = c->cdd;
613 struct cppi41_desc *td;
614 u32 reg;
615 u32 desc_phys;
616 u32 td_desc_phys;
617
618 td = cdd->cd;
619 td += cdd->first_td_desc;
620
621 td_desc_phys = cdd->descs_phys;
622 td_desc_phys += cdd->first_td_desc * sizeof(struct cppi41_desc);
623
624 if (!c->td_queued) {
625 cppi41_compute_td_desc(td);
626 __iowmb();
627
628 reg = (sizeof(struct cppi41_desc) - 24) / 4;
629 reg |= td_desc_phys;
630 cppi_writel(reg, cdd->qmgr_mem +
631 QMGR_QUEUE_D(cdd->td_queue.submit));
632
633 reg = GCR_CHAN_ENABLE;
634 if (!c->is_tx) {
635 reg |= GCR_STARV_RETRY;
636 reg |= GCR_DESC_TYPE_HOST;
637 reg |= c->q_comp_num;
638 }
639 reg |= GCR_TEARDOWN;
640 cppi_writel(reg, c->gcr_reg);
641 c->td_queued = 1;
Sebastian Andrzej Siewior6f9d7052014-12-03 15:09:49 +0100642 c->td_retry = 500;
Sebastian Andrzej Siewior9b3452d2013-06-20 12:13:04 +0200643 }
644
Sebastian Andrzej Siewior1e378a62013-10-22 12:14:05 +0200645 if (!c->td_seen || !c->td_desc_seen) {
Sebastian Andrzej Siewior9b3452d2013-06-20 12:13:04 +0200646
Sebastian Andrzej Siewior1e378a62013-10-22 12:14:05 +0200647 desc_phys = cppi41_pop_desc(cdd, cdd->td_queue.complete);
648 if (!desc_phys)
649 desc_phys = cppi41_pop_desc(cdd, c->q_comp_num);
Sebastian Andrzej Siewior9b3452d2013-06-20 12:13:04 +0200650
Sebastian Andrzej Siewior1e378a62013-10-22 12:14:05 +0200651 if (desc_phys == c->desc_phys) {
Sebastian Andrzej Siewior9b3452d2013-06-20 12:13:04 +0200652 c->td_desc_seen = 1;
Sebastian Andrzej Siewior1e378a62013-10-22 12:14:05 +0200653
654 } else if (desc_phys == td_desc_phys) {
655 u32 pd0;
656
657 __iormb();
658 pd0 = td->pd0;
659 WARN_ON((pd0 >> DESC_TYPE) != DESC_TYPE_TEARD);
660 WARN_ON(!c->is_tx && !(pd0 & TD_DESC_IS_RX));
661 WARN_ON((pd0 & 0x1f) != c->port_num);
662 c->td_seen = 1;
663 } else if (desc_phys) {
664 WARN_ON_ONCE(1);
Sebastian Andrzej Siewior9b3452d2013-06-20 12:13:04 +0200665 }
666 }
667 c->td_retry--;
668 /*
669 * If the TX descriptor / channel is in use, the caller needs to poke
670 * his TD bit multiple times. After that he hardware releases the
671 * transfer descriptor followed by TD descriptor. Waiting seems not to
672 * cause any difference.
673 * RX seems to be thrown out right away. However once the TearDown
674 * descriptor gets through we are done. If we have seens the transfer
675 * descriptor before the TD we fetch it from enqueue, it has to be
676 * there waiting for us.
677 */
Sebastian Andrzej Siewior754416e2014-12-03 15:09:50 +0100678 if (!c->td_seen && c->td_retry) {
679 udelay(1);
Sebastian Andrzej Siewior9b3452d2013-06-20 12:13:04 +0200680 return -EAGAIN;
Sebastian Andrzej Siewior754416e2014-12-03 15:09:50 +0100681 }
Sebastian Andrzej Siewior9b3452d2013-06-20 12:13:04 +0200682 WARN_ON(!c->td_retry);
Sebastian Andrzej Siewior754416e2014-12-03 15:09:50 +0100683
Sebastian Andrzej Siewior9b3452d2013-06-20 12:13:04 +0200684 if (!c->td_desc_seen) {
Daniel Mack706ff622013-10-22 12:14:04 +0200685 desc_phys = cppi41_pop_desc(cdd, c->q_num);
Sebastian Andrzej Siewior754416e2014-12-03 15:09:50 +0100686 if (!desc_phys)
687 desc_phys = cppi41_pop_desc(cdd, c->q_comp_num);
Sebastian Andrzej Siewior9b3452d2013-06-20 12:13:04 +0200688 WARN_ON(!desc_phys);
689 }
690
691 c->td_queued = 0;
692 c->td_seen = 0;
693 c->td_desc_seen = 0;
694 cppi_writel(0, c->gcr_reg);
Alexandre Bailon25534822017-02-06 22:53:56 -0600695
696 /* Invoke the callback to do the necessary clean-up */
697 abort_result.result = DMA_TRANS_ABORTED;
698 dma_cookie_complete(&c->txd);
699 dmaengine_desc_get_callback_invoke(&c->txd, &abort_result);
700
Sebastian Andrzej Siewior9b3452d2013-06-20 12:13:04 +0200701 return 0;
702}
703
704static int cppi41_stop_chan(struct dma_chan *chan)
705{
706 struct cppi41_channel *c = to_cpp41_chan(chan);
707 struct cppi41_dd *cdd = c->cdd;
708 u32 desc_num;
709 u32 desc_phys;
710 int ret;
711
George Cherian975faae2014-02-27 10:44:40 +0530712 desc_phys = lower_32_bits(c->desc_phys);
713 desc_num = (desc_phys - cdd->descs_phys) / sizeof(struct cppi41_desc);
714 if (!cdd->chan_busy[desc_num])
715 return 0;
716
Sebastian Andrzej Siewior9b3452d2013-06-20 12:13:04 +0200717 ret = cppi41_tear_down_chan(c);
718 if (ret)
719 return ret;
720
Sebastian Andrzej Siewior9b3452d2013-06-20 12:13:04 +0200721 WARN_ON(!cdd->chan_busy[desc_num]);
722 cdd->chan_busy[desc_num] = NULL;
723
Tony Lindgrenae4a3e022017-01-19 08:49:07 -0800724 /* Usecount for chan_busy[], paired with push_desc_queue() */
725 pm_runtime_put(cdd->ddev.dev);
726
Sebastian Andrzej Siewior9b3452d2013-06-20 12:13:04 +0200727 return 0;
728}
729
Sebastian Andrzej Siewior9b3452d2013-06-20 12:13:04 +0200730static void cleanup_chans(struct cppi41_dd *cdd)
731{
732 while (!list_empty(&cdd->ddev.channels)) {
733 struct cppi41_channel *cchan;
734
735 cchan = list_first_entry(&cdd->ddev.channels,
736 struct cppi41_channel, chan.device_node);
737 list_del(&cchan->chan.device_node);
738 kfree(cchan);
739 }
740}
741
Daniel Macke327e212013-09-22 16:50:00 +0200742static int cppi41_add_chans(struct device *dev, struct cppi41_dd *cdd)
Sebastian Andrzej Siewior9b3452d2013-06-20 12:13:04 +0200743{
744 struct cppi41_channel *cchan;
745 int i;
Alexandre Bailon5e46fe92017-02-15 14:56:35 +0100746 u32 n_chans = cdd->n_chans;
Sebastian Andrzej Siewior9b3452d2013-06-20 12:13:04 +0200747
Sebastian Andrzej Siewior9b3452d2013-06-20 12:13:04 +0200748 /*
749 * The channels can only be used as TX or as RX. So we add twice
750 * that much dma channels because USB can only do RX or TX.
751 */
752 n_chans *= 2;
753
754 for (i = 0; i < n_chans; i++) {
755 cchan = kzalloc(sizeof(*cchan), GFP_KERNEL);
756 if (!cchan)
757 goto err;
758
759 cchan->cdd = cdd;
760 if (i & 1) {
761 cchan->gcr_reg = cdd->ctrl_mem + DMA_TXGCR(i >> 1);
762 cchan->is_tx = 1;
763 } else {
764 cchan->gcr_reg = cdd->ctrl_mem + DMA_RXGCR(i >> 1);
765 cchan->is_tx = 0;
766 }
767 cchan->port_num = i >> 1;
768 cchan->desc = &cdd->cd[i];
769 cchan->desc_phys = cdd->descs_phys;
770 cchan->desc_phys += i * sizeof(struct cppi41_desc);
771 cchan->chan.device = &cdd->ddev;
772 list_add_tail(&cchan->chan.device_node, &cdd->ddev.channels);
773 }
774 cdd->first_td_desc = n_chans;
775
776 return 0;
777err:
778 cleanup_chans(cdd);
779 return -ENOMEM;
780}
781
Daniel Macke327e212013-09-22 16:50:00 +0200782static void purge_descs(struct device *dev, struct cppi41_dd *cdd)
Sebastian Andrzej Siewior9b3452d2013-06-20 12:13:04 +0200783{
784 unsigned int mem_decs;
785 int i;
786
787 mem_decs = ALLOC_DECS_NUM * sizeof(struct cppi41_desc);
788
789 for (i = 0; i < DESCS_AREAS; i++) {
790
791 cppi_writel(0, cdd->qmgr_mem + QMGR_MEMBASE(i));
792 cppi_writel(0, cdd->qmgr_mem + QMGR_MEMCTRL(i));
793
Daniel Macke327e212013-09-22 16:50:00 +0200794 dma_free_coherent(dev, mem_decs, cdd->cd,
Sebastian Andrzej Siewior9b3452d2013-06-20 12:13:04 +0200795 cdd->descs_phys);
796 }
797}
798
799static void disable_sched(struct cppi41_dd *cdd)
800{
801 cppi_writel(0, cdd->sched_mem + DMA_SCHED_CTRL);
802}
803
Daniel Mackb46ce4d2013-09-22 16:50:01 +0200804static void deinit_cppi41(struct device *dev, struct cppi41_dd *cdd)
Sebastian Andrzej Siewior9b3452d2013-06-20 12:13:04 +0200805{
806 disable_sched(cdd);
807
Daniel Macke327e212013-09-22 16:50:00 +0200808 purge_descs(dev, cdd);
Sebastian Andrzej Siewior9b3452d2013-06-20 12:13:04 +0200809
810 cppi_writel(0, cdd->qmgr_mem + QMGR_LRAM0_BASE);
811 cppi_writel(0, cdd->qmgr_mem + QMGR_LRAM0_BASE);
Daniel Macke327e212013-09-22 16:50:00 +0200812 dma_free_coherent(dev, QMGR_SCRATCH_SIZE, cdd->qmgr_scratch,
Sebastian Andrzej Siewior9b3452d2013-06-20 12:13:04 +0200813 cdd->scratch_phys);
814}
815
Daniel Macke327e212013-09-22 16:50:00 +0200816static int init_descs(struct device *dev, struct cppi41_dd *cdd)
Sebastian Andrzej Siewior9b3452d2013-06-20 12:13:04 +0200817{
818 unsigned int desc_size;
819 unsigned int mem_decs;
820 int i;
821 u32 reg;
822 u32 idx;
823
824 BUILD_BUG_ON(sizeof(struct cppi41_desc) &
825 (sizeof(struct cppi41_desc) - 1));
826 BUILD_BUG_ON(sizeof(struct cppi41_desc) < 32);
827 BUILD_BUG_ON(ALLOC_DECS_NUM < 32);
828
829 desc_size = sizeof(struct cppi41_desc);
830 mem_decs = ALLOC_DECS_NUM * desc_size;
831
832 idx = 0;
833 for (i = 0; i < DESCS_AREAS; i++) {
834
835 reg = idx << QMGR_MEMCTRL_IDX_SH;
836 reg |= (ilog2(desc_size) - 5) << QMGR_MEMCTRL_DESC_SH;
837 reg |= ilog2(ALLOC_DECS_NUM) - 5;
838
839 BUILD_BUG_ON(DESCS_AREAS != 1);
Daniel Macke327e212013-09-22 16:50:00 +0200840 cdd->cd = dma_alloc_coherent(dev, mem_decs,
Sebastian Andrzej Siewior9b3452d2013-06-20 12:13:04 +0200841 &cdd->descs_phys, GFP_KERNEL);
842 if (!cdd->cd)
843 return -ENOMEM;
844
845 cppi_writel(cdd->descs_phys, cdd->qmgr_mem + QMGR_MEMBASE(i));
846 cppi_writel(reg, cdd->qmgr_mem + QMGR_MEMCTRL(i));
847
848 idx += ALLOC_DECS_NUM;
849 }
850 return 0;
851}
852
853static void init_sched(struct cppi41_dd *cdd)
854{
855 unsigned ch;
856 unsigned word;
857 u32 reg;
858
859 word = 0;
860 cppi_writel(0, cdd->sched_mem + DMA_SCHED_CTRL);
Alexandre Bailon5e46fe92017-02-15 14:56:35 +0100861 for (ch = 0; ch < cdd->n_chans; ch += 2) {
Sebastian Andrzej Siewior9b3452d2013-06-20 12:13:04 +0200862
863 reg = SCHED_ENTRY0_CHAN(ch);
864 reg |= SCHED_ENTRY1_CHAN(ch) | SCHED_ENTRY1_IS_RX;
865
866 reg |= SCHED_ENTRY2_CHAN(ch + 1);
867 reg |= SCHED_ENTRY3_CHAN(ch + 1) | SCHED_ENTRY3_IS_RX;
868 cppi_writel(reg, cdd->sched_mem + DMA_SCHED_WORD(word));
869 word++;
870 }
Alexandre Bailon5e46fe92017-02-15 14:56:35 +0100871 reg = cdd->n_chans * 2 - 1;
Sebastian Andrzej Siewior9b3452d2013-06-20 12:13:04 +0200872 reg |= DMA_SCHED_CTRL_EN;
873 cppi_writel(reg, cdd->sched_mem + DMA_SCHED_CTRL);
874}
875
Daniel Macke327e212013-09-22 16:50:00 +0200876static int init_cppi41(struct device *dev, struct cppi41_dd *cdd)
Sebastian Andrzej Siewior9b3452d2013-06-20 12:13:04 +0200877{
878 int ret;
879
880 BUILD_BUG_ON(QMGR_SCRATCH_SIZE > ((1 << 14) - 1));
Daniel Macke327e212013-09-22 16:50:00 +0200881 cdd->qmgr_scratch = dma_alloc_coherent(dev, QMGR_SCRATCH_SIZE,
Sebastian Andrzej Siewior9b3452d2013-06-20 12:13:04 +0200882 &cdd->scratch_phys, GFP_KERNEL);
883 if (!cdd->qmgr_scratch)
884 return -ENOMEM;
885
886 cppi_writel(cdd->scratch_phys, cdd->qmgr_mem + QMGR_LRAM0_BASE);
Alexandre Bailon2d535b22017-02-15 14:56:34 +0100887 cppi_writel(TOTAL_DESCS_NUM, cdd->qmgr_mem + QMGR_LRAM_SIZE);
Sebastian Andrzej Siewior9b3452d2013-06-20 12:13:04 +0200888 cppi_writel(0, cdd->qmgr_mem + QMGR_LRAM1_BASE);
889
Daniel Macke327e212013-09-22 16:50:00 +0200890 ret = init_descs(dev, cdd);
Sebastian Andrzej Siewior9b3452d2013-06-20 12:13:04 +0200891 if (ret)
892 goto err_td;
893
894 cppi_writel(cdd->td_queue.submit, cdd->ctrl_mem + DMA_TDFDQ);
895 init_sched(cdd);
Alexandre Bailon5e46fe92017-02-15 14:56:35 +0100896
Sebastian Andrzej Siewior9b3452d2013-06-20 12:13:04 +0200897 return 0;
898err_td:
Daniel Mackb46ce4d2013-09-22 16:50:01 +0200899 deinit_cppi41(dev, cdd);
Sebastian Andrzej Siewior9b3452d2013-06-20 12:13:04 +0200900 return ret;
901}
902
903static struct platform_driver cpp41_dma_driver;
904/*
905 * The param format is:
906 * X Y
907 * X: Port
908 * Y: 0 = RX else TX
909 */
910#define INFO_PORT 0
911#define INFO_IS_TX 1
912
913static bool cpp41_dma_filter_fn(struct dma_chan *chan, void *param)
914{
915 struct cppi41_channel *cchan;
916 struct cppi41_dd *cdd;
917 const struct chan_queues *queues;
918 u32 *num = param;
919
920 if (chan->device->dev->driver != &cpp41_dma_driver.driver)
921 return false;
922
923 cchan = to_cpp41_chan(chan);
924
925 if (cchan->port_num != num[INFO_PORT])
926 return false;
927
928 if (cchan->is_tx && !num[INFO_IS_TX])
929 return false;
930 cdd = cchan->cdd;
931 if (cchan->is_tx)
932 queues = cdd->queues_tx;
933 else
934 queues = cdd->queues_rx;
935
Alexandre Bailone1f40bf2017-02-15 14:56:33 +0100936 BUILD_BUG_ON(ARRAY_SIZE(am335x_usb_queues_rx) !=
937 ARRAY_SIZE(am335x_usb_queues_tx));
938 if (WARN_ON(cchan->port_num > ARRAY_SIZE(am335x_usb_queues_rx)))
Sebastian Andrzej Siewior9b3452d2013-06-20 12:13:04 +0200939 return false;
940
941 cchan->q_num = queues[cchan->port_num].submit;
942 cchan->q_comp_num = queues[cchan->port_num].complete;
943 return true;
944}
945
946static struct of_dma_filter_info cpp41_dma_info = {
947 .filter_fn = cpp41_dma_filter_fn,
948};
949
950static struct dma_chan *cppi41_dma_xlate(struct of_phandle_args *dma_spec,
951 struct of_dma *ofdma)
952{
953 int count = dma_spec->args_count;
954 struct of_dma_filter_info *info = ofdma->of_dma_data;
955
956 if (!info || !info->filter_fn)
957 return NULL;
958
959 if (count != 2)
960 return NULL;
961
962 return dma_request_channel(info->dma_cap, info->filter_fn,
963 &dma_spec->args[0]);
964}
965
Alexandre Bailone1f40bf2017-02-15 14:56:33 +0100966static const struct cppi_glue_infos am335x_usb_infos = {
Alexandre Bailone1f40bf2017-02-15 14:56:33 +0100967 .queues_rx = am335x_usb_queues_rx,
968 .queues_tx = am335x_usb_queues_tx,
Sebastian Andrzej Siewior9b3452d2013-06-20 12:13:04 +0200969 .td_queue = { .submit = 31, .complete = 0 },
Alexandre Bailon2d535b22017-02-15 14:56:34 +0100970 .first_completion_queue = 93,
971 .qmgr_num_pend = 5,
Sebastian Andrzej Siewior9b3452d2013-06-20 12:13:04 +0200972};
973
974static const struct of_device_id cppi41_dma_ids[] = {
Alexandre Bailone1f40bf2017-02-15 14:56:33 +0100975 { .compatible = "ti,am3359-cppi41", .data = &am335x_usb_infos},
Sebastian Andrzej Siewior9b3452d2013-06-20 12:13:04 +0200976 {},
977};
978MODULE_DEVICE_TABLE(of, cppi41_dma_ids);
979
Daniel Macke327e212013-09-22 16:50:00 +0200980static const struct cppi_glue_infos *get_glue_info(struct device *dev)
Sebastian Andrzej Siewior9b3452d2013-06-20 12:13:04 +0200981{
982 const struct of_device_id *of_id;
983
Daniel Macke327e212013-09-22 16:50:00 +0200984 of_id = of_match_node(cppi41_dma_ids, dev->of_node);
Sebastian Andrzej Siewior9b3452d2013-06-20 12:13:04 +0200985 if (!of_id)
986 return NULL;
987 return of_id->data;
988}
989
Felipe Balbiffeb13a2015-04-08 11:45:42 -0500990#define CPPI41_DMA_BUSWIDTHS (BIT(DMA_SLAVE_BUSWIDTH_1_BYTE) | \
991 BIT(DMA_SLAVE_BUSWIDTH_2_BYTES) | \
992 BIT(DMA_SLAVE_BUSWIDTH_3_BYTES) | \
993 BIT(DMA_SLAVE_BUSWIDTH_4_BYTES))
994
Sebastian Andrzej Siewior9b3452d2013-06-20 12:13:04 +0200995static int cppi41_dma_probe(struct platform_device *pdev)
996{
997 struct cppi41_dd *cdd;
Daniel Mack717d8182013-09-22 16:50:02 +0200998 struct device *dev = &pdev->dev;
Sebastian Andrzej Siewior9b3452d2013-06-20 12:13:04 +0200999 const struct cppi_glue_infos *glue_info;
Alexandre Bailon6ee60242017-02-15 14:56:32 +01001000 int index;
Sebastian Andrzej Siewior9b3452d2013-06-20 12:13:04 +02001001 int irq;
1002 int ret;
1003
Daniel Mack717d8182013-09-22 16:50:02 +02001004 glue_info = get_glue_info(dev);
Sebastian Andrzej Siewior9b3452d2013-06-20 12:13:04 +02001005 if (!glue_info)
1006 return -EINVAL;
1007
Kiran Padwalf0f3b5f2014-09-24 15:53:46 +05301008 cdd = devm_kzalloc(&pdev->dev, sizeof(*cdd), GFP_KERNEL);
Sebastian Andrzej Siewior9b3452d2013-06-20 12:13:04 +02001009 if (!cdd)
1010 return -ENOMEM;
1011
1012 dma_cap_set(DMA_SLAVE, cdd->ddev.cap_mask);
1013 cdd->ddev.device_alloc_chan_resources = cppi41_dma_alloc_chan_resources;
1014 cdd->ddev.device_free_chan_resources = cppi41_dma_free_chan_resources;
1015 cdd->ddev.device_tx_status = cppi41_dma_tx_status;
1016 cdd->ddev.device_issue_pending = cppi41_dma_issue_pending;
1017 cdd->ddev.device_prep_slave_sg = cppi41_dma_prep_slave_sg;
Maxime Ripard3b5a03a2014-11-17 14:42:10 +01001018 cdd->ddev.device_terminate_all = cppi41_stop_chan;
Felipe Balbiffeb13a2015-04-08 11:45:42 -05001019 cdd->ddev.directions = BIT(DMA_DEV_TO_MEM) | BIT(DMA_MEM_TO_DEV);
1020 cdd->ddev.src_addr_widths = CPPI41_DMA_BUSWIDTHS;
1021 cdd->ddev.dst_addr_widths = CPPI41_DMA_BUSWIDTHS;
1022 cdd->ddev.residue_granularity = DMA_RESIDUE_GRANULARITY_BURST;
Daniel Mack717d8182013-09-22 16:50:02 +02001023 cdd->ddev.dev = dev;
Sebastian Andrzej Siewior9b3452d2013-06-20 12:13:04 +02001024 INIT_LIST_HEAD(&cdd->ddev.channels);
1025 cpp41_dma_info.dma_cap = cdd->ddev.cap_mask;
1026
Alexandre Bailon6ee60242017-02-15 14:56:32 +01001027 index = of_property_match_string(dev->of_node,
1028 "reg-names", "controller");
1029 if (index < 0)
1030 return index;
1031
1032 cdd->ctrl_mem = of_iomap(dev->of_node, index);
1033 cdd->sched_mem = of_iomap(dev->of_node, index + 1);
1034 cdd->qmgr_mem = of_iomap(dev->of_node, index + 2);
Tony Lindgrenfdea2d02016-08-31 07:19:59 -07001035 spin_lock_init(&cdd->lock);
1036 INIT_LIST_HEAD(&cdd->pending);
1037
1038 platform_set_drvdata(pdev, cdd);
Sebastian Andrzej Siewior9b3452d2013-06-20 12:13:04 +02001039
Alexandre Bailon6ee60242017-02-15 14:56:32 +01001040 if (!cdd->ctrl_mem || !cdd->sched_mem ||
Kiran Padwalf0f3b5f2014-09-24 15:53:46 +05301041 !cdd->qmgr_mem)
1042 return -ENXIO;
Sebastian Andrzej Siewior9b3452d2013-06-20 12:13:04 +02001043
Daniel Mack717d8182013-09-22 16:50:02 +02001044 pm_runtime_enable(dev);
Tony Lindgrenfdea2d02016-08-31 07:19:59 -07001045 pm_runtime_set_autosuspend_delay(dev, 100);
1046 pm_runtime_use_autosuspend(dev);
Daniel Mack717d8182013-09-22 16:50:02 +02001047 ret = pm_runtime_get_sync(dev);
Sebastian Andrzej Siewiorcbf1e562013-10-22 12:14:06 +02001048 if (ret < 0)
Sebastian Andrzej Siewiord6aafa22013-08-20 18:35:53 +02001049 goto err_get_sync;
1050
Sebastian Andrzej Siewior9b3452d2013-06-20 12:13:04 +02001051 cdd->queues_rx = glue_info->queues_rx;
1052 cdd->queues_tx = glue_info->queues_tx;
1053 cdd->td_queue = glue_info->td_queue;
Alexandre Bailon2d535b22017-02-15 14:56:34 +01001054 cdd->qmgr_num_pend = glue_info->qmgr_num_pend;
1055 cdd->first_completion_queue = glue_info->first_completion_queue;
Sebastian Andrzej Siewior9b3452d2013-06-20 12:13:04 +02001056
Alexandre Bailon5e46fe92017-02-15 14:56:35 +01001057 ret = of_property_read_u32(dev->of_node,
1058 "#dma-channels", &cdd->n_chans);
1059 if (ret)
1060 goto err_get_n_chans;
1061
Daniel Mack717d8182013-09-22 16:50:02 +02001062 ret = init_cppi41(dev, cdd);
Sebastian Andrzej Siewior9b3452d2013-06-20 12:13:04 +02001063 if (ret)
1064 goto err_init_cppi;
1065
Daniel Mack717d8182013-09-22 16:50:02 +02001066 ret = cppi41_add_chans(dev, cdd);
Sebastian Andrzej Siewior9b3452d2013-06-20 12:13:04 +02001067 if (ret)
1068 goto err_chans;
1069
Daniel Mack717d8182013-09-22 16:50:02 +02001070 irq = irq_of_parse_and_map(dev->of_node, 0);
Julia Lawallf3b77722013-12-29 23:47:23 +01001071 if (!irq) {
1072 ret = -EINVAL;
Sebastian Andrzej Siewior9b3452d2013-06-20 12:13:04 +02001073 goto err_irq;
Julia Lawallf3b77722013-12-29 23:47:23 +01001074 }
Sebastian Andrzej Siewior9b3452d2013-06-20 12:13:04 +02001075
Alexandre Bailona15382b2017-02-15 14:56:36 +01001076 ret = devm_request_irq(&pdev->dev, irq, cppi41_irq, IRQF_SHARED,
Daniel Mack717d8182013-09-22 16:50:02 +02001077 dev_name(dev), cdd);
Sebastian Andrzej Siewior9b3452d2013-06-20 12:13:04 +02001078 if (ret)
1079 goto err_irq;
1080 cdd->irq = irq;
1081
1082 ret = dma_async_device_register(&cdd->ddev);
1083 if (ret)
1084 goto err_dma_reg;
1085
Daniel Mack717d8182013-09-22 16:50:02 +02001086 ret = of_dma_controller_register(dev->of_node,
Sebastian Andrzej Siewior9b3452d2013-06-20 12:13:04 +02001087 cppi41_dma_xlate, &cpp41_dma_info);
1088 if (ret)
1089 goto err_of;
1090
Tony Lindgrenfdea2d02016-08-31 07:19:59 -07001091 pm_runtime_mark_last_busy(dev);
1092 pm_runtime_put_autosuspend(dev);
1093
Sebastian Andrzej Siewior9b3452d2013-06-20 12:13:04 +02001094 return 0;
1095err_of:
1096 dma_async_device_unregister(&cdd->ddev);
1097err_dma_reg:
Sebastian Andrzej Siewior9b3452d2013-06-20 12:13:04 +02001098err_irq:
Sebastian Andrzej Siewior9b3452d2013-06-20 12:13:04 +02001099 cleanup_chans(cdd);
1100err_chans:
Daniel Mack717d8182013-09-22 16:50:02 +02001101 deinit_cppi41(dev, cdd);
Sebastian Andrzej Siewior9b3452d2013-06-20 12:13:04 +02001102err_init_cppi:
Tony Lindgrenfdea2d02016-08-31 07:19:59 -07001103 pm_runtime_dont_use_autosuspend(dev);
Alexandre Bailon5e46fe92017-02-15 14:56:35 +01001104err_get_n_chans:
Sebastian Andrzej Siewiord6aafa22013-08-20 18:35:53 +02001105err_get_sync:
Tony Lindgrend5afc1b2016-11-16 10:24:15 -08001106 pm_runtime_put_sync(dev);
Daniel Mack717d8182013-09-22 16:50:02 +02001107 pm_runtime_disable(dev);
Sebastian Andrzej Siewior9b3452d2013-06-20 12:13:04 +02001108 iounmap(cdd->ctrl_mem);
1109 iounmap(cdd->sched_mem);
1110 iounmap(cdd->qmgr_mem);
Sebastian Andrzej Siewior9b3452d2013-06-20 12:13:04 +02001111 return ret;
1112}
1113
1114static int cppi41_dma_remove(struct platform_device *pdev)
1115{
1116 struct cppi41_dd *cdd = platform_get_drvdata(pdev);
Tony Lindgren12f59082016-11-09 09:47:58 -07001117 int error;
Sebastian Andrzej Siewior9b3452d2013-06-20 12:13:04 +02001118
Tony Lindgren12f59082016-11-09 09:47:58 -07001119 error = pm_runtime_get_sync(&pdev->dev);
1120 if (error < 0)
1121 dev_err(&pdev->dev, "%s could not pm_runtime_get: %i\n",
1122 __func__, error);
Sebastian Andrzej Siewior9b3452d2013-06-20 12:13:04 +02001123 of_dma_controller_free(pdev->dev.of_node);
1124 dma_async_device_unregister(&cdd->ddev);
1125
Kiran Padwalf0f3b5f2014-09-24 15:53:46 +05301126 devm_free_irq(&pdev->dev, cdd->irq, cdd);
Sebastian Andrzej Siewior9b3452d2013-06-20 12:13:04 +02001127 cleanup_chans(cdd);
Daniel Mackb46ce4d2013-09-22 16:50:01 +02001128 deinit_cppi41(&pdev->dev, cdd);
Sebastian Andrzej Siewior9b3452d2013-06-20 12:13:04 +02001129 iounmap(cdd->ctrl_mem);
1130 iounmap(cdd->sched_mem);
1131 iounmap(cdd->qmgr_mem);
Tony Lindgrenfdea2d02016-08-31 07:19:59 -07001132 pm_runtime_dont_use_autosuspend(&pdev->dev);
1133 pm_runtime_put_sync(&pdev->dev);
Sebastian Andrzej Siewiord6aafa22013-08-20 18:35:53 +02001134 pm_runtime_disable(&pdev->dev);
Sebastian Andrzej Siewior9b3452d2013-06-20 12:13:04 +02001135 return 0;
1136}
1137
Arnd Bergmann522ef612016-09-06 15:20:05 +02001138static int __maybe_unused cppi41_suspend(struct device *dev)
Daniel Mackf97b98d2013-09-22 16:50:04 +02001139{
1140 struct cppi41_dd *cdd = dev_get_drvdata(dev);
1141
Daniel Mackf8964962013-10-22 12:14:03 +02001142 cdd->dma_tdfdq = cppi_readl(cdd->ctrl_mem + DMA_TDFDQ);
Daniel Mackf97b98d2013-09-22 16:50:04 +02001143 disable_sched(cdd);
1144
1145 return 0;
1146}
1147
Arnd Bergmann522ef612016-09-06 15:20:05 +02001148static int __maybe_unused cppi41_resume(struct device *dev)
Daniel Mackf97b98d2013-09-22 16:50:04 +02001149{
1150 struct cppi41_dd *cdd = dev_get_drvdata(dev);
Daniel Mackf8964962013-10-22 12:14:03 +02001151 struct cppi41_channel *c;
Daniel Mackf97b98d2013-09-22 16:50:04 +02001152 int i;
1153
1154 for (i = 0; i < DESCS_AREAS; i++)
1155 cppi_writel(cdd->descs_phys, cdd->qmgr_mem + QMGR_MEMBASE(i));
1156
Daniel Mackf8964962013-10-22 12:14:03 +02001157 list_for_each_entry(c, &cdd->ddev.channels, chan.device_node)
1158 if (!c->is_tx)
1159 cppi_writel(c->q_num, c->gcr_reg + RXHPCRA0);
1160
Daniel Mackf97b98d2013-09-22 16:50:04 +02001161 init_sched(cdd);
Daniel Mackf8964962013-10-22 12:14:03 +02001162
1163 cppi_writel(cdd->dma_tdfdq, cdd->ctrl_mem + DMA_TDFDQ);
1164 cppi_writel(cdd->scratch_phys, cdd->qmgr_mem + QMGR_LRAM0_BASE);
1165 cppi_writel(QMGR_SCRATCH_SIZE, cdd->qmgr_mem + QMGR_LRAM_SIZE);
1166 cppi_writel(0, cdd->qmgr_mem + QMGR_LRAM1_BASE);
1167
Daniel Mackf97b98d2013-09-22 16:50:04 +02001168 return 0;
1169}
Tony Lindgrenfdea2d02016-08-31 07:19:59 -07001170
Arnd Bergmann522ef612016-09-06 15:20:05 +02001171static int __maybe_unused cppi41_runtime_suspend(struct device *dev)
Tony Lindgrenfdea2d02016-08-31 07:19:59 -07001172{
1173 struct cppi41_dd *cdd = dev_get_drvdata(dev);
Tony Lindgren362f4562017-01-19 08:49:08 -08001174 unsigned long flags;
Tony Lindgrenfdea2d02016-08-31 07:19:59 -07001175
Tony Lindgren362f4562017-01-19 08:49:08 -08001176 spin_lock_irqsave(&cdd->lock, flags);
1177 cdd->is_suspended = true;
Tony Lindgrenfdea2d02016-08-31 07:19:59 -07001178 WARN_ON(!list_empty(&cdd->pending));
Tony Lindgren362f4562017-01-19 08:49:08 -08001179 spin_unlock_irqrestore(&cdd->lock, flags);
Tony Lindgrenfdea2d02016-08-31 07:19:59 -07001180
1181 return 0;
1182}
1183
Arnd Bergmann522ef612016-09-06 15:20:05 +02001184static int __maybe_unused cppi41_runtime_resume(struct device *dev)
Tony Lindgrenfdea2d02016-08-31 07:19:59 -07001185{
1186 struct cppi41_dd *cdd = dev_get_drvdata(dev);
Tony Lindgrenfdea2d02016-08-31 07:19:59 -07001187 unsigned long flags;
1188
1189 spin_lock_irqsave(&cdd->lock, flags);
Tony Lindgren362f4562017-01-19 08:49:08 -08001190 cdd->is_suspended = false;
1191 cppi41_run_queue(cdd);
Tony Lindgrenfdea2d02016-08-31 07:19:59 -07001192 spin_unlock_irqrestore(&cdd->lock, flags);
1193
1194 return 0;
1195}
Daniel Mackf97b98d2013-09-22 16:50:04 +02001196
Tony Lindgrenfdea2d02016-08-31 07:19:59 -07001197static const struct dev_pm_ops cppi41_pm_ops = {
1198 SET_LATE_SYSTEM_SLEEP_PM_OPS(cppi41_suspend, cppi41_resume)
1199 SET_RUNTIME_PM_OPS(cppi41_runtime_suspend,
1200 cppi41_runtime_resume,
1201 NULL)
1202};
Daniel Mackf97b98d2013-09-22 16:50:04 +02001203
Sebastian Andrzej Siewior9b3452d2013-06-20 12:13:04 +02001204static struct platform_driver cpp41_dma_driver = {
1205 .probe = cppi41_dma_probe,
1206 .remove = cppi41_dma_remove,
1207 .driver = {
1208 .name = "cppi41-dma-engine",
Daniel Mackf97b98d2013-09-22 16:50:04 +02001209 .pm = &cppi41_pm_ops,
Sebastian Andrzej Siewior9b3452d2013-06-20 12:13:04 +02001210 .of_match_table = of_match_ptr(cppi41_dma_ids),
1211 },
1212};
1213
1214module_platform_driver(cpp41_dma_driver);
1215MODULE_LICENSE("GPL");
1216MODULE_AUTHOR("Sebastian Andrzej Siewior <bigeasy@linutronix.de>");