blob: 7c79c649437986a71ab1425dd08d3bd6c9fe0db7 [file] [log] [blame]
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001config ARM64
2 def_bool y
Arun Chandran92980402014-10-10 12:31:24 +01003 select ARCH_BINFMT_ELF_RANDOMIZE_PIE
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01004 select ARCH_HAS_ATOMIC64_DEC_IF_POSITIVE
Laura Abbott308c09f2014-08-08 14:23:25 -07005 select ARCH_HAS_SG_CHAIN
Lorenzo Pieralisi1f850082013-09-04 10:55:17 +01006 select ARCH_HAS_TICK_BROADCAST if GENERIC_CLOCKEVENTS_BROADCAST
Sudeep Hollac63c8702014-05-09 10:33:01 +01007 select ARCH_USE_CMPXCHG_LOCKREF
Peter Zijlstra4badad32014-06-06 19:53:16 +02008 select ARCH_SUPPORTS_ATOMIC_RMW
Arnd Bergmann91701002013-02-21 11:42:57 +01009 select ARCH_WANT_OPTIONAL_GPIOLIB
Will Deacon6212a512012-11-07 14:16:28 +000010 select ARCH_WANT_COMPAT_IPC_PARSE_VERSION
Catalin Marinasb6f35982013-01-29 18:25:41 +000011 select ARCH_WANT_FRAME_POINTERS
Catalin Marinas25c92a32012-12-18 15:26:13 +000012 select ARM_AMBA
Mark Rutland1aee5d72012-11-20 10:06:00 +000013 select ARM_ARCH_TIMER
Catalin Marinasc4188ed2013-01-14 12:39:31 +000014 select ARM_GIC
AKASHI Takahiro875cbf32014-07-04 08:28:30 +010015 select AUDIT_ARCH_COMPAT_GENERIC
Marc Zyngier021f6532014-06-30 16:01:31 +010016 select ARM_GIC_V3
Will Deaconadace892013-05-08 17:29:24 +010017 select BUILDTIME_EXTABLE_SORT
Catalin Marinasdb2789b2012-12-18 15:27:25 +000018 select CLONE_BACKWARDS
Deepak Saxena7ca2ef32012-09-22 10:33:36 -070019 select COMMON_CLK
Lorenzo Pieralisi166936b2013-11-07 18:37:14 +000020 select CPU_PM if (SUSPEND || CPU_IDLE)
Will Deacon7bc13fd2013-11-06 19:32:13 +000021 select DCACHE_WORD_ACCESS
Laura Abbottd4932f92014-10-09 15:26:44 -070022 select GENERIC_ALLOCATOR
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010023 select GENERIC_CLOCKEVENTS
Lorenzo Pieralisi1f850082013-09-04 10:55:17 +010024 select GENERIC_CLOCKEVENTS_BROADCAST if SMP
Ard Biesheuvel3be1a5c2014-03-04 01:10:04 +000025 select GENERIC_CPU_AUTOPROBE
Mark Salterbf4b5582014-04-07 15:39:52 -070026 select GENERIC_EARLY_IOREMAP
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010027 select GENERIC_IOMAP
28 select GENERIC_IRQ_PROBE
29 select GENERIC_IRQ_SHOW
Stephen Boyd65cd4f62013-07-18 16:21:18 -070030 select GENERIC_SCHED_CLOCK
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010031 select GENERIC_SMP_IDLE_THREAD
Will Deacon12a0ef72013-11-06 17:20:22 +000032 select GENERIC_STRNCPY_FROM_USER
33 select GENERIC_STRNLEN_USER
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010034 select GENERIC_TIME_VSYSCALL
Marc Zyngiera1ddc742014-08-26 11:03:17 +010035 select HANDLE_DOMAIN_IRQ
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010036 select HARDIRQS_SW_RESEND
Steve Capper5284e1b2014-10-24 13:22:20 +010037 select HAVE_ALIGNED_STRUCT_PAGE if SLUB
AKASHI Takahiro875cbf32014-07-04 08:28:30 +010038 select HAVE_ARCH_AUDITSYSCALL
Jiang Liu9732caf2014-01-07 22:17:13 +080039 select HAVE_ARCH_JUMP_LABEL
Vijaya Kumar K95292472014-01-28 11:20:22 +000040 select HAVE_ARCH_KGDB
AKASHI Takahiroa1ae65b2014-11-28 05:26:39 +000041 select HAVE_ARCH_SECCOMP_FILTER
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010042 select HAVE_ARCH_TRACEHOOK
Zi Shen Lime54bcde2014-08-26 21:15:30 -070043 select HAVE_BPF_JIT
AKASHI Takahiroaf64d2a2014-04-30 10:54:32 +010044 select HAVE_C_RECORDMCOUNT
Laura Abbottc0c264a2014-06-25 23:55:03 +010045 select HAVE_CC_STACKPROTECTOR
Steve Capper5284e1b2014-10-24 13:22:20 +010046 select HAVE_CMPXCHG_DOUBLE
Catalin Marinas9b2a60c2012-10-08 16:28:13 -070047 select HAVE_DEBUG_BUGVERBOSE
Catalin Marinasb69ec422012-10-08 16:28:11 -070048 select HAVE_DEBUG_KMEMLEAK
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010049 select HAVE_DMA_API_DEBUG
50 select HAVE_DMA_ATTRS
Laura Abbott6ac21042013-12-12 19:28:33 +000051 select HAVE_DMA_CONTIGUOUS
AKASHI Takahirobd7d38d2014-04-30 10:54:34 +010052 select HAVE_DYNAMIC_FTRACE
Will Deacon50afc332013-12-16 17:50:08 +000053 select HAVE_EFFICIENT_UNALIGNED_ACCESS
AKASHI Takahiroaf64d2a2014-04-30 10:54:32 +010054 select HAVE_FTRACE_MCOUNT_RECORD
AKASHI Takahiro819e50e2014-04-30 18:54:33 +090055 select HAVE_FUNCTION_TRACER
56 select HAVE_FUNCTION_GRAPH_TRACER
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010057 select HAVE_GENERIC_DMA_COHERENT
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010058 select HAVE_HW_BREAKPOINT if PERF_EVENTS
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010059 select HAVE_MEMBLOCK
Mark Rutland55834a72014-02-07 17:12:45 +000060 select HAVE_PATA_PLATFORM
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010061 select HAVE_PERF_EVENTS
Jean Pihet2ee0d7f2014-02-03 19:18:27 +010062 select HAVE_PERF_REGS
63 select HAVE_PERF_USER_STACK_DUMP
Steve Capper5e5f6dc2014-10-09 15:29:23 -070064 select HAVE_RCU_TABLE_FREE
AKASHI Takahiro055b1212014-04-30 10:54:36 +010065 select HAVE_SYSCALL_TRACEPOINTS
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010066 select IRQ_DOMAIN
Catalin Marinasfea2aca2012-10-16 11:26:57 +010067 select MODULES_USE_ELF_RELA
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010068 select NO_BOOTMEM
69 select OF
70 select OF_EARLY_FLATTREE
Marek Szyprowski9bf14b72014-02-28 14:42:55 +010071 select OF_RESERVED_MEM
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010072 select PERF_USE_VMALLOC
Catalin Marinasaa1e8ec2013-02-28 18:14:37 +000073 select POWER_RESET
74 select POWER_SUPPLY
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010075 select RTC_LIB
76 select SPARSE_IRQ
Catalin Marinas7ac57a82012-10-08 16:28:16 -070077 select SYSCTL_EXCEPTION_TRACE
Larry Bassel6c81fe72014-05-30 12:34:15 -070078 select HAVE_CONTEXT_TRACKING
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010079 help
80 ARM 64-bit (AArch64) Linux support.
81
82config 64BIT
83 def_bool y
84
85config ARCH_PHYS_ADDR_T_64BIT
86 def_bool y
87
88config MMU
89 def_bool y
90
Uwe Kleine-Königce816fa2014-04-07 15:39:19 -070091config NO_IOPORT_MAP
Liviu Dudaud1e6dc92014-09-29 15:29:31 +010092 def_bool y if !PCI
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010093
94config STACKTRACE_SUPPORT
95 def_bool y
96
97config LOCKDEP_SUPPORT
98 def_bool y
99
100config TRACE_IRQFLAGS_SUPPORT
101 def_bool y
102
Will Deaconc209f792014-03-14 17:47:05 +0000103config RWSEM_XCHGADD_ALGORITHM
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100104 def_bool y
105
106config GENERIC_HWEIGHT
107 def_bool y
108
109config GENERIC_CSUM
110 def_bool y
111
112config GENERIC_CALIBRATE_DELAY
113 def_bool y
114
Catalin Marinas19e76402014-02-27 12:09:22 +0000115config ZONE_DMA
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100116 def_bool y
117
Steve Capper29e56942014-10-09 15:29:25 -0700118config HAVE_GENERIC_RCU_GUP
119 def_bool y
120
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100121config ARCH_DMA_ADDR_T_64BIT
122 def_bool y
123
124config NEED_DMA_MAP_STATE
125 def_bool y
126
127config NEED_SG_DMA_LENGTH
128 def_bool y
129
130config SWIOTLB
131 def_bool y
132
133config IOMMU_HELPER
134 def_bool SWIOTLB
135
Ard Biesheuvel4cfb3612013-07-09 14:18:12 +0100136config KERNEL_MODE_NEON
137 def_bool y
138
Rob Herring92cc15f2014-04-18 17:19:59 -0500139config FIX_EARLYCON_MEM
140 def_bool y
141
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100142source "init/Kconfig"
143
144source "kernel/Kconfig.freezer"
145
Catalin Marinas1ae90e72012-09-05 17:47:44 +0100146menu "Platform selection"
147
Radha Mohan Chintakuntla28f74202014-04-08 18:47:51 +0530148config ARCH_THUNDER
149 bool "Cavium Inc. Thunder SoC Family"
150 help
151 This enables support for Cavium's Thunder Family of SoCs.
152
Catalin Marinas1ae90e72012-09-05 17:47:44 +0100153config ARCH_VEXPRESS
154 bool "ARMv8 software model (Versatile Express)"
155 select ARCH_REQUIRE_GPIOLIB
156 select COMMON_CLK_VERSATILE
Catalin Marinasaa1e8ec2013-02-28 18:14:37 +0000157 select POWER_RESET_VEXPRESS
Catalin Marinas1ae90e72012-09-05 17:47:44 +0100158 select VEXPRESS_CONFIG
159 help
160 This enables support for the ARMv8 software model (Versatile
161 Express).
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100162
Vinayak Kale15942852013-04-24 10:06:57 +0100163config ARCH_XGENE
164 bool "AppliedMicro X-Gene SOC Family"
165 help
166 This enables support for AppliedMicro X-Gene SOC Family
167
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100168endmenu
169
170menu "Bus support"
171
172config ARM_AMBA
173 bool
174
Liviu Dudaud1e6dc92014-09-29 15:29:31 +0100175config PCI
176 bool "PCI support"
177 help
178 This feature enables support for PCI bus system. If you say Y
179 here, the kernel will include drivers and infrastructure code
180 to support PCI bus devices.
181
182config PCI_DOMAINS
183 def_bool PCI
184
185config PCI_DOMAINS_GENERIC
186 def_bool PCI
187
188config PCI_SYSCALL
189 def_bool PCI
190
191source "drivers/pci/Kconfig"
192source "drivers/pci/pcie/Kconfig"
193source "drivers/pci/hotplug/Kconfig"
194
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100195endmenu
196
197menu "Kernel Features"
198
Andre Przywarac0a01b82014-11-14 15:54:12 +0000199menu "ARM errata workarounds via the alternatives framework"
200
201config ARM64_ERRATUM_826319
202 bool "Cortex-A53: 826319: System might deadlock if a write cannot complete until read data is accepted"
203 default y
204 help
205 This option adds an alternative code sequence to work around ARM
206 erratum 826319 on Cortex-A53 parts up to r0p2 with an AMBA 4 ACE or
207 AXI master interface and an L2 cache.
208
209 If a Cortex-A53 uses an AMBA AXI4 ACE interface to other processors
210 and is unable to accept a certain write via this interface, it will
211 not progress on read data presented on the read data channel and the
212 system can deadlock.
213
214 The workaround promotes data cache clean instructions to
215 data cache clean-and-invalidate.
216 Please note that this does not necessarily enable the workaround,
217 as it depends on the alternative framework, which will only patch
218 the kernel if an affected CPU is detected.
219
220 If unsure, say Y.
221
222config ARM64_ERRATUM_827319
223 bool "Cortex-A53: 827319: Data cache clean instructions might cause overlapping transactions to the interconnect"
224 default y
225 help
226 This option adds an alternative code sequence to work around ARM
227 erratum 827319 on Cortex-A53 parts up to r0p2 with an AMBA 5 CHI
228 master interface and an L2 cache.
229
230 Under certain conditions this erratum can cause a clean line eviction
231 to occur at the same time as another transaction to the same address
232 on the AMBA 5 CHI interface, which can cause data corruption if the
233 interconnect reorders the two transactions.
234
235 The workaround promotes data cache clean instructions to
236 data cache clean-and-invalidate.
237 Please note that this does not necessarily enable the workaround,
238 as it depends on the alternative framework, which will only patch
239 the kernel if an affected CPU is detected.
240
241 If unsure, say Y.
242
243config ARM64_ERRATUM_824069
244 bool "Cortex-A53: 824069: Cache line might not be marked as clean after a CleanShared snoop"
245 default y
246 help
247 This option adds an alternative code sequence to work around ARM
248 erratum 824069 on Cortex-A53 parts up to r0p2 when it is connected
249 to a coherent interconnect.
250
251 If a Cortex-A53 processor is executing a store or prefetch for
252 write instruction at the same time as a processor in another
253 cluster is executing a cache maintenance operation to the same
254 address, then this erratum might cause a clean cache line to be
255 incorrectly marked as dirty.
256
257 The workaround promotes data cache clean instructions to
258 data cache clean-and-invalidate.
259 Please note that this option does not necessarily enable the
260 workaround, as it depends on the alternative framework, which will
261 only patch the kernel if an affected CPU is detected.
262
263 If unsure, say Y.
264
265config ARM64_ERRATUM_819472
266 bool "Cortex-A53: 819472: Store exclusive instructions might cause data corruption"
267 default y
268 help
269 This option adds an alternative code sequence to work around ARM
270 erratum 819472 on Cortex-A53 parts up to r0p1 with an L2 cache
271 present when it is connected to a coherent interconnect.
272
273 If the processor is executing a load and store exclusive sequence at
274 the same time as a processor in another cluster is executing a cache
275 maintenance operation to the same address, then this erratum might
276 cause data corruption.
277
278 The workaround promotes data cache clean instructions to
279 data cache clean-and-invalidate.
280 Please note that this does not necessarily enable the workaround,
281 as it depends on the alternative framework, which will only patch
282 the kernel if an affected CPU is detected.
283
284 If unsure, say Y.
285
286config ARM64_ERRATUM_832075
287 bool "Cortex-A57: 832075: possible deadlock on mixing exclusive memory accesses with device loads"
288 default y
289 help
290 This option adds an alternative code sequence to work around ARM
291 erratum 832075 on Cortex-A57 parts up to r1p2.
292
293 Affected Cortex-A57 parts might deadlock when exclusive load/store
294 instructions to Write-Back memory are mixed with Device loads.
295
296 The workaround is to promote device loads to use Load-Acquire
297 semantics.
298 Please note that this does not necessarily enable the workaround,
299 as it depends on the alternative framework, which will only patch
300 the kernel if an affected CPU is detected.
301
302 If unsure, say Y.
303
304endmenu
305
306
Jungseok Leee41ceed2014-05-12 10:40:38 +0100307choice
308 prompt "Page size"
309 default ARM64_4K_PAGES
310 help
311 Page size (translation granule) configuration.
312
313config ARM64_4K_PAGES
314 bool "4KB"
315 help
316 This feature enables 4KB pages support.
317
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100318config ARM64_64K_PAGES
Jungseok Leee41ceed2014-05-12 10:40:38 +0100319 bool "64KB"
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100320 help
321 This feature enables 64KB pages support (4KB by default)
322 allowing only two levels of page tables and faster TLB
323 look-up. AArch32 emulation is not available when this feature
324 is enabled.
325
Jungseok Leee41ceed2014-05-12 10:40:38 +0100326endchoice
327
328choice
329 prompt "Virtual address space size"
330 default ARM64_VA_BITS_39 if ARM64_4K_PAGES
331 default ARM64_VA_BITS_42 if ARM64_64K_PAGES
332 help
333 Allows choosing one of multiple possible virtual address
334 space sizes. The level of translation table is determined by
335 a combination of page size and virtual address space size.
336
337config ARM64_VA_BITS_39
338 bool "39-bit"
339 depends on ARM64_4K_PAGES
340
341config ARM64_VA_BITS_42
342 bool "42-bit"
343 depends on ARM64_64K_PAGES
344
Jungseok Leec79b9542014-05-12 18:40:51 +0900345config ARM64_VA_BITS_48
346 bool "48-bit"
Christoffer Dall04f905a2014-10-10 11:14:30 +0100347 depends on !ARM_SMMU
Jungseok Leec79b9542014-05-12 18:40:51 +0900348
Jungseok Leee41ceed2014-05-12 10:40:38 +0100349endchoice
350
351config ARM64_VA_BITS
352 int
353 default 39 if ARM64_VA_BITS_39
354 default 42 if ARM64_VA_BITS_42
Jungseok Leec79b9542014-05-12 18:40:51 +0900355 default 48 if ARM64_VA_BITS_48
Jungseok Leee41ceed2014-05-12 10:40:38 +0100356
Catalin Marinasabe669d2014-07-15 15:37:21 +0100357config ARM64_PGTABLE_LEVELS
358 int
359 default 2 if ARM64_64K_PAGES && ARM64_VA_BITS_42
Catalin Marinas383c2792014-07-21 15:54:50 +0100360 default 3 if ARM64_64K_PAGES && ARM64_VA_BITS_48
Catalin Marinasabe669d2014-07-15 15:37:21 +0100361 default 3 if ARM64_4K_PAGES && ARM64_VA_BITS_39
362 default 4 if ARM64_4K_PAGES && ARM64_VA_BITS_48
Jungseok Leec79b9542014-05-12 18:40:51 +0900363
Will Deacona8720132013-10-11 14:52:19 +0100364config CPU_BIG_ENDIAN
365 bool "Build big-endian kernel"
366 help
367 Say Y if you plan on running a kernel in big-endian mode.
368
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100369config SMP
370 bool "Symmetric Multi-Processing"
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100371 help
372 This enables support for systems with more than one CPU. If
373 you say N here, the kernel will run on single and
374 multiprocessor machines, but will use only one CPU of a
375 multiprocessor machine. If you say Y here, the kernel will run
376 on many, but not all, single processor machines. On a single
377 processor machine, the kernel will run faster if you say N
378 here.
379
380 If you don't know what to do here, say N.
381
Mark Brownf6e763b2014-03-04 07:51:17 +0000382config SCHED_MC
383 bool "Multi-core scheduler support"
384 depends on SMP
385 help
386 Multi-core scheduler support improves the CPU scheduler's decision
387 making when dealing with multi-core CPU chips at a cost of slightly
388 increased overhead in some places. If unsure say N here.
389
390config SCHED_SMT
391 bool "SMT scheduler support"
392 depends on SMP
393 help
394 Improves the CPU scheduler's decision making when dealing with
395 MultiThreading at a cost of slightly increased overhead in some
396 places. If unsure say N here.
397
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100398config NR_CPUS
Robert Richtere3672642014-09-08 12:44:48 +0100399 int "Maximum number of CPUs (2-64)"
400 range 2 64
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100401 depends on SMP
Vinayak Kale15942852013-04-24 10:06:57 +0100402 # These have to remain sorted largest to smallest
Robert Richtere3672642014-09-08 12:44:48 +0100403 default "64"
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100404
Mark Rutland9327e2c2013-10-24 20:30:18 +0100405config HOTPLUG_CPU
406 bool "Support for hot-pluggable CPUs"
407 depends on SMP
408 help
409 Say Y here to experiment with turning CPUs off and on. CPUs
410 can be controlled through /sys/devices/system/cpu.
411
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100412source kernel/Kconfig.preempt
413
414config HZ
415 int
416 default 100
417
418config ARCH_HAS_HOLES_MEMORYMODEL
419 def_bool y if SPARSEMEM
420
421config ARCH_SPARSEMEM_ENABLE
422 def_bool y
423 select SPARSEMEM_VMEMMAP_ENABLE
424
425config ARCH_SPARSEMEM_DEFAULT
426 def_bool ARCH_SPARSEMEM_ENABLE
427
428config ARCH_SELECT_MEMORY_MODEL
429 def_bool ARCH_SPARSEMEM_ENABLE
430
431config HAVE_ARCH_PFN_VALID
432 def_bool ARCH_HAS_HOLES_MEMORYMODEL || !SPARSEMEM
433
434config HW_PERF_EVENTS
435 bool "Enable hardware performance counter support for perf events"
436 depends on PERF_EVENTS
437 default y
438 help
439 Enable hardware performance counter support for perf events. If
440 disabled, perf events will use software events only.
441
Steve Capper084bd292013-04-10 13:48:00 +0100442config SYS_SUPPORTS_HUGETLBFS
443 def_bool y
444
445config ARCH_WANT_GENERAL_HUGETLB
446 def_bool y
447
448config ARCH_WANT_HUGE_PMD_SHARE
449 def_bool y if !ARM64_64K_PAGES
450
Steve Capperaf074842013-04-19 16:23:57 +0100451config HAVE_ARCH_TRANSPARENT_HUGEPAGE
452 def_bool y
453
Catalin Marinasa41dc0e2014-04-03 17:48:54 +0100454config ARCH_HAS_CACHE_LINE_SIZE
455 def_bool y
456
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100457source "mm/Kconfig"
458
AKASHI Takahiroa1ae65b2014-11-28 05:26:39 +0000459config SECCOMP
460 bool "Enable seccomp to safely compute untrusted bytecode"
461 ---help---
462 This kernel feature is useful for number crunching applications
463 that may need to compute untrusted bytecode during their
464 execution. By using pipes or other transports made available to
465 the process as file descriptors supporting the read/write
466 syscalls, it's possible to isolate those applications in
467 their own address space using seccomp. Once seccomp is
468 enabled via prctl(PR_SET_SECCOMP), it cannot be disabled
469 and the task is only allowed to execute a few safe syscalls
470 defined by each seccomp mode.
471
Stefano Stabelliniaa42aa12013-06-03 17:05:43 +0000472config XEN_DOM0
473 def_bool y
474 depends on XEN
475
476config XEN
Julien Grallc2ba1f72014-09-17 14:07:06 -0700477 bool "Xen guest support on ARM64"
Stefano Stabelliniaa42aa12013-06-03 17:05:43 +0000478 depends on ARM64 && OF
Stefano Stabellini83862cc2013-10-10 13:40:44 +0000479 select SWIOTLB_XEN
Stefano Stabelliniaa42aa12013-06-03 17:05:43 +0000480 help
481 Say Y if you want to run Linux in a Virtual Machine on Xen on ARM64.
482
Steve Capperd03bb142013-04-25 15:19:21 +0100483config FORCE_MAX_ZONEORDER
484 int
485 default "14" if (ARM64_64K_PAGES && TRANSPARENT_HUGEPAGE)
486 default "11"
487
Will Deacon1b907f42014-11-20 16:51:10 +0000488menuconfig ARMV8_DEPRECATED
489 bool "Emulate deprecated/obsolete ARMv8 instructions"
490 depends on COMPAT
491 help
492 Legacy software support may require certain instructions
493 that have been deprecated or obsoleted in the architecture.
494
495 Enable this config to enable selective emulation of these
496 features.
497
498 If unsure, say Y
499
500if ARMV8_DEPRECATED
501
502config SWP_EMULATION
503 bool "Emulate SWP/SWPB instructions"
504 help
505 ARMv8 obsoletes the use of A32 SWP/SWPB instructions such that
506 they are always undefined. Say Y here to enable software
507 emulation of these instructions for userspace using LDXR/STXR.
508
509 In some older versions of glibc [<=2.8] SWP is used during futex
510 trylock() operations with the assumption that the code will not
511 be preempted. This invalid assumption may be more likely to fail
512 with SWP emulation enabled, leading to deadlock of the user
513 application.
514
515 NOTE: when accessing uncached shared regions, LDXR/STXR rely
516 on an external transaction monitoring block called a global
517 monitor to maintain update atomicity. If your system does not
518 implement a global monitor, this option can cause programs that
519 perform SWP operations to uncached memory to deadlock.
520
521 If unsure, say Y
522
523config CP15_BARRIER_EMULATION
524 bool "Emulate CP15 Barrier instructions"
525 help
526 The CP15 barrier instructions - CP15ISB, CP15DSB, and
527 CP15DMB - are deprecated in ARMv8 (and ARMv7). It is
528 strongly recommended to use the ISB, DSB, and DMB
529 instructions instead.
530
531 Say Y here to enable software emulation of these
532 instructions for AArch32 userspace code. When this option is
533 enabled, CP15 barrier usage is traced which can help
534 identify software that needs updating.
535
536 If unsure, say Y
537
538endif
539
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100540endmenu
541
542menu "Boot options"
543
544config CMDLINE
545 string "Default kernel command string"
546 default ""
547 help
548 Provide a set of default command-line options at build time by
549 entering them here. As a minimum, you should specify the the
550 root device (e.g. root=/dev/nfs).
551
552config CMDLINE_FORCE
553 bool "Always use the default kernel command string"
554 help
555 Always use the default kernel command string, even if the boot
556 loader passes other arguments to the kernel.
557 This is useful if you cannot or don't want to change the
558 command-line options your boot loader passes to the kernel.
559
Ard Biesheuvelf4f75ad52014-07-02 14:54:43 +0200560config EFI_STUB
561 bool
562
Mark Salterf84d0272014-04-15 21:59:30 -0400563config EFI
564 bool "UEFI runtime support"
565 depends on OF && !CPU_BIG_ENDIAN
566 select LIBFDT
567 select UCS2_STRING
568 select EFI_PARAMS_FROM_FDT
Ard Biesheuvele15dd492014-07-04 19:41:53 +0200569 select EFI_RUNTIME_WRAPPERS
Ard Biesheuvelf4f75ad52014-07-02 14:54:43 +0200570 select EFI_STUB
571 select EFI_ARMSTUB
Mark Salterf84d0272014-04-15 21:59:30 -0400572 default y
573 help
574 This option provides support for runtime services provided
575 by UEFI firmware (such as non-volatile variables, realtime
Mark Salter3c7f2552014-04-15 22:47:52 -0400576 clock, and platform reset). A UEFI stub is also provided to
577 allow the kernel to be booted as an EFI application. This
578 is only useful on systems that have UEFI firmware.
Mark Salterf84d0272014-04-15 21:59:30 -0400579
Yi Lid1ae8c02014-10-04 23:46:43 +0800580config DMI
581 bool "Enable support for SMBIOS (DMI) tables"
582 depends on EFI
583 default y
584 help
585 This enables SMBIOS/DMI feature for systems.
586
587 This option is only useful on systems that have UEFI firmware.
588 However, even with this option, the resultant kernel should
589 continue to boot on existing non-UEFI platforms.
590
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100591endmenu
592
593menu "Userspace binary formats"
594
595source "fs/Kconfig.binfmt"
596
597config COMPAT
598 bool "Kernel support for 32-bit EL0"
599 depends on !ARM64_64K_PAGES
600 select COMPAT_BINFMT_ELF
Catalin Marinasaf1839e2012-10-08 16:28:08 -0700601 select HAVE_UID16
Al Viro84b9e9b2012-12-25 16:29:11 -0500602 select OLD_SIGSUSPEND3
Al Viro51682032012-12-25 19:31:29 -0500603 select COMPAT_OLD_SIGACTION
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100604 help
605 This option enables support for a 32-bit EL0 running under a 64-bit
606 kernel at EL1. AArch32-specific components such as system calls,
607 the user helper functions, VFP support and the ptrace interface are
608 handled appropriately by the kernel.
609
610 If you want to execute 32-bit userspace applications, say Y.
611
612config SYSVIPC_COMPAT
613 def_bool y
614 depends on COMPAT && SYSVIPC
615
616endmenu
617
Lorenzo Pieralisi166936b2013-11-07 18:37:14 +0000618menu "Power management options"
619
620source "kernel/power/Kconfig"
621
622config ARCH_SUSPEND_POSSIBLE
623 def_bool y
624
625config ARM64_CPU_SUSPEND
626 def_bool PM_SLEEP
627
628endmenu
629
Lorenzo Pieralisi13072202013-07-17 14:54:21 +0100630menu "CPU Power Management"
631
632source "drivers/cpuidle/Kconfig"
633
Rob Herring52e7e812014-02-24 11:27:57 +0900634source "drivers/cpufreq/Kconfig"
635
636endmenu
637
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100638source "net/Kconfig"
639
640source "drivers/Kconfig"
641
Mark Salterf84d0272014-04-15 21:59:30 -0400642source "drivers/firmware/Kconfig"
643
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100644source "fs/Kconfig"
645
Marc Zyngierc3eb5b12013-07-04 13:34:32 +0100646source "arch/arm64/kvm/Kconfig"
647
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100648source "arch/arm64/Kconfig.debug"
649
650source "security/Kconfig"
651
652source "crypto/Kconfig"
Ard Biesheuvel2c988332014-03-06 16:23:33 +0800653if CRYPTO
654source "arch/arm64/crypto/Kconfig"
655endif
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100656
657source "lib/Kconfig"