blob: 4b3eb785dcb26ae0de7aed928e189462f29ca14c [file] [log] [blame]
Zhu Yib481de92007-09-25 17:54:57 -07001/******************************************************************************
2 *
Reinette Chatre1f447802010-01-15 13:43:41 -08003 * Copyright(c) 2003 - 2010 Intel Corporation. All rights reserved.
Zhu Yib481de92007-09-25 17:54:57 -07004 *
5 * This program is free software; you can redistribute it and/or modify it
6 * under the terms of version 2 of the GNU General Public License as
7 * published by the Free Software Foundation.
8 *
9 * This program is distributed in the hope that it will be useful, but WITHOUT
10 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
11 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
12 * more details.
13 *
14 * You should have received a copy of the GNU General Public License along with
15 * this program; if not, write to the Free Software Foundation, Inc.,
16 * 51 Franklin Street, Fifth Floor, Boston, MA 02110, USA
17 *
18 * The full GNU General Public License is included in this distribution in the
19 * file called LICENSE.
20 *
21 * Contact Information:
Winkler, Tomas759ef892008-12-09 11:28:58 -080022 * Intel Linux Wireless <ilw@linux.intel.com>
Zhu Yib481de92007-09-25 17:54:57 -070023 * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
24 *
25 *****************************************************************************/
26
27#include <linux/kernel.h>
28#include <linux/module.h>
Zhu Yib481de92007-09-25 17:54:57 -070029#include <linux/init.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090030#include <linux/slab.h>
Zhu Yib481de92007-09-25 17:54:57 -070031#include <linux/pci.h>
32#include <linux/dma-mapping.h>
33#include <linux/delay.h>
Alexey Dobriyand43c36d2009-10-07 17:09:06 +040034#include <linux/sched.h>
Zhu Yib481de92007-09-25 17:54:57 -070035#include <linux/skbuff.h>
36#include <linux/netdevice.h>
37#include <linux/wireless.h>
38#include <linux/firmware.h>
Zhu Yib481de92007-09-25 17:54:57 -070039#include <linux/etherdevice.h>
Zhu Yi12342c42007-12-20 11:27:32 +080040#include <asm/unaligned.h>
41#include <net/mac80211.h>
Zhu Yib481de92007-09-25 17:54:57 -070042
Winkler, Tomasdbb66542008-12-22 11:31:14 +080043#include "iwl-fh.h"
Tomas Winklerbddadf82008-12-19 10:37:01 +080044#include "iwl-3945-fh.h"
Tomas Winkler600c0e12008-12-19 10:37:04 +080045#include "iwl-commands.h"
Samuel Ortiz17f841c2009-01-23 13:45:20 -080046#include "iwl-sta.h"
Zhu Yib481de92007-09-25 17:54:57 -070047#include "iwl-3945.h"
Samuel Ortize6148912009-01-23 13:45:15 -080048#include "iwl-eeprom.h"
Kolekar, Abhijeet5747d472008-12-19 10:37:18 +080049#include "iwl-core.h"
Reinette Chatre4a6547c2010-02-18 22:03:02 -080050#include "iwl-helpers.h"
Johannes Berge932a602009-10-02 13:44:03 -070051#include "iwl-led.h"
52#include "iwl-3945-led.h"
Abhijeet Kolekar17f36fc2010-04-16 10:03:54 -070053#include "iwl-3945-debugfs.h"
Zhu Yib481de92007-09-25 17:54:57 -070054
55#define IWL_DECLARE_RATE_INFO(r, ip, in, rp, rn, pp, np) \
56 [IWL_RATE_##r##M_INDEX] = { IWL_RATE_##r##M_PLCP, \
57 IWL_RATE_##r##M_IEEE, \
58 IWL_RATE_##ip##M_INDEX, \
59 IWL_RATE_##in##M_INDEX, \
60 IWL_RATE_##rp##M_INDEX, \
61 IWL_RATE_##rn##M_INDEX, \
62 IWL_RATE_##pp##M_INDEX, \
Mohamed Abbas14577f22007-11-12 11:37:42 +080063 IWL_RATE_##np##M_INDEX, \
64 IWL_RATE_##r##M_INDEX_TABLE, \
65 IWL_RATE_##ip##M_INDEX_TABLE }
Zhu Yib481de92007-09-25 17:54:57 -070066
67/*
68 * Parameter order:
69 * rate, prev rate, next rate, prev tgg rate, next tgg rate
70 *
71 * If there isn't a valid next or previous rate then INV is used which
72 * maps to IWL_RATE_INVALID
73 *
74 */
Samuel Ortizd9829a62008-12-19 10:37:12 +080075const struct iwl3945_rate_info iwl3945_rates[IWL_RATE_COUNT_3945] = {
Mohamed Abbas14577f22007-11-12 11:37:42 +080076 IWL_DECLARE_RATE_INFO(1, INV, 2, INV, 2, INV, 2), /* 1mbps */
77 IWL_DECLARE_RATE_INFO(2, 1, 5, 1, 5, 1, 5), /* 2mbps */
78 IWL_DECLARE_RATE_INFO(5, 2, 6, 2, 11, 2, 11), /*5.5mbps */
79 IWL_DECLARE_RATE_INFO(11, 9, 12, 5, 12, 5, 18), /* 11mbps */
Zhu Yib481de92007-09-25 17:54:57 -070080 IWL_DECLARE_RATE_INFO(6, 5, 9, 5, 11, 5, 11), /* 6mbps */
81 IWL_DECLARE_RATE_INFO(9, 6, 11, 5, 11, 5, 11), /* 9mbps */
82 IWL_DECLARE_RATE_INFO(12, 11, 18, 11, 18, 11, 18), /* 12mbps */
83 IWL_DECLARE_RATE_INFO(18, 12, 24, 12, 24, 11, 24), /* 18mbps */
84 IWL_DECLARE_RATE_INFO(24, 18, 36, 18, 36, 18, 36), /* 24mbps */
85 IWL_DECLARE_RATE_INFO(36, 24, 48, 24, 48, 24, 48), /* 36mbps */
86 IWL_DECLARE_RATE_INFO(48, 36, 54, 36, 54, 36, 54), /* 48mbps */
87 IWL_DECLARE_RATE_INFO(54, 48, INV, 48, INV, 48, INV),/* 54mbps */
Zhu Yib481de92007-09-25 17:54:57 -070088};
89
Christoph Hellwigbb8c0932008-01-27 16:41:47 -080090/* 1 = enable the iwl3945_disable_events() function */
Zhu Yib481de92007-09-25 17:54:57 -070091#define IWL_EVT_DISABLE (0)
92#define IWL_EVT_DISABLE_SIZE (1532/32)
93
94/**
Christoph Hellwigbb8c0932008-01-27 16:41:47 -080095 * iwl3945_disable_events - Disable selected events in uCode event log
Zhu Yib481de92007-09-25 17:54:57 -070096 *
97 * Disable an event by writing "1"s into "disable"
98 * bitmap in SRAM. Bit position corresponds to Event # (id/type).
99 * Default values of 0 enable uCode events to be logged.
100 * Use for only special debugging. This function is just a placeholder as-is,
101 * you'll need to provide the special bits! ...
102 * ... and set IWL_EVT_DISABLE to 1. */
Abhijeet Kolekar4a8a4322008-12-19 10:37:28 +0800103void iwl3945_disable_events(struct iwl_priv *priv)
Zhu Yib481de92007-09-25 17:54:57 -0700104{
Zhu Yib481de92007-09-25 17:54:57 -0700105 int i;
106 u32 base; /* SRAM address of event log header */
107 u32 disable_ptr; /* SRAM address of event-disable bitmap array */
108 u32 array_size; /* # of u32 entries in array */
109 u32 evt_disable[IWL_EVT_DISABLE_SIZE] = {
110 0x00000000, /* 31 - 0 Event id numbers */
111 0x00000000, /* 63 - 32 */
112 0x00000000, /* 95 - 64 */
113 0x00000000, /* 127 - 96 */
114 0x00000000, /* 159 - 128 */
115 0x00000000, /* 191 - 160 */
116 0x00000000, /* 223 - 192 */
117 0x00000000, /* 255 - 224 */
118 0x00000000, /* 287 - 256 */
119 0x00000000, /* 319 - 288 */
120 0x00000000, /* 351 - 320 */
121 0x00000000, /* 383 - 352 */
122 0x00000000, /* 415 - 384 */
123 0x00000000, /* 447 - 416 */
124 0x00000000, /* 479 - 448 */
125 0x00000000, /* 511 - 480 */
126 0x00000000, /* 543 - 512 */
127 0x00000000, /* 575 - 544 */
128 0x00000000, /* 607 - 576 */
129 0x00000000, /* 639 - 608 */
130 0x00000000, /* 671 - 640 */
131 0x00000000, /* 703 - 672 */
132 0x00000000, /* 735 - 704 */
133 0x00000000, /* 767 - 736 */
134 0x00000000, /* 799 - 768 */
135 0x00000000, /* 831 - 800 */
136 0x00000000, /* 863 - 832 */
137 0x00000000, /* 895 - 864 */
138 0x00000000, /* 927 - 896 */
139 0x00000000, /* 959 - 928 */
140 0x00000000, /* 991 - 960 */
141 0x00000000, /* 1023 - 992 */
142 0x00000000, /* 1055 - 1024 */
143 0x00000000, /* 1087 - 1056 */
144 0x00000000, /* 1119 - 1088 */
145 0x00000000, /* 1151 - 1120 */
146 0x00000000, /* 1183 - 1152 */
147 0x00000000, /* 1215 - 1184 */
148 0x00000000, /* 1247 - 1216 */
149 0x00000000, /* 1279 - 1248 */
150 0x00000000, /* 1311 - 1280 */
151 0x00000000, /* 1343 - 1312 */
152 0x00000000, /* 1375 - 1344 */
153 0x00000000, /* 1407 - 1376 */
154 0x00000000, /* 1439 - 1408 */
155 0x00000000, /* 1471 - 1440 */
156 0x00000000, /* 1503 - 1472 */
157 };
158
159 base = le32_to_cpu(priv->card_alive.log_event_table_ptr);
Christoph Hellwigbb8c0932008-01-27 16:41:47 -0800160 if (!iwl3945_hw_valid_rtc_data_addr(base)) {
Winkler, Tomas15b16872008-12-19 10:37:33 +0800161 IWL_ERR(priv, "Invalid event log pointer 0x%08X\n", base);
Zhu Yib481de92007-09-25 17:54:57 -0700162 return;
163 }
164
Abhijeet Kolekar5d49f492008-12-19 10:37:29 +0800165 disable_ptr = iwl_read_targ_mem(priv, base + (4 * sizeof(u32)));
166 array_size = iwl_read_targ_mem(priv, base + (5 * sizeof(u32)));
Zhu Yib481de92007-09-25 17:54:57 -0700167
168 if (IWL_EVT_DISABLE && (array_size == IWL_EVT_DISABLE_SIZE)) {
Tomas Winklere1623442009-01-27 14:27:56 -0800169 IWL_DEBUG_INFO(priv, "Disabling selected uCode log events at 0x%x\n",
Zhu Yib481de92007-09-25 17:54:57 -0700170 disable_ptr);
Zhu Yib481de92007-09-25 17:54:57 -0700171 for (i = 0; i < IWL_EVT_DISABLE_SIZE; i++)
Abhijeet Kolekar5d49f492008-12-19 10:37:29 +0800172 iwl_write_targ_mem(priv,
Tomas Winkleraf7cca22007-10-25 17:15:36 +0800173 disable_ptr + (i * sizeof(u32)),
174 evt_disable[i]);
Zhu Yib481de92007-09-25 17:54:57 -0700175
Zhu Yib481de92007-09-25 17:54:57 -0700176 } else {
Tomas Winklere1623442009-01-27 14:27:56 -0800177 IWL_DEBUG_INFO(priv, "Selected uCode log events may be disabled\n");
178 IWL_DEBUG_INFO(priv, " by writing \"1\"s into disable bitmap\n");
179 IWL_DEBUG_INFO(priv, " in SRAM at 0x%x, size %d u32s\n",
Zhu Yib481de92007-09-25 17:54:57 -0700180 disable_ptr, array_size);
181 }
182
183}
184
Tomas Winkler17744ff2008-03-02 01:52:00 +0200185static int iwl3945_hwrate_to_plcp_idx(u8 plcp)
186{
187 int idx;
188
Reinette Chatre1d79e532010-02-26 11:01:36 -0800189 for (idx = 0; idx < IWL_RATE_COUNT_3945; idx++)
Tomas Winkler17744ff2008-03-02 01:52:00 +0200190 if (iwl3945_rates[idx].plcp == plcp)
191 return idx;
192 return -1;
193}
194
Samuel Ortizd08853a2009-01-23 13:45:17 -0800195#ifdef CONFIG_IWLWIFI_DEBUG
Wey-Yi Guy04569cb2010-03-31 17:57:28 -0700196#define TX_STATUS_ENTRY(x) case TX_3945_STATUS_FAIL_ ## x: return #x
Tomas Winkler91c066f2008-03-06 17:36:55 -0800197
198static const char *iwl3945_get_tx_fail_reason(u32 status)
199{
200 switch (status & TX_STATUS_MSK) {
Wey-Yi Guy04569cb2010-03-31 17:57:28 -0700201 case TX_3945_STATUS_SUCCESS:
Tomas Winkler91c066f2008-03-06 17:36:55 -0800202 return "SUCCESS";
203 TX_STATUS_ENTRY(SHORT_LIMIT);
204 TX_STATUS_ENTRY(LONG_LIMIT);
205 TX_STATUS_ENTRY(FIFO_UNDERRUN);
206 TX_STATUS_ENTRY(MGMNT_ABORT);
207 TX_STATUS_ENTRY(NEXT_FRAG);
208 TX_STATUS_ENTRY(LIFE_EXPIRE);
209 TX_STATUS_ENTRY(DEST_PS);
210 TX_STATUS_ENTRY(ABORTED);
211 TX_STATUS_ENTRY(BT_RETRY);
212 TX_STATUS_ENTRY(STA_INVALID);
213 TX_STATUS_ENTRY(FRAG_DROPPED);
214 TX_STATUS_ENTRY(TID_DISABLE);
215 TX_STATUS_ENTRY(FRAME_FLUSHED);
216 TX_STATUS_ENTRY(INSUFFICIENT_CF_POLL);
217 TX_STATUS_ENTRY(TX_LOCKED);
218 TX_STATUS_ENTRY(NO_BEACON_ON_RADAR);
219 }
220
221 return "UNKNOWN";
222}
223#else
224static inline const char *iwl3945_get_tx_fail_reason(u32 status)
225{
226 return "";
227}
228#endif
229
Johannes Berge6a98542008-10-21 12:40:02 +0200230/*
231 * get ieee prev rate from rate scale table.
232 * for A and B mode we need to overright prev
233 * value
234 */
Abhijeet Kolekar4a8a4322008-12-19 10:37:28 +0800235int iwl3945_rs_next_rate(struct iwl_priv *priv, int rate)
Johannes Berge6a98542008-10-21 12:40:02 +0200236{
237 int next_rate = iwl3945_get_prev_ieee_rate(rate);
238
239 switch (priv->band) {
240 case IEEE80211_BAND_5GHZ:
241 if (rate == IWL_RATE_12M_INDEX)
242 next_rate = IWL_RATE_9M_INDEX;
243 else if (rate == IWL_RATE_6M_INDEX)
244 next_rate = IWL_RATE_6M_INDEX;
245 break;
Abbas, Mohamed72627962008-12-05 07:58:37 -0800246 case IEEE80211_BAND_2GHZ:
Johannes Bergee525d12010-01-21 06:09:28 -0800247 if (!(priv->_3945.sta_supp_rates & IWL_OFDM_RATES_MASK) &&
Johannes Berg246ed352010-08-23 10:46:32 +0200248 iwl_is_associated(priv, IWL_RXON_CTX_BSS)) {
Abbas, Mohamed72627962008-12-05 07:58:37 -0800249 if (rate == IWL_RATE_11M_INDEX)
250 next_rate = IWL_RATE_5M_INDEX;
251 }
Johannes Berge6a98542008-10-21 12:40:02 +0200252 break;
Abbas, Mohamed72627962008-12-05 07:58:37 -0800253
Johannes Berge6a98542008-10-21 12:40:02 +0200254 default:
255 break;
256 }
257
258 return next_rate;
259}
260
Tomas Winkler91c066f2008-03-06 17:36:55 -0800261
262/**
263 * iwl3945_tx_queue_reclaim - Reclaim Tx queue entries already Tx'd
264 *
265 * When FW advances 'R' index, all entries between old and new 'R' index
266 * need to be reclaimed. As result, some free space forms. If there is
267 * enough free space (> low mark), wake the stack that feeds us.
268 */
Abhijeet Kolekar4a8a4322008-12-19 10:37:28 +0800269static void iwl3945_tx_queue_reclaim(struct iwl_priv *priv,
Tomas Winkler91c066f2008-03-06 17:36:55 -0800270 int txq_id, int index)
271{
Samuel Ortiz188cf6c2008-12-22 11:31:16 +0800272 struct iwl_tx_queue *txq = &priv->txq[txq_id];
Samuel Ortizd20b3c62008-12-19 10:37:15 +0800273 struct iwl_queue *q = &txq->q;
Winkler, Tomasdbb66542008-12-22 11:31:14 +0800274 struct iwl_tx_info *tx_info;
Tomas Winkler91c066f2008-03-06 17:36:55 -0800275
Johannes Berg13bb9482010-08-23 10:46:33 +0200276 BUG_ON(txq_id == IWL39_CMD_QUEUE_NUM);
Tomas Winkler91c066f2008-03-06 17:36:55 -0800277
278 for (index = iwl_queue_inc_wrap(index, q->n_bd); q->read_ptr != index;
279 q->read_ptr = iwl_queue_inc_wrap(q->read_ptr, q->n_bd)) {
280
281 tx_info = &txq->txb[txq->q.read_ptr];
Johannes Bergff0d91c2010-05-17 02:37:34 -0700282 ieee80211_tx_status_irqsafe(priv->hw, tx_info->skb);
283 tx_info->skb = NULL;
Samuel Ortiz7aaa1d72009-01-19 15:30:26 -0800284 priv->cfg->ops->lib->txq_free_tfd(priv, txq);
Tomas Winkler91c066f2008-03-06 17:36:55 -0800285 }
286
Samuel Ortizd20b3c62008-12-19 10:37:15 +0800287 if (iwl_queue_space(q) > q->low_mark && (txq_id >= 0) &&
Johannes Berg13bb9482010-08-23 10:46:33 +0200288 (txq_id != IWL39_CMD_QUEUE_NUM) &&
Tomas Winkler91c066f2008-03-06 17:36:55 -0800289 priv->mac80211_registered)
Johannes Berge4e72fb2009-03-23 17:28:42 +0100290 iwl_wake_queue(priv, txq_id);
Tomas Winkler91c066f2008-03-06 17:36:55 -0800291}
292
293/**
294 * iwl3945_rx_reply_tx - Handle Tx response
295 */
Abhijeet Kolekar4a8a4322008-12-19 10:37:28 +0800296static void iwl3945_rx_reply_tx(struct iwl_priv *priv,
Abhijeet Kolekar17f36fc2010-04-16 10:03:54 -0700297 struct iwl_rx_mem_buffer *rxb)
Tomas Winkler91c066f2008-03-06 17:36:55 -0800298{
Zhu Yi2f301222009-10-09 17:19:45 +0800299 struct iwl_rx_packet *pkt = rxb_addr(rxb);
Tomas Winkler91c066f2008-03-06 17:36:55 -0800300 u16 sequence = le16_to_cpu(pkt->hdr.sequence);
301 int txq_id = SEQ_TO_QUEUE(sequence);
302 int index = SEQ_TO_INDEX(sequence);
Samuel Ortiz188cf6c2008-12-22 11:31:16 +0800303 struct iwl_tx_queue *txq = &priv->txq[txq_id];
Johannes Berge039fa42008-05-15 12:55:29 +0200304 struct ieee80211_tx_info *info;
Tomas Winkler91c066f2008-03-06 17:36:55 -0800305 struct iwl3945_tx_resp *tx_resp = (void *)&pkt->u.raw[0];
306 u32 status = le32_to_cpu(tx_resp->status);
307 int rate_idx;
Abbas, Mohamed74221d02008-12-02 12:14:03 -0800308 int fail;
Tomas Winkler91c066f2008-03-06 17:36:55 -0800309
Winkler, Tomas625a3812009-01-08 10:19:55 -0800310 if ((index >= txq->q.n_bd) || (iwl_queue_used(&txq->q, index) == 0)) {
Winkler, Tomas15b16872008-12-19 10:37:33 +0800311 IWL_ERR(priv, "Read index for DMA queue txq_id (%d) index %d "
Tomas Winkler91c066f2008-03-06 17:36:55 -0800312 "is out of range [0-%d] %d %d\n", txq_id,
313 index, txq->q.n_bd, txq->q.write_ptr,
314 txq->q.read_ptr);
315 return;
316 }
317
Johannes Bergff0d91c2010-05-17 02:37:34 -0700318 info = IEEE80211_SKB_CB(txq->txb[txq->q.read_ptr].skb);
Johannes Berge6a98542008-10-21 12:40:02 +0200319 ieee80211_tx_info_clear_status(info);
Tomas Winkler91c066f2008-03-06 17:36:55 -0800320
Johannes Berge6a98542008-10-21 12:40:02 +0200321 /* Fill the MRR chain with some info about on-chip retransmissions */
322 rate_idx = iwl3945_hwrate_to_plcp_idx(tx_resp->rate);
323 if (info->band == IEEE80211_BAND_5GHZ)
324 rate_idx -= IWL_FIRST_OFDM_RATE;
325
326 fail = tx_resp->failure_frame;
Johannes Berge6a98542008-10-21 12:40:02 +0200327
Abbas, Mohamed74221d02008-12-02 12:14:03 -0800328 info->status.rates[0].idx = rate_idx;
329 info->status.rates[0].count = fail + 1; /* add final attempt */
Johannes Berge6a98542008-10-21 12:40:02 +0200330
Tomas Winkler91c066f2008-03-06 17:36:55 -0800331 /* tx_status->rts_retry_count = tx_resp->failure_rts; */
Johannes Berge039fa42008-05-15 12:55:29 +0200332 info->flags |= ((status & TX_STATUS_MSK) == TX_STATUS_SUCCESS) ?
333 IEEE80211_TX_STAT_ACK : 0;
Tomas Winkler91c066f2008-03-06 17:36:55 -0800334
Tomas Winklere1623442009-01-27 14:27:56 -0800335 IWL_DEBUG_TX(priv, "Tx queue %d Status %s (0x%08x) plcp rate %d retries %d\n",
Tomas Winkler91c066f2008-03-06 17:36:55 -0800336 txq_id, iwl3945_get_tx_fail_reason(status), status,
337 tx_resp->rate, tx_resp->failure_frame);
338
Tomas Winklere1623442009-01-27 14:27:56 -0800339 IWL_DEBUG_TX_REPLY(priv, "Tx queue reclaim %d\n", index);
Tomas Winkler91c066f2008-03-06 17:36:55 -0800340 iwl3945_tx_queue_reclaim(priv, txq_id, index);
341
342 if (iwl_check_bits(status, TX_ABORT_REQUIRED_MSK))
Winkler, Tomas15b16872008-12-19 10:37:33 +0800343 IWL_ERR(priv, "TODO: Implement Tx ABORT REQUIRED!!!\n");
Tomas Winkler91c066f2008-03-06 17:36:55 -0800344}
345
346
347
Zhu Yib481de92007-09-25 17:54:57 -0700348/*****************************************************************************
349 *
350 * Intel PRO/Wireless 3945ABG/BG Network Connection
351 *
352 * RX handler implementations
353 *
Zhu Yib481de92007-09-25 17:54:57 -0700354 *****************************************************************************/
Johannes Bergd73e4922010-05-06 12:18:41 -0700355#ifdef CONFIG_IWLWIFI_DEBUGFS
Abhijeet Kolekar17f36fc2010-04-16 10:03:54 -0700356/*
357 * based on the assumption of all statistics counter are in DWORD
358 * FIXME: This function is for debugging, do not deal with
359 * the case of counters roll-over.
360 */
361static void iwl3945_accumulative_statistics(struct iwl_priv *priv,
362 __le32 *stats)
363{
364 int i;
365 __le32 *prev_stats;
366 u32 *accum_stats;
367 u32 *delta, *max_delta;
368
369 prev_stats = (__le32 *)&priv->_3945.statistics;
370 accum_stats = (u32 *)&priv->_3945.accum_statistics;
371 delta = (u32 *)&priv->_3945.delta_statistics;
372 max_delta = (u32 *)&priv->_3945.max_delta;
373
374 for (i = sizeof(__le32); i < sizeof(struct iwl3945_notif_statistics);
375 i += sizeof(__le32), stats++, prev_stats++, delta++,
376 max_delta++, accum_stats++) {
377 if (le32_to_cpu(*stats) > le32_to_cpu(*prev_stats)) {
378 *delta = (le32_to_cpu(*stats) -
379 le32_to_cpu(*prev_stats));
380 *accum_stats += *delta;
381 if (*delta > *max_delta)
382 *max_delta = *delta;
383 }
384 }
385
386 /* reset accumulative statistics for "no-counter" type statistics */
387 priv->_3945.accum_statistics.general.temperature =
388 priv->_3945.statistics.general.temperature;
389 priv->_3945.accum_statistics.general.ttl_timestamp =
390 priv->_3945.statistics.general.ttl_timestamp;
391}
392#endif
Zhu Yib481de92007-09-25 17:54:57 -0700393
Abhijeet Kolekara29576a2010-04-28 15:47:04 -0700394/**
395 * iwl3945_good_plcp_health - checks for plcp error.
396 *
397 * When the plcp error is exceeding the thresholds, reset the radio
398 * to improve the throughput.
399 */
400static bool iwl3945_good_plcp_health(struct iwl_priv *priv,
401 struct iwl_rx_packet *pkt)
402{
403 bool rc = true;
404 struct iwl3945_notif_statistics current_stat;
405 int combined_plcp_delta;
406 unsigned int plcp_msec;
407 unsigned long plcp_received_jiffies;
408
Wey-Yi Guy7cb1b082010-10-06 08:10:00 -0700409 if (priv->cfg->base_params->plcp_delta_threshold ==
Wey-Yi Guy680788a2010-06-17 15:25:00 -0700410 IWL_MAX_PLCP_ERR_THRESHOLD_DISABLE) {
411 IWL_DEBUG_RADIO(priv, "plcp_err check disabled\n");
412 return rc;
413 }
Abhijeet Kolekara29576a2010-04-28 15:47:04 -0700414 memcpy(&current_stat, pkt->u.raw, sizeof(struct
415 iwl3945_notif_statistics));
416 /*
417 * check for plcp_err and trigger radio reset if it exceeds
418 * the plcp error threshold plcp_delta.
419 */
420 plcp_received_jiffies = jiffies;
421 plcp_msec = jiffies_to_msecs((long) plcp_received_jiffies -
422 (long) priv->plcp_jiffies);
423 priv->plcp_jiffies = plcp_received_jiffies;
424 /*
425 * check to make sure plcp_msec is not 0 to prevent division
426 * by zero.
427 */
428 if (plcp_msec) {
429 combined_plcp_delta =
430 (le32_to_cpu(current_stat.rx.ofdm.plcp_err) -
431 le32_to_cpu(priv->_3945.statistics.rx.ofdm.plcp_err));
432
433 if ((combined_plcp_delta > 0) &&
434 ((combined_plcp_delta * 100) / plcp_msec) >
Wey-Yi Guy7cb1b082010-10-06 08:10:00 -0700435 priv->cfg->base_params->plcp_delta_threshold) {
Abhijeet Kolekara29576a2010-04-28 15:47:04 -0700436 /*
437 * if plcp_err exceed the threshold, the following
438 * data is printed in csv format:
439 * Text: plcp_err exceeded %d,
440 * Received ofdm.plcp_err,
441 * Current ofdm.plcp_err,
442 * combined_plcp_delta,
443 * plcp_msec
444 */
445 IWL_DEBUG_RADIO(priv, "plcp_err exceeded %u, "
446 "%u, %d, %u mSecs\n",
Wey-Yi Guy7cb1b082010-10-06 08:10:00 -0700447 priv->cfg->base_params->plcp_delta_threshold,
Abhijeet Kolekara29576a2010-04-28 15:47:04 -0700448 le32_to_cpu(current_stat.rx.ofdm.plcp_err),
449 combined_plcp_delta, plcp_msec);
450 /*
451 * Reset the RF radio due to the high plcp
452 * error rate
453 */
454 rc = false;
455 }
456 }
457 return rc;
458}
459
Daniel C Halperin396887a2009-08-13 13:31:01 -0700460void iwl3945_hw_rx_statistics(struct iwl_priv *priv,
461 struct iwl_rx_mem_buffer *rxb)
Zhu Yib481de92007-09-25 17:54:57 -0700462{
Zhu Yi2f301222009-10-09 17:19:45 +0800463 struct iwl_rx_packet *pkt = rxb_addr(rxb);
Abhijeet Kolekar17f36fc2010-04-16 10:03:54 -0700464
Tomas Winklere1623442009-01-27 14:27:56 -0800465 IWL_DEBUG_RX(priv, "Statistics notification received (%d vs %d).\n",
Christoph Hellwigbb8c0932008-01-27 16:41:47 -0800466 (int)sizeof(struct iwl3945_notif_statistics),
Daniel C Halperin396887a2009-08-13 13:31:01 -0700467 le32_to_cpu(pkt->len_n_flags) & FH_RSCSR_FRAME_SIZE_MSK);
Johannes Bergd73e4922010-05-06 12:18:41 -0700468#ifdef CONFIG_IWLWIFI_DEBUGFS
Abhijeet Kolekar17f36fc2010-04-16 10:03:54 -0700469 iwl3945_accumulative_statistics(priv, (__le32 *)&pkt->u.raw);
470#endif
Abhijeet Kolekara29576a2010-04-28 15:47:04 -0700471 iwl_recover_from_statistics(priv, pkt);
Zhu Yib481de92007-09-25 17:54:57 -0700472
Johannes Bergee525d12010-01-21 06:09:28 -0800473 memcpy(&priv->_3945.statistics, pkt->u.raw, sizeof(priv->_3945.statistics));
Zhu Yib481de92007-09-25 17:54:57 -0700474}
475
Abhijeet Kolekar17f36fc2010-04-16 10:03:54 -0700476void iwl3945_reply_statistics(struct iwl_priv *priv,
477 struct iwl_rx_mem_buffer *rxb)
478{
479 struct iwl_rx_packet *pkt = rxb_addr(rxb);
480 __le32 *flag = (__le32 *)&pkt->u.raw;
481
482 if (le32_to_cpu(*flag) & UCODE_STATISTICS_CLEAR_MSK) {
Johannes Bergd73e4922010-05-06 12:18:41 -0700483#ifdef CONFIG_IWLWIFI_DEBUGFS
Abhijeet Kolekar17f36fc2010-04-16 10:03:54 -0700484 memset(&priv->_3945.accum_statistics, 0,
485 sizeof(struct iwl3945_notif_statistics));
486 memset(&priv->_3945.delta_statistics, 0,
487 sizeof(struct iwl3945_notif_statistics));
488 memset(&priv->_3945.max_delta, 0,
489 sizeof(struct iwl3945_notif_statistics));
490#endif
491 IWL_DEBUG_RX(priv, "Statistics have been cleared\n");
492 }
493 iwl3945_hw_rx_statistics(priv, rxb);
494}
495
496
Tomas Winkler17744ff2008-03-02 01:52:00 +0200497/******************************************************************************
498 *
499 * Misc. internal state and helper functions
500 *
501 ******************************************************************************/
Tomas Winkler17744ff2008-03-02 01:52:00 +0200502
Adel Gadllah4bd9b4f2008-07-11 11:53:29 +0800503/* This is necessary only for a number of statistics, see the caller. */
Abhijeet Kolekar4a8a4322008-12-19 10:37:28 +0800504static int iwl3945_is_network_packet(struct iwl_priv *priv,
Adel Gadllah4bd9b4f2008-07-11 11:53:29 +0800505 struct ieee80211_hdr *header)
506{
507 /* Filter incoming packets to determine if they are targeted toward
508 * this network, discarding packets coming from ourselves */
509 switch (priv->iw_mode) {
Johannes Berg05c914f2008-09-11 00:01:58 +0200510 case NL80211_IFTYPE_ADHOC: /* Header: Dest. | Source | BSSID */
Adel Gadllah4bd9b4f2008-07-11 11:53:29 +0800511 /* packets to our IBSS update information */
512 return !compare_ether_addr(header->addr3, priv->bssid);
Johannes Berg05c914f2008-09-11 00:01:58 +0200513 case NL80211_IFTYPE_STATION: /* Header: Dest. | AP{BSSID} | Source */
Adel Gadllah4bd9b4f2008-07-11 11:53:29 +0800514 /* packets to our IBSS update information */
515 return !compare_ether_addr(header->addr2, priv->bssid);
516 default:
517 return 1;
518 }
519}
Tomas Winkler17744ff2008-03-02 01:52:00 +0200520
Abhijeet Kolekar4a8a4322008-12-19 10:37:28 +0800521static void iwl3945_pass_packet_to_mac80211(struct iwl_priv *priv,
Abhijeet Kolekar6100b582008-12-19 10:37:24 +0800522 struct iwl_rx_mem_buffer *rxb,
Zhu Yi12342c42007-12-20 11:27:32 +0800523 struct ieee80211_rx_status *stats)
Zhu Yib481de92007-09-25 17:54:57 -0700524{
Zhu Yi2f301222009-10-09 17:19:45 +0800525 struct iwl_rx_packet *pkt = rxb_addr(rxb);
Adel Gadllah4bd9b4f2008-07-11 11:53:29 +0800526 struct ieee80211_hdr *hdr = (struct ieee80211_hdr *)IWL_RX_DATA(pkt);
Christoph Hellwigbb8c0932008-01-27 16:41:47 -0800527 struct iwl3945_rx_frame_hdr *rx_hdr = IWL_RX_HDR(pkt);
528 struct iwl3945_rx_frame_end *rx_end = IWL_RX_END(pkt);
Zhu Yi2f301222009-10-09 17:19:45 +0800529 u16 len = le16_to_cpu(rx_hdr->len);
530 struct sk_buff *skb;
Zhu Yi29b1b262009-10-23 13:42:25 -0700531 __le16 fc = hdr->frame_control;
Zhu Yib481de92007-09-25 17:54:57 -0700532
533 /* We received data from the HW, so stop the watchdog */
Zhu Yi2f301222009-10-09 17:19:45 +0800534 if (unlikely(len + IWL39_RX_FRAME_SIZE >
535 PAGE_SIZE << priv->hw_params.rx_page_order)) {
Tomas Winklere1623442009-01-27 14:27:56 -0800536 IWL_DEBUG_DROP(priv, "Corruption detected!\n");
Zhu Yib481de92007-09-25 17:54:57 -0700537 return;
538 }
539
540 /* We only process data packets if the interface is open */
541 if (unlikely(!priv->is_open)) {
Tomas Winklere1623442009-01-27 14:27:56 -0800542 IWL_DEBUG_DROP_LIMIT(priv,
543 "Dropping packet while interface is not open.\n");
Zhu Yib481de92007-09-25 17:54:57 -0700544 return;
545 }
Zhu Yib481de92007-09-25 17:54:57 -0700546
Zhu Yiecdf94b2010-03-29 16:42:26 +0800547 skb = dev_alloc_skb(128);
Zhu Yi2f301222009-10-09 17:19:45 +0800548 if (!skb) {
Zhu Yiecdf94b2010-03-29 16:42:26 +0800549 IWL_ERR(priv, "dev_alloc_skb failed\n");
Zhu Yi2f301222009-10-09 17:19:45 +0800550 return;
551 }
Zhu Yib481de92007-09-25 17:54:57 -0700552
Samuel Ortiz9c74d9f2009-01-08 10:19:59 -0800553 if (!iwl3945_mod_params.sw_crypto)
Samuel Ortiz8ccde882009-01-27 14:27:52 -0800554 iwl_set_decrypted_flag(priv,
Zhu Yi2f301222009-10-09 17:19:45 +0800555 (struct ieee80211_hdr *)rxb_addr(rxb),
Zhu Yib481de92007-09-25 17:54:57 -0700556 le32_to_cpu(rx_end->status), stats);
557
Zhu Yi2f301222009-10-09 17:19:45 +0800558 skb_add_rx_frag(skb, 0, rxb->page,
559 (void *)rx_hdr->payload - (void *)pkt, len);
560
Zhu Yi29b1b262009-10-23 13:42:25 -0700561 iwl_update_stats(priv, false, fc, len);
Zhu Yi2f301222009-10-09 17:19:45 +0800562 memcpy(IEEE80211_SKB_RXCB(skb), stats, sizeof(*stats));
Zhu Yi2f301222009-10-09 17:19:45 +0800563
Zhu Yi29b1b262009-10-23 13:42:25 -0700564 ieee80211_rx(priv->hw, skb);
Zhu Yi2f301222009-10-09 17:19:45 +0800565 priv->alloc_rxb_page--;
566 rxb->page = NULL;
Zhu Yib481de92007-09-25 17:54:57 -0700567}
568
Mohamed Abbas7878a5a2007-11-29 11:10:13 +0800569#define IWL_DELAY_NEXT_SCAN_AFTER_ASSOC (HZ*6)
570
Abhijeet Kolekar4a8a4322008-12-19 10:37:28 +0800571static void iwl3945_rx_reply_rx(struct iwl_priv *priv,
Abhijeet Kolekar6100b582008-12-19 10:37:24 +0800572 struct iwl_rx_mem_buffer *rxb)
Zhu Yib481de92007-09-25 17:54:57 -0700573{
Tomas Winkler17744ff2008-03-02 01:52:00 +0200574 struct ieee80211_hdr *header;
575 struct ieee80211_rx_status rx_status;
Zhu Yi2f301222009-10-09 17:19:45 +0800576 struct iwl_rx_packet *pkt = rxb_addr(rxb);
Christoph Hellwigbb8c0932008-01-27 16:41:47 -0800577 struct iwl3945_rx_frame_stats *rx_stats = IWL_RX_STATS(pkt);
578 struct iwl3945_rx_frame_hdr *rx_hdr = IWL_RX_HDR(pkt);
579 struct iwl3945_rx_frame_end *rx_end = IWL_RX_END(pkt);
Reinette Chatref875f512010-04-05 10:43:10 -0700580 u16 rx_stats_sig_avg __maybe_unused = le16_to_cpu(rx_stats->sig_avg);
581 u16 rx_stats_noise_diff __maybe_unused = le16_to_cpu(rx_stats->noise_diff);
Zhu Yib481de92007-09-25 17:54:57 -0700582 u8 network_packet;
Tomas Winkler17744ff2008-03-02 01:52:00 +0200583
Tomas Winkler17744ff2008-03-02 01:52:00 +0200584 rx_status.flag = 0;
585 rx_status.mactime = le64_to_cpu(rx_end->timestamp);
Tomas Winklerdc92e492008-04-03 16:05:22 -0700586 rx_status.freq =
Emmanuel Grumbachc0186072008-05-08 11:34:05 +0800587 ieee80211_channel_to_frequency(le16_to_cpu(rx_hdr->channel));
Tomas Winkler17744ff2008-03-02 01:52:00 +0200588 rx_status.band = (rx_hdr->phy_flags & RX_RES_PHY_FLAGS_BAND_24_MSK) ?
589 IEEE80211_BAND_2GHZ : IEEE80211_BAND_5GHZ;
590
591 rx_status.rate_idx = iwl3945_hwrate_to_plcp_idx(rx_hdr->rate);
Tomas Winkler17744ff2008-03-02 01:52:00 +0200592 if (rx_status.band == IEEE80211_BAND_5GHZ)
593 rx_status.rate_idx -= IWL_FIRST_OFDM_RATE;
Zhu Yib481de92007-09-25 17:54:57 -0700594
Reinette Chatre9024adf2009-10-02 13:43:57 -0700595 rx_status.antenna = (le16_to_cpu(rx_hdr->phy_flags) &
Bruno Randolf6f0a2c42008-07-30 17:20:14 +0200596 RX_RES_PHY_FLAGS_ANTENNA_MSK) >> 4;
597
598 /* set the preamble flag if appropriate */
599 if (rx_hdr->phy_flags & RX_RES_PHY_FLAGS_SHORT_PREAMBLE_MSK)
600 rx_status.flag |= RX_FLAG_SHORTPRE;
601
Zhu Yib481de92007-09-25 17:54:57 -0700602 if ((unlikely(rx_stats->phy_count > 20))) {
Tomas Winklere1623442009-01-27 14:27:56 -0800603 IWL_DEBUG_DROP(priv, "dsp size out of range [0,20]: %d/n",
604 rx_stats->phy_count);
Zhu Yib481de92007-09-25 17:54:57 -0700605 return;
606 }
607
608 if (!(rx_end->status & RX_RES_STATUS_NO_CRC32_ERROR)
609 || !(rx_end->status & RX_RES_STATUS_NO_RXE_OVERFLOW)) {
Tomas Winklere1623442009-01-27 14:27:56 -0800610 IWL_DEBUG_RX(priv, "Bad CRC or FIFO: 0x%08X.\n", rx_end->status);
Zhu Yib481de92007-09-25 17:54:57 -0700611 return;
612 }
613
Maxim Levitsky56decd32008-08-01 12:54:27 +0300614
Zhu Yib481de92007-09-25 17:54:57 -0700615
616 /* Convert 3945's rssi indicator to dBm */
Samuel Ortiz250bdd22008-12-19 10:37:11 +0800617 rx_status.signal = rx_stats->rssi - IWL39_RSSI_OFFSET;
Zhu Yib481de92007-09-25 17:54:57 -0700618
Johannes Berged1b6e92010-03-18 09:58:27 -0700619 IWL_DEBUG_STATS(priv, "Rssi %d sig_avg %d noise_diff %d\n",
620 rx_status.signal, rx_stats_sig_avg,
621 rx_stats_noise_diff);
Zhu Yib481de92007-09-25 17:54:57 -0700622
Zhu Yib481de92007-09-25 17:54:57 -0700623 header = (struct ieee80211_hdr *)IWL_RX_DATA(pkt);
624
Christoph Hellwigbb8c0932008-01-27 16:41:47 -0800625 network_packet = iwl3945_is_network_packet(priv, header);
Zhu Yib481de92007-09-25 17:54:57 -0700626
Johannes Berged1b6e92010-03-18 09:58:27 -0700627 IWL_DEBUG_STATS_LIMIT(priv, "[%c] %d RSSI:%d Signal:%u, Rate:%u\n",
Tomas Winkler17744ff2008-03-02 01:52:00 +0200628 network_packet ? '*' : ' ',
629 le16_to_cpu(rx_hdr->channel),
Bruno Randolf566bfe52008-05-08 19:15:40 +0200630 rx_status.signal, rx_status.signal,
Johannes Berged1b6e92010-03-18 09:58:27 -0700631 rx_status.rate_idx);
Zhu Yib481de92007-09-25 17:54:57 -0700632
Wey-Yi Guy20594eb2009-08-07 15:41:39 -0700633 iwl_dbg_log_rx_data_frame(priv, le16_to_cpu(rx_hdr->len), header);
Zhu Yib481de92007-09-25 17:54:57 -0700634
635 if (network_packet) {
Johannes Berge99f1682010-01-19 10:04:28 -0800636 priv->_3945.last_beacon_time =
637 le32_to_cpu(rx_end->beacon_timestamp);
638 priv->_3945.last_tsf = le64_to_cpu(rx_end->timestamp);
639 priv->_3945.last_rx_rssi = rx_status.signal;
Zhu Yib481de92007-09-25 17:54:57 -0700640 }
641
Abhijeet Kolekar12e5e222008-09-09 10:54:52 +0800642 iwl3945_pass_packet_to_mac80211(priv, rxb, &rx_status);
Zhu Yib481de92007-09-25 17:54:57 -0700643}
644
Samuel Ortiz7aaa1d72009-01-19 15:30:26 -0800645int iwl3945_hw_txq_attach_buf_to_tfd(struct iwl_priv *priv,
646 struct iwl_tx_queue *txq,
647 dma_addr_t addr, u16 len, u8 reset, u8 pad)
Zhu Yib481de92007-09-25 17:54:57 -0700648{
649 int count;
Samuel Ortiz7aaa1d72009-01-19 15:30:26 -0800650 struct iwl_queue *q;
Samuel Ortiz59606ff2009-01-23 13:45:13 -0800651 struct iwl3945_tfd *tfd, *tfd_tmp;
Samuel Ortiz7aaa1d72009-01-19 15:30:26 -0800652
653 q = &txq->q;
Samuel Ortiz59606ff2009-01-23 13:45:13 -0800654 tfd_tmp = (struct iwl3945_tfd *)txq->tfds;
655 tfd = &tfd_tmp[q->write_ptr];
Samuel Ortiz7aaa1d72009-01-19 15:30:26 -0800656
657 if (reset)
658 memset(tfd, 0, sizeof(*tfd));
Zhu Yib481de92007-09-25 17:54:57 -0700659
660 count = TFD_CTL_COUNT_GET(le32_to_cpu(tfd->control_flags));
Zhu Yib481de92007-09-25 17:54:57 -0700661
662 if ((count >= NUM_TFD_CHUNKS) || (count < 0)) {
Winkler, Tomas15b16872008-12-19 10:37:33 +0800663 IWL_ERR(priv, "Error can not send more than %d chunks\n",
Zhu Yib481de92007-09-25 17:54:57 -0700664 NUM_TFD_CHUNKS);
665 return -EINVAL;
666 }
667
Winkler, Tomasdbb66542008-12-22 11:31:14 +0800668 tfd->tbs[count].addr = cpu_to_le32(addr);
669 tfd->tbs[count].len = cpu_to_le32(len);
Zhu Yib481de92007-09-25 17:54:57 -0700670
671 count++;
672
673 tfd->control_flags = cpu_to_le32(TFD_CTL_COUNT_SET(count) |
674 TFD_CTL_PAD_SET(pad));
675
676 return 0;
677}
678
679/**
Christoph Hellwigbb8c0932008-01-27 16:41:47 -0800680 * iwl3945_hw_txq_free_tfd - Free one TFD, those at index [txq->q.read_ptr]
Zhu Yib481de92007-09-25 17:54:57 -0700681 *
682 * Does NOT advance any indexes
683 */
Samuel Ortiz7aaa1d72009-01-19 15:30:26 -0800684void iwl3945_hw_txq_free_tfd(struct iwl_priv *priv, struct iwl_tx_queue *txq)
Zhu Yib481de92007-09-25 17:54:57 -0700685{
Samuel Ortiz59606ff2009-01-23 13:45:13 -0800686 struct iwl3945_tfd *tfd_tmp = (struct iwl3945_tfd *)txq->tfds;
Reinette Chatrefd9377e2009-03-11 11:17:58 -0700687 int index = txq->q.read_ptr;
688 struct iwl3945_tfd *tfd = &tfd_tmp[index];
Zhu Yib481de92007-09-25 17:54:57 -0700689 struct pci_dev *dev = priv->pci_dev;
690 int i;
691 int counter;
692
Zhu Yib481de92007-09-25 17:54:57 -0700693 /* sanity check */
Winkler, Tomasdbb66542008-12-22 11:31:14 +0800694 counter = TFD_CTL_COUNT_GET(le32_to_cpu(tfd->control_flags));
Zhu Yib481de92007-09-25 17:54:57 -0700695 if (counter > NUM_TFD_CHUNKS) {
Winkler, Tomas15b16872008-12-19 10:37:33 +0800696 IWL_ERR(priv, "Too many chunks: %i\n", counter);
Zhu Yib481de92007-09-25 17:54:57 -0700697 /* @todo issue fatal error, it is quite serious situation */
Samuel Ortiz7aaa1d72009-01-19 15:30:26 -0800698 return;
Zhu Yib481de92007-09-25 17:54:57 -0700699 }
700
Reinette Chatrefd9377e2009-03-11 11:17:58 -0700701 /* Unmap tx_cmd */
702 if (counter)
703 pci_unmap_single(dev,
FUJITA Tomonori2e724442010-06-03 14:19:20 +0900704 dma_unmap_addr(&txq->meta[index], mapping),
705 dma_unmap_len(&txq->meta[index], len),
Reinette Chatrefd9377e2009-03-11 11:17:58 -0700706 PCI_DMA_TODEVICE);
707
Zhu Yib481de92007-09-25 17:54:57 -0700708 /* unmap chunks if any */
709
Johannes Bergff0d91c2010-05-17 02:37:34 -0700710 for (i = 1; i < counter; i++)
Winkler, Tomasdbb66542008-12-22 11:31:14 +0800711 pci_unmap_single(dev, le32_to_cpu(tfd->tbs[i].addr),
712 le32_to_cpu(tfd->tbs[i].len), PCI_DMA_TODEVICE);
Johannes Berg4f5fa232010-05-17 02:37:31 -0700713
Johannes Bergff0d91c2010-05-17 02:37:34 -0700714 /* free SKB */
715 if (txq->txb) {
716 struct sk_buff *skb;
Johannes Berg4f5fa232010-05-17 02:37:31 -0700717
Johannes Bergff0d91c2010-05-17 02:37:34 -0700718 skb = txq->txb[txq->q.read_ptr].skb;
719
720 /* can be called from irqs-disabled context */
721 if (skb) {
722 dev_kfree_skb_any(skb);
723 txq->txb[txq->q.read_ptr].skb = NULL;
Zhu Yib481de92007-09-25 17:54:57 -0700724 }
725 }
Zhu Yib481de92007-09-25 17:54:57 -0700726}
727
Zhu Yib481de92007-09-25 17:54:57 -0700728/**
Christoph Hellwigbb8c0932008-01-27 16:41:47 -0800729 * iwl3945_hw_build_tx_cmd_rate - Add rate portion to TX_CMD:
Zhu Yib481de92007-09-25 17:54:57 -0700730 *
731*/
Johannes Bergc2acea82009-07-24 11:13:05 -0700732void iwl3945_hw_build_tx_cmd_rate(struct iwl_priv *priv,
733 struct iwl_device_cmd *cmd,
734 struct ieee80211_tx_info *info,
735 struct ieee80211_hdr *hdr,
736 int sta_id, int tx_id)
Zhu Yib481de92007-09-25 17:54:57 -0700737{
Johannes Berge039fa42008-05-15 12:55:29 +0200738 u16 hw_value = ieee80211_get_tx_rate(priv->hw, info)->hw_value;
Reinette Chatre1d79e532010-02-26 11:01:36 -0800739 u16 rate_index = min(hw_value & 0xffff, IWL_RATE_COUNT_3945);
Zhu Yib481de92007-09-25 17:54:57 -0700740 u16 rate_mask;
741 int rate;
742 u8 rts_retry_limit;
743 u8 data_retry_limit;
744 __le32 tx_flags;
Harvey Harrisonfd7c8a42008-06-11 14:21:56 -0700745 __le16 fc = hdr->frame_control;
Abhijeet Kolekar9744c912009-10-09 13:20:31 -0700746 struct iwl3945_tx_cmd *tx_cmd = (struct iwl3945_tx_cmd *)cmd->cmd.payload;
Zhu Yib481de92007-09-25 17:54:57 -0700747
Christoph Hellwigbb8c0932008-01-27 16:41:47 -0800748 rate = iwl3945_rates[rate_index].plcp;
Abhijeet Kolekar9744c912009-10-09 13:20:31 -0700749 tx_flags = tx_cmd->tx_flags;
Zhu Yib481de92007-09-25 17:54:57 -0700750
751 /* We need to figure out how to get the sta->supp_rates while
Johannes Berge039fa42008-05-15 12:55:29 +0200752 * in this running context */
Zhu Yib481de92007-09-25 17:54:57 -0700753 rate_mask = IWL_RATES_MASK;
754
Abhijeet Kolekar768db982009-10-09 13:20:33 -0700755
756 /* Set retry limit on DATA packets and Probe Responses*/
757 if (ieee80211_is_probe_resp(fc))
758 data_retry_limit = 3;
759 else
760 data_retry_limit = IWL_DEFAULT_TX_RETRY;
761 tx_cmd->data_retry_limit = data_retry_limit;
762
Johannes Berg13bb9482010-08-23 10:46:33 +0200763 if (tx_id >= IWL39_CMD_QUEUE_NUM)
Zhu Yib481de92007-09-25 17:54:57 -0700764 rts_retry_limit = 3;
765 else
766 rts_retry_limit = 7;
767
Abhijeet Kolekar768db982009-10-09 13:20:33 -0700768 if (data_retry_limit < rts_retry_limit)
769 rts_retry_limit = data_retry_limit;
770 tx_cmd->rts_retry_limit = rts_retry_limit;
Zhu Yib481de92007-09-25 17:54:57 -0700771
Abhijeet Kolekar9744c912009-10-09 13:20:31 -0700772 tx_cmd->rate = rate;
773 tx_cmd->tx_flags = tx_flags;
Zhu Yib481de92007-09-25 17:54:57 -0700774
775 /* OFDM */
Abhijeet Kolekar9744c912009-10-09 13:20:31 -0700776 tx_cmd->supp_rates[0] =
Mohamed Abbas14577f22007-11-12 11:37:42 +0800777 ((rate_mask & IWL_OFDM_RATES_MASK) >> IWL_FIRST_OFDM_RATE) & 0xFF;
Zhu Yib481de92007-09-25 17:54:57 -0700778
779 /* CCK */
Abhijeet Kolekar9744c912009-10-09 13:20:31 -0700780 tx_cmd->supp_rates[1] = (rate_mask & 0xF);
Zhu Yib481de92007-09-25 17:54:57 -0700781
Tomas Winklere1623442009-01-27 14:27:56 -0800782 IWL_DEBUG_RATE(priv, "Tx sta id: %d, rate: %d (plcp), flags: 0x%4X "
Zhu Yib481de92007-09-25 17:54:57 -0700783 "cck/ofdm mask: 0x%x/0x%x\n", sta_id,
Abhijeet Kolekar9744c912009-10-09 13:20:31 -0700784 tx_cmd->rate, le32_to_cpu(tx_cmd->tx_flags),
785 tx_cmd->supp_rates[1], tx_cmd->supp_rates[0]);
Zhu Yib481de92007-09-25 17:54:57 -0700786}
787
Reinette Chatre9c5ac092010-05-05 02:26:06 -0700788static u8 iwl3945_sync_sta(struct iwl_priv *priv, int sta_id, u16 tx_rate)
Zhu Yib481de92007-09-25 17:54:57 -0700789{
790 unsigned long flags_spin;
Tomas Winklerc587de02009-06-03 11:44:07 -0700791 struct iwl_station_entry *station;
Zhu Yib481de92007-09-25 17:54:57 -0700792
793 if (sta_id == IWL_INVALID_STATION)
794 return IWL_INVALID_STATION;
795
796 spin_lock_irqsave(&priv->sta_lock, flags_spin);
Tomas Winklerc587de02009-06-03 11:44:07 -0700797 station = &priv->stations[sta_id];
Zhu Yib481de92007-09-25 17:54:57 -0700798
799 station->sta.sta.modify_mask = STA_MODIFY_TX_RATE_MSK;
800 station->sta.rate_n_flags = cpu_to_le16(tx_rate);
Zhu Yib481de92007-09-25 17:54:57 -0700801 station->sta.mode = STA_CONTROL_MODIFY_MSK;
Reinette Chatre9c5ac092010-05-05 02:26:06 -0700802 iwl_send_add_sta(priv, &station->sta, CMD_ASYNC);
Zhu Yib481de92007-09-25 17:54:57 -0700803 spin_unlock_irqrestore(&priv->sta_lock, flags_spin);
804
Tomas Winklere1623442009-01-27 14:27:56 -0800805 IWL_DEBUG_RATE(priv, "SCALE sync station %d to rate %d\n",
Zhu Yib481de92007-09-25 17:54:57 -0700806 sta_id, tx_rate);
807 return sta_id;
808}
809
Kolekar, Abhijeet854682e2008-12-19 10:37:39 +0800810static int iwl3945_set_pwr_src(struct iwl_priv *priv, enum iwl_pwr_src src)
Zhu Yib481de92007-09-25 17:54:57 -0700811{
Kolekar, Abhijeet854682e2008-12-19 10:37:39 +0800812 if (src == IWL_PWR_SRC_VAUX) {
Tomas Winkler3fdb68d2009-02-10 15:19:02 -0800813 if (pci_pme_capable(priv->pci_dev, PCI_D3cold)) {
Abhijeet Kolekar5d49f492008-12-19 10:37:29 +0800814 iwl_set_bits_mask_prph(priv, APMG_PS_CTRL_REG,
Zhu Yib481de92007-09-25 17:54:57 -0700815 APMG_PS_CTRL_VAL_PWR_SRC_VAUX,
816 ~APMG_PS_CTRL_MSK_PWR_SRC);
Zhu Yib481de92007-09-25 17:54:57 -0700817
Abhijeet Kolekar5d49f492008-12-19 10:37:29 +0800818 iwl_poll_bit(priv, CSR_GPIO_IN,
Zhu Yib481de92007-09-25 17:54:57 -0700819 CSR_GPIO_IN_VAL_VAUX_PWR_SRC,
820 CSR_GPIO_IN_BIT_AUX_POWER, 5000);
Tomas Winkler3fdb68d2009-02-10 15:19:02 -0800821 }
Zhu Yib481de92007-09-25 17:54:57 -0700822 } else {
Abhijeet Kolekar5d49f492008-12-19 10:37:29 +0800823 iwl_set_bits_mask_prph(priv, APMG_PS_CTRL_REG,
Zhu Yib481de92007-09-25 17:54:57 -0700824 APMG_PS_CTRL_VAL_PWR_SRC_VMAIN,
825 ~APMG_PS_CTRL_MSK_PWR_SRC);
826
Abhijeet Kolekar5d49f492008-12-19 10:37:29 +0800827 iwl_poll_bit(priv, CSR_GPIO_IN, CSR_GPIO_IN_VAL_VMAIN_PWR_SRC,
Zhu Yib481de92007-09-25 17:54:57 -0700828 CSR_GPIO_IN_BIT_AUX_POWER, 5000); /* uS */
829 }
Zhu Yib481de92007-09-25 17:54:57 -0700830
Mohamed Abbasa8b50a02009-05-22 11:01:47 -0700831 return 0;
Zhu Yib481de92007-09-25 17:54:57 -0700832}
833
Abhijeet Kolekar4a8a4322008-12-19 10:37:28 +0800834static int iwl3945_rx_init(struct iwl_priv *priv, struct iwl_rx_queue *rxq)
Zhu Yib481de92007-09-25 17:54:57 -0700835{
Emmanuel Grumbachd5b25c92010-06-07 13:21:46 -0700836 iwl_write_direct32(priv, FH39_RCSR_RBD_BASE(0), rxq->bd_dma);
Winkler, Tomas8cd812b2008-12-19 10:37:43 +0800837 iwl_write_direct32(priv, FH39_RCSR_RPTR_ADDR(0), rxq->rb_stts_dma);
Abhijeet Kolekar5d49f492008-12-19 10:37:29 +0800838 iwl_write_direct32(priv, FH39_RCSR_WPTR(0), 0);
839 iwl_write_direct32(priv, FH39_RCSR_CONFIG(0),
Tomas Winklerbddadf82008-12-19 10:37:01 +0800840 FH39_RCSR_RX_CONFIG_REG_VAL_DMA_CHNL_EN_ENABLE |
841 FH39_RCSR_RX_CONFIG_REG_VAL_RDRBD_EN_ENABLE |
842 FH39_RCSR_RX_CONFIG_REG_BIT_WR_STTS_EN |
843 FH39_RCSR_RX_CONFIG_REG_VAL_MAX_FRAG_SIZE_128 |
844 (RX_QUEUE_SIZE_LOG << FH39_RCSR_RX_CONFIG_REG_POS_RBDC_SIZE) |
845 FH39_RCSR_RX_CONFIG_REG_VAL_IRQ_DEST_INT_HOST |
846 (1 << FH39_RCSR_RX_CONFIG_REG_POS_IRQ_RBTH) |
847 FH39_RCSR_RX_CONFIG_REG_VAL_MSG_MODE_FH);
Zhu Yib481de92007-09-25 17:54:57 -0700848
849 /* fake read to flush all prev I/O */
Abhijeet Kolekar5d49f492008-12-19 10:37:29 +0800850 iwl_read_direct32(priv, FH39_RSSR_CTRL);
Zhu Yib481de92007-09-25 17:54:57 -0700851
Zhu Yib481de92007-09-25 17:54:57 -0700852 return 0;
853}
854
Abhijeet Kolekar4a8a4322008-12-19 10:37:28 +0800855static int iwl3945_tx_reset(struct iwl_priv *priv)
Zhu Yib481de92007-09-25 17:54:57 -0700856{
Zhu Yib481de92007-09-25 17:54:57 -0700857
858 /* bypass mode */
Abhijeet Kolekar5d49f492008-12-19 10:37:29 +0800859 iwl_write_prph(priv, ALM_SCD_MODE_REG, 0x2);
Zhu Yib481de92007-09-25 17:54:57 -0700860
861 /* RA 0 is active */
Abhijeet Kolekar5d49f492008-12-19 10:37:29 +0800862 iwl_write_prph(priv, ALM_SCD_ARASTAT_REG, 0x01);
Zhu Yib481de92007-09-25 17:54:57 -0700863
864 /* all 6 fifo are active */
Abhijeet Kolekar5d49f492008-12-19 10:37:29 +0800865 iwl_write_prph(priv, ALM_SCD_TXFACT_REG, 0x3f);
Zhu Yib481de92007-09-25 17:54:57 -0700866
Abhijeet Kolekar5d49f492008-12-19 10:37:29 +0800867 iwl_write_prph(priv, ALM_SCD_SBYP_MODE_1_REG, 0x010000);
868 iwl_write_prph(priv, ALM_SCD_SBYP_MODE_2_REG, 0x030002);
869 iwl_write_prph(priv, ALM_SCD_TXF4MF_REG, 0x000004);
870 iwl_write_prph(priv, ALM_SCD_TXF5MF_REG, 0x000005);
Zhu Yib481de92007-09-25 17:54:57 -0700871
Abhijeet Kolekar5d49f492008-12-19 10:37:29 +0800872 iwl_write_direct32(priv, FH39_TSSR_CBB_BASE,
Johannes Bergee525d12010-01-21 06:09:28 -0800873 priv->_3945.shared_phys);
Zhu Yib481de92007-09-25 17:54:57 -0700874
Abhijeet Kolekar5d49f492008-12-19 10:37:29 +0800875 iwl_write_direct32(priv, FH39_TSSR_MSG_CONFIG,
Tomas Winklerbddadf82008-12-19 10:37:01 +0800876 FH39_TSSR_TX_MSG_CONFIG_REG_VAL_SNOOP_RD_TXPD_ON |
877 FH39_TSSR_TX_MSG_CONFIG_REG_VAL_ORDER_RD_TXPD_ON |
878 FH39_TSSR_TX_MSG_CONFIG_REG_VAL_MAX_FRAG_SIZE_128B |
879 FH39_TSSR_TX_MSG_CONFIG_REG_VAL_SNOOP_RD_TFD_ON |
880 FH39_TSSR_TX_MSG_CONFIG_REG_VAL_ORDER_RD_CBB_ON |
881 FH39_TSSR_TX_MSG_CONFIG_REG_VAL_ORDER_RSP_WAIT_TH |
882 FH39_TSSR_TX_MSG_CONFIG_REG_VAL_RSP_WAIT_TH);
Zhu Yib481de92007-09-25 17:54:57 -0700883
Zhu Yib481de92007-09-25 17:54:57 -0700884
885 return 0;
886}
887
888/**
889 * iwl3945_txq_ctx_reset - Reset TX queue context
890 *
891 * Destroys all DMA structures and initialize them again
892 */
Abhijeet Kolekar4a8a4322008-12-19 10:37:28 +0800893static int iwl3945_txq_ctx_reset(struct iwl_priv *priv)
Zhu Yib481de92007-09-25 17:54:57 -0700894{
895 int rc;
896 int txq_id, slots_num;
897
Christoph Hellwigbb8c0932008-01-27 16:41:47 -0800898 iwl3945_hw_txq_ctx_free(priv);
Zhu Yib481de92007-09-25 17:54:57 -0700899
Wey-Yi Guy88804e22009-10-09 13:20:28 -0700900 /* allocate tx queue structure */
901 rc = iwl_alloc_txq_mem(priv);
902 if (rc)
903 return rc;
904
Zhu Yib481de92007-09-25 17:54:57 -0700905 /* Tx CMD queue */
906 rc = iwl3945_tx_reset(priv);
907 if (rc)
908 goto error;
909
910 /* Tx queue(s) */
Reinette Chatre5905a1a2009-07-09 10:33:40 -0700911 for (txq_id = 0; txq_id < priv->hw_params.max_txq_num; txq_id++) {
Johannes Berg13bb9482010-08-23 10:46:33 +0200912 slots_num = (txq_id == IWL39_CMD_QUEUE_NUM) ?
Zhu Yib481de92007-09-25 17:54:57 -0700913 TFD_CMD_SLOTS : TFD_TX_CMD_SLOTS;
Samuel Ortiza8e74e272009-01-23 13:45:14 -0800914 rc = iwl_tx_queue_init(priv, &priv->txq[txq_id], slots_num,
915 txq_id);
Zhu Yib481de92007-09-25 17:54:57 -0700916 if (rc) {
Winkler, Tomas15b16872008-12-19 10:37:33 +0800917 IWL_ERR(priv, "Tx %d queue init failed\n", txq_id);
Zhu Yib481de92007-09-25 17:54:57 -0700918 goto error;
919 }
920 }
921
922 return rc;
923
924 error:
Christoph Hellwigbb8c0932008-01-27 16:41:47 -0800925 iwl3945_hw_txq_ctx_free(priv);
Zhu Yib481de92007-09-25 17:54:57 -0700926 return rc;
927}
928
Ben Cahillfadb3582009-10-23 13:42:21 -0700929
Ben Cahillf33269b2009-10-09 13:20:19 -0700930/*
Ben Cahillfadb3582009-10-23 13:42:21 -0700931 * Start up 3945's basic functionality after it has been reset
932 * (e.g. after platform boot, or shutdown via iwl_apm_stop())
Ben Cahillf33269b2009-10-09 13:20:19 -0700933 * NOTE: This does not load uCode nor start the embedded processor
934 */
Kolekar, Abhijeet01ec6162008-12-19 10:37:38 +0800935static int iwl3945_apm_init(struct iwl_priv *priv)
Zhu Yib481de92007-09-25 17:54:57 -0700936{
Ben Cahillfadb3582009-10-23 13:42:21 -0700937 int ret = iwl_apm_init(priv);
Kolekar, Abhijeet01ec6162008-12-19 10:37:38 +0800938
Ben Cahillf33269b2009-10-09 13:20:19 -0700939 /* Clear APMG (NIC's internal power management) interrupts */
940 iwl_write_prph(priv, APMG_RTC_INT_MSK_REG, 0x0);
941 iwl_write_prph(priv, APMG_RTC_INT_STT_REG, 0xFFFFFFFF);
942
943 /* Reset radio chip */
944 iwl_set_bits_prph(priv, APMG_PS_CTRL_REG, APMG_PS_CTRL_VAL_RESET_REQ);
945 udelay(5);
946 iwl_clear_bits_prph(priv, APMG_PS_CTRL_REG, APMG_PS_CTRL_VAL_RESET_REQ);
947
Kolekar, Abhijeet01ec6162008-12-19 10:37:38 +0800948 return ret;
949}
Zhu Yib481de92007-09-25 17:54:57 -0700950
Kolekar, Abhijeet01ec6162008-12-19 10:37:38 +0800951static void iwl3945_nic_config(struct iwl_priv *priv)
952{
Samuel Ortize6148912009-01-23 13:45:15 -0800953 struct iwl3945_eeprom *eeprom = (struct iwl3945_eeprom *)priv->eeprom;
Kolekar, Abhijeet01ec6162008-12-19 10:37:38 +0800954 unsigned long flags;
955 u8 rev_id = 0;
Zhu Yib481de92007-09-25 17:54:57 -0700956
Zhu Yib481de92007-09-25 17:54:57 -0700957 spin_lock_irqsave(&priv->lock, flags);
958
Abhijeet Kolekar43121432009-05-08 13:44:41 -0700959 /* Determine HW type */
960 pci_read_config_byte(priv->pci_dev, PCI_REVISION_ID, &rev_id);
961
962 IWL_DEBUG_INFO(priv, "HW Revision ID = 0x%X\n", rev_id);
963
Zhu Yib481de92007-09-25 17:54:57 -0700964 if (rev_id & PCI_CFG_REV_ID_BIT_RTP)
Frans Pop91dd6c22010-03-24 14:19:58 -0700965 IWL_DEBUG_INFO(priv, "RTP type\n");
Zhu Yib481de92007-09-25 17:54:57 -0700966 else if (rev_id & PCI_CFG_REV_ID_BIT_BASIC_SKU) {
Tomas Winklere1623442009-01-27 14:27:56 -0800967 IWL_DEBUG_INFO(priv, "3945 RADIO-MB type\n");
Abhijeet Kolekar5d49f492008-12-19 10:37:29 +0800968 iwl_set_bit(priv, CSR_HW_IF_CONFIG_REG,
Tomas Winkler6f83eaa2008-03-04 18:09:28 -0800969 CSR39_HW_IF_CONFIG_REG_BIT_3945_MB);
Zhu Yib481de92007-09-25 17:54:57 -0700970 } else {
Tomas Winklere1623442009-01-27 14:27:56 -0800971 IWL_DEBUG_INFO(priv, "3945 RADIO-MM type\n");
Abhijeet Kolekar5d49f492008-12-19 10:37:29 +0800972 iwl_set_bit(priv, CSR_HW_IF_CONFIG_REG,
Tomas Winkler6f83eaa2008-03-04 18:09:28 -0800973 CSR39_HW_IF_CONFIG_REG_BIT_3945_MM);
Zhu Yib481de92007-09-25 17:54:57 -0700974 }
975
Samuel Ortize6148912009-01-23 13:45:15 -0800976 if (EEPROM_SKU_CAP_OP_MODE_MRC == eeprom->sku_cap) {
Tomas Winklere1623442009-01-27 14:27:56 -0800977 IWL_DEBUG_INFO(priv, "SKU OP mode is mrc\n");
Abhijeet Kolekar5d49f492008-12-19 10:37:29 +0800978 iwl_set_bit(priv, CSR_HW_IF_CONFIG_REG,
Tomas Winkler6f83eaa2008-03-04 18:09:28 -0800979 CSR39_HW_IF_CONFIG_REG_BIT_SKU_MRC);
Zhu Yib481de92007-09-25 17:54:57 -0700980 } else
Tomas Winklere1623442009-01-27 14:27:56 -0800981 IWL_DEBUG_INFO(priv, "SKU OP mode is basic\n");
Zhu Yib481de92007-09-25 17:54:57 -0700982
Samuel Ortize6148912009-01-23 13:45:15 -0800983 if ((eeprom->board_revision & 0xF0) == 0xD0) {
Tomas Winklere1623442009-01-27 14:27:56 -0800984 IWL_DEBUG_INFO(priv, "3945ABG revision is 0x%X\n",
Samuel Ortize6148912009-01-23 13:45:15 -0800985 eeprom->board_revision);
Abhijeet Kolekar5d49f492008-12-19 10:37:29 +0800986 iwl_set_bit(priv, CSR_HW_IF_CONFIG_REG,
Tomas Winkler6f83eaa2008-03-04 18:09:28 -0800987 CSR39_HW_IF_CONFIG_REG_BIT_BOARD_TYPE);
Zhu Yib481de92007-09-25 17:54:57 -0700988 } else {
Tomas Winklere1623442009-01-27 14:27:56 -0800989 IWL_DEBUG_INFO(priv, "3945ABG revision is 0x%X\n",
Samuel Ortize6148912009-01-23 13:45:15 -0800990 eeprom->board_revision);
Abhijeet Kolekar5d49f492008-12-19 10:37:29 +0800991 iwl_clear_bit(priv, CSR_HW_IF_CONFIG_REG,
Tomas Winkler6f83eaa2008-03-04 18:09:28 -0800992 CSR39_HW_IF_CONFIG_REG_BIT_BOARD_TYPE);
Zhu Yib481de92007-09-25 17:54:57 -0700993 }
994
Samuel Ortize6148912009-01-23 13:45:15 -0800995 if (eeprom->almgor_m_version <= 1) {
Abhijeet Kolekar5d49f492008-12-19 10:37:29 +0800996 iwl_set_bit(priv, CSR_HW_IF_CONFIG_REG,
Tomas Winkler6f83eaa2008-03-04 18:09:28 -0800997 CSR39_HW_IF_CONFIG_REG_BITS_SILICON_TYPE_A);
Tomas Winklere1623442009-01-27 14:27:56 -0800998 IWL_DEBUG_INFO(priv, "Card M type A version is 0x%X\n",
Samuel Ortize6148912009-01-23 13:45:15 -0800999 eeprom->almgor_m_version);
Zhu Yib481de92007-09-25 17:54:57 -07001000 } else {
Tomas Winklere1623442009-01-27 14:27:56 -08001001 IWL_DEBUG_INFO(priv, "Card M type B version is 0x%X\n",
Samuel Ortize6148912009-01-23 13:45:15 -08001002 eeprom->almgor_m_version);
Abhijeet Kolekar5d49f492008-12-19 10:37:29 +08001003 iwl_set_bit(priv, CSR_HW_IF_CONFIG_REG,
Tomas Winkler6f83eaa2008-03-04 18:09:28 -08001004 CSR39_HW_IF_CONFIG_REG_BITS_SILICON_TYPE_B);
Zhu Yib481de92007-09-25 17:54:57 -07001005 }
1006 spin_unlock_irqrestore(&priv->lock, flags);
1007
Samuel Ortize6148912009-01-23 13:45:15 -08001008 if (eeprom->sku_cap & EEPROM_SKU_CAP_SW_RF_KILL_ENABLE)
Tomas Winklere1623442009-01-27 14:27:56 -08001009 IWL_DEBUG_RF_KILL(priv, "SW RF KILL supported in EEPROM.\n");
Zhu Yib481de92007-09-25 17:54:57 -07001010
Samuel Ortize6148912009-01-23 13:45:15 -08001011 if (eeprom->sku_cap & EEPROM_SKU_CAP_HW_RF_KILL_ENABLE)
Tomas Winklere1623442009-01-27 14:27:56 -08001012 IWL_DEBUG_RF_KILL(priv, "HW RF KILL supported in EEPROM.\n");
Kolekar, Abhijeet01ec6162008-12-19 10:37:38 +08001013}
1014
1015int iwl3945_hw_nic_init(struct iwl_priv *priv)
1016{
Kolekar, Abhijeet01ec6162008-12-19 10:37:38 +08001017 int rc;
1018 unsigned long flags;
1019 struct iwl_rx_queue *rxq = &priv->rxq;
1020
1021 spin_lock_irqsave(&priv->lock, flags);
1022 priv->cfg->ops->lib->apm_ops.init(priv);
1023 spin_unlock_irqrestore(&priv->lock, flags);
1024
Kolekar, Abhijeet854682e2008-12-19 10:37:39 +08001025 rc = priv->cfg->ops->lib->apm_ops.set_pwr_src(priv, IWL_PWR_SRC_VMAIN);
Abhijeet Kolekar1e680232009-03-17 21:51:50 -07001026 if (rc)
Kolekar, Abhijeet854682e2008-12-19 10:37:39 +08001027 return rc;
1028
Kolekar, Abhijeet01ec6162008-12-19 10:37:38 +08001029 priv->cfg->ops->lib->apm_ops.config(priv);
Zhu Yib481de92007-09-25 17:54:57 -07001030
1031 /* Allocate the RX queue, or reset if it is already allocated */
1032 if (!rxq->bd) {
Winkler, Tomas51af3d32008-12-22 11:31:23 +08001033 rc = iwl_rx_queue_alloc(priv);
Zhu Yib481de92007-09-25 17:54:57 -07001034 if (rc) {
Winkler, Tomas15b16872008-12-19 10:37:33 +08001035 IWL_ERR(priv, "Unable to initialize Rx queue\n");
Zhu Yib481de92007-09-25 17:54:57 -07001036 return -ENOMEM;
1037 }
1038 } else
Reinette Chatredf833b12009-04-21 10:55:48 -07001039 iwl3945_rx_queue_reset(priv, rxq);
Zhu Yib481de92007-09-25 17:54:57 -07001040
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001041 iwl3945_rx_replenish(priv);
Zhu Yib481de92007-09-25 17:54:57 -07001042
1043 iwl3945_rx_init(priv, rxq);
1044
Zhu Yib481de92007-09-25 17:54:57 -07001045
1046 /* Look at using this instead:
1047 rxq->need_update = 1;
Winkler, Tomas141c43a2009-01-08 10:19:53 -08001048 iwl_rx_queue_update_write_ptr(priv, rxq);
Zhu Yib481de92007-09-25 17:54:57 -07001049 */
1050
Abhijeet Kolekar5d49f492008-12-19 10:37:29 +08001051 iwl_write_direct32(priv, FH39_RCSR_WPTR(0), rxq->write & ~7);
Zhu Yib481de92007-09-25 17:54:57 -07001052
1053 rc = iwl3945_txq_ctx_reset(priv);
1054 if (rc)
1055 return rc;
1056
1057 set_bit(STATUS_INIT, &priv->status);
1058
1059 return 0;
1060}
1061
1062/**
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001063 * iwl3945_hw_txq_ctx_free - Free TXQ Context
Zhu Yib481de92007-09-25 17:54:57 -07001064 *
1065 * Destroy all TX DMA queues and structures
1066 */
Abhijeet Kolekar4a8a4322008-12-19 10:37:28 +08001067void iwl3945_hw_txq_ctx_free(struct iwl_priv *priv)
Zhu Yib481de92007-09-25 17:54:57 -07001068{
1069 int txq_id;
1070
1071 /* Tx queues */
Wey-Yi Guy88804e22009-10-09 13:20:28 -07001072 if (priv->txq)
1073 for (txq_id = 0; txq_id < priv->hw_params.max_txq_num;
1074 txq_id++)
Johannes Berg13bb9482010-08-23 10:46:33 +02001075 if (txq_id == IWL39_CMD_QUEUE_NUM)
Wey-Yi Guy88804e22009-10-09 13:20:28 -07001076 iwl_cmd_queue_free(priv);
1077 else
1078 iwl_tx_queue_free(priv, txq_id);
Abhijeet Kolekar3e5d2382009-03-17 21:51:49 -07001079
Wey-Yi Guy88804e22009-10-09 13:20:28 -07001080 /* free tx queue structure */
1081 iwl_free_txq_mem(priv);
Zhu Yib481de92007-09-25 17:54:57 -07001082}
1083
Abhijeet Kolekar4a8a4322008-12-19 10:37:28 +08001084void iwl3945_hw_txq_ctx_stop(struct iwl_priv *priv)
Zhu Yib481de92007-09-25 17:54:57 -07001085{
Tomas Winklerbddadf82008-12-19 10:37:01 +08001086 int txq_id;
Zhu Yib481de92007-09-25 17:54:57 -07001087
1088 /* stop SCD */
Abhijeet Kolekar5d49f492008-12-19 10:37:29 +08001089 iwl_write_prph(priv, ALM_SCD_MODE_REG, 0);
Abhijeet Kolekar1f809892009-10-16 14:25:49 -07001090 iwl_write_prph(priv, ALM_SCD_TXFACT_REG, 0);
Zhu Yib481de92007-09-25 17:54:57 -07001091
1092 /* reset TFD queues */
Reinette Chatre5905a1a2009-07-09 10:33:40 -07001093 for (txq_id = 0; txq_id < priv->hw_params.max_txq_num; txq_id++) {
Abhijeet Kolekar5d49f492008-12-19 10:37:29 +08001094 iwl_write_direct32(priv, FH39_TCSR_CONFIG(txq_id), 0x0);
1095 iwl_poll_direct_bit(priv, FH39_TSSR_TX_STATUS,
Tomas Winklerbddadf82008-12-19 10:37:01 +08001096 FH39_TSSR_TX_STATUS_REG_MSK_CHNL_IDLE(txq_id),
Zhu Yib481de92007-09-25 17:54:57 -07001097 1000);
1098 }
1099
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001100 iwl3945_hw_txq_ctx_free(priv);
Zhu Yib481de92007-09-25 17:54:57 -07001101}
1102
Zhu Yib481de92007-09-25 17:54:57 -07001103/**
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001104 * iwl3945_hw_reg_adjust_power_by_temp
Ian Schrambbc58072007-10-25 17:15:28 +08001105 * return index delta into power gain settings table
1106*/
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001107static int iwl3945_hw_reg_adjust_power_by_temp(int new_reading, int old_reading)
Zhu Yib481de92007-09-25 17:54:57 -07001108{
1109 return (new_reading - old_reading) * (-11) / 100;
1110}
1111
1112/**
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001113 * iwl3945_hw_reg_temp_out_of_range - Keep temperature in sane range
Zhu Yib481de92007-09-25 17:54:57 -07001114 */
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001115static inline int iwl3945_hw_reg_temp_out_of_range(int temperature)
Zhu Yib481de92007-09-25 17:54:57 -07001116{
Tomas Winkler3ac7f142008-07-21 02:40:14 +03001117 return ((temperature < -260) || (temperature > 25)) ? 1 : 0;
Zhu Yib481de92007-09-25 17:54:57 -07001118}
1119
Abhijeet Kolekar4a8a4322008-12-19 10:37:28 +08001120int iwl3945_hw_get_temperature(struct iwl_priv *priv)
Zhu Yib481de92007-09-25 17:54:57 -07001121{
Abhijeet Kolekar5d49f492008-12-19 10:37:29 +08001122 return iwl_read32(priv, CSR_UCODE_DRV_GP2);
Zhu Yib481de92007-09-25 17:54:57 -07001123}
1124
1125/**
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001126 * iwl3945_hw_reg_txpower_get_temperature
Ian Schrambbc58072007-10-25 17:15:28 +08001127 * get the current temperature by reading from NIC
1128*/
Abhijeet Kolekar4a8a4322008-12-19 10:37:28 +08001129static int iwl3945_hw_reg_txpower_get_temperature(struct iwl_priv *priv)
Zhu Yib481de92007-09-25 17:54:57 -07001130{
Samuel Ortize6148912009-01-23 13:45:15 -08001131 struct iwl3945_eeprom *eeprom = (struct iwl3945_eeprom *)priv->eeprom;
Zhu Yib481de92007-09-25 17:54:57 -07001132 int temperature;
1133
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001134 temperature = iwl3945_hw_get_temperature(priv);
Zhu Yib481de92007-09-25 17:54:57 -07001135
1136 /* driver's okay range is -260 to +25.
1137 * human readable okay range is 0 to +285 */
Tomas Winklere1623442009-01-27 14:27:56 -08001138 IWL_DEBUG_INFO(priv, "Temperature: %d\n", temperature + IWL_TEMP_CONVERT);
Zhu Yib481de92007-09-25 17:54:57 -07001139
1140 /* handle insane temp reading */
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001141 if (iwl3945_hw_reg_temp_out_of_range(temperature)) {
Winkler, Tomas15b16872008-12-19 10:37:33 +08001142 IWL_ERR(priv, "Error bad temperature value %d\n", temperature);
Zhu Yib481de92007-09-25 17:54:57 -07001143
1144 /* if really really hot(?),
1145 * substitute the 3rd band/group's temp measured at factory */
1146 if (priv->last_temperature > 100)
Samuel Ortize6148912009-01-23 13:45:15 -08001147 temperature = eeprom->groups[2].temperature;
Zhu Yib481de92007-09-25 17:54:57 -07001148 else /* else use most recent "sane" value from driver */
1149 temperature = priv->last_temperature;
1150 }
1151
1152 return temperature; /* raw, not "human readable" */
1153}
1154
1155/* Adjust Txpower only if temperature variance is greater than threshold.
1156 *
1157 * Both are lower than older versions' 9 degrees */
1158#define IWL_TEMPERATURE_LIMIT_TIMER 6
1159
1160/**
1161 * is_temp_calib_needed - determines if new calibration is needed
1162 *
1163 * records new temperature in tx_mgr->temperature.
1164 * replaces tx_mgr->last_temperature *only* if calib needed
1165 * (assumes caller will actually do the calibration!). */
Abhijeet Kolekar4a8a4322008-12-19 10:37:28 +08001166static int is_temp_calib_needed(struct iwl_priv *priv)
Zhu Yib481de92007-09-25 17:54:57 -07001167{
1168 int temp_diff;
1169
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001170 priv->temperature = iwl3945_hw_reg_txpower_get_temperature(priv);
Zhu Yib481de92007-09-25 17:54:57 -07001171 temp_diff = priv->temperature - priv->last_temperature;
1172
1173 /* get absolute value */
1174 if (temp_diff < 0) {
Tomas Winklere1623442009-01-27 14:27:56 -08001175 IWL_DEBUG_POWER(priv, "Getting cooler, delta %d,\n", temp_diff);
Zhu Yib481de92007-09-25 17:54:57 -07001176 temp_diff = -temp_diff;
1177 } else if (temp_diff == 0)
Tomas Winklere1623442009-01-27 14:27:56 -08001178 IWL_DEBUG_POWER(priv, "Same temp,\n");
Zhu Yib481de92007-09-25 17:54:57 -07001179 else
Tomas Winklere1623442009-01-27 14:27:56 -08001180 IWL_DEBUG_POWER(priv, "Getting warmer, delta %d,\n", temp_diff);
Zhu Yib481de92007-09-25 17:54:57 -07001181
1182 /* if we don't need calibration, *don't* update last_temperature */
1183 if (temp_diff < IWL_TEMPERATURE_LIMIT_TIMER) {
Tomas Winklere1623442009-01-27 14:27:56 -08001184 IWL_DEBUG_POWER(priv, "Timed thermal calib not needed\n");
Zhu Yib481de92007-09-25 17:54:57 -07001185 return 0;
1186 }
1187
Tomas Winklere1623442009-01-27 14:27:56 -08001188 IWL_DEBUG_POWER(priv, "Timed thermal calib needed\n");
Zhu Yib481de92007-09-25 17:54:57 -07001189
1190 /* assume that caller will actually do calib ...
1191 * update the "last temperature" value */
1192 priv->last_temperature = priv->temperature;
1193 return 1;
1194}
1195
1196#define IWL_MAX_GAIN_ENTRIES 78
1197#define IWL_CCK_FROM_OFDM_POWER_DIFF -5
1198#define IWL_CCK_FROM_OFDM_INDEX_DIFF (10)
1199
1200/* radio and DSP power table, each step is 1/2 dB.
1201 * 1st number is for RF analog gain, 2nd number is for DSP pre-DAC gain. */
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001202static struct iwl3945_tx_power power_gain_table[2][IWL_MAX_GAIN_ENTRIES] = {
Zhu Yib481de92007-09-25 17:54:57 -07001203 {
1204 {251, 127}, /* 2.4 GHz, highest power */
1205 {251, 127},
1206 {251, 127},
1207 {251, 127},
1208 {251, 125},
1209 {251, 110},
1210 {251, 105},
1211 {251, 98},
1212 {187, 125},
1213 {187, 115},
1214 {187, 108},
1215 {187, 99},
1216 {243, 119},
1217 {243, 111},
1218 {243, 105},
1219 {243, 97},
1220 {243, 92},
1221 {211, 106},
1222 {211, 100},
1223 {179, 120},
1224 {179, 113},
1225 {179, 107},
1226 {147, 125},
1227 {147, 119},
1228 {147, 112},
1229 {147, 106},
1230 {147, 101},
1231 {147, 97},
1232 {147, 91},
1233 {115, 107},
1234 {235, 121},
1235 {235, 115},
1236 {235, 109},
1237 {203, 127},
1238 {203, 121},
1239 {203, 115},
1240 {203, 108},
1241 {203, 102},
1242 {203, 96},
1243 {203, 92},
1244 {171, 110},
1245 {171, 104},
1246 {171, 98},
1247 {139, 116},
1248 {227, 125},
1249 {227, 119},
1250 {227, 113},
1251 {227, 107},
1252 {227, 101},
1253 {227, 96},
1254 {195, 113},
1255 {195, 106},
1256 {195, 102},
1257 {195, 95},
1258 {163, 113},
1259 {163, 106},
1260 {163, 102},
1261 {163, 95},
1262 {131, 113},
1263 {131, 106},
1264 {131, 102},
1265 {131, 95},
1266 {99, 113},
1267 {99, 106},
1268 {99, 102},
1269 {99, 95},
1270 {67, 113},
1271 {67, 106},
1272 {67, 102},
1273 {67, 95},
1274 {35, 113},
1275 {35, 106},
1276 {35, 102},
1277 {35, 95},
1278 {3, 113},
1279 {3, 106},
1280 {3, 102},
1281 {3, 95} }, /* 2.4 GHz, lowest power */
1282 {
1283 {251, 127}, /* 5.x GHz, highest power */
1284 {251, 120},
1285 {251, 114},
1286 {219, 119},
1287 {219, 101},
1288 {187, 113},
1289 {187, 102},
1290 {155, 114},
1291 {155, 103},
1292 {123, 117},
1293 {123, 107},
1294 {123, 99},
1295 {123, 92},
1296 {91, 108},
1297 {59, 125},
1298 {59, 118},
1299 {59, 109},
1300 {59, 102},
1301 {59, 96},
1302 {59, 90},
1303 {27, 104},
1304 {27, 98},
1305 {27, 92},
1306 {115, 118},
1307 {115, 111},
1308 {115, 104},
1309 {83, 126},
1310 {83, 121},
1311 {83, 113},
1312 {83, 105},
1313 {83, 99},
1314 {51, 118},
1315 {51, 111},
1316 {51, 104},
1317 {51, 98},
1318 {19, 116},
1319 {19, 109},
1320 {19, 102},
1321 {19, 98},
1322 {19, 93},
1323 {171, 113},
1324 {171, 107},
1325 {171, 99},
1326 {139, 120},
1327 {139, 113},
1328 {139, 107},
1329 {139, 99},
1330 {107, 120},
1331 {107, 113},
1332 {107, 107},
1333 {107, 99},
1334 {75, 120},
1335 {75, 113},
1336 {75, 107},
1337 {75, 99},
1338 {43, 120},
1339 {43, 113},
1340 {43, 107},
1341 {43, 99},
1342 {11, 120},
1343 {11, 113},
1344 {11, 107},
1345 {11, 99},
1346 {131, 107},
1347 {131, 99},
1348 {99, 120},
1349 {99, 113},
1350 {99, 107},
1351 {99, 99},
1352 {67, 120},
1353 {67, 113},
1354 {67, 107},
1355 {67, 99},
1356 {35, 120},
1357 {35, 113},
1358 {35, 107},
1359 {35, 99},
1360 {3, 120} } /* 5.x GHz, lowest power */
1361};
1362
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001363static inline u8 iwl3945_hw_reg_fix_power_index(int index)
Zhu Yib481de92007-09-25 17:54:57 -07001364{
1365 if (index < 0)
1366 return 0;
1367 if (index >= IWL_MAX_GAIN_ENTRIES)
1368 return IWL_MAX_GAIN_ENTRIES - 1;
1369 return (u8) index;
1370}
1371
1372/* Kick off thermal recalibration check every 60 seconds */
1373#define REG_RECALIB_PERIOD (60)
1374
1375/**
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001376 * iwl3945_hw_reg_set_scan_power - Set Tx power for scan probe requests
Zhu Yib481de92007-09-25 17:54:57 -07001377 *
1378 * Set (in our channel info database) the direct scan Tx power for 1 Mbit (CCK)
1379 * or 6 Mbit (OFDM) rates.
1380 */
Abhijeet Kolekar4a8a4322008-12-19 10:37:28 +08001381static void iwl3945_hw_reg_set_scan_power(struct iwl_priv *priv, u32 scan_tbl_index,
Zhu Yib481de92007-09-25 17:54:57 -07001382 s32 rate_index, const s8 *clip_pwrs,
Samuel Ortizd20b3c62008-12-19 10:37:15 +08001383 struct iwl_channel_info *ch_info,
Zhu Yib481de92007-09-25 17:54:57 -07001384 int band_index)
1385{
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001386 struct iwl3945_scan_power_info *scan_power_info;
Zhu Yib481de92007-09-25 17:54:57 -07001387 s8 power;
1388 u8 power_index;
1389
1390 scan_power_info = &ch_info->scan_pwr_info[scan_tbl_index];
1391
1392 /* use this channel group's 6Mbit clipping/saturation pwr,
1393 * but cap at regulatory scan power restriction (set during init
1394 * based on eeprom channel data) for this channel. */
Mohamed Abbas14577f22007-11-12 11:37:42 +08001395 power = min(ch_info->scan_power, clip_pwrs[IWL_RATE_6M_INDEX_TABLE]);
Zhu Yib481de92007-09-25 17:54:57 -07001396
1397 /* further limit to user's max power preference.
1398 * FIXME: Other spectrum management power limitations do not
1399 * seem to apply?? */
Winkler, Tomas62ea9c52009-01-19 15:30:29 -08001400 power = min(power, priv->tx_power_user_lmt);
Zhu Yib481de92007-09-25 17:54:57 -07001401 scan_power_info->requested_power = power;
1402
1403 /* find difference between new scan *power* and current "normal"
1404 * Tx *power* for 6Mb. Use this difference (x2) to adjust the
1405 * current "normal" temperature-compensated Tx power *index* for
1406 * this rate (1Mb or 6Mb) to yield new temp-compensated scan power
1407 * *index*. */
1408 power_index = ch_info->power_info[rate_index].power_table_index
1409 - (power - ch_info->power_info
Mohamed Abbas14577f22007-11-12 11:37:42 +08001410 [IWL_RATE_6M_INDEX_TABLE].requested_power) * 2;
Zhu Yib481de92007-09-25 17:54:57 -07001411
1412 /* store reference index that we use when adjusting *all* scan
1413 * powers. So we can accommodate user (all channel) or spectrum
1414 * management (single channel) power changes "between" temperature
1415 * feedback compensation procedures.
1416 * don't force fit this reference index into gain table; it may be a
1417 * negative number. This will help avoid errors when we're at
1418 * the lower bounds (highest gains, for warmest temperatures)
1419 * of the table. */
1420
1421 /* don't exceed table bounds for "real" setting */
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001422 power_index = iwl3945_hw_reg_fix_power_index(power_index);
Zhu Yib481de92007-09-25 17:54:57 -07001423
1424 scan_power_info->power_table_index = power_index;
1425 scan_power_info->tpc.tx_gain =
1426 power_gain_table[band_index][power_index].tx_gain;
1427 scan_power_info->tpc.dsp_atten =
1428 power_gain_table[band_index][power_index].dsp_atten;
1429}
1430
1431/**
Samuel Ortiz75bcfae2009-01-23 13:45:11 -08001432 * iwl3945_send_tx_power - fill in Tx Power command with gain settings
Zhu Yib481de92007-09-25 17:54:57 -07001433 *
1434 * Configures power settings for all rates for the current channel,
1435 * using values from channel info struct, and send to NIC
1436 */
Winkler, Tomasdfb39e82009-01-27 14:27:54 -08001437static int iwl3945_send_tx_power(struct iwl_priv *priv)
Zhu Yib481de92007-09-25 17:54:57 -07001438{
Mohamed Abbas14577f22007-11-12 11:37:42 +08001439 int rate_idx, i;
Samuel Ortizd20b3c62008-12-19 10:37:15 +08001440 const struct iwl_channel_info *ch_info = NULL;
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001441 struct iwl3945_txpowertable_cmd txpower = {
Johannes Berg246ed352010-08-23 10:46:32 +02001442 .channel = priv->contexts[IWL_RXON_CTX_BSS].active.channel,
Zhu Yib481de92007-09-25 17:54:57 -07001443 };
Johannes Berg246ed352010-08-23 10:46:32 +02001444 u16 chan;
1445
1446 chan = le16_to_cpu(priv->contexts[IWL_RXON_CTX_BSS].active.channel);
Zhu Yib481de92007-09-25 17:54:57 -07001447
Johannes Berg8318d782008-01-24 19:38:38 +01001448 txpower.band = (priv->band == IEEE80211_BAND_5GHZ) ? 0 : 1;
Johannes Berg246ed352010-08-23 10:46:32 +02001449 ch_info = iwl_get_channel_info(priv, priv->band, chan);
Zhu Yib481de92007-09-25 17:54:57 -07001450 if (!ch_info) {
Winkler, Tomas15b16872008-12-19 10:37:33 +08001451 IWL_ERR(priv,
1452 "Failed to get channel info for channel %d [%d]\n",
Johannes Berg246ed352010-08-23 10:46:32 +02001453 chan, priv->band);
Zhu Yib481de92007-09-25 17:54:57 -07001454 return -EINVAL;
1455 }
1456
1457 if (!is_channel_valid(ch_info)) {
Tomas Winklere1623442009-01-27 14:27:56 -08001458 IWL_DEBUG_POWER(priv, "Not calling TX_PWR_TABLE_CMD on "
Zhu Yib481de92007-09-25 17:54:57 -07001459 "non-Tx channel.\n");
1460 return 0;
1461 }
1462
1463 /* fill cmd with power settings for all rates for current channel */
Mohamed Abbas14577f22007-11-12 11:37:42 +08001464 /* Fill OFDM rate */
1465 for (rate_idx = IWL_FIRST_OFDM_RATE, i = 0;
Samuel Ortizd9829a62008-12-19 10:37:12 +08001466 rate_idx <= IWL39_LAST_OFDM_RATE; rate_idx++, i++) {
Mohamed Abbas14577f22007-11-12 11:37:42 +08001467
1468 txpower.power[i].tpc = ch_info->power_info[i].tpc;
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001469 txpower.power[i].rate = iwl3945_rates[rate_idx].plcp;
Zhu Yib481de92007-09-25 17:54:57 -07001470
Tomas Winklere1623442009-01-27 14:27:56 -08001471 IWL_DEBUG_POWER(priv, "ch %d:%d rf %d dsp %3d rate code 0x%02x\n",
Zhu Yib481de92007-09-25 17:54:57 -07001472 le16_to_cpu(txpower.channel),
1473 txpower.band,
Mohamed Abbas14577f22007-11-12 11:37:42 +08001474 txpower.power[i].tpc.tx_gain,
1475 txpower.power[i].tpc.dsp_atten,
1476 txpower.power[i].rate);
1477 }
1478 /* Fill CCK rates */
1479 for (rate_idx = IWL_FIRST_CCK_RATE;
1480 rate_idx <= IWL_LAST_CCK_RATE; rate_idx++, i++) {
1481 txpower.power[i].tpc = ch_info->power_info[i].tpc;
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001482 txpower.power[i].rate = iwl3945_rates[rate_idx].plcp;
Mohamed Abbas14577f22007-11-12 11:37:42 +08001483
Tomas Winklere1623442009-01-27 14:27:56 -08001484 IWL_DEBUG_POWER(priv, "ch %d:%d rf %d dsp %3d rate code 0x%02x\n",
Mohamed Abbas14577f22007-11-12 11:37:42 +08001485 le16_to_cpu(txpower.channel),
1486 txpower.band,
1487 txpower.power[i].tpc.tx_gain,
1488 txpower.power[i].tpc.dsp_atten,
1489 txpower.power[i].rate);
Zhu Yib481de92007-09-25 17:54:57 -07001490 }
1491
Samuel Ortiz518099a2009-01-19 15:30:27 -08001492 return iwl_send_cmd_pdu(priv, REPLY_TX_PWR_TABLE_CMD,
1493 sizeof(struct iwl3945_txpowertable_cmd),
1494 &txpower);
Zhu Yib481de92007-09-25 17:54:57 -07001495
1496}
1497
1498/**
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001499 * iwl3945_hw_reg_set_new_power - Configures power tables at new levels
Zhu Yib481de92007-09-25 17:54:57 -07001500 * @ch_info: Channel to update. Uses power_info.requested_power.
1501 *
1502 * Replace requested_power and base_power_index ch_info fields for
1503 * one channel.
1504 *
1505 * Called if user or spectrum management changes power preferences.
1506 * Takes into account h/w and modulation limitations (clip power).
1507 *
1508 * This does *not* send anything to NIC, just sets up ch_info for one channel.
1509 *
1510 * NOTE: reg_compensate_for_temperature_dif() *must* be run after this to
1511 * properly fill out the scan powers, and actual h/w gain settings,
1512 * and send changes to NIC
1513 */
Abhijeet Kolekar4a8a4322008-12-19 10:37:28 +08001514static int iwl3945_hw_reg_set_new_power(struct iwl_priv *priv,
Samuel Ortizd20b3c62008-12-19 10:37:15 +08001515 struct iwl_channel_info *ch_info)
Zhu Yib481de92007-09-25 17:54:57 -07001516{
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001517 struct iwl3945_channel_power_info *power_info;
Zhu Yib481de92007-09-25 17:54:57 -07001518 int power_changed = 0;
1519 int i;
1520 const s8 *clip_pwrs;
1521 int power;
1522
1523 /* Get this chnlgrp's rate-to-max/clip-powers table */
Johannes Berg67d613a2010-02-17 02:39:19 -08001524 clip_pwrs = priv->_3945.clip_groups[ch_info->group_index].clip_powers;
Zhu Yib481de92007-09-25 17:54:57 -07001525
1526 /* Get this channel's rate-to-current-power settings table */
1527 power_info = ch_info->power_info;
1528
1529 /* update OFDM Txpower settings */
Mohamed Abbas14577f22007-11-12 11:37:42 +08001530 for (i = IWL_RATE_6M_INDEX_TABLE; i <= IWL_RATE_54M_INDEX_TABLE;
Zhu Yib481de92007-09-25 17:54:57 -07001531 i++, ++power_info) {
1532 int delta_idx;
1533
1534 /* limit new power to be no more than h/w capability */
1535 power = min(ch_info->curr_txpow, clip_pwrs[i]);
1536 if (power == power_info->requested_power)
1537 continue;
1538
1539 /* find difference between old and new requested powers,
1540 * update base (non-temp-compensated) power index */
1541 delta_idx = (power - power_info->requested_power) * 2;
1542 power_info->base_power_index -= delta_idx;
1543
1544 /* save new requested power value */
1545 power_info->requested_power = power;
1546
1547 power_changed = 1;
1548 }
1549
1550 /* update CCK Txpower settings, based on OFDM 12M setting ...
1551 * ... all CCK power settings for a given channel are the *same*. */
1552 if (power_changed) {
1553 power =
Mohamed Abbas14577f22007-11-12 11:37:42 +08001554 ch_info->power_info[IWL_RATE_12M_INDEX_TABLE].
Zhu Yib481de92007-09-25 17:54:57 -07001555 requested_power + IWL_CCK_FROM_OFDM_POWER_DIFF;
1556
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001557 /* do all CCK rates' iwl3945_channel_power_info structures */
Mohamed Abbas14577f22007-11-12 11:37:42 +08001558 for (i = IWL_RATE_1M_INDEX_TABLE; i <= IWL_RATE_11M_INDEX_TABLE; i++) {
Zhu Yib481de92007-09-25 17:54:57 -07001559 power_info->requested_power = power;
1560 power_info->base_power_index =
Mohamed Abbas14577f22007-11-12 11:37:42 +08001561 ch_info->power_info[IWL_RATE_12M_INDEX_TABLE].
Zhu Yib481de92007-09-25 17:54:57 -07001562 base_power_index + IWL_CCK_FROM_OFDM_INDEX_DIFF;
1563 ++power_info;
1564 }
1565 }
1566
1567 return 0;
1568}
1569
1570/**
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001571 * iwl3945_hw_reg_get_ch_txpower_limit - returns new power limit for channel
Zhu Yib481de92007-09-25 17:54:57 -07001572 *
1573 * NOTE: Returned power limit may be less (but not more) than requested,
1574 * based strictly on regulatory (eeprom and spectrum mgt) limitations
1575 * (no consideration for h/w clipping limitations).
1576 */
Samuel Ortizd20b3c62008-12-19 10:37:15 +08001577static int iwl3945_hw_reg_get_ch_txpower_limit(struct iwl_channel_info *ch_info)
Zhu Yib481de92007-09-25 17:54:57 -07001578{
1579 s8 max_power;
1580
1581#if 0
1582 /* if we're using TGd limits, use lower of TGd or EEPROM */
1583 if (ch_info->tgd_data.max_power != 0)
1584 max_power = min(ch_info->tgd_data.max_power,
1585 ch_info->eeprom.max_power_avg);
1586
1587 /* else just use EEPROM limits */
1588 else
1589#endif
1590 max_power = ch_info->eeprom.max_power_avg;
1591
1592 return min(max_power, ch_info->max_power_avg);
1593}
1594
1595/**
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001596 * iwl3945_hw_reg_comp_txpower_temp - Compensate for temperature
Zhu Yib481de92007-09-25 17:54:57 -07001597 *
1598 * Compensate txpower settings of *all* channels for temperature.
1599 * This only accounts for the difference between current temperature
1600 * and the factory calibration temperatures, and bases the new settings
1601 * on the channel's base_power_index.
1602 *
1603 * If RxOn is "associated", this sends the new Txpower to NIC!
1604 */
Abhijeet Kolekar4a8a4322008-12-19 10:37:28 +08001605static int iwl3945_hw_reg_comp_txpower_temp(struct iwl_priv *priv)
Zhu Yib481de92007-09-25 17:54:57 -07001606{
Samuel Ortizd20b3c62008-12-19 10:37:15 +08001607 struct iwl_channel_info *ch_info = NULL;
Samuel Ortize6148912009-01-23 13:45:15 -08001608 struct iwl3945_eeprom *eeprom = (struct iwl3945_eeprom *)priv->eeprom;
Zhu Yib481de92007-09-25 17:54:57 -07001609 int delta_index;
1610 const s8 *clip_pwrs; /* array of h/w max power levels for each rate */
1611 u8 a_band;
1612 u8 rate_index;
1613 u8 scan_tbl_index;
1614 u8 i;
1615 int ref_temp;
1616 int temperature = priv->temperature;
1617
Wey-Yi Guy4e7033e2010-04-27 14:33:33 -07001618 if (priv->disable_tx_power_cal ||
1619 test_bit(STATUS_SCANNING, &priv->status)) {
1620 /* do not perform tx power calibration */
1621 return 0;
1622 }
Zhu Yib481de92007-09-25 17:54:57 -07001623 /* set up new Tx power info for each and every channel, 2.4 and 5.x */
1624 for (i = 0; i < priv->channel_count; i++) {
1625 ch_info = &priv->channel_info[i];
1626 a_band = is_channel_a_band(ch_info);
1627
1628 /* Get this chnlgrp's factory calibration temperature */
Samuel Ortize6148912009-01-23 13:45:15 -08001629 ref_temp = (s16)eeprom->groups[ch_info->group_index].
Zhu Yib481de92007-09-25 17:54:57 -07001630 temperature;
1631
Tomas Winklera96a27f2008-10-23 23:48:56 -07001632 /* get power index adjustment based on current and factory
Zhu Yib481de92007-09-25 17:54:57 -07001633 * temps */
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001634 delta_index = iwl3945_hw_reg_adjust_power_by_temp(temperature,
Zhu Yib481de92007-09-25 17:54:57 -07001635 ref_temp);
1636
1637 /* set tx power value for all rates, OFDM and CCK */
1638 for (rate_index = 0; rate_index < IWL_RATE_COUNT;
1639 rate_index++) {
1640 int power_idx =
1641 ch_info->power_info[rate_index].base_power_index;
1642
1643 /* temperature compensate */
1644 power_idx += delta_index;
1645
1646 /* stay within table range */
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001647 power_idx = iwl3945_hw_reg_fix_power_index(power_idx);
Zhu Yib481de92007-09-25 17:54:57 -07001648 ch_info->power_info[rate_index].
1649 power_table_index = (u8) power_idx;
1650 ch_info->power_info[rate_index].tpc =
1651 power_gain_table[a_band][power_idx];
1652 }
1653
1654 /* Get this chnlgrp's rate-to-max/clip-powers table */
Johannes Berg67d613a2010-02-17 02:39:19 -08001655 clip_pwrs = priv->_3945.clip_groups[ch_info->group_index].clip_powers;
Zhu Yib481de92007-09-25 17:54:57 -07001656
1657 /* set scan tx power, 1Mbit for CCK, 6Mbit for OFDM */
1658 for (scan_tbl_index = 0;
1659 scan_tbl_index < IWL_NUM_SCAN_RATES; scan_tbl_index++) {
1660 s32 actual_index = (scan_tbl_index == 0) ?
Mohamed Abbas14577f22007-11-12 11:37:42 +08001661 IWL_RATE_1M_INDEX_TABLE : IWL_RATE_6M_INDEX_TABLE;
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001662 iwl3945_hw_reg_set_scan_power(priv, scan_tbl_index,
Zhu Yib481de92007-09-25 17:54:57 -07001663 actual_index, clip_pwrs,
1664 ch_info, a_band);
1665 }
1666 }
1667
1668 /* send Txpower command for current channel to ucode */
Samuel Ortiz75bcfae2009-01-23 13:45:11 -08001669 return priv->cfg->ops->lib->send_tx_power(priv);
Zhu Yib481de92007-09-25 17:54:57 -07001670}
1671
Abhijeet Kolekar4a8a4322008-12-19 10:37:28 +08001672int iwl3945_hw_reg_set_txpower(struct iwl_priv *priv, s8 power)
Zhu Yib481de92007-09-25 17:54:57 -07001673{
Samuel Ortizd20b3c62008-12-19 10:37:15 +08001674 struct iwl_channel_info *ch_info;
Zhu Yib481de92007-09-25 17:54:57 -07001675 s8 max_power;
1676 u8 a_band;
1677 u8 i;
1678
Winkler, Tomas62ea9c52009-01-19 15:30:29 -08001679 if (priv->tx_power_user_lmt == power) {
Tomas Winklere1623442009-01-27 14:27:56 -08001680 IWL_DEBUG_POWER(priv, "Requested Tx power same as current "
Zhu Yib481de92007-09-25 17:54:57 -07001681 "limit: %ddBm.\n", power);
1682 return 0;
1683 }
1684
Tomas Winklere1623442009-01-27 14:27:56 -08001685 IWL_DEBUG_POWER(priv, "Setting upper limit clamp to %ddBm.\n", power);
Winkler, Tomas62ea9c52009-01-19 15:30:29 -08001686 priv->tx_power_user_lmt = power;
Zhu Yib481de92007-09-25 17:54:57 -07001687
1688 /* set up new Tx powers for each and every channel, 2.4 and 5.x */
1689
1690 for (i = 0; i < priv->channel_count; i++) {
1691 ch_info = &priv->channel_info[i];
1692 a_band = is_channel_a_band(ch_info);
1693
1694 /* find minimum power of all user and regulatory constraints
1695 * (does not consider h/w clipping limitations) */
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001696 max_power = iwl3945_hw_reg_get_ch_txpower_limit(ch_info);
Zhu Yib481de92007-09-25 17:54:57 -07001697 max_power = min(power, max_power);
1698 if (max_power != ch_info->curr_txpow) {
1699 ch_info->curr_txpow = max_power;
1700
1701 /* this considers the h/w clipping limitations */
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001702 iwl3945_hw_reg_set_new_power(priv, ch_info);
Zhu Yib481de92007-09-25 17:54:57 -07001703 }
1704 }
1705
1706 /* update txpower settings for all channels,
1707 * send to NIC if associated. */
1708 is_temp_calib_needed(priv);
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001709 iwl3945_hw_reg_comp_txpower_temp(priv);
Zhu Yib481de92007-09-25 17:54:57 -07001710
1711 return 0;
1712}
1713
Johannes Berg246ed352010-08-23 10:46:32 +02001714static int iwl3945_send_rxon_assoc(struct iwl_priv *priv,
1715 struct iwl_rxon_context *ctx)
Abhijeet Kolekar5bbe2332009-04-08 11:26:35 -07001716{
1717 int rc = 0;
Zhu Yi2f301222009-10-09 17:19:45 +08001718 struct iwl_rx_packet *pkt;
Abhijeet Kolekar5bbe2332009-04-08 11:26:35 -07001719 struct iwl3945_rxon_assoc_cmd rxon_assoc;
1720 struct iwl_host_cmd cmd = {
1721 .id = REPLY_RXON_ASSOC,
1722 .len = sizeof(rxon_assoc),
Johannes Bergc2acea82009-07-24 11:13:05 -07001723 .flags = CMD_WANT_SKB,
Abhijeet Kolekar5bbe2332009-04-08 11:26:35 -07001724 .data = &rxon_assoc,
1725 };
Johannes Berg246ed352010-08-23 10:46:32 +02001726 const struct iwl_rxon_cmd *rxon1 = &ctx->staging;
1727 const struct iwl_rxon_cmd *rxon2 = &ctx->active;
Abhijeet Kolekar5bbe2332009-04-08 11:26:35 -07001728
1729 if ((rxon1->flags == rxon2->flags) &&
1730 (rxon1->filter_flags == rxon2->filter_flags) &&
1731 (rxon1->cck_basic_rates == rxon2->cck_basic_rates) &&
1732 (rxon1->ofdm_basic_rates == rxon2->ofdm_basic_rates)) {
1733 IWL_DEBUG_INFO(priv, "Using current RXON_ASSOC. Not resending.\n");
1734 return 0;
1735 }
1736
Johannes Berg246ed352010-08-23 10:46:32 +02001737 rxon_assoc.flags = ctx->staging.flags;
1738 rxon_assoc.filter_flags = ctx->staging.filter_flags;
1739 rxon_assoc.ofdm_basic_rates = ctx->staging.ofdm_basic_rates;
1740 rxon_assoc.cck_basic_rates = ctx->staging.cck_basic_rates;
Abhijeet Kolekar5bbe2332009-04-08 11:26:35 -07001741 rxon_assoc.reserved = 0;
1742
1743 rc = iwl_send_cmd_sync(priv, &cmd);
1744 if (rc)
1745 return rc;
1746
Zhu Yi2f301222009-10-09 17:19:45 +08001747 pkt = (struct iwl_rx_packet *)cmd.reply_page;
1748 if (pkt->hdr.flags & IWL_CMD_FAILED_MSK) {
Abhijeet Kolekar5bbe2332009-04-08 11:26:35 -07001749 IWL_ERR(priv, "Bad return from REPLY_RXON_ASSOC command\n");
1750 rc = -EIO;
1751 }
1752
Zhu Yi64a76b52009-12-10 14:37:21 -08001753 iwl_free_pages(priv, cmd.reply_page);
Abhijeet Kolekar5bbe2332009-04-08 11:26:35 -07001754
1755 return rc;
1756}
1757
Abhijeet Kolekare0158e62009-04-08 11:26:37 -07001758/**
1759 * iwl3945_commit_rxon - commit staging_rxon to hardware
1760 *
1761 * The RXON command in staging_rxon is committed to the hardware and
1762 * the active_rxon structure is updated with the new data. This
1763 * function correctly transitions out of the RXON_ASSOC_MSK state if
1764 * a HW tune is required based on the RXON structure changes.
1765 */
Johannes Berg8289e072010-09-22 18:01:57 +02001766int iwl3945_commit_rxon(struct iwl_priv *priv, struct iwl_rxon_context *ctx)
Abhijeet Kolekare0158e62009-04-08 11:26:37 -07001767{
1768 /* cast away the const for active_rxon in this function */
Johannes Berg246ed352010-08-23 10:46:32 +02001769 struct iwl3945_rxon_cmd *active_rxon = (void *)&ctx->active;
1770 struct iwl3945_rxon_cmd *staging_rxon = (void *)&ctx->staging;
Abhijeet Kolekare0158e62009-04-08 11:26:37 -07001771 int rc = 0;
Johannes Berg246ed352010-08-23 10:46:32 +02001772 bool new_assoc = !!(staging_rxon->filter_flags & RXON_FILTER_ASSOC_MSK);
Abhijeet Kolekare0158e62009-04-08 11:26:37 -07001773
1774 if (!iwl_is_alive(priv))
1775 return -1;
1776
1777 /* always get timestamp with Rx frame */
1778 staging_rxon->flags |= RXON_FLG_TSF2HOST_MSK;
1779
1780 /* select antenna */
1781 staging_rxon->flags &=
1782 ~(RXON_FLG_DIS_DIV_MSK | RXON_FLG_ANT_SEL_MSK);
1783 staging_rxon->flags |= iwl3945_get_antenna_flags(priv);
1784
Johannes Berg246ed352010-08-23 10:46:32 +02001785 rc = iwl_check_rxon_cmd(priv, ctx);
Abhijeet Kolekare0158e62009-04-08 11:26:37 -07001786 if (rc) {
1787 IWL_ERR(priv, "Invalid RXON configuration. Not committing.\n");
1788 return -EINVAL;
1789 }
1790
1791 /* If we don't need to send a full RXON, we can use
1792 * iwl3945_rxon_assoc_cmd which is used to reconfigure filter
1793 * and other flags for the current radio configuration. */
Johannes Berg246ed352010-08-23 10:46:32 +02001794 if (!iwl_full_rxon_required(priv, &priv->contexts[IWL_RXON_CTX_BSS])) {
1795 rc = iwl_send_rxon_assoc(priv,
1796 &priv->contexts[IWL_RXON_CTX_BSS]);
Abhijeet Kolekare0158e62009-04-08 11:26:37 -07001797 if (rc) {
1798 IWL_ERR(priv, "Error setting RXON_ASSOC "
1799 "configuration (%d).\n", rc);
1800 return rc;
1801 }
1802
1803 memcpy(active_rxon, staging_rxon, sizeof(*active_rxon));
1804
1805 return 0;
1806 }
1807
1808 /* If we are currently associated and the new config requires
1809 * an RXON_ASSOC and the new config wants the associated mask enabled,
1810 * we must clear the associated from the active configuration
1811 * before we apply the new config */
Johannes Berg246ed352010-08-23 10:46:32 +02001812 if (iwl_is_associated(priv, IWL_RXON_CTX_BSS) && new_assoc) {
Abhijeet Kolekare0158e62009-04-08 11:26:37 -07001813 IWL_DEBUG_INFO(priv, "Toggling associated bit on current RXON\n");
1814 active_rxon->filter_flags &= ~RXON_FILTER_ASSOC_MSK;
1815
1816 /*
1817 * reserved4 and 5 could have been filled by the iwlcore code.
1818 * Let's clear them before pushing to the 3945.
1819 */
1820 active_rxon->reserved4 = 0;
1821 active_rxon->reserved5 = 0;
1822 rc = iwl_send_cmd_pdu(priv, REPLY_RXON,
1823 sizeof(struct iwl3945_rxon_cmd),
Johannes Berg246ed352010-08-23 10:46:32 +02001824 &priv->contexts[IWL_RXON_CTX_BSS].active);
Abhijeet Kolekare0158e62009-04-08 11:26:37 -07001825
1826 /* If the mask clearing failed then we set
1827 * active_rxon back to what it was previously */
1828 if (rc) {
1829 active_rxon->filter_flags |= RXON_FILTER_ASSOC_MSK;
1830 IWL_ERR(priv, "Error clearing ASSOC_MSK on current "
1831 "configuration (%d).\n", rc);
1832 return rc;
1833 }
Johannes Bergdcef7322010-08-27 08:55:52 -07001834 iwl_clear_ucode_stations(priv,
1835 &priv->contexts[IWL_RXON_CTX_BSS]);
1836 iwl_restore_stations(priv, &priv->contexts[IWL_RXON_CTX_BSS]);
Abhijeet Kolekare0158e62009-04-08 11:26:37 -07001837 }
1838
1839 IWL_DEBUG_INFO(priv, "Sending RXON\n"
1840 "* with%s RXON_FILTER_ASSOC_MSK\n"
1841 "* channel = %d\n"
1842 "* bssid = %pM\n",
1843 (new_assoc ? "" : "out"),
1844 le16_to_cpu(staging_rxon->channel),
1845 staging_rxon->bssid_addr);
1846
1847 /*
1848 * reserved4 and 5 could have been filled by the iwlcore code.
1849 * Let's clear them before pushing to the 3945.
1850 */
1851 staging_rxon->reserved4 = 0;
1852 staging_rxon->reserved5 = 0;
1853
Johannes Berg246ed352010-08-23 10:46:32 +02001854 iwl_set_rxon_hwcrypto(priv, ctx, !iwl3945_mod_params.sw_crypto);
Abhijeet Kolekare0158e62009-04-08 11:26:37 -07001855
1856 /* Apply the new configuration */
1857 rc = iwl_send_cmd_pdu(priv, REPLY_RXON,
1858 sizeof(struct iwl3945_rxon_cmd),
1859 staging_rxon);
1860 if (rc) {
1861 IWL_ERR(priv, "Error setting new configuration (%d).\n", rc);
1862 return rc;
1863 }
1864
1865 memcpy(active_rxon, staging_rxon, sizeof(*active_rxon));
1866
Reinette Chatre7e246192010-02-18 22:58:32 -08001867 if (!new_assoc) {
Johannes Bergdcef7322010-08-27 08:55:52 -07001868 iwl_clear_ucode_stations(priv,
1869 &priv->contexts[IWL_RXON_CTX_BSS]);
1870 iwl_restore_stations(priv, &priv->contexts[IWL_RXON_CTX_BSS]);
Reinette Chatre7e246192010-02-18 22:58:32 -08001871 }
Abhijeet Kolekare0158e62009-04-08 11:26:37 -07001872
1873 /* If we issue a new RXON command which required a tune then we must
1874 * send a new TXPOWER command or we won't be able to Tx any frames */
1875 rc = priv->cfg->ops->lib->send_tx_power(priv);
1876 if (rc) {
1877 IWL_ERR(priv, "Error setting Tx power (%d).\n", rc);
1878 return rc;
1879 }
1880
Abhijeet Kolekare0158e62009-04-08 11:26:37 -07001881 /* Init the hardware's rate fallback order based on the band */
1882 rc = iwl3945_init_hw_rate_table(priv);
1883 if (rc) {
1884 IWL_ERR(priv, "Error setting HW rate table: %02X\n", rc);
1885 return -EIO;
1886 }
1887
1888 return 0;
1889}
1890
Zhu Yib481de92007-09-25 17:54:57 -07001891/**
1892 * iwl3945_reg_txpower_periodic - called when time to check our temperature.
1893 *
1894 * -- reset periodic timer
1895 * -- see if temp has changed enough to warrant re-calibration ... if so:
1896 * -- correct coeffs for temp (can reset temp timer)
1897 * -- save this temp as "last",
1898 * -- send new set of gain settings to NIC
1899 * NOTE: This should continue working, even when we're not associated,
1900 * so we can keep our internal table of scan powers current. */
Abhijeet Kolekar4a8a4322008-12-19 10:37:28 +08001901void iwl3945_reg_txpower_periodic(struct iwl_priv *priv)
Zhu Yib481de92007-09-25 17:54:57 -07001902{
1903 /* This will kick in the "brute force"
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001904 * iwl3945_hw_reg_comp_txpower_temp() below */
Zhu Yib481de92007-09-25 17:54:57 -07001905 if (!is_temp_calib_needed(priv))
1906 goto reschedule;
1907
1908 /* Set up a new set of temp-adjusted TxPowers, send to NIC.
1909 * This is based *only* on current temperature,
1910 * ignoring any previous power measurements */
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001911 iwl3945_hw_reg_comp_txpower_temp(priv);
Zhu Yib481de92007-09-25 17:54:57 -07001912
1913 reschedule:
1914 queue_delayed_work(priv->workqueue,
Johannes Bergee525d12010-01-21 06:09:28 -08001915 &priv->_3945.thermal_periodic, REG_RECALIB_PERIOD * HZ);
Zhu Yib481de92007-09-25 17:54:57 -07001916}
1917
Christoph Hellwig416e1432007-10-25 17:15:49 +08001918static void iwl3945_bg_reg_txpower_periodic(struct work_struct *work)
Zhu Yib481de92007-09-25 17:54:57 -07001919{
Abhijeet Kolekar4a8a4322008-12-19 10:37:28 +08001920 struct iwl_priv *priv = container_of(work, struct iwl_priv,
Johannes Bergee525d12010-01-21 06:09:28 -08001921 _3945.thermal_periodic.work);
Zhu Yib481de92007-09-25 17:54:57 -07001922
1923 if (test_bit(STATUS_EXIT_PENDING, &priv->status))
1924 return;
1925
1926 mutex_lock(&priv->mutex);
1927 iwl3945_reg_txpower_periodic(priv);
1928 mutex_unlock(&priv->mutex);
1929}
1930
1931/**
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001932 * iwl3945_hw_reg_get_ch_grp_index - find the channel-group index (0-4)
Zhu Yib481de92007-09-25 17:54:57 -07001933 * for the channel.
1934 *
1935 * This function is used when initializing channel-info structs.
1936 *
1937 * NOTE: These channel groups do *NOT* match the bands above!
1938 * These channel groups are based on factory-tested channels;
1939 * on A-band, EEPROM's "group frequency" entries represent the top
1940 * channel in each group 1-4. Group 5 All B/G channels are in group 0.
1941 */
Abhijeet Kolekar4a8a4322008-12-19 10:37:28 +08001942static u16 iwl3945_hw_reg_get_ch_grp_index(struct iwl_priv *priv,
Samuel Ortizd20b3c62008-12-19 10:37:15 +08001943 const struct iwl_channel_info *ch_info)
Zhu Yib481de92007-09-25 17:54:57 -07001944{
Samuel Ortize6148912009-01-23 13:45:15 -08001945 struct iwl3945_eeprom *eeprom = (struct iwl3945_eeprom *)priv->eeprom;
1946 struct iwl3945_eeprom_txpower_group *ch_grp = &eeprom->groups[0];
Zhu Yib481de92007-09-25 17:54:57 -07001947 u8 group;
1948 u16 group_index = 0; /* based on factory calib frequencies */
1949 u8 grp_channel;
1950
1951 /* Find the group index for the channel ... don't use index 1(?) */
1952 if (is_channel_a_band(ch_info)) {
1953 for (group = 1; group < 5; group++) {
1954 grp_channel = ch_grp[group].group_channel;
1955 if (ch_info->channel <= grp_channel) {
1956 group_index = group;
1957 break;
1958 }
1959 }
1960 /* group 4 has a few channels *above* its factory cal freq */
1961 if (group == 5)
1962 group_index = 4;
1963 } else
1964 group_index = 0; /* 2.4 GHz, group 0 */
1965
Tomas Winklere1623442009-01-27 14:27:56 -08001966 IWL_DEBUG_POWER(priv, "Chnl %d mapped to grp %d\n", ch_info->channel,
Zhu Yib481de92007-09-25 17:54:57 -07001967 group_index);
1968 return group_index;
1969}
1970
1971/**
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001972 * iwl3945_hw_reg_get_matched_power_index - Interpolate to get nominal index
Zhu Yib481de92007-09-25 17:54:57 -07001973 *
1974 * Interpolate to get nominal (i.e. at factory calibration temperature) index
1975 * into radio/DSP gain settings table for requested power.
1976 */
Abhijeet Kolekar4a8a4322008-12-19 10:37:28 +08001977static int iwl3945_hw_reg_get_matched_power_index(struct iwl_priv *priv,
Zhu Yib481de92007-09-25 17:54:57 -07001978 s8 requested_power,
1979 s32 setting_index, s32 *new_index)
1980{
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001981 const struct iwl3945_eeprom_txpower_group *chnl_grp = NULL;
Samuel Ortize6148912009-01-23 13:45:15 -08001982 struct iwl3945_eeprom *eeprom = (struct iwl3945_eeprom *)priv->eeprom;
Zhu Yib481de92007-09-25 17:54:57 -07001983 s32 index0, index1;
1984 s32 power = 2 * requested_power;
1985 s32 i;
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001986 const struct iwl3945_eeprom_txpower_sample *samples;
Zhu Yib481de92007-09-25 17:54:57 -07001987 s32 gains0, gains1;
1988 s32 res;
1989 s32 denominator;
1990
Samuel Ortize6148912009-01-23 13:45:15 -08001991 chnl_grp = &eeprom->groups[setting_index];
Zhu Yib481de92007-09-25 17:54:57 -07001992 samples = chnl_grp->samples;
1993 for (i = 0; i < 5; i++) {
1994 if (power == samples[i].power) {
1995 *new_index = samples[i].gain_index;
1996 return 0;
1997 }
1998 }
1999
2000 if (power > samples[1].power) {
2001 index0 = 0;
2002 index1 = 1;
2003 } else if (power > samples[2].power) {
2004 index0 = 1;
2005 index1 = 2;
2006 } else if (power > samples[3].power) {
2007 index0 = 2;
2008 index1 = 3;
2009 } else {
2010 index0 = 3;
2011 index1 = 4;
2012 }
2013
2014 denominator = (s32) samples[index1].power - (s32) samples[index0].power;
2015 if (denominator == 0)
2016 return -EINVAL;
2017 gains0 = (s32) samples[index0].gain_index * (1 << 19);
2018 gains1 = (s32) samples[index1].gain_index * (1 << 19);
2019 res = gains0 + (gains1 - gains0) *
2020 ((s32) power - (s32) samples[index0].power) / denominator +
2021 (1 << 18);
2022 *new_index = res >> 19;
2023 return 0;
2024}
2025
Abhijeet Kolekar4a8a4322008-12-19 10:37:28 +08002026static void iwl3945_hw_reg_init_channel_groups(struct iwl_priv *priv)
Zhu Yib481de92007-09-25 17:54:57 -07002027{
2028 u32 i;
2029 s32 rate_index;
Samuel Ortize6148912009-01-23 13:45:15 -08002030 struct iwl3945_eeprom *eeprom = (struct iwl3945_eeprom *)priv->eeprom;
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08002031 const struct iwl3945_eeprom_txpower_group *group;
Zhu Yib481de92007-09-25 17:54:57 -07002032
Tomas Winklere1623442009-01-27 14:27:56 -08002033 IWL_DEBUG_POWER(priv, "Initializing factory calib info from EEPROM\n");
Zhu Yib481de92007-09-25 17:54:57 -07002034
2035 for (i = 0; i < IWL_NUM_TX_CALIB_GROUPS; i++) {
2036 s8 *clip_pwrs; /* table of power levels for each rate */
2037 s8 satur_pwr; /* saturation power for each chnl group */
Samuel Ortize6148912009-01-23 13:45:15 -08002038 group = &eeprom->groups[i];
Zhu Yib481de92007-09-25 17:54:57 -07002039
2040 /* sanity check on factory saturation power value */
2041 if (group->saturation_power < 40) {
Winkler, Tomas39aadf82008-12-19 10:37:32 +08002042 IWL_WARN(priv, "Error: saturation power is %d, "
Zhu Yib481de92007-09-25 17:54:57 -07002043 "less than minimum expected 40\n",
2044 group->saturation_power);
2045 return;
2046 }
2047
2048 /*
2049 * Derive requested power levels for each rate, based on
2050 * hardware capabilities (saturation power for band).
2051 * Basic value is 3dB down from saturation, with further
2052 * power reductions for highest 3 data rates. These
2053 * backoffs provide headroom for high rate modulation
2054 * power peaks, without too much distortion (clipping).
2055 */
2056 /* we'll fill in this array with h/w max power levels */
Johannes Berg67d613a2010-02-17 02:39:19 -08002057 clip_pwrs = (s8 *) priv->_3945.clip_groups[i].clip_powers;
Zhu Yib481de92007-09-25 17:54:57 -07002058
2059 /* divide factory saturation power by 2 to find -3dB level */
2060 satur_pwr = (s8) (group->saturation_power >> 1);
2061
2062 /* fill in channel group's nominal powers for each rate */
2063 for (rate_index = 0;
Reinette Chatre1d79e532010-02-26 11:01:36 -08002064 rate_index < IWL_RATE_COUNT_3945; rate_index++, clip_pwrs++) {
Zhu Yib481de92007-09-25 17:54:57 -07002065 switch (rate_index) {
Mohamed Abbas14577f22007-11-12 11:37:42 +08002066 case IWL_RATE_36M_INDEX_TABLE:
Zhu Yib481de92007-09-25 17:54:57 -07002067 if (i == 0) /* B/G */
2068 *clip_pwrs = satur_pwr;
2069 else /* A */
2070 *clip_pwrs = satur_pwr - 5;
2071 break;
Mohamed Abbas14577f22007-11-12 11:37:42 +08002072 case IWL_RATE_48M_INDEX_TABLE:
Zhu Yib481de92007-09-25 17:54:57 -07002073 if (i == 0)
2074 *clip_pwrs = satur_pwr - 7;
2075 else
2076 *clip_pwrs = satur_pwr - 10;
2077 break;
Mohamed Abbas14577f22007-11-12 11:37:42 +08002078 case IWL_RATE_54M_INDEX_TABLE:
Zhu Yib481de92007-09-25 17:54:57 -07002079 if (i == 0)
2080 *clip_pwrs = satur_pwr - 9;
2081 else
2082 *clip_pwrs = satur_pwr - 12;
2083 break;
2084 default:
2085 *clip_pwrs = satur_pwr;
2086 break;
2087 }
2088 }
2089 }
2090}
2091
2092/**
2093 * iwl3945_txpower_set_from_eeprom - Set channel power info based on EEPROM
2094 *
2095 * Second pass (during init) to set up priv->channel_info
2096 *
2097 * Set up Tx-power settings in our channel info database for each VALID
2098 * (for this geo/SKU) channel, at all Tx data rates, based on eeprom values
2099 * and current temperature.
2100 *
2101 * Since this is based on current temperature (at init time), these values may
2102 * not be valid for very long, but it gives us a starting/default point,
2103 * and allows us to active (i.e. using Tx) scan.
2104 *
2105 * This does *not* write values to NIC, just sets up our internal table.
2106 */
Abhijeet Kolekar4a8a4322008-12-19 10:37:28 +08002107int iwl3945_txpower_set_from_eeprom(struct iwl_priv *priv)
Zhu Yib481de92007-09-25 17:54:57 -07002108{
Samuel Ortizd20b3c62008-12-19 10:37:15 +08002109 struct iwl_channel_info *ch_info = NULL;
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08002110 struct iwl3945_channel_power_info *pwr_info;
Samuel Ortize6148912009-01-23 13:45:15 -08002111 struct iwl3945_eeprom *eeprom = (struct iwl3945_eeprom *)priv->eeprom;
Zhu Yib481de92007-09-25 17:54:57 -07002112 int delta_index;
2113 u8 rate_index;
2114 u8 scan_tbl_index;
2115 const s8 *clip_pwrs; /* array of power levels for each rate */
2116 u8 gain, dsp_atten;
2117 s8 power;
2118 u8 pwr_index, base_pwr_index, a_band;
2119 u8 i;
2120 int temperature;
2121
2122 /* save temperature reference,
2123 * so we can determine next time to calibrate */
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08002124 temperature = iwl3945_hw_reg_txpower_get_temperature(priv);
Zhu Yib481de92007-09-25 17:54:57 -07002125 priv->last_temperature = temperature;
2126
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08002127 iwl3945_hw_reg_init_channel_groups(priv);
Zhu Yib481de92007-09-25 17:54:57 -07002128
2129 /* initialize Tx power info for each and every channel, 2.4 and 5.x */
2130 for (i = 0, ch_info = priv->channel_info; i < priv->channel_count;
2131 i++, ch_info++) {
2132 a_band = is_channel_a_band(ch_info);
2133 if (!is_channel_valid(ch_info))
2134 continue;
2135
2136 /* find this channel's channel group (*not* "band") index */
2137 ch_info->group_index =
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08002138 iwl3945_hw_reg_get_ch_grp_index(priv, ch_info);
Zhu Yib481de92007-09-25 17:54:57 -07002139
2140 /* Get this chnlgrp's rate->max/clip-powers table */
Johannes Berg67d613a2010-02-17 02:39:19 -08002141 clip_pwrs = priv->_3945.clip_groups[ch_info->group_index].clip_powers;
Zhu Yib481de92007-09-25 17:54:57 -07002142
2143 /* calculate power index *adjustment* value according to
2144 * diff between current temperature and factory temperature */
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08002145 delta_index = iwl3945_hw_reg_adjust_power_by_temp(temperature,
Samuel Ortize6148912009-01-23 13:45:15 -08002146 eeprom->groups[ch_info->group_index].
Zhu Yib481de92007-09-25 17:54:57 -07002147 temperature);
2148
Tomas Winklere1623442009-01-27 14:27:56 -08002149 IWL_DEBUG_POWER(priv, "Delta index for channel %d: %d [%d]\n",
Zhu Yib481de92007-09-25 17:54:57 -07002150 ch_info->channel, delta_index, temperature +
2151 IWL_TEMP_CONVERT);
2152
2153 /* set tx power value for all OFDM rates */
2154 for (rate_index = 0; rate_index < IWL_OFDM_RATES;
2155 rate_index++) {
John W. Linville25a4cce2009-01-12 14:44:52 -05002156 s32 uninitialized_var(power_idx);
Zhu Yib481de92007-09-25 17:54:57 -07002157 int rc;
2158
2159 /* use channel group's clip-power table,
2160 * but don't exceed channel's max power */
2161 s8 pwr = min(ch_info->max_power_avg,
2162 clip_pwrs[rate_index]);
2163
2164 pwr_info = &ch_info->power_info[rate_index];
2165
2166 /* get base (i.e. at factory-measured temperature)
2167 * power table index for this rate's power */
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08002168 rc = iwl3945_hw_reg_get_matched_power_index(priv, pwr,
Zhu Yib481de92007-09-25 17:54:57 -07002169 ch_info->group_index,
2170 &power_idx);
2171 if (rc) {
Winkler, Tomas15b16872008-12-19 10:37:33 +08002172 IWL_ERR(priv, "Invalid power index\n");
Zhu Yib481de92007-09-25 17:54:57 -07002173 return rc;
2174 }
2175 pwr_info->base_power_index = (u8) power_idx;
2176
2177 /* temperature compensate */
2178 power_idx += delta_index;
2179
2180 /* stay within range of gain table */
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08002181 power_idx = iwl3945_hw_reg_fix_power_index(power_idx);
Zhu Yib481de92007-09-25 17:54:57 -07002182
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08002183 /* fill 1 OFDM rate's iwl3945_channel_power_info struct */
Zhu Yib481de92007-09-25 17:54:57 -07002184 pwr_info->requested_power = pwr;
2185 pwr_info->power_table_index = (u8) power_idx;
2186 pwr_info->tpc.tx_gain =
2187 power_gain_table[a_band][power_idx].tx_gain;
2188 pwr_info->tpc.dsp_atten =
2189 power_gain_table[a_band][power_idx].dsp_atten;
2190 }
2191
2192 /* set tx power for CCK rates, based on OFDM 12 Mbit settings*/
Mohamed Abbas14577f22007-11-12 11:37:42 +08002193 pwr_info = &ch_info->power_info[IWL_RATE_12M_INDEX_TABLE];
Zhu Yib481de92007-09-25 17:54:57 -07002194 power = pwr_info->requested_power +
2195 IWL_CCK_FROM_OFDM_POWER_DIFF;
2196 pwr_index = pwr_info->power_table_index +
2197 IWL_CCK_FROM_OFDM_INDEX_DIFF;
2198 base_pwr_index = pwr_info->base_power_index +
2199 IWL_CCK_FROM_OFDM_INDEX_DIFF;
2200
2201 /* stay within table range */
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08002202 pwr_index = iwl3945_hw_reg_fix_power_index(pwr_index);
Zhu Yib481de92007-09-25 17:54:57 -07002203 gain = power_gain_table[a_band][pwr_index].tx_gain;
2204 dsp_atten = power_gain_table[a_band][pwr_index].dsp_atten;
2205
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08002206 /* fill each CCK rate's iwl3945_channel_power_info structure
Zhu Yib481de92007-09-25 17:54:57 -07002207 * NOTE: All CCK-rate Txpwrs are the same for a given chnl!
2208 * NOTE: CCK rates start at end of OFDM rates! */
Mohamed Abbas14577f22007-11-12 11:37:42 +08002209 for (rate_index = 0;
2210 rate_index < IWL_CCK_RATES; rate_index++) {
2211 pwr_info = &ch_info->power_info[rate_index+IWL_OFDM_RATES];
Zhu Yib481de92007-09-25 17:54:57 -07002212 pwr_info->requested_power = power;
2213 pwr_info->power_table_index = pwr_index;
2214 pwr_info->base_power_index = base_pwr_index;
2215 pwr_info->tpc.tx_gain = gain;
2216 pwr_info->tpc.dsp_atten = dsp_atten;
2217 }
2218
2219 /* set scan tx power, 1Mbit for CCK, 6Mbit for OFDM */
2220 for (scan_tbl_index = 0;
2221 scan_tbl_index < IWL_NUM_SCAN_RATES; scan_tbl_index++) {
2222 s32 actual_index = (scan_tbl_index == 0) ?
Mohamed Abbas14577f22007-11-12 11:37:42 +08002223 IWL_RATE_1M_INDEX_TABLE : IWL_RATE_6M_INDEX_TABLE;
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08002224 iwl3945_hw_reg_set_scan_power(priv, scan_tbl_index,
Zhu Yib481de92007-09-25 17:54:57 -07002225 actual_index, clip_pwrs, ch_info, a_band);
2226 }
2227 }
2228
2229 return 0;
2230}
2231
Abhijeet Kolekar4a8a4322008-12-19 10:37:28 +08002232int iwl3945_hw_rxq_stop(struct iwl_priv *priv)
Zhu Yib481de92007-09-25 17:54:57 -07002233{
2234 int rc;
Zhu Yib481de92007-09-25 17:54:57 -07002235
Abhijeet Kolekar5d49f492008-12-19 10:37:29 +08002236 iwl_write_direct32(priv, FH39_RCSR_CONFIG(0), 0);
2237 rc = iwl_poll_direct_bit(priv, FH39_RSSR_STATUS,
Tomas Winklerbddadf82008-12-19 10:37:01 +08002238 FH39_RSSR_CHNL0_RX_STATUS_CHNL_IDLE, 1000);
Zhu Yib481de92007-09-25 17:54:57 -07002239 if (rc < 0)
Winkler, Tomas15b16872008-12-19 10:37:33 +08002240 IWL_ERR(priv, "Can't stop Rx DMA.\n");
Zhu Yib481de92007-09-25 17:54:57 -07002241
Zhu Yib481de92007-09-25 17:54:57 -07002242 return 0;
2243}
2244
Samuel Ortiz188cf6c2008-12-22 11:31:16 +08002245int iwl3945_hw_tx_queue_init(struct iwl_priv *priv, struct iwl_tx_queue *txq)
Zhu Yib481de92007-09-25 17:54:57 -07002246{
Zhu Yib481de92007-09-25 17:54:57 -07002247 int txq_id = txq->q.id;
2248
Johannes Bergee525d12010-01-21 06:09:28 -08002249 struct iwl3945_shared *shared_data = priv->_3945.shared_virt;
Zhu Yib481de92007-09-25 17:54:57 -07002250
2251 shared_data->tx_base_ptr[txq_id] = cpu_to_le32((u32)txq->q.dma_addr);
2252
Abhijeet Kolekar5d49f492008-12-19 10:37:29 +08002253 iwl_write_direct32(priv, FH39_CBCC_CTRL(txq_id), 0);
2254 iwl_write_direct32(priv, FH39_CBCC_BASE(txq_id), 0);
Zhu Yib481de92007-09-25 17:54:57 -07002255
Abhijeet Kolekar5d49f492008-12-19 10:37:29 +08002256 iwl_write_direct32(priv, FH39_TCSR_CONFIG(txq_id),
Tomas Winklerbddadf82008-12-19 10:37:01 +08002257 FH39_TCSR_TX_CONFIG_REG_VAL_CIRQ_RTC_NOINT |
2258 FH39_TCSR_TX_CONFIG_REG_VAL_MSG_MODE_TXF |
2259 FH39_TCSR_TX_CONFIG_REG_VAL_CIRQ_HOST_IFTFD |
2260 FH39_TCSR_TX_CONFIG_REG_VAL_DMA_CREDIT_ENABLE_VAL |
2261 FH39_TCSR_TX_CONFIG_REG_VAL_DMA_CHNL_ENABLE);
Zhu Yib481de92007-09-25 17:54:57 -07002262
2263 /* fake read to flush all prev. writes */
Abhijeet Kolekar5d49f492008-12-19 10:37:29 +08002264 iwl_read32(priv, FH39_TSSR_CBB_BASE);
Zhu Yib481de92007-09-25 17:54:57 -07002265
2266 return 0;
2267}
2268
Kolekar, Abhijeet42427b42008-12-22 11:31:15 +08002269/*
2270 * HCMD utils
2271 */
2272static u16 iwl3945_get_hcmd_size(u8 cmd_id, u16 len)
2273{
2274 switch (cmd_id) {
2275 case REPLY_RXON:
Winkler, Tomasd25aabb2009-01-27 14:27:58 -08002276 return sizeof(struct iwl3945_rxon_cmd);
2277 case POWER_TABLE_CMD:
2278 return sizeof(struct iwl3945_powertable_cmd);
Kolekar, Abhijeet42427b42008-12-22 11:31:15 +08002279 default:
2280 return len;
2281 }
2282}
2283
Tomas Winklerc587de02009-06-03 11:44:07 -07002284
Samuel Ortiz17f841c2009-01-23 13:45:20 -08002285static u16 iwl3945_build_addsta_hcmd(const struct iwl_addsta_cmd *cmd, u8 *data)
2286{
Tomas Winklerc587de02009-06-03 11:44:07 -07002287 struct iwl3945_addsta_cmd *addsta = (struct iwl3945_addsta_cmd *)data;
2288 addsta->mode = cmd->mode;
2289 memcpy(&addsta->sta, &cmd->sta, sizeof(struct sta_id_modify));
2290 memcpy(&addsta->key, &cmd->key, sizeof(struct iwl4965_keyinfo));
2291 addsta->station_flags = cmd->station_flags;
2292 addsta->station_flags_msk = cmd->station_flags_msk;
2293 addsta->tid_disable_tx = cpu_to_le16(0);
2294 addsta->rate_n_flags = cmd->rate_n_flags;
2295 addsta->add_immediate_ba_tid = cmd->add_immediate_ba_tid;
2296 addsta->remove_immediate_ba_tid = cmd->remove_immediate_ba_tid;
2297 addsta->add_immediate_ba_ssn = cmd->add_immediate_ba_ssn;
2298
2299 return (u16)sizeof(struct iwl3945_addsta_cmd);
Samuel Ortiz17f841c2009-01-23 13:45:20 -08002300}
2301
Johannes Berga30e3112010-09-22 18:02:01 +02002302static int iwl3945_add_bssid_station(struct iwl_priv *priv,
2303 const u8 *addr, u8 *sta_id_r)
2304{
2305 struct iwl_rxon_context *ctx = &priv->contexts[IWL_RXON_CTX_BSS];
2306 int ret;
2307 u8 sta_id;
2308 unsigned long flags;
2309
2310 if (sta_id_r)
2311 *sta_id_r = IWL_INVALID_STATION;
2312
2313 ret = iwl_add_station_common(priv, ctx, addr, 0, NULL, &sta_id);
2314 if (ret) {
2315 IWL_ERR(priv, "Unable to add station %pM\n", addr);
2316 return ret;
2317 }
2318
2319 if (sta_id_r)
2320 *sta_id_r = sta_id;
2321
2322 spin_lock_irqsave(&priv->sta_lock, flags);
2323 priv->stations[sta_id].used |= IWL_STA_LOCAL;
2324 spin_unlock_irqrestore(&priv->sta_lock, flags);
2325
2326 return 0;
2327}
Johannes Berg1fa61b22010-04-28 08:44:52 -07002328static int iwl3945_manage_ibss_station(struct iwl_priv *priv,
2329 struct ieee80211_vif *vif, bool add)
2330{
Johannes Bergfd1af152010-04-30 11:30:43 -07002331 struct iwl_vif_priv *vif_priv = (void *)vif->drv_priv;
Johannes Berg1fa61b22010-04-28 08:44:52 -07002332 int ret;
2333
Johannes Berg1fa61b22010-04-28 08:44:52 -07002334 if (add) {
Johannes Berga30e3112010-09-22 18:02:01 +02002335 ret = iwl3945_add_bssid_station(priv, vif->bss_conf.bssid,
2336 &vif_priv->ibss_bssid_sta_id);
Johannes Berg1fa61b22010-04-28 08:44:52 -07002337 if (ret)
2338 return ret;
2339
Johannes Bergfd1af152010-04-30 11:30:43 -07002340 iwl3945_sync_sta(priv, vif_priv->ibss_bssid_sta_id,
Johannes Berg1fa61b22010-04-28 08:44:52 -07002341 (priv->band == IEEE80211_BAND_5GHZ) ?
Reinette Chatre9c5ac092010-05-05 02:26:06 -07002342 IWL_RATE_6M_PLCP : IWL_RATE_1M_PLCP);
Johannes Bergfd1af152010-04-30 11:30:43 -07002343 iwl3945_rate_scale_init(priv->hw, vif_priv->ibss_bssid_sta_id);
Johannes Berg1fa61b22010-04-28 08:44:52 -07002344
2345 return 0;
2346 }
2347
Johannes Bergfd1af152010-04-30 11:30:43 -07002348 return iwl_remove_station(priv, vif_priv->ibss_bssid_sta_id,
2349 vif->bss_conf.bssid);
Johannes Berg1fa61b22010-04-28 08:44:52 -07002350}
Tomas Winklerc587de02009-06-03 11:44:07 -07002351
Zhu Yib481de92007-09-25 17:54:57 -07002352/**
2353 * iwl3945_init_hw_rate_table - Initialize the hardware rate fallback table
2354 */
Abhijeet Kolekar4a8a4322008-12-19 10:37:28 +08002355int iwl3945_init_hw_rate_table(struct iwl_priv *priv)
Zhu Yib481de92007-09-25 17:54:57 -07002356{
Mohamed Abbas14577f22007-11-12 11:37:42 +08002357 int rc, i, index, prev_index;
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08002358 struct iwl3945_rate_scaling_cmd rate_cmd = {
Zhu Yib481de92007-09-25 17:54:57 -07002359 .reserved = {0, 0, 0},
2360 };
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08002361 struct iwl3945_rate_scaling_info *table = rate_cmd.table;
Zhu Yib481de92007-09-25 17:54:57 -07002362
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08002363 for (i = 0; i < ARRAY_SIZE(iwl3945_rates); i++) {
2364 index = iwl3945_rates[i].table_rs_index;
Mohamed Abbas14577f22007-11-12 11:37:42 +08002365
2366 table[index].rate_n_flags =
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08002367 iwl3945_hw_set_rate_n_flags(iwl3945_rates[i].plcp, 0);
Mohamed Abbas14577f22007-11-12 11:37:42 +08002368 table[index].try_cnt = priv->retry_rate;
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08002369 prev_index = iwl3945_get_prev_ieee_rate(i);
Abbas, Mohamed72627962008-12-05 07:58:37 -08002370 table[index].next_rate_index =
2371 iwl3945_rates[prev_index].table_rs_index;
Zhu Yib481de92007-09-25 17:54:57 -07002372 }
2373
Johannes Berg8318d782008-01-24 19:38:38 +01002374 switch (priv->band) {
2375 case IEEE80211_BAND_5GHZ:
Tomas Winklere1623442009-01-27 14:27:56 -08002376 IWL_DEBUG_RATE(priv, "Select A mode rate scale\n");
Zhu Yib481de92007-09-25 17:54:57 -07002377 /* If one of the following CCK rates is used,
2378 * have it fall back to the 6M OFDM rate */
Abbas, Mohamed72627962008-12-05 07:58:37 -08002379 for (i = IWL_RATE_1M_INDEX_TABLE;
2380 i <= IWL_RATE_11M_INDEX_TABLE; i++)
2381 table[i].next_rate_index =
2382 iwl3945_rates[IWL_FIRST_OFDM_RATE].table_rs_index;
Zhu Yib481de92007-09-25 17:54:57 -07002383
2384 /* Don't fall back to CCK rates */
Abbas, Mohamed72627962008-12-05 07:58:37 -08002385 table[IWL_RATE_12M_INDEX_TABLE].next_rate_index =
2386 IWL_RATE_9M_INDEX_TABLE;
Zhu Yib481de92007-09-25 17:54:57 -07002387
2388 /* Don't drop out of OFDM rates */
Mohamed Abbas14577f22007-11-12 11:37:42 +08002389 table[IWL_RATE_6M_INDEX_TABLE].next_rate_index =
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08002390 iwl3945_rates[IWL_FIRST_OFDM_RATE].table_rs_index;
Zhu Yib481de92007-09-25 17:54:57 -07002391 break;
2392
Johannes Berg8318d782008-01-24 19:38:38 +01002393 case IEEE80211_BAND_2GHZ:
Tomas Winklere1623442009-01-27 14:27:56 -08002394 IWL_DEBUG_RATE(priv, "Select B/G mode rate scale\n");
Zhu Yib481de92007-09-25 17:54:57 -07002395 /* If an OFDM rate is used, have it fall back to the
2396 * 1M CCK rates */
Zhu Yib481de92007-09-25 17:54:57 -07002397
Johannes Bergee525d12010-01-21 06:09:28 -08002398 if (!(priv->_3945.sta_supp_rates & IWL_OFDM_RATES_MASK) &&
Johannes Berg246ed352010-08-23 10:46:32 +02002399 iwl_is_associated(priv, IWL_RXON_CTX_BSS)) {
Abbas, Mohamed72627962008-12-05 07:58:37 -08002400
2401 index = IWL_FIRST_CCK_RATE;
2402 for (i = IWL_RATE_6M_INDEX_TABLE;
2403 i <= IWL_RATE_54M_INDEX_TABLE; i++)
2404 table[i].next_rate_index =
2405 iwl3945_rates[index].table_rs_index;
2406
2407 index = IWL_RATE_11M_INDEX_TABLE;
2408 /* CCK shouldn't fall back to OFDM... */
2409 table[index].next_rate_index = IWL_RATE_5M_INDEX_TABLE;
2410 }
Zhu Yib481de92007-09-25 17:54:57 -07002411 break;
2412
2413 default:
Johannes Berg8318d782008-01-24 19:38:38 +01002414 WARN_ON(1);
Zhu Yib481de92007-09-25 17:54:57 -07002415 break;
2416 }
2417
2418 /* Update the rate scaling for control frame Tx */
2419 rate_cmd.table_id = 0;
Samuel Ortiz518099a2009-01-19 15:30:27 -08002420 rc = iwl_send_cmd_pdu(priv, REPLY_RATE_SCALE, sizeof(rate_cmd),
Zhu Yib481de92007-09-25 17:54:57 -07002421 &rate_cmd);
2422 if (rc)
2423 return rc;
2424
2425 /* Update the rate scaling for data frame Tx */
2426 rate_cmd.table_id = 1;
Samuel Ortiz518099a2009-01-19 15:30:27 -08002427 return iwl_send_cmd_pdu(priv, REPLY_RATE_SCALE, sizeof(rate_cmd),
Zhu Yib481de92007-09-25 17:54:57 -07002428 &rate_cmd);
2429}
2430
Ben Cahill796083c2007-11-29 11:09:45 +08002431/* Called when initializing driver */
Abhijeet Kolekar4a8a4322008-12-19 10:37:28 +08002432int iwl3945_hw_set_hw_params(struct iwl_priv *priv)
Zhu Yib481de92007-09-25 17:54:57 -07002433{
Abhijeet Kolekar3832ec92008-12-19 10:37:26 +08002434 memset((void *)&priv->hw_params, 0,
2435 sizeof(struct iwl_hw_params));
Zhu Yib481de92007-09-25 17:54:57 -07002436
Johannes Bergee525d12010-01-21 06:09:28 -08002437 priv->_3945.shared_virt =
2438 dma_alloc_coherent(&priv->pci_dev->dev,
2439 sizeof(struct iwl3945_shared),
2440 &priv->_3945.shared_phys, GFP_KERNEL);
2441 if (!priv->_3945.shared_virt) {
Winkler, Tomas15b16872008-12-19 10:37:33 +08002442 IWL_ERR(priv, "failed to allocate pci memory\n");
Zhu Yib481de92007-09-25 17:54:57 -07002443 return -ENOMEM;
2444 }
2445
Abhijeet Kolekar21c02a12009-03-17 21:51:48 -07002446 /* Assign number of Usable TX queues */
Wey-Yi Guy7cb1b082010-10-06 08:10:00 -07002447 priv->hw_params.max_txq_num = priv->cfg->base_params->num_of_queues;
Abhijeet Kolekar21c02a12009-03-17 21:51:48 -07002448
Samuel Ortiza8e74e272009-01-23 13:45:14 -08002449 priv->hw_params.tfd_size = sizeof(struct iwl3945_tfd);
Zhu Yi2f301222009-10-09 17:19:45 +08002450 priv->hw_params.rx_page_order = get_order(IWL_RX_BUF_SIZE_3K);
Abhijeet Kolekar3832ec92008-12-19 10:37:26 +08002451 priv->hw_params.max_rxq_size = RX_QUEUE_SIZE;
2452 priv->hw_params.max_rxq_log = RX_QUEUE_SIZE_LOG;
2453 priv->hw_params.max_stations = IWL3945_STATION_COUNT;
Johannes Berga194e322010-08-27 08:53:46 -07002454 priv->contexts[IWL_RXON_CTX_BSS].bcast_sta_id = IWL3945_BROADCAST_ID;
Tomas Winkler3e82a822008-02-13 11:32:31 -08002455
Johannes Bergc10afb62010-08-23 10:46:43 +02002456 priv->sta_key_max_num = STA_KEY_MAX_NUM;
2457
Winkler, Tomas141c43a2009-01-08 10:19:53 -08002458 priv->hw_params.rx_wrt_ptr_reg = FH39_RSCSR_CHNL0_WPTR;
Tomas Winkler2c2f3b32009-06-19 13:52:45 -07002459 priv->hw_params.max_beacon_itrvl = IWL39_MAX_UCODE_BEACON_INTERVAL;
Wey-Yi Guya0ee74c2010-05-06 08:54:10 -07002460 priv->hw_params.beacon_time_tsf_bits = IWL3945_EXT_BEACON_TIME_POS;
Winkler, Tomas141c43a2009-01-08 10:19:53 -08002461
Zhu Yib481de92007-09-25 17:54:57 -07002462 return 0;
2463}
2464
Abhijeet Kolekar4a8a4322008-12-19 10:37:28 +08002465unsigned int iwl3945_hw_get_beacon_cmd(struct iwl_priv *priv,
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08002466 struct iwl3945_frame *frame, u8 rate)
Zhu Yib481de92007-09-25 17:54:57 -07002467{
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08002468 struct iwl3945_tx_beacon_cmd *tx_beacon_cmd;
Zhu Yib481de92007-09-25 17:54:57 -07002469 unsigned int frame_size;
2470
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08002471 tx_beacon_cmd = (struct iwl3945_tx_beacon_cmd *)&frame->u;
Zhu Yib481de92007-09-25 17:54:57 -07002472 memset(tx_beacon_cmd, 0, sizeof(*tx_beacon_cmd));
2473
Johannes Berga194e322010-08-27 08:53:46 -07002474 tx_beacon_cmd->tx.sta_id =
2475 priv->contexts[IWL_RXON_CTX_BSS].bcast_sta_id;
Zhu Yib481de92007-09-25 17:54:57 -07002476 tx_beacon_cmd->tx.stop_time.life_time = TX_CMD_LIFE_TIME_INFINITE;
2477
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08002478 frame_size = iwl3945_fill_beacon_frame(priv,
Zhu Yib481de92007-09-25 17:54:57 -07002479 tx_beacon_cmd->frame,
Zhu Yib481de92007-09-25 17:54:57 -07002480 sizeof(frame->u) - sizeof(*tx_beacon_cmd));
2481
2482 BUG_ON(frame_size > MAX_MPDU_SIZE);
2483 tx_beacon_cmd->tx.len = cpu_to_le16((u16)frame_size);
2484
2485 tx_beacon_cmd->tx.rate = rate;
2486 tx_beacon_cmd->tx.tx_flags = (TX_CMD_FLG_SEQ_CTL_MSK |
2487 TX_CMD_FLG_TSF_MSK);
2488
Mohamed Abbas14577f22007-11-12 11:37:42 +08002489 /* supp_rates[0] == OFDM start at IWL_FIRST_OFDM_RATE*/
2490 tx_beacon_cmd->tx.supp_rates[0] =
2491 (IWL_OFDM_BASIC_RATES_MASK >> IWL_FIRST_OFDM_RATE) & 0xFF;
Zhu Yib481de92007-09-25 17:54:57 -07002492
Zhu Yib481de92007-09-25 17:54:57 -07002493 tx_beacon_cmd->tx.supp_rates[1] =
Mohamed Abbas14577f22007-11-12 11:37:42 +08002494 (IWL_CCK_BASIC_RATES_MASK & 0xF);
Zhu Yib481de92007-09-25 17:54:57 -07002495
Tomas Winkler3ac7f142008-07-21 02:40:14 +03002496 return sizeof(struct iwl3945_tx_beacon_cmd) + frame_size;
Zhu Yib481de92007-09-25 17:54:57 -07002497}
2498
Abhijeet Kolekar4a8a4322008-12-19 10:37:28 +08002499void iwl3945_hw_rx_handler_setup(struct iwl_priv *priv)
Zhu Yib481de92007-09-25 17:54:57 -07002500{
Tomas Winkler91c066f2008-03-06 17:36:55 -08002501 priv->rx_handlers[REPLY_TX] = iwl3945_rx_reply_tx;
Zhu Yib481de92007-09-25 17:54:57 -07002502 priv->rx_handlers[REPLY_3945_RX] = iwl3945_rx_reply_rx;
2503}
2504
Abhijeet Kolekar4a8a4322008-12-19 10:37:28 +08002505void iwl3945_hw_setup_deferred_work(struct iwl_priv *priv)
Zhu Yib481de92007-09-25 17:54:57 -07002506{
Johannes Bergee525d12010-01-21 06:09:28 -08002507 INIT_DELAYED_WORK(&priv->_3945.thermal_periodic,
Zhu Yib481de92007-09-25 17:54:57 -07002508 iwl3945_bg_reg_txpower_periodic);
2509}
2510
Abhijeet Kolekar4a8a4322008-12-19 10:37:28 +08002511void iwl3945_hw_cancel_deferred_work(struct iwl_priv *priv)
Zhu Yib481de92007-09-25 17:54:57 -07002512{
Johannes Bergee525d12010-01-21 06:09:28 -08002513 cancel_delayed_work(&priv->_3945.thermal_periodic);
Zhu Yib481de92007-09-25 17:54:57 -07002514}
2515
Kolekar, Abhijeet0164b9b2008-12-19 10:37:37 +08002516/* check contents of special bootstrap uCode SRAM */
2517static int iwl3945_verify_bsm(struct iwl_priv *priv)
2518 {
2519 __le32 *image = priv->ucode_boot.v_addr;
2520 u32 len = priv->ucode_boot.len;
2521 u32 reg;
2522 u32 val;
2523
Tomas Winklere1623442009-01-27 14:27:56 -08002524 IWL_DEBUG_INFO(priv, "Begin verify bsm\n");
Kolekar, Abhijeet0164b9b2008-12-19 10:37:37 +08002525
2526 /* verify BSM SRAM contents */
2527 val = iwl_read_prph(priv, BSM_WR_DWCOUNT_REG);
2528 for (reg = BSM_SRAM_LOWER_BOUND;
2529 reg < BSM_SRAM_LOWER_BOUND + len;
2530 reg += sizeof(u32), image++) {
2531 val = iwl_read_prph(priv, reg);
2532 if (val != le32_to_cpu(*image)) {
2533 IWL_ERR(priv, "BSM uCode verification failed at "
2534 "addr 0x%08X+%u (of %u), is 0x%x, s/b 0x%x\n",
2535 BSM_SRAM_LOWER_BOUND,
2536 reg - BSM_SRAM_LOWER_BOUND, len,
2537 val, le32_to_cpu(*image));
2538 return -EIO;
2539 }
2540 }
2541
Tomas Winklere1623442009-01-27 14:27:56 -08002542 IWL_DEBUG_INFO(priv, "BSM bootstrap uCode image OK\n");
Kolekar, Abhijeet0164b9b2008-12-19 10:37:37 +08002543
2544 return 0;
2545}
2546
Samuel Ortize6148912009-01-23 13:45:15 -08002547
2548/******************************************************************************
2549 *
2550 * EEPROM related functions
2551 *
2552 ******************************************************************************/
2553
2554/*
2555 * Clear the OWNER_MSK, to establish driver (instead of uCode running on
2556 * embedded controller) as EEPROM reader; each read is a series of pulses
2557 * to/from the EEPROM chip, not a single event, so even reads could conflict
2558 * if they weren't arbitrated by some ownership mechanism. Here, the driver
2559 * simply claims ownership, which should be safe when this function is called
2560 * (i.e. before loading uCode!).
2561 */
2562static int iwl3945_eeprom_acquire_semaphore(struct iwl_priv *priv)
2563{
2564 _iwl_clear_bit(priv, CSR_EEPROM_GP, CSR_EEPROM_GP_IF_OWNER_MSK);
2565 return 0;
2566}
2567
2568
2569static void iwl3945_eeprom_release_semaphore(struct iwl_priv *priv)
2570{
2571 return;
2572}
2573
Kolekar, Abhijeet0164b9b2008-12-19 10:37:37 +08002574 /**
2575 * iwl3945_load_bsm - Load bootstrap instructions
2576 *
2577 * BSM operation:
2578 *
2579 * The Bootstrap State Machine (BSM) stores a short bootstrap uCode program
2580 * in special SRAM that does not power down during RFKILL. When powering back
2581 * up after power-saving sleeps (or during initial uCode load), the BSM loads
2582 * the bootstrap program into the on-board processor, and starts it.
2583 *
2584 * The bootstrap program loads (via DMA) instructions and data for a new
2585 * program from host DRAM locations indicated by the host driver in the
2586 * BSM_DRAM_* registers. Once the new program is loaded, it starts
2587 * automatically.
2588 *
2589 * When initializing the NIC, the host driver points the BSM to the
2590 * "initialize" uCode image. This uCode sets up some internal data, then
2591 * notifies host via "initialize alive" that it is complete.
2592 *
2593 * The host then replaces the BSM_DRAM_* pointer values to point to the
2594 * normal runtime uCode instructions and a backup uCode data cache buffer
2595 * (filled initially with starting data values for the on-board processor),
2596 * then triggers the "initialize" uCode to load and launch the runtime uCode,
2597 * which begins normal operation.
2598 *
2599 * When doing a power-save shutdown, runtime uCode saves data SRAM into
2600 * the backup data cache in DRAM before SRAM is powered down.
2601 *
2602 * When powering back up, the BSM loads the bootstrap program. This reloads
2603 * the runtime uCode instructions and the backup data cache into SRAM,
2604 * and re-launches the runtime uCode from where it left off.
2605 */
2606static int iwl3945_load_bsm(struct iwl_priv *priv)
2607{
2608 __le32 *image = priv->ucode_boot.v_addr;
2609 u32 len = priv->ucode_boot.len;
2610 dma_addr_t pinst;
2611 dma_addr_t pdata;
2612 u32 inst_len;
2613 u32 data_len;
2614 int rc;
2615 int i;
2616 u32 done;
2617 u32 reg_offset;
2618
Tomas Winklere1623442009-01-27 14:27:56 -08002619 IWL_DEBUG_INFO(priv, "Begin load bsm\n");
Kolekar, Abhijeet0164b9b2008-12-19 10:37:37 +08002620
2621 /* make sure bootstrap program is no larger than BSM's SRAM size */
2622 if (len > IWL39_MAX_BSM_SIZE)
2623 return -EINVAL;
2624
2625 /* Tell bootstrap uCode where to find the "Initialize" uCode
2626 * in host DRAM ... host DRAM physical address bits 31:0 for 3945.
2627 * NOTE: iwl3945_initialize_alive_start() will replace these values,
2628 * after the "initialize" uCode has run, to point to
2629 * runtime/protocol instructions and backup data cache. */
2630 pinst = priv->ucode_init.p_addr;
2631 pdata = priv->ucode_init_data.p_addr;
2632 inst_len = priv->ucode_init.len;
2633 data_len = priv->ucode_init_data.len;
2634
Kolekar, Abhijeet0164b9b2008-12-19 10:37:37 +08002635 iwl_write_prph(priv, BSM_DRAM_INST_PTR_REG, pinst);
2636 iwl_write_prph(priv, BSM_DRAM_DATA_PTR_REG, pdata);
2637 iwl_write_prph(priv, BSM_DRAM_INST_BYTECOUNT_REG, inst_len);
2638 iwl_write_prph(priv, BSM_DRAM_DATA_BYTECOUNT_REG, data_len);
2639
2640 /* Fill BSM memory with bootstrap instructions */
2641 for (reg_offset = BSM_SRAM_LOWER_BOUND;
2642 reg_offset < BSM_SRAM_LOWER_BOUND + len;
2643 reg_offset += sizeof(u32), image++)
2644 _iwl_write_prph(priv, reg_offset,
2645 le32_to_cpu(*image));
2646
2647 rc = iwl3945_verify_bsm(priv);
Mohamed Abbasa8b50a02009-05-22 11:01:47 -07002648 if (rc)
Kolekar, Abhijeet0164b9b2008-12-19 10:37:37 +08002649 return rc;
Kolekar, Abhijeet0164b9b2008-12-19 10:37:37 +08002650
2651 /* Tell BSM to copy from BSM SRAM into instruction SRAM, when asked */
2652 iwl_write_prph(priv, BSM_WR_MEM_SRC_REG, 0x0);
2653 iwl_write_prph(priv, BSM_WR_MEM_DST_REG,
2654 IWL39_RTC_INST_LOWER_BOUND);
2655 iwl_write_prph(priv, BSM_WR_DWCOUNT_REG, len / sizeof(u32));
2656
2657 /* Load bootstrap code into instruction SRAM now,
2658 * to prepare to load "initialize" uCode */
2659 iwl_write_prph(priv, BSM_WR_CTRL_REG,
2660 BSM_WR_CTRL_REG_BIT_START);
2661
2662 /* Wait for load of bootstrap uCode to finish */
2663 for (i = 0; i < 100; i++) {
2664 done = iwl_read_prph(priv, BSM_WR_CTRL_REG);
2665 if (!(done & BSM_WR_CTRL_REG_BIT_START))
2666 break;
2667 udelay(10);
2668 }
2669 if (i < 100)
Tomas Winklere1623442009-01-27 14:27:56 -08002670 IWL_DEBUG_INFO(priv, "BSM write complete, poll %d iterations\n", i);
Kolekar, Abhijeet0164b9b2008-12-19 10:37:37 +08002671 else {
2672 IWL_ERR(priv, "BSM write did not complete!\n");
2673 return -EIO;
2674 }
2675
2676 /* Enable future boot loads whenever power management unit triggers it
2677 * (e.g. when powering back up after power-save shutdown) */
2678 iwl_write_prph(priv, BSM_WR_CTRL_REG,
2679 BSM_WR_CTRL_REG_BIT_START_EN);
2680
Kolekar, Abhijeet0164b9b2008-12-19 10:37:37 +08002681 return 0;
2682}
2683
Abhijeet Kolekar5bbe2332009-04-08 11:26:35 -07002684static struct iwl_hcmd_ops iwl3945_hcmd = {
2685 .rxon_assoc = iwl3945_send_rxon_assoc,
Abhijeet Kolekare0158e62009-04-08 11:26:37 -07002686 .commit_rxon = iwl3945_commit_rxon,
Johannes Berg65b52bd2010-04-13 01:04:31 -07002687 .send_bt_config = iwl_send_bt_config,
Abhijeet Kolekar5bbe2332009-04-08 11:26:35 -07002688};
2689
Kolekar, Abhijeet0164b9b2008-12-19 10:37:37 +08002690static struct iwl_lib_ops iwl3945_lib = {
Samuel Ortiz7aaa1d72009-01-19 15:30:26 -08002691 .txq_attach_buf_to_tfd = iwl3945_hw_txq_attach_buf_to_tfd,
2692 .txq_free_tfd = iwl3945_hw_txq_free_tfd,
Samuel Ortiza8e74e272009-01-23 13:45:14 -08002693 .txq_init = iwl3945_hw_tx_queue_init,
Kolekar, Abhijeet0164b9b2008-12-19 10:37:37 +08002694 .load_ucode = iwl3945_load_bsm,
Reinette Chatreb7a79402009-09-25 14:24:23 -07002695 .dump_nic_event_log = iwl3945_dump_nic_event_log,
2696 .dump_nic_error_log = iwl3945_dump_nic_error_log,
Kolekar, Abhijeet01ec6162008-12-19 10:37:38 +08002697 .apm_ops = {
2698 .init = iwl3945_apm_init,
Abhijeet Kolekard68b6032009-10-02 13:44:04 -07002699 .stop = iwl_apm_stop,
Kolekar, Abhijeet01ec6162008-12-19 10:37:38 +08002700 .config = iwl3945_nic_config,
Kolekar, Abhijeet854682e2008-12-19 10:37:39 +08002701 .set_pwr_src = iwl3945_set_pwr_src,
Kolekar, Abhijeet01ec6162008-12-19 10:37:38 +08002702 },
Samuel Ortize6148912009-01-23 13:45:15 -08002703 .eeprom_ops = {
2704 .regulatory_bands = {
2705 EEPROM_REGULATORY_BAND_1_CHANNELS,
2706 EEPROM_REGULATORY_BAND_2_CHANNELS,
2707 EEPROM_REGULATORY_BAND_3_CHANNELS,
2708 EEPROM_REGULATORY_BAND_4_CHANNELS,
2709 EEPROM_REGULATORY_BAND_5_CHANNELS,
Wey-Yi Guy7aafef12009-08-07 15:41:38 -07002710 EEPROM_REGULATORY_BAND_NO_HT40,
2711 EEPROM_REGULATORY_BAND_NO_HT40,
Samuel Ortize6148912009-01-23 13:45:15 -08002712 },
Samuel Ortize6148912009-01-23 13:45:15 -08002713 .acquire_semaphore = iwl3945_eeprom_acquire_semaphore,
2714 .release_semaphore = iwl3945_eeprom_release_semaphore,
2715 .query_addr = iwlcore_eeprom_query_addr,
2716 },
Samuel Ortiz75bcfae2009-01-23 13:45:11 -08002717 .send_tx_power = iwl3945_send_tx_power,
Jason Andryukc2436982009-02-23 21:43:30 -05002718 .is_valid_rtc_data_addr = iwl3945_hw_valid_rtc_data_addr,
Abhijeet Kolekar5bbe2332009-04-08 11:26:35 -07002719 .post_associate = iwl3945_post_associate,
Mohamed Abbasef850d72009-05-22 11:01:50 -07002720 .isr = iwl_isr_legacy,
Abhijeet Kolekar60690a62009-04-08 11:26:49 -07002721 .config_ap = iwl3945_config_ap,
Johannes Berg1fa61b22010-04-28 08:44:52 -07002722 .manage_ibss_station = iwl3945_manage_ibss_station,
Reinette Chatrea6866ac2010-05-20 10:54:40 -07002723 .recover_from_tx_stall = iwl_bg_monitor_recover,
Abhijeet Kolekara29576a2010-04-28 15:47:04 -07002724 .check_plcp_health = iwl3945_good_plcp_health,
Abhijeet Kolekar17f36fc2010-04-16 10:03:54 -07002725
2726 .debugfs_ops = {
2727 .rx_stats_read = iwl3945_ucode_rx_stats_read,
2728 .tx_stats_read = iwl3945_ucode_tx_stats_read,
2729 .general_stats_read = iwl3945_ucode_general_stats_read,
2730 },
Kolekar, Abhijeet0164b9b2008-12-19 10:37:37 +08002731};
2732
Kolekar, Abhijeet42427b42008-12-22 11:31:15 +08002733static struct iwl_hcmd_utils_ops iwl3945_hcmd_utils = {
2734 .get_hcmd_size = iwl3945_get_hcmd_size,
Samuel Ortiz17f841c2009-01-23 13:45:20 -08002735 .build_addsta_hcmd = iwl3945_build_addsta_hcmd,
Johannes Berg94597ab2010-08-09 10:57:02 -07002736 .tx_cmd_protection = iwlcore_tx_cmd_protection,
Johannes Bergb6e4c552010-04-06 04:12:42 -07002737 .request_scan = iwl3945_request_scan,
Johannes Berga77029e2010-09-22 18:01:56 +02002738 .post_scan = iwl3945_post_scan,
Kolekar, Abhijeet42427b42008-12-22 11:31:15 +08002739};
2740
Emese Revfy45d5d802009-12-14 00:59:53 +01002741static const struct iwl_ops iwl3945_ops = {
Kolekar, Abhijeet0164b9b2008-12-19 10:37:37 +08002742 .lib = &iwl3945_lib,
Abhijeet Kolekar5bbe2332009-04-08 11:26:35 -07002743 .hcmd = &iwl3945_hcmd,
Kolekar, Abhijeet42427b42008-12-22 11:31:15 +08002744 .utils = &iwl3945_hcmd_utils,
Johannes Berge932a602009-10-02 13:44:03 -07002745 .led = &iwl3945_led_ops,
Kolekar, Abhijeet0164b9b2008-12-19 10:37:37 +08002746};
2747
Wey-Yi Guy7cb1b082010-10-06 08:10:00 -07002748static struct iwl_base_params iwl3945_base_params = {
Samuel Ortize6148912009-01-23 13:45:15 -08002749 .eeprom_size = IWL3945_EEPROM_IMG_SIZE,
Ben Cahillfadb3582009-10-23 13:42:21 -07002750 .pll_cfg_val = CSR39_ANA_PLL_CFG_VAL,
2751 .set_l0s = false,
2752 .use_bsm = true,
Daniel C Halperinb2617932009-08-13 13:30:59 -07002753 .use_isr_legacy = true,
Wey-Yi Guyf2d0d0e2009-09-11 10:38:14 -07002754 .led_compensation = 64,
Reinette Chatrebc45a672009-12-14 14:12:10 -08002755 .broken_powersave = true,
Abhijeet Kolekara29576a2010-04-28 15:47:04 -07002756 .plcp_delta_threshold = IWL_MAX_PLCP_ERR_LONG_THRESHOLD_DEF,
Wey-Yi Guyce606592010-07-23 13:19:39 -07002757 .monitor_recover_period = IWL_DEF_MONITORING_PERIOD,
Wey-Yi Guy678b3852010-03-26 12:54:37 -07002758 .max_event_log_size = 512,
Wey-Yi Guy4e7033e2010-04-27 14:33:33 -07002759 .tx_power_by_driver = true,
Tomas Winkler82b9a122008-03-04 18:09:30 -08002760};
2761
Wey-Yi Guy7cb1b082010-10-06 08:10:00 -07002762static struct iwl_cfg iwl3945_bg_cfg = {
2763 .name = "3945BG",
2764 .fw_name_pre = IWL3945_FW_PRE,
2765 .ucode_api_max = IWL3945_UCODE_API_MAX,
2766 .ucode_api_min = IWL3945_UCODE_API_MIN,
2767 .sku = IWL_SKU_G,
2768 .eeprom_ver = EEPROM_3945_EEPROM_VERSION,
2769 .ops = &iwl3945_ops,
2770 .mod_params = &iwl3945_mod_params,
2771 .base_params = &iwl3945_base_params,
2772};
2773
Kolekar, Abhijeetc0f20d92008-12-19 10:37:19 +08002774static struct iwl_cfg iwl3945_abg_cfg = {
Tomas Winkler82b9a122008-03-04 18:09:30 -08002775 .name = "3945ABG",
Reinette Chatrea0987a82008-12-02 12:14:06 -08002776 .fw_name_pre = IWL3945_FW_PRE,
2777 .ucode_api_max = IWL3945_UCODE_API_MAX,
2778 .ucode_api_min = IWL3945_UCODE_API_MIN,
Tomas Winkler82b9a122008-03-04 18:09:30 -08002779 .sku = IWL_SKU_A|IWL_SKU_G,
Samuel Ortize6148912009-01-23 13:45:15 -08002780 .eeprom_ver = EEPROM_3945_EEPROM_VERSION,
Kolekar, Abhijeet0164b9b2008-12-19 10:37:37 +08002781 .ops = &iwl3945_ops,
Mohamed Abbasef850d72009-05-22 11:01:50 -07002782 .mod_params = &iwl3945_mod_params,
Wey-Yi Guy7cb1b082010-10-06 08:10:00 -07002783 .base_params = &iwl3945_base_params,
Tomas Winkler82b9a122008-03-04 18:09:30 -08002784};
2785
Alexey Dobriyana3aa1882010-01-07 11:58:11 +00002786DEFINE_PCI_DEVICE_TABLE(iwl3945_hw_card_ids) = {
Tomas Winkler82b9a122008-03-04 18:09:30 -08002787 {IWL_PCI_DEVICE(0x4222, 0x1005, iwl3945_bg_cfg)},
2788 {IWL_PCI_DEVICE(0x4222, 0x1034, iwl3945_bg_cfg)},
2789 {IWL_PCI_DEVICE(0x4222, 0x1044, iwl3945_bg_cfg)},
2790 {IWL_PCI_DEVICE(0x4227, 0x1014, iwl3945_bg_cfg)},
2791 {IWL_PCI_DEVICE(0x4222, PCI_ANY_ID, iwl3945_abg_cfg)},
2792 {IWL_PCI_DEVICE(0x4227, PCI_ANY_ID, iwl3945_abg_cfg)},
Zhu Yib481de92007-09-25 17:54:57 -07002793 {0}
2794};
2795
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08002796MODULE_DEVICE_TABLE(pci, iwl3945_hw_card_ids);