blob: 0c7e37f496efae9f8e24179f6f907a5f3b696abe [file] [log] [blame]
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001/*
Pierre Ossman70f10482007-07-11 20:04:50 +02002 * linux/drivers/mmc/host/omap.c
Carlos Aguiar730c9b72006-03-29 09:21:00 +01003 *
4 * Copyright (C) 2004 Nokia Corporation
5 * Written by Tuukka Tikkanen and Juha Yrjölä<juha.yrjola@nokia.com>
6 * Misc hacks here and there by Tony Lindgren <tony@atomide.com>
7 * Other hacks (DMA, SD, etc) by David Brownell
8 *
9 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License version 2 as
11 * published by the Free Software Foundation.
12 */
13
Carlos Aguiar730c9b72006-03-29 09:21:00 +010014#include <linux/module.h>
15#include <linux/moduleparam.h>
16#include <linux/init.h>
17#include <linux/ioport.h>
18#include <linux/platform_device.h>
19#include <linux/interrupt.h>
20#include <linux/dma-mapping.h>
21#include <linux/delay.h>
22#include <linux/spinlock.h>
23#include <linux/timer.h>
24#include <linux/mmc/host.h>
Carlos Aguiar730c9b72006-03-29 09:21:00 +010025#include <linux/mmc/card.h>
26#include <linux/clk.h>
Jens Axboe45711f12007-10-22 21:19:53 +020027#include <linux/scatterlist.h>
David Brownell6d16bfb2008-01-27 18:14:49 +010028#include <linux/i2c/tps65010.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090029#include <linux/slab.h>
Carlos Aguiar730c9b72006-03-29 09:21:00 +010030
31#include <asm/io.h>
32#include <asm/irq.h>
Carlos Aguiar730c9b72006-03-29 09:21:00 +010033
Tony Lindgrence491cf2009-10-20 09:40:47 -070034#include <plat/board.h>
35#include <plat/mmc.h>
Russell Kinga09e64f2008-08-05 16:14:15 +010036#include <mach/gpio.h>
Tony Lindgrence491cf2009-10-20 09:40:47 -070037#include <plat/dma.h>
38#include <plat/mux.h>
39#include <plat/fpga.h>
Carlos Aguiar730c9b72006-03-29 09:21:00 +010040
Juha Yrjola juha.yrjola0551f4d2006-11-11 23:38:36 +010041#define OMAP_MMC_REG_CMD 0x00
Marek Belisko0e950fa62010-05-26 14:41:49 -070042#define OMAP_MMC_REG_ARGL 0x01
43#define OMAP_MMC_REG_ARGH 0x02
44#define OMAP_MMC_REG_CON 0x03
45#define OMAP_MMC_REG_STAT 0x04
46#define OMAP_MMC_REG_IE 0x05
47#define OMAP_MMC_REG_CTO 0x06
48#define OMAP_MMC_REG_DTO 0x07
49#define OMAP_MMC_REG_DATA 0x08
50#define OMAP_MMC_REG_BLEN 0x09
51#define OMAP_MMC_REG_NBLK 0x0a
52#define OMAP_MMC_REG_BUF 0x0b
53#define OMAP_MMC_REG_SDIO 0x0d
54#define OMAP_MMC_REG_REV 0x0f
55#define OMAP_MMC_REG_RSP0 0x10
56#define OMAP_MMC_REG_RSP1 0x11
57#define OMAP_MMC_REG_RSP2 0x12
58#define OMAP_MMC_REG_RSP3 0x13
59#define OMAP_MMC_REG_RSP4 0x14
60#define OMAP_MMC_REG_RSP5 0x15
61#define OMAP_MMC_REG_RSP6 0x16
62#define OMAP_MMC_REG_RSP7 0x17
63#define OMAP_MMC_REG_IOSR 0x18
64#define OMAP_MMC_REG_SYSC 0x19
65#define OMAP_MMC_REG_SYSS 0x1a
Juha Yrjola juha.yrjola0551f4d2006-11-11 23:38:36 +010066
67#define OMAP_MMC_STAT_CARD_ERR (1 << 14)
68#define OMAP_MMC_STAT_CARD_IRQ (1 << 13)
69#define OMAP_MMC_STAT_OCR_BUSY (1 << 12)
70#define OMAP_MMC_STAT_A_EMPTY (1 << 11)
71#define OMAP_MMC_STAT_A_FULL (1 << 10)
72#define OMAP_MMC_STAT_CMD_CRC (1 << 8)
73#define OMAP_MMC_STAT_CMD_TOUT (1 << 7)
74#define OMAP_MMC_STAT_DATA_CRC (1 << 6)
75#define OMAP_MMC_STAT_DATA_TOUT (1 << 5)
76#define OMAP_MMC_STAT_END_BUSY (1 << 4)
77#define OMAP_MMC_STAT_END_OF_DATA (1 << 3)
78#define OMAP_MMC_STAT_CARD_BUSY (1 << 2)
79#define OMAP_MMC_STAT_END_OF_CMD (1 << 0)
80
Marek Belisko0e950fa62010-05-26 14:41:49 -070081#define OMAP_MMC_REG(host, reg) (OMAP_MMC_REG_##reg << (host)->reg_shift)
82#define OMAP_MMC_READ(host, reg) __raw_readw((host)->virt_base + OMAP_MMC_REG(host, reg))
83#define OMAP_MMC_WRITE(host, reg, val) __raw_writew((val), (host)->virt_base + OMAP_MMC_REG(host, reg))
Juha Yrjola juha.yrjola0551f4d2006-11-11 23:38:36 +010084
85/*
86 * Command types
87 */
88#define OMAP_MMC_CMDTYPE_BC 0
89#define OMAP_MMC_CMDTYPE_BCR 1
90#define OMAP_MMC_CMDTYPE_AC 2
91#define OMAP_MMC_CMDTYPE_ADTC 3
92
Carlos Aguiar730c9b72006-03-29 09:21:00 +010093
94#define DRIVER_NAME "mmci-omap"
Carlos Aguiar730c9b72006-03-29 09:21:00 +010095
96/* Specifies how often in millisecs to poll for card status changes
97 * when the cover switch is open */
Jarkko Lavinen7584d272008-03-26 16:09:42 -040098#define OMAP_MMC_COVER_POLL_DELAY 500
Carlos Aguiar730c9b72006-03-29 09:21:00 +010099
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -0400100struct mmc_omap_host;
101
102struct mmc_omap_slot {
103 int id;
104 unsigned int vdd;
105 u16 saved_con;
106 u16 bus_mode;
107 unsigned int fclk_freq;
108 unsigned powered:1;
109
Jarkko Lavinen7584d272008-03-26 16:09:42 -0400110 struct tasklet_struct cover_tasklet;
111 struct timer_list cover_timer;
Juha Yrjola5a0f3f12008-03-26 16:09:08 -0400112 unsigned cover_open;
113
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -0400114 struct mmc_request *mrq;
115 struct mmc_omap_host *host;
116 struct mmc_host *mmc;
117 struct omap_mmc_slot_data *pdata;
118};
119
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100120struct mmc_omap_host {
121 int initialized;
122 int suspended;
123 struct mmc_request * mrq;
124 struct mmc_command * cmd;
125 struct mmc_data * data;
126 struct mmc_host * mmc;
127 struct device * dev;
128 unsigned char id; /* 16xx chips have 2 MMC blocks */
129 struct clk * iclk;
130 struct clk * fclk;
Juha Yrjola juha.yrjola89783b1e42006-11-11 23:36:01 +0100131 struct resource *mem_res;
132 void __iomem *virt_base;
133 unsigned int phys_base;
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100134 int irq;
135 unsigned char bus_mode;
136 unsigned char hw_bus_mode;
Marek Belisko0e950fa62010-05-26 14:41:49 -0700137 unsigned int reg_shift;
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100138
Jarkko Lavinen0fb47232008-03-26 16:09:48 -0400139 struct work_struct cmd_abort_work;
140 unsigned abort:1;
141 struct timer_list cmd_abort_timer;
Jarkko Lavineneb1860b2008-03-26 16:09:29 -0400142
Jarkko Lavinen0f602ec2008-03-26 16:09:58 -0400143 struct work_struct slot_release_work;
144 struct mmc_omap_slot *next_slot;
145 struct work_struct send_stop_work;
146 struct mmc_data *stop_data;
147
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100148 unsigned int sg_len;
149 int sg_idx;
150 u16 * buffer;
151 u32 buffer_bytes_left;
152 u32 total_bytes_left;
153
154 unsigned use_dma:1;
155 unsigned brs_received:1, dma_done:1;
156 unsigned dma_is_read:1;
157 unsigned dma_in_use:1;
158 int dma_ch;
159 spinlock_t dma_lock;
160 struct timer_list dma_timer;
161 unsigned dma_len;
162
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -0400163 struct mmc_omap_slot *slots[OMAP_MMC_MAX_SLOTS];
164 struct mmc_omap_slot *current_slot;
165 spinlock_t slot_lock;
166 wait_queue_head_t slot_wq;
167 int nr_slots;
168
Jarkko Lavinen0807a9b2008-03-26 16:09:52 -0400169 struct timer_list clk_timer;
170 spinlock_t clk_lock; /* for changing enabled state */
171 unsigned int fclk_enabled:1;
172
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -0400173 struct omap_mmc_platform_data *pdata;
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100174};
175
Russell King7c8ad982008-09-05 15:13:24 +0100176static void mmc_omap_fclk_offdelay(struct mmc_omap_slot *slot)
Jarkko Lavinen0807a9b2008-03-26 16:09:52 -0400177{
178 unsigned long tick_ns;
179
180 if (slot != NULL && slot->host->fclk_enabled && slot->fclk_freq > 0) {
181 tick_ns = (1000000000 + slot->fclk_freq - 1) / slot->fclk_freq;
182 ndelay(8 * tick_ns);
183 }
184}
185
Russell King7c8ad982008-09-05 15:13:24 +0100186static void mmc_omap_fclk_enable(struct mmc_omap_host *host, unsigned int enable)
Jarkko Lavinen0807a9b2008-03-26 16:09:52 -0400187{
188 unsigned long flags;
189
190 spin_lock_irqsave(&host->clk_lock, flags);
191 if (host->fclk_enabled != enable) {
192 host->fclk_enabled = enable;
193 if (enable)
194 clk_enable(host->fclk);
195 else
196 clk_disable(host->fclk);
197 }
198 spin_unlock_irqrestore(&host->clk_lock, flags);
199}
200
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -0400201static void mmc_omap_select_slot(struct mmc_omap_slot *slot, int claimed)
202{
203 struct mmc_omap_host *host = slot->host;
204 unsigned long flags;
205
206 if (claimed)
207 goto no_claim;
208 spin_lock_irqsave(&host->slot_lock, flags);
209 while (host->mmc != NULL) {
210 spin_unlock_irqrestore(&host->slot_lock, flags);
211 wait_event(host->slot_wq, host->mmc == NULL);
212 spin_lock_irqsave(&host->slot_lock, flags);
213 }
214 host->mmc = slot->mmc;
215 spin_unlock_irqrestore(&host->slot_lock, flags);
216no_claim:
Jarkko Lavinen0807a9b2008-03-26 16:09:52 -0400217 del_timer(&host->clk_timer);
218 if (host->current_slot != slot || !claimed)
219 mmc_omap_fclk_offdelay(host->current_slot);
220
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -0400221 if (host->current_slot != slot) {
Jarkko Lavinen0807a9b2008-03-26 16:09:52 -0400222 OMAP_MMC_WRITE(host, CON, slot->saved_con & 0xFC00);
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -0400223 if (host->pdata->switch_slot != NULL)
224 host->pdata->switch_slot(mmc_dev(slot->mmc), slot->id);
225 host->current_slot = slot;
226 }
227
Jarkko Lavinen0807a9b2008-03-26 16:09:52 -0400228 if (claimed) {
229 mmc_omap_fclk_enable(host, 1);
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -0400230
Jarkko Lavinen0807a9b2008-03-26 16:09:52 -0400231 /* Doing the dummy read here seems to work around some bug
232 * at least in OMAP24xx silicon where the command would not
233 * start after writing the CMD register. Sigh. */
234 OMAP_MMC_READ(host, CON);
235
236 OMAP_MMC_WRITE(host, CON, slot->saved_con);
237 } else
238 mmc_omap_fclk_enable(host, 0);
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -0400239}
240
241static void mmc_omap_start_request(struct mmc_omap_host *host,
242 struct mmc_request *req);
243
Jarkko Lavinen0f602ec2008-03-26 16:09:58 -0400244static void mmc_omap_slot_release_work(struct work_struct *work)
245{
246 struct mmc_omap_host *host = container_of(work, struct mmc_omap_host,
247 slot_release_work);
248 struct mmc_omap_slot *next_slot = host->next_slot;
249 struct mmc_request *rq;
250
251 host->next_slot = NULL;
252 mmc_omap_select_slot(next_slot, 1);
253
254 rq = next_slot->mrq;
255 next_slot->mrq = NULL;
256 mmc_omap_start_request(host, rq);
257}
258
Jarkko Lavinen0807a9b2008-03-26 16:09:52 -0400259static void mmc_omap_release_slot(struct mmc_omap_slot *slot, int clk_enabled)
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -0400260{
261 struct mmc_omap_host *host = slot->host;
262 unsigned long flags;
263 int i;
264
265 BUG_ON(slot == NULL || host->mmc == NULL);
Jarkko Lavinen0807a9b2008-03-26 16:09:52 -0400266
267 if (clk_enabled)
268 /* Keeps clock running for at least 8 cycles on valid freq */
269 mod_timer(&host->clk_timer, jiffies + HZ/10);
270 else {
271 del_timer(&host->clk_timer);
272 mmc_omap_fclk_offdelay(slot);
273 mmc_omap_fclk_enable(host, 0);
274 }
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -0400275
276 spin_lock_irqsave(&host->slot_lock, flags);
277 /* Check for any pending requests */
278 for (i = 0; i < host->nr_slots; i++) {
279 struct mmc_omap_slot *new_slot;
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -0400280
281 if (host->slots[i] == NULL || host->slots[i]->mrq == NULL)
282 continue;
283
Jarkko Lavinen0f602ec2008-03-26 16:09:58 -0400284 BUG_ON(host->next_slot != NULL);
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -0400285 new_slot = host->slots[i];
286 /* The current slot should not have a request in queue */
287 BUG_ON(new_slot == host->current_slot);
288
Jarkko Lavinen0f602ec2008-03-26 16:09:58 -0400289 host->next_slot = new_slot;
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -0400290 host->mmc = new_slot->mmc;
291 spin_unlock_irqrestore(&host->slot_lock, flags);
Jarkko Lavinen0f602ec2008-03-26 16:09:58 -0400292 schedule_work(&host->slot_release_work);
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -0400293 return;
294 }
295
296 host->mmc = NULL;
297 wake_up(&host->slot_wq);
298 spin_unlock_irqrestore(&host->slot_lock, flags);
299}
300
Juha Yrjola5a0f3f12008-03-26 16:09:08 -0400301static inline
302int mmc_omap_cover_is_open(struct mmc_omap_slot *slot)
303{
Kyungmin Park8348f002008-03-26 16:09:38 -0400304 if (slot->pdata->get_cover_state)
305 return slot->pdata->get_cover_state(mmc_dev(slot->mmc),
306 slot->id);
307 return 0;
Juha Yrjola5a0f3f12008-03-26 16:09:08 -0400308}
309
310static ssize_t
311mmc_omap_show_cover_switch(struct device *dev, struct device_attribute *attr,
312 char *buf)
313{
314 struct mmc_host *mmc = container_of(dev, struct mmc_host, class_dev);
315 struct mmc_omap_slot *slot = mmc_priv(mmc);
316
317 return sprintf(buf, "%s\n", mmc_omap_cover_is_open(slot) ? "open" :
318 "closed");
319}
320
321static DEVICE_ATTR(cover_switch, S_IRUGO, mmc_omap_show_cover_switch, NULL);
322
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -0400323static ssize_t
324mmc_omap_show_slot_name(struct device *dev, struct device_attribute *attr,
325 char *buf)
326{
327 struct mmc_host *mmc = container_of(dev, struct mmc_host, class_dev);
328 struct mmc_omap_slot *slot = mmc_priv(mmc);
329
330 return sprintf(buf, "%s\n", slot->pdata->name);
331}
332
333static DEVICE_ATTR(slot_name, S_IRUGO, mmc_omap_show_slot_name, NULL);
334
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100335static void
336mmc_omap_start_command(struct mmc_omap_host *host, struct mmc_command *cmd)
337{
338 u32 cmdreg;
339 u32 resptype;
340 u32 cmdtype;
341
342 host->cmd = cmd;
343
344 resptype = 0;
345 cmdtype = 0;
346
347 /* Our hardware needs to know exact type */
Carlos Eduardo Aguiar1b3b2632007-01-15 06:38:15 +0100348 switch (mmc_resp_type(cmd)) {
349 case MMC_RSP_NONE:
350 break;
351 case MMC_RSP_R1:
352 case MMC_RSP_R1B:
Philip Langdale6f949902007-01-04 07:04:47 -0800353 /* resp 1, 1b, 6, 7 */
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100354 resptype = 1;
355 break;
Carlos Eduardo Aguiar1b3b2632007-01-15 06:38:15 +0100356 case MMC_RSP_R2:
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100357 resptype = 2;
358 break;
Carlos Eduardo Aguiar1b3b2632007-01-15 06:38:15 +0100359 case MMC_RSP_R3:
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100360 resptype = 3;
361 break;
362 default:
Carlos Eduardo Aguiar1b3b2632007-01-15 06:38:15 +0100363 dev_err(mmc_dev(host->mmc), "Invalid response type: %04x\n", mmc_resp_type(cmd));
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100364 break;
365 }
366
367 if (mmc_cmd_type(cmd) == MMC_CMD_ADTC) {
368 cmdtype = OMAP_MMC_CMDTYPE_ADTC;
369 } else if (mmc_cmd_type(cmd) == MMC_CMD_BC) {
370 cmdtype = OMAP_MMC_CMDTYPE_BC;
371 } else if (mmc_cmd_type(cmd) == MMC_CMD_BCR) {
372 cmdtype = OMAP_MMC_CMDTYPE_BCR;
373 } else {
374 cmdtype = OMAP_MMC_CMDTYPE_AC;
375 }
376
377 cmdreg = cmd->opcode | (resptype << 8) | (cmdtype << 12);
378
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -0400379 if (host->current_slot->bus_mode == MMC_BUSMODE_OPENDRAIN)
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100380 cmdreg |= 1 << 6;
381
382 if (cmd->flags & MMC_RSP_BUSY)
383 cmdreg |= 1 << 11;
384
385 if (host->data && !(host->data->flags & MMC_DATA_WRITE))
386 cmdreg |= 1 << 15;
387
Jarkko Lavinen0fb47232008-03-26 16:09:48 -0400388 mod_timer(&host->cmd_abort_timer, jiffies + HZ/2);
Jarkko Lavineneb1860b2008-03-26 16:09:29 -0400389
Juha Yrjola juha.yrjola3342ee82006-11-11 23:36:52 +0100390 OMAP_MMC_WRITE(host, CTO, 200);
391 OMAP_MMC_WRITE(host, ARGL, cmd->arg & 0xffff);
392 OMAP_MMC_WRITE(host, ARGH, cmd->arg >> 16);
393 OMAP_MMC_WRITE(host, IE,
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100394 OMAP_MMC_STAT_A_EMPTY | OMAP_MMC_STAT_A_FULL |
395 OMAP_MMC_STAT_CMD_CRC | OMAP_MMC_STAT_CMD_TOUT |
396 OMAP_MMC_STAT_DATA_CRC | OMAP_MMC_STAT_DATA_TOUT |
397 OMAP_MMC_STAT_END_OF_CMD | OMAP_MMC_STAT_CARD_ERR |
398 OMAP_MMC_STAT_END_OF_DATA);
Juha Yrjola juha.yrjola3342ee82006-11-11 23:36:52 +0100399 OMAP_MMC_WRITE(host, CMD, cmdreg);
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100400}
401
402static void
Juha Yrjolaa914ded2008-03-26 16:09:12 -0400403mmc_omap_release_dma(struct mmc_omap_host *host, struct mmc_data *data,
404 int abort)
405{
406 enum dma_data_direction dma_data_dir;
407
408 BUG_ON(host->dma_ch < 0);
409 if (data->error)
410 omap_stop_dma(host->dma_ch);
411 /* Release DMA channel lazily */
412 mod_timer(&host->dma_timer, jiffies + HZ);
413 if (data->flags & MMC_DATA_WRITE)
414 dma_data_dir = DMA_TO_DEVICE;
415 else
416 dma_data_dir = DMA_FROM_DEVICE;
417 dma_unmap_sg(mmc_dev(host->mmc), data->sg, host->sg_len,
418 dma_data_dir);
419}
420
Jarkko Lavinen0f602ec2008-03-26 16:09:58 -0400421static void mmc_omap_send_stop_work(struct work_struct *work)
422{
423 struct mmc_omap_host *host = container_of(work, struct mmc_omap_host,
424 send_stop_work);
425 struct mmc_omap_slot *slot = host->current_slot;
426 struct mmc_data *data = host->stop_data;
427 unsigned long tick_ns;
428
429 tick_ns = (1000000000 + slot->fclk_freq - 1)/slot->fclk_freq;
430 ndelay(8*tick_ns);
431
432 mmc_omap_start_command(host, data->stop);
433}
434
Juha Yrjolaa914ded2008-03-26 16:09:12 -0400435static void
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100436mmc_omap_xfer_done(struct mmc_omap_host *host, struct mmc_data *data)
437{
Juha Yrjolaa914ded2008-03-26 16:09:12 -0400438 if (host->dma_in_use)
439 mmc_omap_release_dma(host, data, data->error);
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100440
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100441 host->data = NULL;
442 host->sg_len = 0;
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100443
444 /* NOTE: MMC layer will sometimes poll-wait CMD13 next, issuing
445 * dozens of requests until the card finishes writing data.
446 * It'd be cheaper to just wait till an EOFB interrupt arrives...
447 */
448
449 if (!data->stop) {
Juha Yrjolaa914ded2008-03-26 16:09:12 -0400450 struct mmc_host *mmc;
451
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100452 host->mrq = NULL;
Juha Yrjolaa914ded2008-03-26 16:09:12 -0400453 mmc = host->mmc;
Jarkko Lavinen0807a9b2008-03-26 16:09:52 -0400454 mmc_omap_release_slot(host->current_slot, 1);
Juha Yrjolaa914ded2008-03-26 16:09:12 -0400455 mmc_request_done(mmc, data->mrq);
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100456 return;
457 }
458
Jarkko Lavinen0f602ec2008-03-26 16:09:58 -0400459 host->stop_data = data;
460 schedule_work(&host->send_stop_work);
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100461}
462
463static void
Jarkko Lavinen0fb47232008-03-26 16:09:48 -0400464mmc_omap_send_abort(struct mmc_omap_host *host, int maxloops)
Jarkko Lavineneb1860b2008-03-26 16:09:29 -0400465{
466 struct mmc_omap_slot *slot = host->current_slot;
467 unsigned int restarts, passes, timeout;
468 u16 stat = 0;
469
470 /* Sending abort takes 80 clocks. Have some extra and round up */
471 timeout = (120*1000000 + slot->fclk_freq - 1)/slot->fclk_freq;
472 restarts = 0;
Jarkko Lavinen0fb47232008-03-26 16:09:48 -0400473 while (restarts < maxloops) {
Jarkko Lavineneb1860b2008-03-26 16:09:29 -0400474 OMAP_MMC_WRITE(host, STAT, 0xFFFF);
475 OMAP_MMC_WRITE(host, CMD, (3 << 12) | (1 << 7));
476
477 passes = 0;
478 while (passes < timeout) {
479 stat = OMAP_MMC_READ(host, STAT);
480 if (stat & OMAP_MMC_STAT_END_OF_CMD)
481 goto out;
482 udelay(1);
483 passes++;
484 }
485
486 restarts++;
487 }
488out:
489 OMAP_MMC_WRITE(host, STAT, stat);
490}
491
492static void
Juha Yrjolaa914ded2008-03-26 16:09:12 -0400493mmc_omap_abort_xfer(struct mmc_omap_host *host, struct mmc_data *data)
494{
Juha Yrjolaa914ded2008-03-26 16:09:12 -0400495 if (host->dma_in_use)
496 mmc_omap_release_dma(host, data, 1);
497
498 host->data = NULL;
499 host->sg_len = 0;
500
Jarkko Lavinen0fb47232008-03-26 16:09:48 -0400501 mmc_omap_send_abort(host, 10000);
Juha Yrjolaa914ded2008-03-26 16:09:12 -0400502}
503
504static void
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100505mmc_omap_end_of_data(struct mmc_omap_host *host, struct mmc_data *data)
506{
507 unsigned long flags;
508 int done;
509
510 if (!host->dma_in_use) {
511 mmc_omap_xfer_done(host, data);
512 return;
513 }
514 done = 0;
515 spin_lock_irqsave(&host->dma_lock, flags);
516 if (host->dma_done)
517 done = 1;
518 else
519 host->brs_received = 1;
520 spin_unlock_irqrestore(&host->dma_lock, flags);
521 if (done)
522 mmc_omap_xfer_done(host, data);
523}
524
525static void
526mmc_omap_dma_timer(unsigned long data)
527{
528 struct mmc_omap_host *host = (struct mmc_omap_host *) data;
529
530 BUG_ON(host->dma_ch < 0);
531 omap_free_dma(host->dma_ch);
532 host->dma_ch = -1;
533}
534
535static void
536mmc_omap_dma_done(struct mmc_omap_host *host, struct mmc_data *data)
537{
538 unsigned long flags;
539 int done;
540
541 done = 0;
542 spin_lock_irqsave(&host->dma_lock, flags);
543 if (host->brs_received)
544 done = 1;
545 else
546 host->dma_done = 1;
547 spin_unlock_irqrestore(&host->dma_lock, flags);
548 if (done)
549 mmc_omap_xfer_done(host, data);
550}
551
552static void
553mmc_omap_cmd_done(struct mmc_omap_host *host, struct mmc_command *cmd)
554{
555 host->cmd = NULL;
556
Jarkko Lavinen0fb47232008-03-26 16:09:48 -0400557 del_timer(&host->cmd_abort_timer);
Jarkko Lavineneb1860b2008-03-26 16:09:29 -0400558
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100559 if (cmd->flags & MMC_RSP_PRESENT) {
560 if (cmd->flags & MMC_RSP_136) {
561 /* response type 2 */
562 cmd->resp[3] =
Juha Yrjola juha.yrjola3342ee82006-11-11 23:36:52 +0100563 OMAP_MMC_READ(host, RSP0) |
564 (OMAP_MMC_READ(host, RSP1) << 16);
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100565 cmd->resp[2] =
Juha Yrjola juha.yrjola3342ee82006-11-11 23:36:52 +0100566 OMAP_MMC_READ(host, RSP2) |
567 (OMAP_MMC_READ(host, RSP3) << 16);
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100568 cmd->resp[1] =
Juha Yrjola juha.yrjola3342ee82006-11-11 23:36:52 +0100569 OMAP_MMC_READ(host, RSP4) |
570 (OMAP_MMC_READ(host, RSP5) << 16);
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100571 cmd->resp[0] =
Juha Yrjola juha.yrjola3342ee82006-11-11 23:36:52 +0100572 OMAP_MMC_READ(host, RSP6) |
573 (OMAP_MMC_READ(host, RSP7) << 16);
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100574 } else {
575 /* response types 1, 1b, 3, 4, 5, 6 */
576 cmd->resp[0] =
Juha Yrjola juha.yrjola3342ee82006-11-11 23:36:52 +0100577 OMAP_MMC_READ(host, RSP6) |
578 (OMAP_MMC_READ(host, RSP7) << 16);
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100579 }
580 }
581
Pierre Ossman17b04292007-07-22 22:18:46 +0200582 if (host->data == NULL || cmd->error) {
Juha Yrjolaa914ded2008-03-26 16:09:12 -0400583 struct mmc_host *mmc;
584
585 if (host->data != NULL)
586 mmc_omap_abort_xfer(host, host->data);
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100587 host->mrq = NULL;
Juha Yrjolaa914ded2008-03-26 16:09:12 -0400588 mmc = host->mmc;
Jarkko Lavinen0807a9b2008-03-26 16:09:52 -0400589 mmc_omap_release_slot(host->current_slot, 1);
Juha Yrjolaa914ded2008-03-26 16:09:12 -0400590 mmc_request_done(mmc, cmd->mrq);
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100591 }
592}
593
Jarkko Lavineneb1860b2008-03-26 16:09:29 -0400594/*
595 * Abort stuck command. Can occur when card is removed while it is being
596 * read.
597 */
598static void mmc_omap_abort_command(struct work_struct *work)
599{
600 struct mmc_omap_host *host = container_of(work, struct mmc_omap_host,
Jarkko Lavinen0fb47232008-03-26 16:09:48 -0400601 cmd_abort_work);
602 BUG_ON(!host->cmd);
Jarkko Lavineneb1860b2008-03-26 16:09:29 -0400603
604 dev_dbg(mmc_dev(host->mmc), "Aborting stuck command CMD%d\n",
605 host->cmd->opcode);
606
Jarkko Lavinen0fb47232008-03-26 16:09:48 -0400607 if (host->cmd->error == 0)
608 host->cmd->error = -ETIMEDOUT;
Jarkko Lavineneb1860b2008-03-26 16:09:29 -0400609
Jarkko Lavinen0fb47232008-03-26 16:09:48 -0400610 if (host->data == NULL) {
611 struct mmc_command *cmd;
612 struct mmc_host *mmc;
Jarkko Lavineneb1860b2008-03-26 16:09:29 -0400613
Jarkko Lavinen0fb47232008-03-26 16:09:48 -0400614 cmd = host->cmd;
615 host->cmd = NULL;
616 mmc_omap_send_abort(host, 10000);
617
618 host->mrq = NULL;
619 mmc = host->mmc;
Jarkko Lavinen0807a9b2008-03-26 16:09:52 -0400620 mmc_omap_release_slot(host->current_slot, 1);
Jarkko Lavinen0fb47232008-03-26 16:09:48 -0400621 mmc_request_done(mmc, cmd->mrq);
622 } else
623 mmc_omap_cmd_done(host, host->cmd);
624
625 host->abort = 0;
626 enable_irq(host->irq);
Jarkko Lavineneb1860b2008-03-26 16:09:29 -0400627}
628
629static void
630mmc_omap_cmd_timer(unsigned long data)
631{
632 struct mmc_omap_host *host = (struct mmc_omap_host *) data;
Jarkko Lavinen0fb47232008-03-26 16:09:48 -0400633 unsigned long flags;
Jarkko Lavineneb1860b2008-03-26 16:09:29 -0400634
Jarkko Lavinen0fb47232008-03-26 16:09:48 -0400635 spin_lock_irqsave(&host->slot_lock, flags);
636 if (host->cmd != NULL && !host->abort) {
637 OMAP_MMC_WRITE(host, IE, 0);
638 disable_irq(host->irq);
639 host->abort = 1;
640 schedule_work(&host->cmd_abort_work);
641 }
642 spin_unlock_irqrestore(&host->slot_lock, flags);
Jarkko Lavineneb1860b2008-03-26 16:09:29 -0400643}
644
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100645/* PIO only */
646static void
647mmc_omap_sg_to_buf(struct mmc_omap_host *host)
648{
649 struct scatterlist *sg;
650
651 sg = host->data->sg + host->sg_idx;
652 host->buffer_bytes_left = sg->length;
Jens Axboe45711f12007-10-22 21:19:53 +0200653 host->buffer = sg_virt(sg);
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100654 if (host->buffer_bytes_left > host->total_bytes_left)
655 host->buffer_bytes_left = host->total_bytes_left;
656}
657
Jarkko Lavinen0807a9b2008-03-26 16:09:52 -0400658static void
659mmc_omap_clk_timer(unsigned long data)
660{
661 struct mmc_omap_host *host = (struct mmc_omap_host *) data;
662
663 mmc_omap_fclk_enable(host, 0);
664}
665
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100666/* PIO only */
667static void
668mmc_omap_xfer_data(struct mmc_omap_host *host, int write)
669{
670 int n;
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100671
672 if (host->buffer_bytes_left == 0) {
673 host->sg_idx++;
674 BUG_ON(host->sg_idx == host->sg_len);
675 mmc_omap_sg_to_buf(host);
676 }
677 n = 64;
678 if (n > host->buffer_bytes_left)
679 n = host->buffer_bytes_left;
680 host->buffer_bytes_left -= n;
681 host->total_bytes_left -= n;
682 host->data->bytes_xfered += n;
683
684 if (write) {
Marek Belisko0e950fa62010-05-26 14:41:49 -0700685 __raw_writesw(host->virt_base + OMAP_MMC_REG(host, DATA), host->buffer, n);
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100686 } else {
Marek Belisko0e950fa62010-05-26 14:41:49 -0700687 __raw_readsw(host->virt_base + OMAP_MMC_REG(host, DATA), host->buffer, n);
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100688 }
689}
690
691static inline void mmc_omap_report_irq(u16 status)
692{
693 static const char *mmc_omap_status_bits[] = {
694 "EOC", "CD", "CB", "BRS", "EOFB", "DTO", "DCRC", "CTO",
695 "CCRC", "CRW", "AF", "AE", "OCRB", "CIRQ", "CERR"
696 };
697 int i, c = 0;
698
699 for (i = 0; i < ARRAY_SIZE(mmc_omap_status_bits); i++)
700 if (status & (1 << i)) {
701 if (c)
702 printk(" ");
703 printk("%s", mmc_omap_status_bits[i]);
704 c++;
705 }
706}
707
David Howells7d12e782006-10-05 14:55:46 +0100708static irqreturn_t mmc_omap_irq(int irq, void *dev_id)
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100709{
710 struct mmc_omap_host * host = (struct mmc_omap_host *)dev_id;
711 u16 status;
712 int end_command;
713 int end_transfer;
Juha Yrjola2a50b882008-03-26 16:09:26 -0400714 int transfer_error, cmd_error;
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100715
716 if (host->cmd == NULL && host->data == NULL) {
Juha Yrjola juha.yrjola3342ee82006-11-11 23:36:52 +0100717 status = OMAP_MMC_READ(host, STAT);
Juha Yrjola2a50b882008-03-26 16:09:26 -0400718 dev_info(mmc_dev(host->slots[0]->mmc),
719 "Spurious IRQ 0x%04x\n", status);
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100720 if (status != 0) {
Juha Yrjola juha.yrjola3342ee82006-11-11 23:36:52 +0100721 OMAP_MMC_WRITE(host, STAT, status);
722 OMAP_MMC_WRITE(host, IE, 0);
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100723 }
724 return IRQ_HANDLED;
725 }
726
727 end_command = 0;
728 end_transfer = 0;
729 transfer_error = 0;
Juha Yrjola2a50b882008-03-26 16:09:26 -0400730 cmd_error = 0;
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100731
Juha Yrjola juha.yrjola3342ee82006-11-11 23:36:52 +0100732 while ((status = OMAP_MMC_READ(host, STAT)) != 0) {
Juha Yrjola2a50b882008-03-26 16:09:26 -0400733 int cmd;
734
Juha Yrjola juha.yrjola3342ee82006-11-11 23:36:52 +0100735 OMAP_MMC_WRITE(host, STAT, status);
Juha Yrjola2a50b882008-03-26 16:09:26 -0400736 if (host->cmd != NULL)
737 cmd = host->cmd->opcode;
738 else
739 cmd = -1;
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100740#ifdef CONFIG_MMC_DEBUG
741 dev_dbg(mmc_dev(host->mmc), "MMC IRQ %04x (CMD %d): ",
Juha Yrjola2a50b882008-03-26 16:09:26 -0400742 status, cmd);
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100743 mmc_omap_report_irq(status);
744 printk("\n");
745#endif
746 if (host->total_bytes_left) {
747 if ((status & OMAP_MMC_STAT_A_FULL) ||
748 (status & OMAP_MMC_STAT_END_OF_DATA))
749 mmc_omap_xfer_data(host, 0);
750 if (status & OMAP_MMC_STAT_A_EMPTY)
751 mmc_omap_xfer_data(host, 1);
752 }
753
Juha Yrjola2a50b882008-03-26 16:09:26 -0400754 if (status & OMAP_MMC_STAT_END_OF_DATA)
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100755 end_transfer = 1;
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100756
757 if (status & OMAP_MMC_STAT_DATA_TOUT) {
Juha Yrjola2a50b882008-03-26 16:09:26 -0400758 dev_dbg(mmc_dev(host->mmc), "data timeout (CMD%d)\n",
759 cmd);
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100760 if (host->data) {
Pierre Ossman17b04292007-07-22 22:18:46 +0200761 host->data->error = -ETIMEDOUT;
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100762 transfer_error = 1;
763 }
764 }
765
766 if (status & OMAP_MMC_STAT_DATA_CRC) {
767 if (host->data) {
Pierre Ossman17b04292007-07-22 22:18:46 +0200768 host->data->error = -EILSEQ;
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100769 dev_dbg(mmc_dev(host->mmc),
770 "data CRC error, bytes left %d\n",
771 host->total_bytes_left);
772 transfer_error = 1;
773 } else {
774 dev_dbg(mmc_dev(host->mmc), "data CRC error\n");
775 }
776 }
777
778 if (status & OMAP_MMC_STAT_CMD_TOUT) {
779 /* Timeouts are routine with some commands */
780 if (host->cmd) {
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -0400781 struct mmc_omap_slot *slot =
782 host->current_slot;
Juha Yrjola2a50b882008-03-26 16:09:26 -0400783 if (slot == NULL ||
784 !mmc_omap_cover_is_open(slot))
Juha Yrjola5a0f3f12008-03-26 16:09:08 -0400785 dev_err(mmc_dev(host->mmc),
Juha Yrjola2a50b882008-03-26 16:09:26 -0400786 "command timeout (CMD%d)\n",
787 cmd);
Pierre Ossman17b04292007-07-22 22:18:46 +0200788 host->cmd->error = -ETIMEDOUT;
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100789 end_command = 1;
Juha Yrjola2a50b882008-03-26 16:09:26 -0400790 cmd_error = 1;
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100791 }
792 }
793
794 if (status & OMAP_MMC_STAT_CMD_CRC) {
795 if (host->cmd) {
796 dev_err(mmc_dev(host->mmc),
797 "command CRC error (CMD%d, arg 0x%08x)\n",
Juha Yrjola2a50b882008-03-26 16:09:26 -0400798 cmd, host->cmd->arg);
Pierre Ossman17b04292007-07-22 22:18:46 +0200799 host->cmd->error = -EILSEQ;
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100800 end_command = 1;
Juha Yrjola2a50b882008-03-26 16:09:26 -0400801 cmd_error = 1;
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100802 } else
803 dev_err(mmc_dev(host->mmc),
804 "command CRC error without cmd?\n");
805 }
806
807 if (status & OMAP_MMC_STAT_CARD_ERR) {
Ragner Magalhaes0107a4b2007-06-13 19:09:28 +0200808 dev_dbg(mmc_dev(host->mmc),
809 "ignoring card status error (CMD%d)\n",
Juha Yrjola2a50b882008-03-26 16:09:26 -0400810 cmd);
Ragner Magalhaes0107a4b2007-06-13 19:09:28 +0200811 end_command = 1;
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100812 }
813
814 /*
815 * NOTE: On 1610 the END_OF_CMD may come too early when
Juha Yrjola2a50b882008-03-26 16:09:26 -0400816 * starting a write
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100817 */
818 if ((status & OMAP_MMC_STAT_END_OF_CMD) &&
819 (!(status & OMAP_MMC_STAT_A_EMPTY))) {
820 end_command = 1;
821 }
822 }
823
Jarkko Lavinen0fb47232008-03-26 16:09:48 -0400824 if (cmd_error && host->data) {
825 del_timer(&host->cmd_abort_timer);
826 host->abort = 1;
827 OMAP_MMC_WRITE(host, IE, 0);
Ben Nizettee749c6f2009-04-16 15:55:21 +1000828 disable_irq_nosync(host->irq);
Jarkko Lavinen0fb47232008-03-26 16:09:48 -0400829 schedule_work(&host->cmd_abort_work);
830 return IRQ_HANDLED;
831 }
832
Juha Yrjola2a50b882008-03-26 16:09:26 -0400833 if (end_command)
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100834 mmc_omap_cmd_done(host, host->cmd);
Juha Yrjola2a50b882008-03-26 16:09:26 -0400835 if (host->data != NULL) {
836 if (transfer_error)
837 mmc_omap_xfer_done(host, host->data);
838 else if (end_transfer)
839 mmc_omap_end_of_data(host, host->data);
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100840 }
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100841
842 return IRQ_HANDLED;
843}
844
Jarkko Lavinen7584d272008-03-26 16:09:42 -0400845void omap_mmc_notify_cover_event(struct device *dev, int num, int is_closed)
Juha Yrjola5a0f3f12008-03-26 16:09:08 -0400846{
Jarkko Lavinen7584d272008-03-26 16:09:42 -0400847 int cover_open;
Juha Yrjola5a0f3f12008-03-26 16:09:08 -0400848 struct mmc_omap_host *host = dev_get_drvdata(dev);
Jarkko Lavinen7584d272008-03-26 16:09:42 -0400849 struct mmc_omap_slot *slot = host->slots[num];
Juha Yrjola5a0f3f12008-03-26 16:09:08 -0400850
Jarkko Lavinen7584d272008-03-26 16:09:42 -0400851 BUG_ON(num >= host->nr_slots);
Juha Yrjola5a0f3f12008-03-26 16:09:08 -0400852
853 /* Other subsystems can call in here before we're initialised. */
Jarkko Lavinen7584d272008-03-26 16:09:42 -0400854 if (host->nr_slots == 0 || !host->slots[num])
Juha Yrjola5a0f3f12008-03-26 16:09:08 -0400855 return;
856
Juha Yrjola5a0f3f12008-03-26 16:09:08 -0400857 cover_open = mmc_omap_cover_is_open(slot);
858 if (cover_open != slot->cover_open) {
Juha Yrjola5a0f3f12008-03-26 16:09:08 -0400859 slot->cover_open = cover_open;
Jarkko Lavinen7584d272008-03-26 16:09:42 -0400860 sysfs_notify(&slot->mmc->class_dev.kobj, NULL, "cover_switch");
Juha Yrjola5a0f3f12008-03-26 16:09:08 -0400861 }
Jarkko Lavinen7584d272008-03-26 16:09:42 -0400862
863 tasklet_hi_schedule(&slot->cover_tasklet);
864}
865
866static void mmc_omap_cover_timer(unsigned long arg)
867{
868 struct mmc_omap_slot *slot = (struct mmc_omap_slot *) arg;
869 tasklet_schedule(&slot->cover_tasklet);
870}
871
872static void mmc_omap_cover_handler(unsigned long param)
873{
874 struct mmc_omap_slot *slot = (struct mmc_omap_slot *)param;
875 int cover_open = mmc_omap_cover_is_open(slot);
876
877 mmc_detect_change(slot->mmc, 0);
878 if (!cover_open)
879 return;
880
881 /*
882 * If no card is inserted, we postpone polling until
883 * the cover has been closed.
884 */
885 if (slot->mmc->card == NULL || !mmc_card_present(slot->mmc->card))
886 return;
887
888 mod_timer(&slot->cover_timer,
889 jiffies + msecs_to_jiffies(OMAP_MMC_COVER_POLL_DELAY));
Juha Yrjola5a0f3f12008-03-26 16:09:08 -0400890}
891
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100892/* Prepare to transfer the next segment of a scatterlist */
893static void
894mmc_omap_prepare_dma(struct mmc_omap_host *host, struct mmc_data *data)
895{
896 int dma_ch = host->dma_ch;
897 unsigned long data_addr;
898 u16 buf, frame;
899 u32 count;
900 struct scatterlist *sg = &data->sg[host->sg_idx];
901 int src_port = 0;
902 int dst_port = 0;
903 int sync_dev = 0;
904
Marek Belisko0e950fa62010-05-26 14:41:49 -0700905 data_addr = host->phys_base + OMAP_MMC_REG(host, DATA);
Russell Kinga3fd4a12006-06-04 17:51:15 +0100906 frame = data->blksz;
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100907 count = sg_dma_len(sg);
908
Russell Kinga3fd4a12006-06-04 17:51:15 +0100909 if ((data->blocks == 1) && (count > data->blksz))
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100910 count = frame;
911
912 host->dma_len = count;
913
914 /* FIFO is 16x2 bytes on 15xx, and 32x2 bytes on 16xx and 24xx.
915 * Use 16 or 32 word frames when the blocksize is at least that large.
916 * Blocksize is usually 512 bytes; but not for some SD reads.
917 */
918 if (cpu_is_omap15xx() && frame > 32)
919 frame = 32;
920 else if (frame > 64)
921 frame = 64;
922 count /= frame;
923 frame >>= 1;
924
925 if (!(data->flags & MMC_DATA_WRITE)) {
926 buf = 0x800f | ((frame - 1) << 8);
927
928 if (cpu_class_is_omap1()) {
929 src_port = OMAP_DMA_PORT_TIPB;
930 dst_port = OMAP_DMA_PORT_EMIFF;
931 }
932 if (cpu_is_omap24xx())
933 sync_dev = OMAP24XX_DMA_MMC1_RX;
934
935 omap_set_dma_src_params(dma_ch, src_port,
936 OMAP_DMA_AMODE_CONSTANT,
937 data_addr, 0, 0);
938 omap_set_dma_dest_params(dma_ch, dst_port,
939 OMAP_DMA_AMODE_POST_INC,
940 sg_dma_address(sg), 0, 0);
941 omap_set_dma_dest_data_pack(dma_ch, 1);
942 omap_set_dma_dest_burst_mode(dma_ch, OMAP_DMA_DATA_BURST_4);
943 } else {
944 buf = 0x0f80 | ((frame - 1) << 0);
945
946 if (cpu_class_is_omap1()) {
947 src_port = OMAP_DMA_PORT_EMIFF;
948 dst_port = OMAP_DMA_PORT_TIPB;
949 }
950 if (cpu_is_omap24xx())
951 sync_dev = OMAP24XX_DMA_MMC1_TX;
952
953 omap_set_dma_dest_params(dma_ch, dst_port,
954 OMAP_DMA_AMODE_CONSTANT,
955 data_addr, 0, 0);
956 omap_set_dma_src_params(dma_ch, src_port,
957 OMAP_DMA_AMODE_POST_INC,
958 sg_dma_address(sg), 0, 0);
959 omap_set_dma_src_data_pack(dma_ch, 1);
960 omap_set_dma_src_burst_mode(dma_ch, OMAP_DMA_DATA_BURST_4);
961 }
962
963 /* Max limit for DMA frame count is 0xffff */
Eric Sesterhennd99c5902006-11-30 05:27:38 +0100964 BUG_ON(count > 0xffff);
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100965
Juha Yrjola juha.yrjola3342ee82006-11-11 23:36:52 +0100966 OMAP_MMC_WRITE(host, BUF, buf);
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100967 omap_set_dma_transfer_params(dma_ch, OMAP_DMA_DATA_TYPE_S16,
968 frame, count, OMAP_DMA_SYNC_FRAME,
969 sync_dev, 0);
970}
971
972/* A scatterlist segment completed */
973static void mmc_omap_dma_cb(int lch, u16 ch_status, void *data)
974{
975 struct mmc_omap_host *host = (struct mmc_omap_host *) data;
976 struct mmc_data *mmcdat = host->data;
977
978 if (unlikely(host->dma_ch < 0)) {
Tony Lindgrence9c1a82006-07-01 19:56:44 +0100979 dev_err(mmc_dev(host->mmc),
980 "DMA callback while DMA not enabled\n");
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100981 return;
982 }
983 /* FIXME: We really should do something to _handle_ the errors */
Tony Lindgren7ff879d2006-06-26 16:16:15 -0700984 if (ch_status & OMAP1_DMA_TOUT_IRQ) {
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100985 dev_err(mmc_dev(host->mmc),"DMA timeout\n");
986 return;
987 }
988 if (ch_status & OMAP_DMA_DROP_IRQ) {
989 dev_err(mmc_dev(host->mmc), "DMA sync error\n");
990 return;
991 }
992 if (!(ch_status & OMAP_DMA_BLOCK_IRQ)) {
993 return;
994 }
995 mmcdat->bytes_xfered += host->dma_len;
996 host->sg_idx++;
997 if (host->sg_idx < host->sg_len) {
998 mmc_omap_prepare_dma(host, host->data);
999 omap_start_dma(host->dma_ch);
1000 } else
1001 mmc_omap_dma_done(host, host->data);
1002}
1003
1004static int mmc_omap_get_dma_channel(struct mmc_omap_host *host, struct mmc_data *data)
1005{
Tony Lindgrendf48dd02008-05-06 16:36:47 -07001006 const char *dma_dev_name;
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001007 int sync_dev, dma_ch, is_read, r;
1008
1009 is_read = !(data->flags & MMC_DATA_WRITE);
1010 del_timer_sync(&host->dma_timer);
1011 if (host->dma_ch >= 0) {
1012 if (is_read == host->dma_is_read)
1013 return 0;
1014 omap_free_dma(host->dma_ch);
1015 host->dma_ch = -1;
1016 }
1017
1018 if (is_read) {
Tony Lindgrend8874662008-12-10 17:37:16 -08001019 if (host->id == 0) {
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001020 sync_dev = OMAP_DMA_MMC_RX;
Tony Lindgrendf48dd02008-05-06 16:36:47 -07001021 dma_dev_name = "MMC1 read";
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001022 } else {
1023 sync_dev = OMAP_DMA_MMC2_RX;
Tony Lindgrendf48dd02008-05-06 16:36:47 -07001024 dma_dev_name = "MMC2 read";
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001025 }
1026 } else {
Tony Lindgrend8874662008-12-10 17:37:16 -08001027 if (host->id == 0) {
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001028 sync_dev = OMAP_DMA_MMC_TX;
Tony Lindgrendf48dd02008-05-06 16:36:47 -07001029 dma_dev_name = "MMC1 write";
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001030 } else {
1031 sync_dev = OMAP_DMA_MMC2_TX;
Tony Lindgrendf48dd02008-05-06 16:36:47 -07001032 dma_dev_name = "MMC2 write";
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001033 }
1034 }
Tony Lindgrendf48dd02008-05-06 16:36:47 -07001035 r = omap_request_dma(sync_dev, dma_dev_name, mmc_omap_dma_cb,
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001036 host, &dma_ch);
1037 if (r != 0) {
1038 dev_dbg(mmc_dev(host->mmc), "omap_request_dma() failed with %d\n", r);
1039 return r;
1040 }
1041 host->dma_ch = dma_ch;
1042 host->dma_is_read = is_read;
1043
1044 return 0;
1045}
1046
1047static inline void set_cmd_timeout(struct mmc_omap_host *host, struct mmc_request *req)
1048{
1049 u16 reg;
1050
Juha Yrjola juha.yrjola3342ee82006-11-11 23:36:52 +01001051 reg = OMAP_MMC_READ(host, SDIO);
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001052 reg &= ~(1 << 5);
Juha Yrjola juha.yrjola3342ee82006-11-11 23:36:52 +01001053 OMAP_MMC_WRITE(host, SDIO, reg);
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001054 /* Set maximum timeout */
Juha Yrjola juha.yrjola3342ee82006-11-11 23:36:52 +01001055 OMAP_MMC_WRITE(host, CTO, 0xff);
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001056}
1057
1058static inline void set_data_timeout(struct mmc_omap_host *host, struct mmc_request *req)
1059{
Juha Yrjolab8f9f0e2008-03-26 16:09:16 -04001060 unsigned int timeout, cycle_ns;
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001061 u16 reg;
1062
Juha Yrjolab8f9f0e2008-03-26 16:09:16 -04001063 cycle_ns = 1000000000 / host->current_slot->fclk_freq;
1064 timeout = req->data->timeout_ns / cycle_ns;
1065 timeout += req->data->timeout_clks;
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001066
1067 /* Check if we need to use timeout multiplier register */
Juha Yrjola juha.yrjola3342ee82006-11-11 23:36:52 +01001068 reg = OMAP_MMC_READ(host, SDIO);
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001069 if (timeout > 0xffff) {
1070 reg |= (1 << 5);
1071 timeout /= 1024;
1072 } else
1073 reg &= ~(1 << 5);
Juha Yrjola juha.yrjola3342ee82006-11-11 23:36:52 +01001074 OMAP_MMC_WRITE(host, SDIO, reg);
1075 OMAP_MMC_WRITE(host, DTO, timeout);
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001076}
1077
1078static void
1079mmc_omap_prepare_data(struct mmc_omap_host *host, struct mmc_request *req)
1080{
1081 struct mmc_data *data = req->data;
1082 int i, use_dma, block_size;
1083 unsigned sg_len;
1084
1085 host->data = data;
1086 if (data == NULL) {
Juha Yrjola juha.yrjola3342ee82006-11-11 23:36:52 +01001087 OMAP_MMC_WRITE(host, BLEN, 0);
1088 OMAP_MMC_WRITE(host, NBLK, 0);
1089 OMAP_MMC_WRITE(host, BUF, 0);
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001090 host->dma_in_use = 0;
1091 set_cmd_timeout(host, req);
1092 return;
1093 }
1094
Russell Kinga3fd4a12006-06-04 17:51:15 +01001095 block_size = data->blksz;
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001096
Juha Yrjola juha.yrjola3342ee82006-11-11 23:36:52 +01001097 OMAP_MMC_WRITE(host, NBLK, data->blocks - 1);
1098 OMAP_MMC_WRITE(host, BLEN, block_size - 1);
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001099 set_data_timeout(host, req);
1100
1101 /* cope with calling layer confusion; it issues "single
1102 * block" writes using multi-block scatterlists.
1103 */
1104 sg_len = (data->blocks == 1) ? 1 : data->sg_len;
1105
1106 /* Only do DMA for entire blocks */
1107 use_dma = host->use_dma;
1108 if (use_dma) {
1109 for (i = 0; i < sg_len; i++) {
1110 if ((data->sg[i].length % block_size) != 0) {
1111 use_dma = 0;
1112 break;
1113 }
1114 }
1115 }
1116
1117 host->sg_idx = 0;
1118 if (use_dma) {
1119 if (mmc_omap_get_dma_channel(host, data) == 0) {
1120 enum dma_data_direction dma_data_dir;
1121
1122 if (data->flags & MMC_DATA_WRITE)
1123 dma_data_dir = DMA_TO_DEVICE;
1124 else
1125 dma_data_dir = DMA_FROM_DEVICE;
1126
1127 host->sg_len = dma_map_sg(mmc_dev(host->mmc), data->sg,
1128 sg_len, dma_data_dir);
1129 host->total_bytes_left = 0;
1130 mmc_omap_prepare_dma(host, req->data);
1131 host->brs_received = 0;
1132 host->dma_done = 0;
1133 host->dma_in_use = 1;
1134 } else
1135 use_dma = 0;
1136 }
1137
1138 /* Revert to PIO? */
1139 if (!use_dma) {
Juha Yrjola juha.yrjola3342ee82006-11-11 23:36:52 +01001140 OMAP_MMC_WRITE(host, BUF, 0x1f1f);
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001141 host->total_bytes_left = data->blocks * block_size;
1142 host->sg_len = sg_len;
1143 mmc_omap_sg_to_buf(host);
1144 host->dma_in_use = 0;
1145 }
1146}
1147
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -04001148static void mmc_omap_start_request(struct mmc_omap_host *host,
1149 struct mmc_request *req)
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001150{
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -04001151 BUG_ON(host->mrq != NULL);
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001152
1153 host->mrq = req;
1154
1155 /* only touch fifo AFTER the controller readies it */
1156 mmc_omap_prepare_data(host, req);
1157 mmc_omap_start_command(host, req->cmd);
1158 if (host->dma_in_use)
1159 omap_start_dma(host->dma_ch);
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -04001160}
1161
1162static void mmc_omap_request(struct mmc_host *mmc, struct mmc_request *req)
1163{
1164 struct mmc_omap_slot *slot = mmc_priv(mmc);
1165 struct mmc_omap_host *host = slot->host;
1166 unsigned long flags;
1167
1168 spin_lock_irqsave(&host->slot_lock, flags);
1169 if (host->mmc != NULL) {
1170 BUG_ON(slot->mrq != NULL);
1171 slot->mrq = req;
1172 spin_unlock_irqrestore(&host->slot_lock, flags);
1173 return;
1174 } else
1175 host->mmc = mmc;
1176 spin_unlock_irqrestore(&host->slot_lock, flags);
1177 mmc_omap_select_slot(slot, 1);
1178 mmc_omap_start_request(host, req);
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001179}
1180
Juha Yrjola65b5b6e2008-03-26 16:09:22 -04001181static void mmc_omap_set_power(struct mmc_omap_slot *slot, int power_on,
1182 int vdd)
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001183{
Juha Yrjola65b5b6e2008-03-26 16:09:22 -04001184 struct mmc_omap_host *host;
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001185
Juha Yrjola65b5b6e2008-03-26 16:09:22 -04001186 host = slot->host;
1187
1188 if (slot->pdata->set_power != NULL)
1189 slot->pdata->set_power(mmc_dev(slot->mmc), slot->id, power_on,
1190 vdd);
1191
1192 if (cpu_is_omap24xx()) {
1193 u16 w;
1194
1195 if (power_on) {
1196 w = OMAP_MMC_READ(host, CON);
1197 OMAP_MMC_WRITE(host, CON, w | (1 << 11));
1198 } else {
1199 w = OMAP_MMC_READ(host, CON);
1200 OMAP_MMC_WRITE(host, CON, w & ~(1 << 11));
1201 }
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001202 }
1203}
1204
Tony Lindgrend3af5ab2007-05-01 16:36:00 +02001205static int mmc_omap_calc_divisor(struct mmc_host *mmc, struct mmc_ios *ios)
1206{
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -04001207 struct mmc_omap_slot *slot = mmc_priv(mmc);
1208 struct mmc_omap_host *host = slot->host;
Tony Lindgrend3af5ab2007-05-01 16:36:00 +02001209 int func_clk_rate = clk_get_rate(host->fclk);
1210 int dsor;
1211
1212 if (ios->clock == 0)
1213 return 0;
1214
1215 dsor = func_clk_rate / ios->clock;
1216 if (dsor < 1)
1217 dsor = 1;
1218
1219 if (func_clk_rate / dsor > ios->clock)
1220 dsor++;
1221
1222 if (dsor > 250)
1223 dsor = 250;
Tony Lindgrend3af5ab2007-05-01 16:36:00 +02001224
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -04001225 slot->fclk_freq = func_clk_rate / dsor;
1226
Tony Lindgrend3af5ab2007-05-01 16:36:00 +02001227 if (ios->bus_width == MMC_BUS_WIDTH_4)
1228 dsor |= 1 << 15;
1229
1230 return dsor;
1231}
1232
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001233static void mmc_omap_set_ios(struct mmc_host *mmc, struct mmc_ios *ios)
1234{
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -04001235 struct mmc_omap_slot *slot = mmc_priv(mmc);
1236 struct mmc_omap_host *host = slot->host;
1237 int i, dsor;
Jarkko Lavinen0807a9b2008-03-26 16:09:52 -04001238 int clk_enabled;
Juha Yrjola65b5b6e2008-03-26 16:09:22 -04001239
1240 mmc_omap_select_slot(slot, 0);
1241
Jarkko Lavinen0807a9b2008-03-26 16:09:52 -04001242 dsor = mmc_omap_calc_divisor(mmc, ios);
1243
Juha Yrjola65b5b6e2008-03-26 16:09:22 -04001244 if (ios->vdd != slot->vdd)
1245 slot->vdd = ios->vdd;
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001246
Jarkko Lavinen0807a9b2008-03-26 16:09:52 -04001247 clk_enabled = 0;
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001248 switch (ios->power_mode) {
1249 case MMC_POWER_OFF:
Juha Yrjola65b5b6e2008-03-26 16:09:22 -04001250 mmc_omap_set_power(slot, 0, ios->vdd);
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001251 break;
1252 case MMC_POWER_UP:
Tony Lindgren46a67302007-05-01 16:34:16 +02001253 /* Cannot touch dsor yet, just power up MMC */
Juha Yrjola65b5b6e2008-03-26 16:09:22 -04001254 mmc_omap_set_power(slot, 1, ios->vdd);
1255 goto exit;
Tony Lindgren46a67302007-05-01 16:34:16 +02001256 case MMC_POWER_ON:
Jarkko Lavinen0807a9b2008-03-26 16:09:52 -04001257 mmc_omap_fclk_enable(host, 1);
1258 clk_enabled = 1;
Juha Yrjola juha.yrjolac5cb4312006-11-11 23:42:39 +01001259 dsor |= 1 << 11;
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001260 break;
1261 }
1262
Juha Yrjola65b5b6e2008-03-26 16:09:22 -04001263 if (slot->bus_mode != ios->bus_mode) {
1264 if (slot->pdata->set_bus_mode != NULL)
1265 slot->pdata->set_bus_mode(mmc_dev(mmc), slot->id,
1266 ios->bus_mode);
1267 slot->bus_mode = ios->bus_mode;
1268 }
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001269
1270 /* On insanely high arm_per frequencies something sometimes
1271 * goes somehow out of sync, and the POW bit is not being set,
1272 * which results in the while loop below getting stuck.
1273 * Writing to the CON register twice seems to do the trick. */
1274 for (i = 0; i < 2; i++)
Juha Yrjola juha.yrjola3342ee82006-11-11 23:36:52 +01001275 OMAP_MMC_WRITE(host, CON, dsor);
Juha Yrjola65b5b6e2008-03-26 16:09:22 -04001276 slot->saved_con = dsor;
Tony Lindgren46a67302007-05-01 16:34:16 +02001277 if (ios->power_mode == MMC_POWER_ON) {
Jarkko Lavinen9d7c6ee2008-03-26 16:10:02 -04001278 /* worst case at 400kHz, 80 cycles makes 200 microsecs */
1279 int usecs = 250;
1280
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001281 /* Send clock cycles, poll completion */
Juha Yrjola juha.yrjola3342ee82006-11-11 23:36:52 +01001282 OMAP_MMC_WRITE(host, IE, 0);
1283 OMAP_MMC_WRITE(host, STAT, 0xffff);
Juha Yrjola juha.yrjolac5cb4312006-11-11 23:42:39 +01001284 OMAP_MMC_WRITE(host, CMD, 1 << 7);
Jarkko Lavinen9d7c6ee2008-03-26 16:10:02 -04001285 while (usecs > 0 && (OMAP_MMC_READ(host, STAT) & 1) == 0) {
1286 udelay(1);
1287 usecs--;
1288 }
Juha Yrjola juha.yrjola3342ee82006-11-11 23:36:52 +01001289 OMAP_MMC_WRITE(host, STAT, 1);
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001290 }
Juha Yrjola65b5b6e2008-03-26 16:09:22 -04001291
1292exit:
Jarkko Lavinen0807a9b2008-03-26 16:09:52 -04001293 mmc_omap_release_slot(slot, clk_enabled);
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001294}
1295
David Brownellab7aefd2006-11-12 17:55:30 -08001296static const struct mmc_host_ops mmc_omap_ops = {
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001297 .request = mmc_omap_request,
1298 .set_ios = mmc_omap_set_ios,
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001299};
1300
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -04001301static int __init mmc_omap_new_slot(struct mmc_omap_host *host, int id)
1302{
1303 struct mmc_omap_slot *slot = NULL;
1304 struct mmc_host *mmc;
1305 int r;
1306
1307 mmc = mmc_alloc_host(sizeof(struct mmc_omap_slot), host->dev);
1308 if (mmc == NULL)
1309 return -ENOMEM;
1310
1311 slot = mmc_priv(mmc);
1312 slot->host = host;
1313 slot->mmc = mmc;
1314 slot->id = id;
1315 slot->pdata = &host->pdata->slots[id];
1316
1317 host->slots[id] = slot;
1318
Pierre Ossman23af6032008-07-06 01:10:27 +02001319 mmc->caps = 0;
Tony Lindgren90c62bf2008-12-10 17:37:17 -08001320 if (host->pdata->slots[id].wires >= 4)
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -04001321 mmc->caps |= MMC_CAP_4_BIT_DATA;
1322
1323 mmc->ops = &mmc_omap_ops;
1324 mmc->f_min = 400000;
1325
1326 if (cpu_class_is_omap2())
1327 mmc->f_max = 48000000;
1328 else
1329 mmc->f_max = 24000000;
1330 if (host->pdata->max_freq)
1331 mmc->f_max = min(host->pdata->max_freq, mmc->f_max);
1332 mmc->ocr_avail = slot->pdata->ocr_mask;
1333
1334 /* Use scatterlist DMA to reduce per-transfer costs.
1335 * NOTE max_seg_size assumption that small blocks aren't
1336 * normally used (except e.g. for reading SD registers).
1337 */
Martin K. Petersena36274e2010-09-10 01:33:59 -04001338 mmc->max_segs = 32;
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -04001339 mmc->max_blk_size = 2048; /* BLEN is 11 bits (+1) */
1340 mmc->max_blk_count = 2048; /* NBLK is 11 bits (+1) */
1341 mmc->max_req_size = mmc->max_blk_size * mmc->max_blk_count;
1342 mmc->max_seg_size = mmc->max_req_size;
1343
1344 r = mmc_add_host(mmc);
1345 if (r < 0)
1346 goto err_remove_host;
1347
1348 if (slot->pdata->name != NULL) {
1349 r = device_create_file(&mmc->class_dev,
1350 &dev_attr_slot_name);
1351 if (r < 0)
1352 goto err_remove_host;
1353 }
1354
Juha Yrjola5a0f3f12008-03-26 16:09:08 -04001355 if (slot->pdata->get_cover_state != NULL) {
1356 r = device_create_file(&mmc->class_dev,
1357 &dev_attr_cover_switch);
1358 if (r < 0)
1359 goto err_remove_slot_name;
1360
Jarkko Lavinen7584d272008-03-26 16:09:42 -04001361 setup_timer(&slot->cover_timer, mmc_omap_cover_timer,
1362 (unsigned long)slot);
1363 tasklet_init(&slot->cover_tasklet, mmc_omap_cover_handler,
1364 (unsigned long)slot);
1365 tasklet_schedule(&slot->cover_tasklet);
Juha Yrjola5a0f3f12008-03-26 16:09:08 -04001366 }
1367
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -04001368 return 0;
1369
Juha Yrjola5a0f3f12008-03-26 16:09:08 -04001370err_remove_slot_name:
1371 if (slot->pdata->name != NULL)
1372 device_remove_file(&mmc->class_dev, &dev_attr_slot_name);
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -04001373err_remove_host:
1374 mmc_remove_host(mmc);
1375 mmc_free_host(mmc);
1376 return r;
1377}
1378
1379static void mmc_omap_remove_slot(struct mmc_omap_slot *slot)
1380{
1381 struct mmc_host *mmc = slot->mmc;
1382
1383 if (slot->pdata->name != NULL)
1384 device_remove_file(&mmc->class_dev, &dev_attr_slot_name);
Juha Yrjola5a0f3f12008-03-26 16:09:08 -04001385 if (slot->pdata->get_cover_state != NULL)
1386 device_remove_file(&mmc->class_dev, &dev_attr_cover_switch);
1387
Jarkko Lavinen7584d272008-03-26 16:09:42 -04001388 tasklet_kill(&slot->cover_tasklet);
1389 del_timer_sync(&slot->cover_timer);
Juha Yrjola5a0f3f12008-03-26 16:09:08 -04001390 flush_scheduled_work();
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -04001391
1392 mmc_remove_host(mmc);
1393 mmc_free_host(mmc);
1394}
1395
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001396static int __init mmc_omap_probe(struct platform_device *pdev)
1397{
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -04001398 struct omap_mmc_platform_data *pdata = pdev->dev.platform_data;
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001399 struct mmc_omap_host *host = NULL;
Juha Yrjola juha.yrjola81ca7032006-11-11 23:39:20 +01001400 struct resource *res;
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -04001401 int i, ret = 0;
Tony Lindgrence9c1a82006-07-01 19:56:44 +01001402 int irq;
Juha Yrjola juha.yrjola81ca7032006-11-11 23:39:20 +01001403
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -04001404 if (pdata == NULL) {
Juha Yrjola juha.yrjola81ca7032006-11-11 23:39:20 +01001405 dev_err(&pdev->dev, "platform data missing\n");
1406 return -ENXIO;
1407 }
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -04001408 if (pdata->nr_slots == 0) {
1409 dev_err(&pdev->dev, "no slots\n");
1410 return -ENXIO;
1411 }
Juha Yrjola juha.yrjola81ca7032006-11-11 23:39:20 +01001412
1413 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
Tony Lindgrence9c1a82006-07-01 19:56:44 +01001414 irq = platform_get_irq(pdev, 0);
Juha Yrjola juha.yrjola81ca7032006-11-11 23:39:20 +01001415 if (res == NULL || irq < 0)
Tony Lindgrence9c1a82006-07-01 19:56:44 +01001416 return -ENXIO;
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001417
Juha Yrjola juha.yrjola81ca7032006-11-11 23:39:20 +01001418 res = request_mem_region(res->start, res->end - res->start + 1,
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -04001419 pdev->name);
Juha Yrjola juha.yrjola81ca7032006-11-11 23:39:20 +01001420 if (res == NULL)
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001421 return -EBUSY;
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001422
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -04001423 host = kzalloc(sizeof(struct mmc_omap_host), GFP_KERNEL);
1424 if (host == NULL) {
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001425 ret = -ENOMEM;
Juha Yrjola juha.yrjola81ca7032006-11-11 23:39:20 +01001426 goto err_free_mem_region;
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001427 }
1428
Jarkko Lavinen0f602ec2008-03-26 16:09:58 -04001429 INIT_WORK(&host->slot_release_work, mmc_omap_slot_release_work);
1430 INIT_WORK(&host->send_stop_work, mmc_omap_send_stop_work);
1431
Jarkko Lavinen0fb47232008-03-26 16:09:48 -04001432 INIT_WORK(&host->cmd_abort_work, mmc_omap_abort_command);
1433 setup_timer(&host->cmd_abort_timer, mmc_omap_cmd_timer,
1434 (unsigned long) host);
Jarkko Lavineneb1860b2008-03-26 16:09:29 -04001435
Jarkko Lavinen0807a9b2008-03-26 16:09:52 -04001436 spin_lock_init(&host->clk_lock);
1437 setup_timer(&host->clk_timer, mmc_omap_clk_timer, (unsigned long) host);
1438
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001439 spin_lock_init(&host->dma_lock);
Carlos Eduardo Aguiar01e77e12008-03-26 16:09:34 -04001440 setup_timer(&host->dma_timer, mmc_omap_dma_timer, (unsigned long) host);
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -04001441 spin_lock_init(&host->slot_lock);
1442 init_waitqueue_head(&host->slot_wq);
1443
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -04001444 host->pdata = pdata;
1445 host->dev = &pdev->dev;
1446 platform_set_drvdata(pdev, host);
1447
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001448 host->id = pdev->id;
Juha Yrjola juha.yrjola81ca7032006-11-11 23:39:20 +01001449 host->mem_res = res;
Tony Lindgrence9c1a82006-07-01 19:56:44 +01001450 host->irq = irq;
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001451
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -04001452 host->use_dma = 1;
Tony Lindgrend8874662008-12-10 17:37:16 -08001453 host->dev->dma_mask = &pdata->dma_mask;
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -04001454 host->dma_ch = -1;
1455
1456 host->irq = irq;
1457 host->phys_base = host->mem_res->start;
Russell King55c381e2008-09-04 14:07:22 +01001458 host->virt_base = ioremap(res->start, res->end - res->start + 1);
1459 if (!host->virt_base)
1460 goto err_ioremap;
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -04001461
Russell Kingd4a36645a2009-01-23 19:03:37 +00001462 host->iclk = clk_get(&pdev->dev, "ick");
Ladislav Michle799acb2009-12-14 18:01:24 -08001463 if (IS_ERR(host->iclk)) {
1464 ret = PTR_ERR(host->iclk);
Russell Kingd4a36645a2009-01-23 19:03:37 +00001465 goto err_free_mmc_host;
Ladislav Michle799acb2009-12-14 18:01:24 -08001466 }
Russell Kingd4a36645a2009-01-23 19:03:37 +00001467 clk_enable(host->iclk);
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001468
Russell King5c9e02b2009-01-19 20:53:30 +00001469 host->fclk = clk_get(&pdev->dev, "fck");
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001470 if (IS_ERR(host->fclk)) {
1471 ret = PTR_ERR(host->fclk);
Juha Yrjola juha.yrjola81ca7032006-11-11 23:39:20 +01001472 goto err_free_iclk;
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001473 }
1474
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001475 ret = request_irq(host->irq, mmc_omap_irq, 0, DRIVER_NAME, host);
1476 if (ret)
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -04001477 goto err_free_fclk;
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001478
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -04001479 if (pdata->init != NULL) {
1480 ret = pdata->init(&pdev->dev);
1481 if (ret < 0)
1482 goto err_free_irq;
1483 }
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001484
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -04001485 host->nr_slots = pdata->nr_slots;
1486 for (i = 0; i < pdata->nr_slots; i++) {
1487 ret = mmc_omap_new_slot(host, i);
1488 if (ret < 0) {
1489 while (--i >= 0)
1490 mmc_omap_remove_slot(host->slots[i]);
1491
1492 goto err_plat_cleanup;
1493 }
1494 }
Juha Yrjola juha.yrjola81ca7032006-11-11 23:39:20 +01001495
Marek Belisko0e950fa62010-05-26 14:41:49 -07001496 host->reg_shift = (cpu_is_omap7xx() ? 1 : 2);
1497
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001498 return 0;
1499
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -04001500err_plat_cleanup:
1501 if (pdata->cleanup)
1502 pdata->cleanup(&pdev->dev);
1503err_free_irq:
1504 free_irq(host->irq, host);
Juha Yrjola juha.yrjola81ca7032006-11-11 23:39:20 +01001505err_free_fclk:
1506 clk_put(host->fclk);
1507err_free_iclk:
Ladislav Michle799acb2009-12-14 18:01:24 -08001508 clk_disable(host->iclk);
1509 clk_put(host->iclk);
Juha Yrjola juha.yrjola81ca7032006-11-11 23:39:20 +01001510err_free_mmc_host:
Russell King55c381e2008-09-04 14:07:22 +01001511 iounmap(host->virt_base);
1512err_ioremap:
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -04001513 kfree(host);
Juha Yrjola juha.yrjola81ca7032006-11-11 23:39:20 +01001514err_free_mem_region:
1515 release_mem_region(res->start, res->end - res->start + 1);
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001516 return ret;
1517}
1518
1519static int mmc_omap_remove(struct platform_device *pdev)
1520{
1521 struct mmc_omap_host *host = platform_get_drvdata(pdev);
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -04001522 int i;
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001523
1524 platform_set_drvdata(pdev, NULL);
1525
Juha Yrjola juha.yrjola81ca7032006-11-11 23:39:20 +01001526 BUG_ON(host == NULL);
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001527
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -04001528 for (i = 0; i < host->nr_slots; i++)
1529 mmc_omap_remove_slot(host->slots[i]);
Juha Yrjola juha.yrjola81ca7032006-11-11 23:39:20 +01001530
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -04001531 if (host->pdata->cleanup)
1532 host->pdata->cleanup(&pdev->dev);
1533
Russell Kingd4a36645a2009-01-23 19:03:37 +00001534 mmc_omap_fclk_enable(host, 0);
Ladislav Michl49c1d9d2009-11-11 14:26:43 -08001535 free_irq(host->irq, host);
Russell Kingd4a36645a2009-01-23 19:03:37 +00001536 clk_put(host->fclk);
1537 clk_disable(host->iclk);
1538 clk_put(host->iclk);
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001539
Russell King55c381e2008-09-04 14:07:22 +01001540 iounmap(host->virt_base);
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001541 release_mem_region(pdev->resource[0].start,
Juha Yrjola juha.yrjola81ca7032006-11-11 23:39:20 +01001542 pdev->resource[0].end - pdev->resource[0].start + 1);
1543
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -04001544 kfree(host);
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001545
1546 return 0;
1547}
1548
1549#ifdef CONFIG_PM
1550static int mmc_omap_suspend(struct platform_device *pdev, pm_message_t mesg)
1551{
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -04001552 int i, ret = 0;
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001553 struct mmc_omap_host *host = platform_get_drvdata(pdev);
1554
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -04001555 if (host == NULL || host->suspended)
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001556 return 0;
1557
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -04001558 for (i = 0; i < host->nr_slots; i++) {
1559 struct mmc_omap_slot *slot;
1560
1561 slot = host->slots[i];
Matt Fleming1a13f8f2010-05-26 14:42:08 -07001562 ret = mmc_suspend_host(slot->mmc);
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -04001563 if (ret < 0) {
1564 while (--i >= 0) {
1565 slot = host->slots[i];
1566 mmc_resume_host(slot->mmc);
1567 }
1568 return ret;
1569 }
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001570 }
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -04001571 host->suspended = 1;
1572 return 0;
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001573}
1574
1575static int mmc_omap_resume(struct platform_device *pdev)
1576{
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -04001577 int i, ret = 0;
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001578 struct mmc_omap_host *host = platform_get_drvdata(pdev);
1579
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -04001580 if (host == NULL || !host->suspended)
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001581 return 0;
1582
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -04001583 for (i = 0; i < host->nr_slots; i++) {
1584 struct mmc_omap_slot *slot;
1585 slot = host->slots[i];
1586 ret = mmc_resume_host(slot->mmc);
1587 if (ret < 0)
1588 return ret;
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001589
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -04001590 host->suspended = 0;
1591 }
1592 return 0;
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001593}
1594#else
1595#define mmc_omap_suspend NULL
1596#define mmc_omap_resume NULL
1597#endif
1598
1599static struct platform_driver mmc_omap_driver = {
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001600 .remove = mmc_omap_remove,
1601 .suspend = mmc_omap_suspend,
1602 .resume = mmc_omap_resume,
1603 .driver = {
1604 .name = DRIVER_NAME,
Kay Sieversbc65c722008-04-15 14:34:28 -07001605 .owner = THIS_MODULE,
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001606 },
1607};
1608
1609static int __init mmc_omap_init(void)
1610{
Uwe Kleine-König7ceeb6a2009-04-02 19:47:41 +02001611 return platform_driver_probe(&mmc_omap_driver, mmc_omap_probe);
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001612}
1613
1614static void __exit mmc_omap_exit(void)
1615{
1616 platform_driver_unregister(&mmc_omap_driver);
1617}
1618
1619module_init(mmc_omap_init);
1620module_exit(mmc_omap_exit);
1621
1622MODULE_DESCRIPTION("OMAP Multimedia Card driver");
1623MODULE_LICENSE("GPL");
Kay Sieversbc65c722008-04-15 14:34:28 -07001624MODULE_ALIAS("platform:" DRIVER_NAME);
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001625MODULE_AUTHOR("Juha Yrjölä");