blob: 6e8ce5a1a05d226a011eda35a1c8164e8e9a6c22 [file] [log] [blame]
Eddie Dong97222cc2007-09-12 10:58:04 +03001
2/*
3 * Local APIC virtualization
4 *
5 * Copyright (C) 2006 Qumranet, Inc.
6 * Copyright (C) 2007 Novell
7 * Copyright (C) 2007 Intel
Nicolas Kaiser9611c182010-10-06 14:23:22 +02008 * Copyright 2009 Red Hat, Inc. and/or its affiliates.
Eddie Dong97222cc2007-09-12 10:58:04 +03009 *
10 * Authors:
11 * Dor Laor <dor.laor@qumranet.com>
12 * Gregory Haskins <ghaskins@novell.com>
13 * Yaozu (Eddie) Dong <eddie.dong@intel.com>
14 *
15 * Based on Xen 3.1 code, Copyright (c) 2004, Intel Corporation.
16 *
17 * This work is licensed under the terms of the GNU GPL, version 2. See
18 * the COPYING file in the top-level directory.
19 */
20
Avi Kivityedf88412007-12-16 11:02:48 +020021#include <linux/kvm_host.h>
Eddie Dong97222cc2007-09-12 10:58:04 +030022#include <linux/kvm.h>
23#include <linux/mm.h>
24#include <linux/highmem.h>
25#include <linux/smp.h>
26#include <linux/hrtimer.h>
27#include <linux/io.h>
28#include <linux/module.h>
Roman Zippel6f6d6a12008-05-01 04:34:28 -070029#include <linux/math64.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090030#include <linux/slab.h>
Eddie Dong97222cc2007-09-12 10:58:04 +030031#include <asm/processor.h>
32#include <asm/msr.h>
33#include <asm/page.h>
34#include <asm/current.h>
35#include <asm/apicdef.h>
Arun Sharma600634972011-07-26 16:09:06 -070036#include <linux/atomic.h>
Gleb Natapovc5cc4212012-08-05 15:58:30 +030037#include <linux/jump_label.h>
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -030038#include "kvm_cache_regs.h"
Eddie Dong97222cc2007-09-12 10:58:04 +030039#include "irq.h"
Marcelo Tosatti229456f2009-06-17 09:22:14 -030040#include "trace.h"
Gleb Natapovfc61b802009-07-05 17:39:35 +030041#include "x86.h"
Avi Kivity00b27a32011-11-23 16:30:32 +020042#include "cpuid.h"
Eddie Dong97222cc2007-09-12 10:58:04 +030043
Marcelo Tosattib682b812009-02-10 20:41:41 -020044#ifndef CONFIG_X86_64
45#define mod_64(x, y) ((x) - (y) * div64_u64(x, y))
46#else
47#define mod_64(x, y) ((x) % (y))
48#endif
49
Eddie Dong97222cc2007-09-12 10:58:04 +030050#define PRId64 "d"
51#define PRIx64 "llx"
52#define PRIu64 "u"
53#define PRIo64 "o"
54
55#define APIC_BUS_CYCLE_NS 1
56
57/* #define apic_debug(fmt,arg...) printk(KERN_WARNING fmt,##arg) */
58#define apic_debug(fmt, arg...)
59
60#define APIC_LVT_NUM 6
61/* 14 is the version for Xeon and Pentium 8.4.8*/
62#define APIC_VERSION (0x14UL | ((APIC_LVT_NUM - 1) << 16))
63#define LAPIC_MMIO_LENGTH (1 << 12)
64/* followed define is not in apicdef.h */
65#define APIC_SHORT_MASK 0xc0000
66#define APIC_DEST_NOSHORT 0x0
67#define APIC_DEST_MASK 0x800
68#define MAX_APIC_VECTOR 256
Takuya Yoshikawaecba9a52012-09-05 19:30:01 +090069#define APIC_VECTORS_PER_REG 32
Eddie Dong97222cc2007-09-12 10:58:04 +030070
Nadav Amit394457a2014-10-03 00:30:52 +030071#define APIC_BROADCAST 0xFF
72#define X2APIC_BROADCAST 0xFFFFFFFFul
73
Eddie Dong97222cc2007-09-12 10:58:04 +030074#define VEC_POS(v) ((v) & (32 - 1))
75#define REG_POS(v) (((v) >> 5) << 4)
Zhang Xiantaoad312c72007-12-13 23:50:52 +080076
Eddie Dong97222cc2007-09-12 10:58:04 +030077static inline void apic_set_reg(struct kvm_lapic *apic, int reg_off, u32 val)
78{
79 *((u32 *) (apic->regs + reg_off)) = val;
80}
81
Michael S. Tsirkina0c9a8222012-04-11 18:49:55 +030082static inline int apic_test_vector(int vec, void *bitmap)
83{
84 return test_bit(VEC_POS(vec), (bitmap) + REG_POS(vec));
85}
86
Yang Zhang10606912013-04-11 19:21:38 +080087bool kvm_apic_pending_eoi(struct kvm_vcpu *vcpu, int vector)
88{
89 struct kvm_lapic *apic = vcpu->arch.apic;
90
91 return apic_test_vector(vector, apic->regs + APIC_ISR) ||
92 apic_test_vector(vector, apic->regs + APIC_IRR);
93}
94
Eddie Dong97222cc2007-09-12 10:58:04 +030095static inline void apic_set_vector(int vec, void *bitmap)
96{
97 set_bit(VEC_POS(vec), (bitmap) + REG_POS(vec));
98}
99
100static inline void apic_clear_vector(int vec, void *bitmap)
101{
102 clear_bit(VEC_POS(vec), (bitmap) + REG_POS(vec));
103}
104
Michael S. Tsirkin8680b942012-06-24 19:24:26 +0300105static inline int __apic_test_and_set_vector(int vec, void *bitmap)
106{
107 return __test_and_set_bit(VEC_POS(vec), (bitmap) + REG_POS(vec));
108}
109
110static inline int __apic_test_and_clear_vector(int vec, void *bitmap)
111{
112 return __test_and_clear_bit(VEC_POS(vec), (bitmap) + REG_POS(vec));
113}
114
Gleb Natapovc5cc4212012-08-05 15:58:30 +0300115struct static_key_deferred apic_hw_disabled __read_mostly;
Gleb Natapovf8c1ea12012-08-05 15:58:31 +0300116struct static_key_deferred apic_sw_disabled __read_mostly;
117
Eddie Dong97222cc2007-09-12 10:58:04 +0300118static inline int apic_enabled(struct kvm_lapic *apic)
119{
Gleb Natapovc48f1492012-08-05 15:58:33 +0300120 return kvm_apic_sw_enabled(apic) && kvm_apic_hw_enabled(apic);
Gleb Natapov54e98182012-08-05 15:58:32 +0300121}
122
Eddie Dong97222cc2007-09-12 10:58:04 +0300123#define LVT_MASK \
124 (APIC_LVT_MASKED | APIC_SEND_PENDING | APIC_VECTOR_MASK)
125
126#define LINT_MASK \
127 (LVT_MASK | APIC_MODE_MASK | APIC_INPUT_POLARITY | \
128 APIC_LVT_REMOTE_IRR | APIC_LVT_LEVEL_TRIGGER)
129
130static inline int kvm_apic_id(struct kvm_lapic *apic)
131{
Gleb Natapovc48f1492012-08-05 15:58:33 +0300132 return (kvm_apic_get_reg(apic, APIC_ID) >> 24) & 0xff;
Eddie Dong97222cc2007-09-12 10:58:04 +0300133}
134
Gleb Natapov17d68b72013-12-12 21:20:08 +0100135#define KVM_X2APIC_CID_BITS 0
136
Gleb Natapov1e08ec42012-09-13 17:19:24 +0300137static void recalculate_apic_map(struct kvm *kvm)
138{
139 struct kvm_apic_map *new, *old = NULL;
140 struct kvm_vcpu *vcpu;
141 int i;
142
143 new = kzalloc(sizeof(struct kvm_apic_map), GFP_KERNEL);
144
145 mutex_lock(&kvm->arch.apic_map_lock);
146
147 if (!new)
148 goto out;
149
150 new->ldr_bits = 8;
151 /* flat mode is default */
152 new->cid_shift = 8;
153 new->cid_mask = 0;
154 new->lid_mask = 0xff;
Nadav Amit394457a2014-10-03 00:30:52 +0300155 new->broadcast = APIC_BROADCAST;
Gleb Natapov1e08ec42012-09-13 17:19:24 +0300156
157 kvm_for_each_vcpu(i, vcpu, kvm) {
158 struct kvm_lapic *apic = vcpu->arch.apic;
Gleb Natapov1e08ec42012-09-13 17:19:24 +0300159
160 if (!kvm_apic_present(vcpu))
161 continue;
162
Gleb Natapov1e08ec42012-09-13 17:19:24 +0300163 if (apic_x2apic_mode(apic)) {
164 new->ldr_bits = 32;
165 new->cid_shift = 16;
Gleb Natapov17d68b72013-12-12 21:20:08 +0100166 new->cid_mask = (1 << KVM_X2APIC_CID_BITS) - 1;
167 new->lid_mask = 0xffff;
Nadav Amit394457a2014-10-03 00:30:52 +0300168 new->broadcast = X2APIC_BROADCAST;
Paolo Bonzinia3e339e2014-11-06 10:51:45 +0100169 } else if (kvm_apic_get_reg(apic, APIC_LDR)) {
Nadav Amit173beed2014-11-02 11:54:54 +0200170 if (kvm_apic_get_reg(apic, APIC_DFR) ==
171 APIC_DFR_CLUSTER) {
172 new->cid_shift = 4;
173 new->cid_mask = 0xf;
174 new->lid_mask = 0xf;
Paolo Bonzinia3e339e2014-11-06 10:51:45 +0100175 } else {
176 new->cid_shift = 8;
177 new->cid_mask = 0;
178 new->lid_mask = 0xff;
Nadav Amit173beed2014-11-02 11:54:54 +0200179 }
Gleb Natapov1e08ec42012-09-13 17:19:24 +0300180 }
Paolo Bonzinia3e339e2014-11-06 10:51:45 +0100181
182 /*
183 * All APICs have to be configured in the same mode by an OS.
184 * We take advatage of this while building logical id loockup
185 * table. After reset APICs are in software disabled mode, so if
186 * we find apic with different setting we assume this is the mode
187 * OS wants all apics to be in; build lookup table accordingly.
188 */
189 if (kvm_apic_sw_enabled(apic))
190 break;
Nadav Amit173beed2014-11-02 11:54:54 +0200191 }
192
193 kvm_for_each_vcpu(i, vcpu, kvm) {
194 struct kvm_lapic *apic = vcpu->arch.apic;
195 u16 cid, lid;
196 u32 ldr;
Gleb Natapov1e08ec42012-09-13 17:19:24 +0300197
198 new->phys_map[kvm_apic_id(apic)] = apic;
199
200 ldr = kvm_apic_get_reg(apic, APIC_LDR);
201 cid = apic_cluster_id(new, ldr);
202 lid = apic_logical_id(new, ldr);
203
204 if (lid)
205 new->logical_map[cid][ffs(lid) - 1] = apic;
206 }
207out:
208 old = rcu_dereference_protected(kvm->arch.apic_map,
209 lockdep_is_held(&kvm->arch.apic_map_lock));
210 rcu_assign_pointer(kvm->arch.apic_map, new);
211 mutex_unlock(&kvm->arch.apic_map_lock);
212
213 if (old)
214 kfree_rcu(old, rcu);
Yang Zhangc7c9c562013-01-25 10:18:51 +0800215
Yang Zhang3d81bc72013-04-11 19:25:13 +0800216 kvm_vcpu_request_scan_ioapic(kvm);
Gleb Natapov1e08ec42012-09-13 17:19:24 +0300217}
218
Nadav Amit1e1b6c22014-08-19 00:03:00 +0300219static inline void apic_set_spiv(struct kvm_lapic *apic, u32 val)
220{
Radim Krčmáře4627552014-10-30 15:06:45 +0100221 bool enabled = val & APIC_SPIV_APIC_ENABLED;
Nadav Amit1e1b6c22014-08-19 00:03:00 +0300222
223 apic_set_reg(apic, APIC_SPIV, val);
Radim Krčmáře4627552014-10-30 15:06:45 +0100224
225 if (enabled != apic->sw_enabled) {
226 apic->sw_enabled = enabled;
227 if (enabled) {
Nadav Amit1e1b6c22014-08-19 00:03:00 +0300228 static_key_slow_dec_deferred(&apic_sw_disabled);
229 recalculate_apic_map(apic->vcpu->kvm);
230 } else
231 static_key_slow_inc(&apic_sw_disabled.key);
232 }
233}
234
Gleb Natapov1e08ec42012-09-13 17:19:24 +0300235static inline void kvm_apic_set_id(struct kvm_lapic *apic, u8 id)
236{
237 apic_set_reg(apic, APIC_ID, id << 24);
238 recalculate_apic_map(apic->vcpu->kvm);
239}
240
241static inline void kvm_apic_set_ldr(struct kvm_lapic *apic, u32 id)
242{
243 apic_set_reg(apic, APIC_LDR, id);
244 recalculate_apic_map(apic->vcpu->kvm);
245}
246
Eddie Dong97222cc2007-09-12 10:58:04 +0300247static inline int apic_lvt_enabled(struct kvm_lapic *apic, int lvt_type)
248{
Gleb Natapovc48f1492012-08-05 15:58:33 +0300249 return !(kvm_apic_get_reg(apic, lvt_type) & APIC_LVT_MASKED);
Eddie Dong97222cc2007-09-12 10:58:04 +0300250}
251
252static inline int apic_lvt_vector(struct kvm_lapic *apic, int lvt_type)
253{
Gleb Natapovc48f1492012-08-05 15:58:33 +0300254 return kvm_apic_get_reg(apic, lvt_type) & APIC_VECTOR_MASK;
Eddie Dong97222cc2007-09-12 10:58:04 +0300255}
256
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +0800257static inline int apic_lvtt_oneshot(struct kvm_lapic *apic)
258{
Radim Krčmářf30ebc32014-10-30 15:06:47 +0100259 return apic->lapic_timer.timer_mode == APIC_LVT_TIMER_ONESHOT;
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +0800260}
261
Eddie Dong97222cc2007-09-12 10:58:04 +0300262static inline int apic_lvtt_period(struct kvm_lapic *apic)
263{
Radim Krčmářf30ebc32014-10-30 15:06:47 +0100264 return apic->lapic_timer.timer_mode == APIC_LVT_TIMER_PERIODIC;
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +0800265}
266
267static inline int apic_lvtt_tscdeadline(struct kvm_lapic *apic)
268{
Radim Krčmářf30ebc32014-10-30 15:06:47 +0100269 return apic->lapic_timer.timer_mode == APIC_LVT_TIMER_TSCDEADLINE;
Eddie Dong97222cc2007-09-12 10:58:04 +0300270}
271
Jan Kiszkacc6e4622008-10-20 10:20:03 +0200272static inline int apic_lvt_nmi_mode(u32 lvt_val)
273{
274 return (lvt_val & (APIC_MODE_MASK | APIC_LVT_MASKED)) == APIC_DM_NMI;
275}
276
Gleb Natapovfc61b802009-07-05 17:39:35 +0300277void kvm_apic_set_version(struct kvm_vcpu *vcpu)
278{
279 struct kvm_lapic *apic = vcpu->arch.apic;
280 struct kvm_cpuid_entry2 *feat;
281 u32 v = APIC_VERSION;
282
Gleb Natapovc48f1492012-08-05 15:58:33 +0300283 if (!kvm_vcpu_has_lapic(vcpu))
Gleb Natapovfc61b802009-07-05 17:39:35 +0300284 return;
285
286 feat = kvm_find_cpuid_entry(apic->vcpu, 0x1, 0);
287 if (feat && (feat->ecx & (1 << (X86_FEATURE_X2APIC & 31))))
288 v |= APIC_LVR_DIRECTED_EOI;
289 apic_set_reg(apic, APIC_LVR, v);
290}
291
Mathias Krausef1d24832012-08-30 01:30:18 +0200292static const unsigned int apic_lvt_mask[APIC_LVT_NUM] = {
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +0800293 LVT_MASK , /* part LVTT mask, timer mode mask added at runtime */
Eddie Dong97222cc2007-09-12 10:58:04 +0300294 LVT_MASK | APIC_MODE_MASK, /* LVTTHMR */
295 LVT_MASK | APIC_MODE_MASK, /* LVTPC */
296 LINT_MASK, LINT_MASK, /* LVT0-1 */
297 LVT_MASK /* LVTERR */
298};
299
300static int find_highest_vector(void *bitmap)
301{
Takuya Yoshikawaecba9a52012-09-05 19:30:01 +0900302 int vec;
303 u32 *reg;
Eddie Dong97222cc2007-09-12 10:58:04 +0300304
Takuya Yoshikawaecba9a52012-09-05 19:30:01 +0900305 for (vec = MAX_APIC_VECTOR - APIC_VECTORS_PER_REG;
306 vec >= 0; vec -= APIC_VECTORS_PER_REG) {
307 reg = bitmap + REG_POS(vec);
308 if (*reg)
309 return fls(*reg) - 1 + vec;
310 }
Eddie Dong97222cc2007-09-12 10:58:04 +0300311
Takuya Yoshikawaecba9a52012-09-05 19:30:01 +0900312 return -1;
Eddie Dong97222cc2007-09-12 10:58:04 +0300313}
314
Michael S. Tsirkin8680b942012-06-24 19:24:26 +0300315static u8 count_vectors(void *bitmap)
316{
Takuya Yoshikawaecba9a52012-09-05 19:30:01 +0900317 int vec;
318 u32 *reg;
Michael S. Tsirkin8680b942012-06-24 19:24:26 +0300319 u8 count = 0;
Takuya Yoshikawaecba9a52012-09-05 19:30:01 +0900320
321 for (vec = 0; vec < MAX_APIC_VECTOR; vec += APIC_VECTORS_PER_REG) {
322 reg = bitmap + REG_POS(vec);
323 count += hweight32(*reg);
324 }
325
Michael S. Tsirkin8680b942012-06-24 19:24:26 +0300326 return count;
327}
328
Yang Zhanga20ed542013-04-11 19:25:15 +0800329void kvm_apic_update_irr(struct kvm_vcpu *vcpu, u32 *pir)
330{
331 u32 i, pir_val;
332 struct kvm_lapic *apic = vcpu->arch.apic;
333
334 for (i = 0; i <= 7; i++) {
335 pir_val = xchg(&pir[i], 0);
336 if (pir_val)
337 *((u32 *)(apic->regs + APIC_IRR + i * 0x10)) |= pir_val;
338 }
339}
340EXPORT_SYMBOL_GPL(kvm_apic_update_irr);
341
Jan Kiszka11f5cc02013-07-25 09:58:45 +0200342static inline void apic_set_irr(int vec, struct kvm_lapic *apic)
Eddie Dong97222cc2007-09-12 10:58:04 +0300343{
Gleb Natapov33e4c682009-06-11 11:06:51 +0300344 apic->irr_pending = true;
Jan Kiszka11f5cc02013-07-25 09:58:45 +0200345 apic_set_vector(vec, apic->regs + APIC_IRR);
Eddie Dong97222cc2007-09-12 10:58:04 +0300346}
347
Gleb Natapov33e4c682009-06-11 11:06:51 +0300348static inline int apic_search_irr(struct kvm_lapic *apic)
Eddie Dong97222cc2007-09-12 10:58:04 +0300349{
Gleb Natapov33e4c682009-06-11 11:06:51 +0300350 return find_highest_vector(apic->regs + APIC_IRR);
Eddie Dong97222cc2007-09-12 10:58:04 +0300351}
352
353static inline int apic_find_highest_irr(struct kvm_lapic *apic)
354{
355 int result;
356
Yang Zhangc7c9c562013-01-25 10:18:51 +0800357 /*
358 * Note that irr_pending is just a hint. It will be always
359 * true with virtual interrupt delivery enabled.
360 */
Gleb Natapov33e4c682009-06-11 11:06:51 +0300361 if (!apic->irr_pending)
362 return -1;
363
Yang Zhang5a717852013-04-11 19:25:16 +0800364 kvm_x86_ops->sync_pir_to_irr(apic->vcpu);
Gleb Natapov33e4c682009-06-11 11:06:51 +0300365 result = apic_search_irr(apic);
Eddie Dong97222cc2007-09-12 10:58:04 +0300366 ASSERT(result == -1 || result >= 16);
367
368 return result;
369}
370
Gleb Natapov33e4c682009-06-11 11:06:51 +0300371static inline void apic_clear_irr(int vec, struct kvm_lapic *apic)
372{
Wanpeng Li56cc2402014-08-05 12:42:24 +0800373 struct kvm_vcpu *vcpu;
374
375 vcpu = apic->vcpu;
376
Gleb Natapov33e4c682009-06-11 11:06:51 +0300377 apic_clear_vector(vec, apic->regs + APIC_IRR);
Wanpeng Li56cc2402014-08-05 12:42:24 +0800378 if (unlikely(kvm_apic_vid_enabled(vcpu->kvm)))
379 /* try to update RVI */
380 kvm_make_request(KVM_REQ_EVENT, vcpu);
381 else {
382 vec = apic_search_irr(apic);
383 apic->irr_pending = (vec != -1);
384 }
Gleb Natapov33e4c682009-06-11 11:06:51 +0300385}
386
Michael S. Tsirkin8680b942012-06-24 19:24:26 +0300387static inline void apic_set_isr(int vec, struct kvm_lapic *apic)
388{
Wanpeng Li56cc2402014-08-05 12:42:24 +0800389 struct kvm_vcpu *vcpu;
Paolo Bonzinifc57ac22014-05-14 17:40:58 +0200390
Wanpeng Li56cc2402014-08-05 12:42:24 +0800391 if (__apic_test_and_set_vector(vec, apic->regs + APIC_ISR))
392 return;
393
394 vcpu = apic->vcpu;
395
Michael S. Tsirkin8680b942012-06-24 19:24:26 +0300396 /*
Wanpeng Li56cc2402014-08-05 12:42:24 +0800397 * With APIC virtualization enabled, all caching is disabled
398 * because the processor can modify ISR under the hood. Instead
399 * just set SVI.
Michael S. Tsirkin8680b942012-06-24 19:24:26 +0300400 */
Wanpeng Li56cc2402014-08-05 12:42:24 +0800401 if (unlikely(kvm_apic_vid_enabled(vcpu->kvm)))
402 kvm_x86_ops->hwapic_isr_update(vcpu->kvm, vec);
403 else {
404 ++apic->isr_count;
405 BUG_ON(apic->isr_count > MAX_APIC_VECTOR);
406 /*
407 * ISR (in service register) bit is set when injecting an interrupt.
408 * The highest vector is injected. Thus the latest bit set matches
409 * the highest bit in ISR.
410 */
411 apic->highest_isr_cache = vec;
412 }
Michael S. Tsirkin8680b942012-06-24 19:24:26 +0300413}
414
Paolo Bonzinifc57ac22014-05-14 17:40:58 +0200415static inline int apic_find_highest_isr(struct kvm_lapic *apic)
416{
417 int result;
418
419 /*
420 * Note that isr_count is always 1, and highest_isr_cache
421 * is always -1, with APIC virtualization enabled.
422 */
423 if (!apic->isr_count)
424 return -1;
425 if (likely(apic->highest_isr_cache != -1))
426 return apic->highest_isr_cache;
427
428 result = find_highest_vector(apic->regs + APIC_ISR);
429 ASSERT(result == -1 || result >= 16);
430
431 return result;
432}
433
Michael S. Tsirkin8680b942012-06-24 19:24:26 +0300434static inline void apic_clear_isr(int vec, struct kvm_lapic *apic)
435{
Paolo Bonzinifc57ac22014-05-14 17:40:58 +0200436 struct kvm_vcpu *vcpu;
437 if (!__apic_test_and_clear_vector(vec, apic->regs + APIC_ISR))
438 return;
439
440 vcpu = apic->vcpu;
441
442 /*
443 * We do get here for APIC virtualization enabled if the guest
444 * uses the Hyper-V APIC enlightenment. In this case we may need
445 * to trigger a new interrupt delivery by writing the SVI field;
446 * on the other hand isr_count and highest_isr_cache are unused
447 * and must be left alone.
448 */
449 if (unlikely(kvm_apic_vid_enabled(vcpu->kvm)))
450 kvm_x86_ops->hwapic_isr_update(vcpu->kvm,
451 apic_find_highest_isr(apic));
452 else {
Michael S. Tsirkin8680b942012-06-24 19:24:26 +0300453 --apic->isr_count;
Paolo Bonzinifc57ac22014-05-14 17:40:58 +0200454 BUG_ON(apic->isr_count < 0);
455 apic->highest_isr_cache = -1;
456 }
Michael S. Tsirkin8680b942012-06-24 19:24:26 +0300457}
458
Yang, Sheng6e5d8652007-09-12 18:03:11 +0800459int kvm_lapic_find_highest_irr(struct kvm_vcpu *vcpu)
460{
Yang, Sheng6e5d8652007-09-12 18:03:11 +0800461 int highest_irr;
462
Gleb Natapov33e4c682009-06-11 11:06:51 +0300463 /* This may race with setting of irr in __apic_accept_irq() and
464 * value returned may be wrong, but kvm_vcpu_kick() in __apic_accept_irq
465 * will cause vmexit immediately and the value will be recalculated
466 * on the next vmentry.
467 */
Gleb Natapovc48f1492012-08-05 15:58:33 +0300468 if (!kvm_vcpu_has_lapic(vcpu))
Yang, Sheng6e5d8652007-09-12 18:03:11 +0800469 return 0;
Gleb Natapov54e98182012-08-05 15:58:32 +0300470 highest_irr = apic_find_highest_irr(vcpu->arch.apic);
Yang, Sheng6e5d8652007-09-12 18:03:11 +0800471
472 return highest_irr;
473}
Yang, Sheng6e5d8652007-09-12 18:03:11 +0800474
Gleb Natapov6da7e3f2009-03-05 16:34:44 +0200475static int __apic_accept_irq(struct kvm_lapic *apic, int delivery_mode,
Yang Zhangb4f22252013-04-11 19:21:37 +0800476 int vector, int level, int trig_mode,
477 unsigned long *dest_map);
Gleb Natapov6da7e3f2009-03-05 16:34:44 +0200478
Yang Zhangb4f22252013-04-11 19:21:37 +0800479int kvm_apic_set_irq(struct kvm_vcpu *vcpu, struct kvm_lapic_irq *irq,
480 unsigned long *dest_map)
Eddie Dong97222cc2007-09-12 10:58:04 +0300481{
Zhang Xiantaoad312c72007-12-13 23:50:52 +0800482 struct kvm_lapic *apic = vcpu->arch.apic;
Zhang Xiantao8be54532007-12-02 22:35:57 +0800483
Gleb Natapov58c2dde2009-03-05 16:35:04 +0200484 return __apic_accept_irq(apic, irq->delivery_mode, irq->vector,
Yang Zhangb4f22252013-04-11 19:21:37 +0800485 irq->level, irq->trig_mode, dest_map);
Eddie Dong97222cc2007-09-12 10:58:04 +0300486}
487
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +0300488static int pv_eoi_put_user(struct kvm_vcpu *vcpu, u8 val)
489{
490
491 return kvm_write_guest_cached(vcpu->kvm, &vcpu->arch.pv_eoi.data, &val,
492 sizeof(val));
493}
494
495static int pv_eoi_get_user(struct kvm_vcpu *vcpu, u8 *val)
496{
497
498 return kvm_read_guest_cached(vcpu->kvm, &vcpu->arch.pv_eoi.data, val,
499 sizeof(*val));
500}
501
502static inline bool pv_eoi_enabled(struct kvm_vcpu *vcpu)
503{
504 return vcpu->arch.pv_eoi.msr_val & KVM_MSR_ENABLED;
505}
506
507static bool pv_eoi_get_pending(struct kvm_vcpu *vcpu)
508{
509 u8 val;
510 if (pv_eoi_get_user(vcpu, &val) < 0)
511 apic_debug("Can't read EOI MSR value: 0x%llx\n",
Chen Fan96893972014-01-02 17:14:11 +0800512 (unsigned long long)vcpu->arch.pv_eoi.msr_val);
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +0300513 return val & 0x1;
514}
515
516static void pv_eoi_set_pending(struct kvm_vcpu *vcpu)
517{
518 if (pv_eoi_put_user(vcpu, KVM_PV_EOI_ENABLED) < 0) {
519 apic_debug("Can't set EOI MSR value: 0x%llx\n",
Chen Fan96893972014-01-02 17:14:11 +0800520 (unsigned long long)vcpu->arch.pv_eoi.msr_val);
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +0300521 return;
522 }
523 __set_bit(KVM_APIC_PV_EOI_PENDING, &vcpu->arch.apic_attention);
524}
525
526static void pv_eoi_clr_pending(struct kvm_vcpu *vcpu)
527{
528 if (pv_eoi_put_user(vcpu, KVM_PV_EOI_DISABLED) < 0) {
529 apic_debug("Can't clear EOI MSR value: 0x%llx\n",
Chen Fan96893972014-01-02 17:14:11 +0800530 (unsigned long long)vcpu->arch.pv_eoi.msr_val);
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +0300531 return;
532 }
533 __clear_bit(KVM_APIC_PV_EOI_PENDING, &vcpu->arch.apic_attention);
534}
535
Yang Zhangcf9e65b2013-04-11 19:25:14 +0800536void kvm_apic_update_tmr(struct kvm_vcpu *vcpu, u32 *tmr)
537{
538 struct kvm_lapic *apic = vcpu->arch.apic;
539 int i;
540
541 for (i = 0; i < 8; i++)
542 apic_set_reg(apic, APIC_TMR + 0x10 * i, tmr[i]);
543}
544
Eddie Dong97222cc2007-09-12 10:58:04 +0300545static void apic_update_ppr(struct kvm_lapic *apic)
546{
Avi Kivity3842d132010-07-27 12:30:24 +0300547 u32 tpr, isrv, ppr, old_ppr;
Eddie Dong97222cc2007-09-12 10:58:04 +0300548 int isr;
549
Gleb Natapovc48f1492012-08-05 15:58:33 +0300550 old_ppr = kvm_apic_get_reg(apic, APIC_PROCPRI);
551 tpr = kvm_apic_get_reg(apic, APIC_TASKPRI);
Eddie Dong97222cc2007-09-12 10:58:04 +0300552 isr = apic_find_highest_isr(apic);
553 isrv = (isr != -1) ? isr : 0;
554
555 if ((tpr & 0xf0) >= (isrv & 0xf0))
556 ppr = tpr & 0xff;
557 else
558 ppr = isrv & 0xf0;
559
560 apic_debug("vlapic %p, ppr 0x%x, isr 0x%x, isrv 0x%x",
561 apic, ppr, isr, isrv);
562
Avi Kivity3842d132010-07-27 12:30:24 +0300563 if (old_ppr != ppr) {
564 apic_set_reg(apic, APIC_PROCPRI, ppr);
Avi Kivity83bcacb2010-10-25 15:23:55 +0200565 if (ppr < old_ppr)
566 kvm_make_request(KVM_REQ_EVENT, apic->vcpu);
Avi Kivity3842d132010-07-27 12:30:24 +0300567 }
Eddie Dong97222cc2007-09-12 10:58:04 +0300568}
569
570static void apic_set_tpr(struct kvm_lapic *apic, u32 tpr)
571{
572 apic_set_reg(apic, APIC_TASKPRI, tpr);
573 apic_update_ppr(apic);
574}
575
Nadav Amit394457a2014-10-03 00:30:52 +0300576static int kvm_apic_broadcast(struct kvm_lapic *apic, u32 dest)
Eddie Dong97222cc2007-09-12 10:58:04 +0300577{
Nadav Amit394457a2014-10-03 00:30:52 +0300578 return dest == (apic_x2apic_mode(apic) ?
579 X2APIC_BROADCAST : APIC_BROADCAST);
Eddie Dong97222cc2007-09-12 10:58:04 +0300580}
581
Nadav Amit394457a2014-10-03 00:30:52 +0300582int kvm_apic_match_physical_addr(struct kvm_lapic *apic, u32 dest)
583{
584 return kvm_apic_id(apic) == dest || kvm_apic_broadcast(apic, dest);
585}
586
587int kvm_apic_match_logical_addr(struct kvm_lapic *apic, u32 mda)
Eddie Dong97222cc2007-09-12 10:58:04 +0300588{
589 int result = 0;
Gleb Natapov0105d1a2009-07-05 17:39:36 +0300590 u32 logical_id;
591
Nadav Amit394457a2014-10-03 00:30:52 +0300592 if (kvm_apic_broadcast(apic, mda))
593 return 1;
594
Gleb Natapov0105d1a2009-07-05 17:39:36 +0300595 if (apic_x2apic_mode(apic)) {
Gleb Natapovc48f1492012-08-05 15:58:33 +0300596 logical_id = kvm_apic_get_reg(apic, APIC_LDR);
Gleb Natapov0105d1a2009-07-05 17:39:36 +0300597 return logical_id & mda;
598 }
Eddie Dong97222cc2007-09-12 10:58:04 +0300599
Gleb Natapovc48f1492012-08-05 15:58:33 +0300600 logical_id = GET_APIC_LOGICAL_ID(kvm_apic_get_reg(apic, APIC_LDR));
Eddie Dong97222cc2007-09-12 10:58:04 +0300601
Gleb Natapovc48f1492012-08-05 15:58:33 +0300602 switch (kvm_apic_get_reg(apic, APIC_DFR)) {
Eddie Dong97222cc2007-09-12 10:58:04 +0300603 case APIC_DFR_FLAT:
604 if (logical_id & mda)
605 result = 1;
606 break;
607 case APIC_DFR_CLUSTER:
608 if (((logical_id >> 4) == (mda >> 0x4))
609 && (logical_id & mda & 0xf))
610 result = 1;
611 break;
612 default:
Jan Kiszka7712de82011-09-12 11:25:51 +0200613 apic_debug("Bad DFR vcpu %d: %08x\n",
Gleb Natapovc48f1492012-08-05 15:58:33 +0300614 apic->vcpu->vcpu_id, kvm_apic_get_reg(apic, APIC_DFR));
Eddie Dong97222cc2007-09-12 10:58:04 +0300615 break;
616 }
617
618 return result;
619}
620
Gleb Natapov343f94f2009-03-05 16:34:54 +0200621int kvm_apic_match_dest(struct kvm_vcpu *vcpu, struct kvm_lapic *source,
Nadav Amit394457a2014-10-03 00:30:52 +0300622 int short_hand, unsigned int dest, int dest_mode)
Eddie Dong97222cc2007-09-12 10:58:04 +0300623{
624 int result = 0;
Zhang Xiantaoad312c72007-12-13 23:50:52 +0800625 struct kvm_lapic *target = vcpu->arch.apic;
Eddie Dong97222cc2007-09-12 10:58:04 +0300626
627 apic_debug("target %p, source %p, dest 0x%x, "
Gleb Natapov343f94f2009-03-05 16:34:54 +0200628 "dest_mode 0x%x, short_hand 0x%x\n",
Eddie Dong97222cc2007-09-12 10:58:04 +0300629 target, source, dest, dest_mode, short_hand);
630
Zachary Amsdenbd371392010-06-14 11:42:15 -1000631 ASSERT(target);
Eddie Dong97222cc2007-09-12 10:58:04 +0300632 switch (short_hand) {
633 case APIC_DEST_NOSHORT:
Gleb Natapov343f94f2009-03-05 16:34:54 +0200634 if (dest_mode == 0)
Eddie Dong97222cc2007-09-12 10:58:04 +0300635 /* Physical mode. */
Gleb Natapov343f94f2009-03-05 16:34:54 +0200636 result = kvm_apic_match_physical_addr(target, dest);
637 else
Eddie Dong97222cc2007-09-12 10:58:04 +0300638 /* Logical mode. */
639 result = kvm_apic_match_logical_addr(target, dest);
640 break;
641 case APIC_DEST_SELF:
Gleb Natapov343f94f2009-03-05 16:34:54 +0200642 result = (target == source);
Eddie Dong97222cc2007-09-12 10:58:04 +0300643 break;
644 case APIC_DEST_ALLINC:
645 result = 1;
646 break;
647 case APIC_DEST_ALLBUT:
Gleb Natapov343f94f2009-03-05 16:34:54 +0200648 result = (target != source);
Eddie Dong97222cc2007-09-12 10:58:04 +0300649 break;
650 default:
Jan Kiszka7712de82011-09-12 11:25:51 +0200651 apic_debug("kvm: apic: Bad dest shorthand value %x\n",
652 short_hand);
Eddie Dong97222cc2007-09-12 10:58:04 +0300653 break;
654 }
655
656 return result;
657}
658
Gleb Natapov1e08ec42012-09-13 17:19:24 +0300659bool kvm_irq_delivery_to_apic_fast(struct kvm *kvm, struct kvm_lapic *src,
Yang Zhangb4f22252013-04-11 19:21:37 +0800660 struct kvm_lapic_irq *irq, int *r, unsigned long *dest_map)
Gleb Natapov1e08ec42012-09-13 17:19:24 +0300661{
662 struct kvm_apic_map *map;
663 unsigned long bitmap = 1;
664 struct kvm_lapic **dst;
665 int i;
666 bool ret = false;
667
668 *r = -1;
669
670 if (irq->shorthand == APIC_DEST_SELF) {
Yang Zhangb4f22252013-04-11 19:21:37 +0800671 *r = kvm_apic_set_irq(src->vcpu, irq, dest_map);
Gleb Natapov1e08ec42012-09-13 17:19:24 +0300672 return true;
673 }
674
675 if (irq->shorthand)
676 return false;
677
678 rcu_read_lock();
679 map = rcu_dereference(kvm->arch.apic_map);
680
681 if (!map)
682 goto out;
683
Nadav Amit394457a2014-10-03 00:30:52 +0300684 if (irq->dest_id == map->broadcast)
685 goto out;
686
Gleb Natapov1e08ec42012-09-13 17:19:24 +0300687 if (irq->dest_mode == 0) { /* physical mode */
Nadav Amit394457a2014-10-03 00:30:52 +0300688 if (irq->delivery_mode == APIC_DM_LOWEST)
Gleb Natapov1e08ec42012-09-13 17:19:24 +0300689 goto out;
690 dst = &map->phys_map[irq->dest_id & 0xff];
691 } else {
692 u32 mda = irq->dest_id << (32 - map->ldr_bits);
693
694 dst = map->logical_map[apic_cluster_id(map, mda)];
695
696 bitmap = apic_logical_id(map, mda);
697
698 if (irq->delivery_mode == APIC_DM_LOWEST) {
699 int l = -1;
700 for_each_set_bit(i, &bitmap, 16) {
701 if (!dst[i])
702 continue;
703 if (l < 0)
704 l = i;
705 else if (kvm_apic_compare_prio(dst[i]->vcpu, dst[l]->vcpu) < 0)
706 l = i;
707 }
708
709 bitmap = (l >= 0) ? 1 << l : 0;
710 }
711 }
712
713 for_each_set_bit(i, &bitmap, 16) {
714 if (!dst[i])
715 continue;
716 if (*r < 0)
717 *r = 0;
Yang Zhangb4f22252013-04-11 19:21:37 +0800718 *r += kvm_apic_set_irq(dst[i]->vcpu, irq, dest_map);
Gleb Natapov1e08ec42012-09-13 17:19:24 +0300719 }
720
721 ret = true;
722out:
723 rcu_read_unlock();
724 return ret;
725}
726
Eddie Dong97222cc2007-09-12 10:58:04 +0300727/*
728 * Add a pending IRQ into lapic.
729 * Return 1 if successfully added and 0 if discarded.
730 */
731static int __apic_accept_irq(struct kvm_lapic *apic, int delivery_mode,
Yang Zhangb4f22252013-04-11 19:21:37 +0800732 int vector, int level, int trig_mode,
733 unsigned long *dest_map)
Eddie Dong97222cc2007-09-12 10:58:04 +0300734{
Gleb Natapov6da7e3f2009-03-05 16:34:44 +0200735 int result = 0;
He, Qingc5ec1532007-09-03 17:07:41 +0300736 struct kvm_vcpu *vcpu = apic->vcpu;
Eddie Dong97222cc2007-09-12 10:58:04 +0300737
Paolo Bonzinia183b632014-09-11 11:51:02 +0200738 trace_kvm_apic_accept_irq(vcpu->vcpu_id, delivery_mode,
739 trig_mode, vector);
Eddie Dong97222cc2007-09-12 10:58:04 +0300740 switch (delivery_mode) {
Eddie Dong97222cc2007-09-12 10:58:04 +0300741 case APIC_DM_LOWEST:
Gleb Natapove1035712009-03-05 16:34:59 +0200742 vcpu->arch.apic_arb_prio++;
743 case APIC_DM_FIXED:
Eddie Dong97222cc2007-09-12 10:58:04 +0300744 /* FIXME add logic for vcpu on reset */
745 if (unlikely(!apic_enabled(apic)))
746 break;
747
Jan Kiszka11f5cc02013-07-25 09:58:45 +0200748 result = 1;
749
Yang Zhangb4f22252013-04-11 19:21:37 +0800750 if (dest_map)
751 __set_bit(vcpu->vcpu_id, dest_map);
Avi Kivitya5d36f82009-12-29 12:42:16 +0200752
Jan Kiszka11f5cc02013-07-25 09:58:45 +0200753 if (kvm_x86_ops->deliver_posted_interrupt)
Yang Zhang5a717852013-04-11 19:25:16 +0800754 kvm_x86_ops->deliver_posted_interrupt(vcpu, vector);
Jan Kiszka11f5cc02013-07-25 09:58:45 +0200755 else {
756 apic_set_irr(vector, apic);
Yang Zhang5a717852013-04-11 19:25:16 +0800757
758 kvm_make_request(KVM_REQ_EVENT, vcpu);
759 kvm_vcpu_kick(vcpu);
Eddie Dong97222cc2007-09-12 10:58:04 +0300760 }
Eddie Dong97222cc2007-09-12 10:58:04 +0300761 break;
762
763 case APIC_DM_REMRD:
Raghavendra K T24d21662013-08-26 14:18:35 +0530764 result = 1;
765 vcpu->arch.pv.pv_unhalted = 1;
766 kvm_make_request(KVM_REQ_EVENT, vcpu);
767 kvm_vcpu_kick(vcpu);
Eddie Dong97222cc2007-09-12 10:58:04 +0300768 break;
769
770 case APIC_DM_SMI:
Jan Kiszka7712de82011-09-12 11:25:51 +0200771 apic_debug("Ignoring guest SMI\n");
Eddie Dong97222cc2007-09-12 10:58:04 +0300772 break;
Sheng Yang3419ffc2008-05-15 09:52:48 +0800773
Eddie Dong97222cc2007-09-12 10:58:04 +0300774 case APIC_DM_NMI:
Gleb Natapov6da7e3f2009-03-05 16:34:44 +0200775 result = 1;
Sheng Yang3419ffc2008-05-15 09:52:48 +0800776 kvm_inject_nmi(vcpu);
Jan Kiszka26df99c2008-09-26 09:30:54 +0200777 kvm_vcpu_kick(vcpu);
Eddie Dong97222cc2007-09-12 10:58:04 +0300778 break;
779
780 case APIC_DM_INIT:
Julian Stecklinaa52315e2012-01-16 14:02:20 +0100781 if (!trig_mode || level) {
Gleb Natapov6da7e3f2009-03-05 16:34:44 +0200782 result = 1;
Jan Kiszka66450a22013-03-13 12:42:34 +0100783 /* assumes that there are only KVM_APIC_INIT/SIPI */
784 apic->pending_events = (1UL << KVM_APIC_INIT);
785 /* make sure pending_events is visible before sending
786 * the request */
787 smp_wmb();
Avi Kivity3842d132010-07-27 12:30:24 +0300788 kvm_make_request(KVM_REQ_EVENT, vcpu);
He, Qingc5ec1532007-09-03 17:07:41 +0300789 kvm_vcpu_kick(vcpu);
790 } else {
Jan Kiszka1b10bf32008-09-30 10:41:06 +0200791 apic_debug("Ignoring de-assert INIT to vcpu %d\n",
792 vcpu->vcpu_id);
He, Qingc5ec1532007-09-03 17:07:41 +0300793 }
Eddie Dong97222cc2007-09-12 10:58:04 +0300794 break;
795
796 case APIC_DM_STARTUP:
Jan Kiszka1b10bf32008-09-30 10:41:06 +0200797 apic_debug("SIPI to vcpu %d vector 0x%02x\n",
798 vcpu->vcpu_id, vector);
Jan Kiszka66450a22013-03-13 12:42:34 +0100799 result = 1;
800 apic->sipi_vector = vector;
801 /* make sure sipi_vector is visible for the receiver */
802 smp_wmb();
803 set_bit(KVM_APIC_SIPI, &apic->pending_events);
804 kvm_make_request(KVM_REQ_EVENT, vcpu);
805 kvm_vcpu_kick(vcpu);
Eddie Dong97222cc2007-09-12 10:58:04 +0300806 break;
807
Jan Kiszka23930f92008-09-26 09:30:52 +0200808 case APIC_DM_EXTINT:
809 /*
810 * Should only be called by kvm_apic_local_deliver() with LVT0,
811 * before NMI watchdog was enabled. Already handled by
812 * kvm_apic_accept_pic_intr().
813 */
814 break;
815
Eddie Dong97222cc2007-09-12 10:58:04 +0300816 default:
817 printk(KERN_ERR "TODO: unsupported delivery mode %x\n",
818 delivery_mode);
819 break;
820 }
821 return result;
822}
823
Gleb Natapove1035712009-03-05 16:34:59 +0200824int kvm_apic_compare_prio(struct kvm_vcpu *vcpu1, struct kvm_vcpu *vcpu2)
Eddie Dong97222cc2007-09-12 10:58:04 +0300825{
Gleb Natapove1035712009-03-05 16:34:59 +0200826 return vcpu1->arch.apic_arb_prio - vcpu2->arch.apic_arb_prio;
Zhang Xiantao8be54532007-12-02 22:35:57 +0800827}
828
Yang Zhangc7c9c562013-01-25 10:18:51 +0800829static void kvm_ioapic_send_eoi(struct kvm_lapic *apic, int vector)
830{
831 if (!(kvm_apic_get_reg(apic, APIC_SPIV) & APIC_SPIV_DIRECTED_EOI) &&
832 kvm_ioapic_handles_vector(apic->vcpu->kvm, vector)) {
833 int trigger_mode;
834 if (apic_test_vector(vector, apic->regs + APIC_TMR))
835 trigger_mode = IOAPIC_LEVEL_TRIG;
836 else
837 trigger_mode = IOAPIC_EDGE_TRIG;
Yang Zhang1fcc7892013-04-11 19:21:35 +0800838 kvm_ioapic_update_eoi(apic->vcpu, vector, trigger_mode);
Yang Zhangc7c9c562013-01-25 10:18:51 +0800839 }
840}
841
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +0300842static int apic_set_eoi(struct kvm_lapic *apic)
Eddie Dong97222cc2007-09-12 10:58:04 +0300843{
844 int vector = apic_find_highest_isr(apic);
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +0300845
846 trace_kvm_eoi(apic, vector);
847
Eddie Dong97222cc2007-09-12 10:58:04 +0300848 /*
849 * Not every write EOI will has corresponding ISR,
850 * one example is when Kernel check timer on setup_IO_APIC
851 */
852 if (vector == -1)
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +0300853 return vector;
Eddie Dong97222cc2007-09-12 10:58:04 +0300854
Michael S. Tsirkin8680b942012-06-24 19:24:26 +0300855 apic_clear_isr(vector, apic);
Eddie Dong97222cc2007-09-12 10:58:04 +0300856 apic_update_ppr(apic);
857
Yang Zhangc7c9c562013-01-25 10:18:51 +0800858 kvm_ioapic_send_eoi(apic, vector);
Avi Kivity3842d132010-07-27 12:30:24 +0300859 kvm_make_request(KVM_REQ_EVENT, apic->vcpu);
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +0300860 return vector;
Eddie Dong97222cc2007-09-12 10:58:04 +0300861}
862
Yang Zhangc7c9c562013-01-25 10:18:51 +0800863/*
864 * this interface assumes a trap-like exit, which has already finished
865 * desired side effect including vISR and vPPR update.
866 */
867void kvm_apic_set_eoi_accelerated(struct kvm_vcpu *vcpu, int vector)
868{
869 struct kvm_lapic *apic = vcpu->arch.apic;
870
871 trace_kvm_eoi(apic, vector);
872
873 kvm_ioapic_send_eoi(apic, vector);
874 kvm_make_request(KVM_REQ_EVENT, apic->vcpu);
875}
876EXPORT_SYMBOL_GPL(kvm_apic_set_eoi_accelerated);
877
Eddie Dong97222cc2007-09-12 10:58:04 +0300878static void apic_send_ipi(struct kvm_lapic *apic)
879{
Gleb Natapovc48f1492012-08-05 15:58:33 +0300880 u32 icr_low = kvm_apic_get_reg(apic, APIC_ICR);
881 u32 icr_high = kvm_apic_get_reg(apic, APIC_ICR2);
Gleb Natapov58c2dde2009-03-05 16:35:04 +0200882 struct kvm_lapic_irq irq;
Eddie Dong97222cc2007-09-12 10:58:04 +0300883
Gleb Natapov58c2dde2009-03-05 16:35:04 +0200884 irq.vector = icr_low & APIC_VECTOR_MASK;
885 irq.delivery_mode = icr_low & APIC_MODE_MASK;
886 irq.dest_mode = icr_low & APIC_DEST_MASK;
887 irq.level = icr_low & APIC_INT_ASSERT;
888 irq.trig_mode = icr_low & APIC_INT_LEVELTRIG;
889 irq.shorthand = icr_low & APIC_SHORT_MASK;
Gleb Natapov0105d1a2009-07-05 17:39:36 +0300890 if (apic_x2apic_mode(apic))
891 irq.dest_id = icr_high;
892 else
893 irq.dest_id = GET_APIC_DEST_FIELD(icr_high);
Eddie Dong97222cc2007-09-12 10:58:04 +0300894
Gleb Natapov1000ff82009-07-07 16:00:57 +0300895 trace_kvm_apic_ipi(icr_low, irq.dest_id);
896
Eddie Dong97222cc2007-09-12 10:58:04 +0300897 apic_debug("icr_high 0x%x, icr_low 0x%x, "
898 "short_hand 0x%x, dest 0x%x, trig_mode 0x%x, level 0x%x, "
899 "dest_mode 0x%x, delivery_mode 0x%x, vector 0x%x\n",
Glauber Costa9b5843d2009-04-29 17:29:09 -0400900 icr_high, icr_low, irq.shorthand, irq.dest_id,
Gleb Natapov58c2dde2009-03-05 16:35:04 +0200901 irq.trig_mode, irq.level, irq.dest_mode, irq.delivery_mode,
902 irq.vector);
Eddie Dong97222cc2007-09-12 10:58:04 +0300903
Yang Zhangb4f22252013-04-11 19:21:37 +0800904 kvm_irq_delivery_to_apic(apic->vcpu->kvm, apic, &irq, NULL);
Eddie Dong97222cc2007-09-12 10:58:04 +0300905}
906
907static u32 apic_get_tmcct(struct kvm_lapic *apic)
908{
Marcelo Tosattib682b812009-02-10 20:41:41 -0200909 ktime_t remaining;
910 s64 ns;
Kevin Pedretti9da8f4e2007-10-21 08:55:50 +0200911 u32 tmcct;
Eddie Dong97222cc2007-09-12 10:58:04 +0300912
913 ASSERT(apic != NULL);
914
Kevin Pedretti9da8f4e2007-10-21 08:55:50 +0200915 /* if initial count is 0, current count should also be 0 */
Andy Honigb963a222013-11-19 14:12:18 -0800916 if (kvm_apic_get_reg(apic, APIC_TMICT) == 0 ||
917 apic->lapic_timer.period == 0)
Kevin Pedretti9da8f4e2007-10-21 08:55:50 +0200918 return 0;
919
Marcelo Tosattiace15462009-10-08 10:55:03 -0300920 remaining = hrtimer_get_remaining(&apic->lapic_timer.timer);
Marcelo Tosattib682b812009-02-10 20:41:41 -0200921 if (ktime_to_ns(remaining) < 0)
922 remaining = ktime_set(0, 0);
Eddie Dong97222cc2007-09-12 10:58:04 +0300923
Marcelo Tosattid3c7b772009-02-23 10:57:41 -0300924 ns = mod_64(ktime_to_ns(remaining), apic->lapic_timer.period);
925 tmcct = div64_u64(ns,
926 (APIC_BUS_CYCLE_NS * apic->divide_count));
Eddie Dong97222cc2007-09-12 10:58:04 +0300927
928 return tmcct;
929}
930
Avi Kivityb209749f2007-10-22 16:50:39 +0200931static void __report_tpr_access(struct kvm_lapic *apic, bool write)
932{
933 struct kvm_vcpu *vcpu = apic->vcpu;
934 struct kvm_run *run = vcpu->run;
935
Avi Kivitya8eeb042010-05-10 12:34:53 +0300936 kvm_make_request(KVM_REQ_REPORT_TPR_ACCESS, vcpu);
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -0300937 run->tpr_access.rip = kvm_rip_read(vcpu);
Avi Kivityb209749f2007-10-22 16:50:39 +0200938 run->tpr_access.is_write = write;
939}
940
941static inline void report_tpr_access(struct kvm_lapic *apic, bool write)
942{
943 if (apic->vcpu->arch.tpr_access_reporting)
944 __report_tpr_access(apic, write);
945}
946
Eddie Dong97222cc2007-09-12 10:58:04 +0300947static u32 __apic_read(struct kvm_lapic *apic, unsigned int offset)
948{
949 u32 val = 0;
950
951 if (offset >= LAPIC_MMIO_LENGTH)
952 return 0;
953
954 switch (offset) {
Gleb Natapov0105d1a2009-07-05 17:39:36 +0300955 case APIC_ID:
956 if (apic_x2apic_mode(apic))
957 val = kvm_apic_id(apic);
958 else
959 val = kvm_apic_id(apic) << 24;
960 break;
Eddie Dong97222cc2007-09-12 10:58:04 +0300961 case APIC_ARBPRI:
Jan Kiszka7712de82011-09-12 11:25:51 +0200962 apic_debug("Access APIC ARBPRI register which is for P6\n");
Eddie Dong97222cc2007-09-12 10:58:04 +0300963 break;
964
965 case APIC_TMCCT: /* Timer CCR */
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +0800966 if (apic_lvtt_tscdeadline(apic))
967 return 0;
968
Eddie Dong97222cc2007-09-12 10:58:04 +0300969 val = apic_get_tmcct(apic);
970 break;
Avi Kivity4a4541a2012-07-22 17:41:00 +0300971 case APIC_PROCPRI:
972 apic_update_ppr(apic);
Gleb Natapovc48f1492012-08-05 15:58:33 +0300973 val = kvm_apic_get_reg(apic, offset);
Avi Kivity4a4541a2012-07-22 17:41:00 +0300974 break;
Avi Kivityb209749f2007-10-22 16:50:39 +0200975 case APIC_TASKPRI:
976 report_tpr_access(apic, false);
977 /* fall thru */
Eddie Dong97222cc2007-09-12 10:58:04 +0300978 default:
Gleb Natapovc48f1492012-08-05 15:58:33 +0300979 val = kvm_apic_get_reg(apic, offset);
Eddie Dong97222cc2007-09-12 10:58:04 +0300980 break;
981 }
982
983 return val;
984}
985
Gregory Haskinsd76685c2009-06-01 12:54:50 -0400986static inline struct kvm_lapic *to_lapic(struct kvm_io_device *dev)
987{
988 return container_of(dev, struct kvm_lapic, dev);
989}
990
Gleb Natapov0105d1a2009-07-05 17:39:36 +0300991static int apic_reg_read(struct kvm_lapic *apic, u32 offset, int len,
992 void *data)
Michael S. Tsirkinbda90202009-06-29 22:24:32 +0300993{
Eddie Dong97222cc2007-09-12 10:58:04 +0300994 unsigned char alignment = offset & 0xf;
995 u32 result;
Guo Chaod5b0b5b2012-06-28 15:22:57 +0800996 /* this bitmask has a bit cleared for each reserved register */
Gleb Natapov0105d1a2009-07-05 17:39:36 +0300997 static const u64 rmask = 0x43ff01ffffffe70cULL;
Eddie Dong97222cc2007-09-12 10:58:04 +0300998
999 if ((alignment + len) > 4) {
Gleb Natapov4088bb32009-07-08 11:26:54 +03001000 apic_debug("KVM_APIC_READ: alignment error %x %d\n",
1001 offset, len);
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001002 return 1;
Eddie Dong97222cc2007-09-12 10:58:04 +03001003 }
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001004
1005 if (offset > 0x3f0 || !(rmask & (1ULL << (offset >> 4)))) {
Gleb Natapov4088bb32009-07-08 11:26:54 +03001006 apic_debug("KVM_APIC_READ: read reserved register %x\n",
1007 offset);
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001008 return 1;
1009 }
1010
Eddie Dong97222cc2007-09-12 10:58:04 +03001011 result = __apic_read(apic, offset & ~0xf);
1012
Marcelo Tosatti229456f2009-06-17 09:22:14 -03001013 trace_kvm_apic_read(offset, result);
1014
Eddie Dong97222cc2007-09-12 10:58:04 +03001015 switch (len) {
1016 case 1:
1017 case 2:
1018 case 4:
1019 memcpy(data, (char *)&result + alignment, len);
1020 break;
1021 default:
1022 printk(KERN_ERR "Local APIC read with len = %x, "
1023 "should be 1,2, or 4 instead\n", len);
1024 break;
1025 }
Michael S. Tsirkinbda90202009-06-29 22:24:32 +03001026 return 0;
Eddie Dong97222cc2007-09-12 10:58:04 +03001027}
1028
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001029static int apic_mmio_in_range(struct kvm_lapic *apic, gpa_t addr)
1030{
Gleb Natapovc48f1492012-08-05 15:58:33 +03001031 return kvm_apic_hw_enabled(apic) &&
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001032 addr >= apic->base_address &&
1033 addr < apic->base_address + LAPIC_MMIO_LENGTH;
1034}
1035
1036static int apic_mmio_read(struct kvm_io_device *this,
1037 gpa_t address, int len, void *data)
1038{
1039 struct kvm_lapic *apic = to_lapic(this);
1040 u32 offset = address - apic->base_address;
1041
1042 if (!apic_mmio_in_range(apic, address))
1043 return -EOPNOTSUPP;
1044
1045 apic_reg_read(apic, offset, len, data);
1046
1047 return 0;
1048}
1049
Eddie Dong97222cc2007-09-12 10:58:04 +03001050static void update_divide_count(struct kvm_lapic *apic)
1051{
1052 u32 tmp1, tmp2, tdcr;
1053
Gleb Natapovc48f1492012-08-05 15:58:33 +03001054 tdcr = kvm_apic_get_reg(apic, APIC_TDCR);
Eddie Dong97222cc2007-09-12 10:58:04 +03001055 tmp1 = tdcr & 0xf;
1056 tmp2 = ((tmp1 & 0x3) | ((tmp1 & 0x8) >> 1)) + 1;
Marcelo Tosattid3c7b772009-02-23 10:57:41 -03001057 apic->divide_count = 0x1 << (tmp2 & 0x7);
Eddie Dong97222cc2007-09-12 10:58:04 +03001058
1059 apic_debug("timer divide count is 0x%x\n",
Glauber Costa9b5843d2009-04-29 17:29:09 -04001060 apic->divide_count);
Eddie Dong97222cc2007-09-12 10:58:04 +03001061}
1062
Radim Krčmář5d87db72014-10-10 19:15:08 +02001063static void apic_timer_expired(struct kvm_lapic *apic)
1064{
1065 struct kvm_vcpu *vcpu = apic->vcpu;
1066 wait_queue_head_t *q = &vcpu->wq;
1067
1068 /*
1069 * Note: KVM_REQ_PENDING_TIMER is implicitly checked in
1070 * vcpu_enter_guest.
1071 */
1072 if (atomic_read(&apic->lapic_timer.pending))
1073 return;
1074
1075 atomic_inc(&apic->lapic_timer.pending);
1076 /* FIXME: this code should not know anything about vcpus */
1077 kvm_make_request(KVM_REQ_PENDING_TIMER, vcpu);
1078
1079 if (waitqueue_active(q))
1080 wake_up_interruptible(q);
1081}
1082
Eddie Dong97222cc2007-09-12 10:58:04 +03001083static void start_apic_timer(struct kvm_lapic *apic)
1084{
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08001085 ktime_t now;
Marcelo Tosattid3c7b772009-02-23 10:57:41 -03001086 atomic_set(&apic->lapic_timer.pending, 0);
Avi Kivity0b975a32008-02-24 14:37:50 +02001087
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08001088 if (apic_lvtt_period(apic) || apic_lvtt_oneshot(apic)) {
Guo Chaod5b0b5b2012-06-28 15:22:57 +08001089 /* lapic timer in oneshot or periodic mode */
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08001090 now = apic->lapic_timer.timer.base->get_time();
Gleb Natapovc48f1492012-08-05 15:58:33 +03001091 apic->lapic_timer.period = (u64)kvm_apic_get_reg(apic, APIC_TMICT)
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08001092 * APIC_BUS_CYCLE_NS * apic->divide_count;
Jan Kiszka9bc57912011-09-12 14:10:22 +02001093
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08001094 if (!apic->lapic_timer.period)
1095 return;
1096 /*
1097 * Do not allow the guest to program periodic timers with small
1098 * interval, since the hrtimers are not throttled by the host
1099 * scheduler.
1100 */
1101 if (apic_lvtt_period(apic)) {
1102 s64 min_period = min_timer_period_us * 1000LL;
1103
1104 if (apic->lapic_timer.period < min_period) {
1105 pr_info_ratelimited(
1106 "kvm: vcpu %i: requested %lld ns "
1107 "lapic timer period limited to %lld ns\n",
1108 apic->vcpu->vcpu_id,
1109 apic->lapic_timer.period, min_period);
1110 apic->lapic_timer.period = min_period;
1111 }
Jan Kiszka9bc57912011-09-12 14:10:22 +02001112 }
Avi Kivity0b975a32008-02-24 14:37:50 +02001113
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08001114 hrtimer_start(&apic->lapic_timer.timer,
1115 ktime_add_ns(now, apic->lapic_timer.period),
1116 HRTIMER_MODE_ABS);
Eddie Dong97222cc2007-09-12 10:58:04 +03001117
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08001118 apic_debug("%s: bus cycle is %" PRId64 "ns, now 0x%016"
Eddie Dong97222cc2007-09-12 10:58:04 +03001119 PRIx64 ", "
1120 "timer initial count 0x%x, period %lldns, "
Harvey Harrisonb8688d52008-03-03 12:59:56 -08001121 "expire @ 0x%016" PRIx64 ".\n", __func__,
Eddie Dong97222cc2007-09-12 10:58:04 +03001122 APIC_BUS_CYCLE_NS, ktime_to_ns(now),
Gleb Natapovc48f1492012-08-05 15:58:33 +03001123 kvm_apic_get_reg(apic, APIC_TMICT),
Marcelo Tosattid3c7b772009-02-23 10:57:41 -03001124 apic->lapic_timer.period,
Eddie Dong97222cc2007-09-12 10:58:04 +03001125 ktime_to_ns(ktime_add_ns(now,
Marcelo Tosattid3c7b772009-02-23 10:57:41 -03001126 apic->lapic_timer.period)));
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08001127 } else if (apic_lvtt_tscdeadline(apic)) {
1128 /* lapic timer in tsc deadline mode */
1129 u64 guest_tsc, tscdeadline = apic->lapic_timer.tscdeadline;
1130 u64 ns = 0;
1131 struct kvm_vcpu *vcpu = apic->vcpu;
Zachary Amsdencc578282012-02-03 15:43:50 -02001132 unsigned long this_tsc_khz = vcpu->arch.virtual_tsc_khz;
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08001133 unsigned long flags;
1134
1135 if (unlikely(!tscdeadline || !this_tsc_khz))
1136 return;
1137
1138 local_irq_save(flags);
1139
1140 now = apic->lapic_timer.timer.base->get_time();
Marcelo Tosatti886b4702012-11-27 23:28:58 -02001141 guest_tsc = kvm_x86_ops->read_l1_tsc(vcpu, native_read_tsc());
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08001142 if (likely(tscdeadline > guest_tsc)) {
1143 ns = (tscdeadline - guest_tsc) * 1000000ULL;
1144 do_div(ns, this_tsc_khz);
Radim Krčmář1e0ad702014-10-10 19:15:09 +02001145 hrtimer_start(&apic->lapic_timer.timer,
1146 ktime_add_ns(now, ns), HRTIMER_MODE_ABS);
1147 } else
1148 apic_timer_expired(apic);
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08001149
1150 local_irq_restore(flags);
1151 }
Eddie Dong97222cc2007-09-12 10:58:04 +03001152}
1153
Jan Kiszkacc6e4622008-10-20 10:20:03 +02001154static void apic_manage_nmi_watchdog(struct kvm_lapic *apic, u32 lvt0_val)
1155{
Gleb Natapovc48f1492012-08-05 15:58:33 +03001156 int nmi_wd_enabled = apic_lvt_nmi_mode(kvm_apic_get_reg(apic, APIC_LVT0));
Jan Kiszkacc6e4622008-10-20 10:20:03 +02001157
1158 if (apic_lvt_nmi_mode(lvt0_val)) {
1159 if (!nmi_wd_enabled) {
1160 apic_debug("Receive NMI setting on APIC_LVT0 "
1161 "for cpu %d\n", apic->vcpu->vcpu_id);
1162 apic->vcpu->kvm->arch.vapics_in_nmi_mode++;
1163 }
1164 } else if (nmi_wd_enabled)
1165 apic->vcpu->kvm->arch.vapics_in_nmi_mode--;
1166}
1167
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001168static int apic_reg_write(struct kvm_lapic *apic, u32 reg, u32 val)
Eddie Dong97222cc2007-09-12 10:58:04 +03001169{
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001170 int ret = 0;
Eddie Dong97222cc2007-09-12 10:58:04 +03001171
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001172 trace_kvm_apic_write(reg, val);
Eddie Dong97222cc2007-09-12 10:58:04 +03001173
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001174 switch (reg) {
Eddie Dong97222cc2007-09-12 10:58:04 +03001175 case APIC_ID: /* Local APIC ID */
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001176 if (!apic_x2apic_mode(apic))
Gleb Natapov1e08ec42012-09-13 17:19:24 +03001177 kvm_apic_set_id(apic, val >> 24);
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001178 else
1179 ret = 1;
Eddie Dong97222cc2007-09-12 10:58:04 +03001180 break;
1181
1182 case APIC_TASKPRI:
Avi Kivityb209749f2007-10-22 16:50:39 +02001183 report_tpr_access(apic, true);
Eddie Dong97222cc2007-09-12 10:58:04 +03001184 apic_set_tpr(apic, val & 0xff);
1185 break;
1186
1187 case APIC_EOI:
1188 apic_set_eoi(apic);
1189 break;
1190
1191 case APIC_LDR:
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001192 if (!apic_x2apic_mode(apic))
Gleb Natapov1e08ec42012-09-13 17:19:24 +03001193 kvm_apic_set_ldr(apic, val & APIC_LDR_MASK);
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001194 else
1195 ret = 1;
Eddie Dong97222cc2007-09-12 10:58:04 +03001196 break;
1197
1198 case APIC_DFR:
Gleb Natapov1e08ec42012-09-13 17:19:24 +03001199 if (!apic_x2apic_mode(apic)) {
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001200 apic_set_reg(apic, APIC_DFR, val | 0x0FFFFFFF);
Gleb Natapov1e08ec42012-09-13 17:19:24 +03001201 recalculate_apic_map(apic->vcpu->kvm);
1202 } else
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001203 ret = 1;
Eddie Dong97222cc2007-09-12 10:58:04 +03001204 break;
1205
Gleb Natapovfc61b802009-07-05 17:39:35 +03001206 case APIC_SPIV: {
1207 u32 mask = 0x3ff;
Gleb Natapovc48f1492012-08-05 15:58:33 +03001208 if (kvm_apic_get_reg(apic, APIC_LVR) & APIC_LVR_DIRECTED_EOI)
Gleb Natapovfc61b802009-07-05 17:39:35 +03001209 mask |= APIC_SPIV_DIRECTED_EOI;
Gleb Natapovf8c1ea12012-08-05 15:58:31 +03001210 apic_set_spiv(apic, val & mask);
Eddie Dong97222cc2007-09-12 10:58:04 +03001211 if (!(val & APIC_SPIV_APIC_ENABLED)) {
1212 int i;
1213 u32 lvt_val;
1214
1215 for (i = 0; i < APIC_LVT_NUM; i++) {
Gleb Natapovc48f1492012-08-05 15:58:33 +03001216 lvt_val = kvm_apic_get_reg(apic,
Eddie Dong97222cc2007-09-12 10:58:04 +03001217 APIC_LVTT + 0x10 * i);
1218 apic_set_reg(apic, APIC_LVTT + 0x10 * i,
1219 lvt_val | APIC_LVT_MASKED);
1220 }
Marcelo Tosattid3c7b772009-02-23 10:57:41 -03001221 atomic_set(&apic->lapic_timer.pending, 0);
Eddie Dong97222cc2007-09-12 10:58:04 +03001222
1223 }
1224 break;
Gleb Natapovfc61b802009-07-05 17:39:35 +03001225 }
Eddie Dong97222cc2007-09-12 10:58:04 +03001226 case APIC_ICR:
1227 /* No delay here, so we always clear the pending bit */
1228 apic_set_reg(apic, APIC_ICR, val & ~(1 << 12));
1229 apic_send_ipi(apic);
1230 break;
1231
1232 case APIC_ICR2:
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001233 if (!apic_x2apic_mode(apic))
1234 val &= 0xff000000;
1235 apic_set_reg(apic, APIC_ICR2, val);
Eddie Dong97222cc2007-09-12 10:58:04 +03001236 break;
1237
Jan Kiszka23930f92008-09-26 09:30:52 +02001238 case APIC_LVT0:
Jan Kiszkacc6e4622008-10-20 10:20:03 +02001239 apic_manage_nmi_watchdog(apic, val);
Eddie Dong97222cc2007-09-12 10:58:04 +03001240 case APIC_LVTTHMR:
1241 case APIC_LVTPC:
Eddie Dong97222cc2007-09-12 10:58:04 +03001242 case APIC_LVT1:
1243 case APIC_LVTERR:
1244 /* TODO: Check vector */
Gleb Natapovc48f1492012-08-05 15:58:33 +03001245 if (!kvm_apic_sw_enabled(apic))
Eddie Dong97222cc2007-09-12 10:58:04 +03001246 val |= APIC_LVT_MASKED;
1247
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001248 val &= apic_lvt_mask[(reg - APIC_LVTT) >> 4];
1249 apic_set_reg(apic, reg, val);
Eddie Dong97222cc2007-09-12 10:58:04 +03001250
1251 break;
1252
Radim Krčmářa323b402014-10-30 15:06:46 +01001253 case APIC_LVTT: {
1254 u32 timer_mode = val & apic->lapic_timer.timer_mode_mask;
1255
1256 if (apic->lapic_timer.timer_mode != timer_mode) {
1257 apic->lapic_timer.timer_mode = timer_mode;
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08001258 hrtimer_cancel(&apic->lapic_timer.timer);
Radim Krčmářa323b402014-10-30 15:06:46 +01001259 }
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08001260
Gleb Natapovc48f1492012-08-05 15:58:33 +03001261 if (!kvm_apic_sw_enabled(apic))
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08001262 val |= APIC_LVT_MASKED;
1263 val &= (apic_lvt_mask[0] | apic->lapic_timer.timer_mode_mask);
1264 apic_set_reg(apic, APIC_LVTT, val);
1265 break;
Radim Krčmářa323b402014-10-30 15:06:46 +01001266 }
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08001267
Eddie Dong97222cc2007-09-12 10:58:04 +03001268 case APIC_TMICT:
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08001269 if (apic_lvtt_tscdeadline(apic))
1270 break;
1271
Marcelo Tosattid3c7b772009-02-23 10:57:41 -03001272 hrtimer_cancel(&apic->lapic_timer.timer);
Eddie Dong97222cc2007-09-12 10:58:04 +03001273 apic_set_reg(apic, APIC_TMICT, val);
1274 start_apic_timer(apic);
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001275 break;
Eddie Dong97222cc2007-09-12 10:58:04 +03001276
1277 case APIC_TDCR:
1278 if (val & 4)
Jan Kiszka7712de82011-09-12 11:25:51 +02001279 apic_debug("KVM_WRITE:TDCR %x\n", val);
Eddie Dong97222cc2007-09-12 10:58:04 +03001280 apic_set_reg(apic, APIC_TDCR, val);
1281 update_divide_count(apic);
1282 break;
1283
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001284 case APIC_ESR:
1285 if (apic_x2apic_mode(apic) && val != 0) {
Jan Kiszka7712de82011-09-12 11:25:51 +02001286 apic_debug("KVM_WRITE:ESR not zero %x\n", val);
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001287 ret = 1;
1288 }
1289 break;
1290
1291 case APIC_SELF_IPI:
1292 if (apic_x2apic_mode(apic)) {
1293 apic_reg_write(apic, APIC_ICR, 0x40000 | (val & 0xff));
1294 } else
1295 ret = 1;
1296 break;
Eddie Dong97222cc2007-09-12 10:58:04 +03001297 default:
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001298 ret = 1;
Eddie Dong97222cc2007-09-12 10:58:04 +03001299 break;
1300 }
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001301 if (ret)
1302 apic_debug("Local APIC Write to read-only register %x\n", reg);
1303 return ret;
1304}
1305
1306static int apic_mmio_write(struct kvm_io_device *this,
1307 gpa_t address, int len, const void *data)
1308{
1309 struct kvm_lapic *apic = to_lapic(this);
1310 unsigned int offset = address - apic->base_address;
1311 u32 val;
1312
1313 if (!apic_mmio_in_range(apic, address))
1314 return -EOPNOTSUPP;
1315
1316 /*
1317 * APIC register must be aligned on 128-bits boundary.
1318 * 32/64/128 bits registers must be accessed thru 32 bits.
1319 * Refer SDM 8.4.1
1320 */
1321 if (len != 4 || (offset & 0xf)) {
1322 /* Don't shout loud, $infamous_os would cause only noise. */
1323 apic_debug("apic write: bad size=%d %lx\n", len, (long)address);
Sheng Yang756975b2009-07-06 11:05:39 +08001324 return 0;
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001325 }
1326
1327 val = *(u32*)data;
1328
1329 /* too common printing */
1330 if (offset != APIC_EOI)
1331 apic_debug("%s: offset 0x%x with length 0x%x, and value is "
1332 "0x%x\n", __func__, offset, len, val);
1333
1334 apic_reg_write(apic, offset & 0xff0, val);
1335
Michael S. Tsirkinbda90202009-06-29 22:24:32 +03001336 return 0;
Eddie Dong97222cc2007-09-12 10:58:04 +03001337}
1338
Kevin Tian58fbbf22011-08-30 13:56:17 +03001339void kvm_lapic_set_eoi(struct kvm_vcpu *vcpu)
1340{
Gleb Natapovc48f1492012-08-05 15:58:33 +03001341 if (kvm_vcpu_has_lapic(vcpu))
Kevin Tian58fbbf22011-08-30 13:56:17 +03001342 apic_reg_write(vcpu->arch.apic, APIC_EOI, 0);
1343}
1344EXPORT_SYMBOL_GPL(kvm_lapic_set_eoi);
1345
Yang Zhang83d4c282013-01-25 10:18:49 +08001346/* emulate APIC access in a trap manner */
1347void kvm_apic_write_nodecode(struct kvm_vcpu *vcpu, u32 offset)
1348{
1349 u32 val = 0;
1350
1351 /* hw has done the conditional check and inst decode */
1352 offset &= 0xff0;
1353
1354 apic_reg_read(vcpu->arch.apic, offset, 4, &val);
1355
1356 /* TODO: optimize to just emulate side effect w/o one more write */
1357 apic_reg_write(vcpu->arch.apic, offset, val);
1358}
1359EXPORT_SYMBOL_GPL(kvm_apic_write_nodecode);
1360
Rusty Russelld5894442007-10-08 10:48:30 +10001361void kvm_free_lapic(struct kvm_vcpu *vcpu)
Eddie Dong97222cc2007-09-12 10:58:04 +03001362{
Gleb Natapovf8c1ea12012-08-05 15:58:31 +03001363 struct kvm_lapic *apic = vcpu->arch.apic;
1364
Zhang Xiantaoad312c72007-12-13 23:50:52 +08001365 if (!vcpu->arch.apic)
Eddie Dong97222cc2007-09-12 10:58:04 +03001366 return;
1367
Gleb Natapovf8c1ea12012-08-05 15:58:31 +03001368 hrtimer_cancel(&apic->lapic_timer.timer);
Eddie Dong97222cc2007-09-12 10:58:04 +03001369
Gleb Natapovc5cc4212012-08-05 15:58:30 +03001370 if (!(vcpu->arch.apic_base & MSR_IA32_APICBASE_ENABLE))
1371 static_key_slow_dec_deferred(&apic_hw_disabled);
1372
Radim Krčmáře4627552014-10-30 15:06:45 +01001373 if (!apic->sw_enabled)
Gleb Natapovf8c1ea12012-08-05 15:58:31 +03001374 static_key_slow_dec_deferred(&apic_sw_disabled);
Eddie Dong97222cc2007-09-12 10:58:04 +03001375
Gleb Natapovf8c1ea12012-08-05 15:58:31 +03001376 if (apic->regs)
1377 free_page((unsigned long)apic->regs);
1378
1379 kfree(apic);
Eddie Dong97222cc2007-09-12 10:58:04 +03001380}
1381
1382/*
1383 *----------------------------------------------------------------------
1384 * LAPIC interface
1385 *----------------------------------------------------------------------
1386 */
1387
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08001388u64 kvm_get_lapic_tscdeadline_msr(struct kvm_vcpu *vcpu)
1389{
1390 struct kvm_lapic *apic = vcpu->arch.apic;
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08001391
Gleb Natapovc48f1492012-08-05 15:58:33 +03001392 if (!kvm_vcpu_has_lapic(vcpu) || apic_lvtt_oneshot(apic) ||
Gleb Natapov54e98182012-08-05 15:58:32 +03001393 apic_lvtt_period(apic))
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08001394 return 0;
1395
1396 return apic->lapic_timer.tscdeadline;
1397}
1398
1399void kvm_set_lapic_tscdeadline_msr(struct kvm_vcpu *vcpu, u64 data)
1400{
1401 struct kvm_lapic *apic = vcpu->arch.apic;
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08001402
Gleb Natapovc48f1492012-08-05 15:58:33 +03001403 if (!kvm_vcpu_has_lapic(vcpu) || apic_lvtt_oneshot(apic) ||
Gleb Natapov54e98182012-08-05 15:58:32 +03001404 apic_lvtt_period(apic))
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08001405 return;
1406
1407 hrtimer_cancel(&apic->lapic_timer.timer);
1408 apic->lapic_timer.tscdeadline = data;
1409 start_apic_timer(apic);
1410}
1411
Eddie Dong97222cc2007-09-12 10:58:04 +03001412void kvm_lapic_set_tpr(struct kvm_vcpu *vcpu, unsigned long cr8)
1413{
Zhang Xiantaoad312c72007-12-13 23:50:52 +08001414 struct kvm_lapic *apic = vcpu->arch.apic;
Eddie Dong97222cc2007-09-12 10:58:04 +03001415
Gleb Natapovc48f1492012-08-05 15:58:33 +03001416 if (!kvm_vcpu_has_lapic(vcpu))
Eddie Dong97222cc2007-09-12 10:58:04 +03001417 return;
Gleb Natapov54e98182012-08-05 15:58:32 +03001418
Avi Kivityb93463a2007-10-25 16:52:32 +02001419 apic_set_tpr(apic, ((cr8 & 0x0f) << 4)
Gleb Natapovc48f1492012-08-05 15:58:33 +03001420 | (kvm_apic_get_reg(apic, APIC_TASKPRI) & 4));
Eddie Dong97222cc2007-09-12 10:58:04 +03001421}
1422
1423u64 kvm_lapic_get_cr8(struct kvm_vcpu *vcpu)
1424{
Eddie Dong97222cc2007-09-12 10:58:04 +03001425 u64 tpr;
1426
Gleb Natapovc48f1492012-08-05 15:58:33 +03001427 if (!kvm_vcpu_has_lapic(vcpu))
Eddie Dong97222cc2007-09-12 10:58:04 +03001428 return 0;
Gleb Natapov54e98182012-08-05 15:58:32 +03001429
Gleb Natapovc48f1492012-08-05 15:58:33 +03001430 tpr = (u64) kvm_apic_get_reg(vcpu->arch.apic, APIC_TASKPRI);
Eddie Dong97222cc2007-09-12 10:58:04 +03001431
1432 return (tpr & 0xf0) >> 4;
1433}
1434
1435void kvm_lapic_set_base(struct kvm_vcpu *vcpu, u64 value)
1436{
Yang Zhang8d146952013-01-25 10:18:50 +08001437 u64 old_value = vcpu->arch.apic_base;
Zhang Xiantaoad312c72007-12-13 23:50:52 +08001438 struct kvm_lapic *apic = vcpu->arch.apic;
Eddie Dong97222cc2007-09-12 10:58:04 +03001439
1440 if (!apic) {
1441 value |= MSR_IA32_APICBASE_BSP;
Zhang Xiantaoad312c72007-12-13 23:50:52 +08001442 vcpu->arch.apic_base = value;
Eddie Dong97222cc2007-09-12 10:58:04 +03001443 return;
1444 }
Gleb Natapovc5af89b2009-06-09 15:56:26 +03001445
Jan Kiszkae66d2ae2013-12-29 02:29:30 +01001446 if (!kvm_vcpu_is_bsp(apic->vcpu))
1447 value &= ~MSR_IA32_APICBASE_BSP;
1448 vcpu->arch.apic_base = value;
1449
Gleb Natapovc5cc4212012-08-05 15:58:30 +03001450 /* update jump label if enable bit changes */
Andrew Jones0dce7cd2014-01-15 13:39:59 +01001451 if ((old_value ^ value) & MSR_IA32_APICBASE_ENABLE) {
Gleb Natapovc5cc4212012-08-05 15:58:30 +03001452 if (value & MSR_IA32_APICBASE_ENABLE)
1453 static_key_slow_dec_deferred(&apic_hw_disabled);
1454 else
1455 static_key_slow_inc(&apic_hw_disabled.key);
Gleb Natapov1e08ec42012-09-13 17:19:24 +03001456 recalculate_apic_map(vcpu->kvm);
Gleb Natapovc5cc4212012-08-05 15:58:30 +03001457 }
1458
Yang Zhang8d146952013-01-25 10:18:50 +08001459 if ((old_value ^ value) & X2APIC_ENABLE) {
1460 if (value & X2APIC_ENABLE) {
1461 u32 id = kvm_apic_id(apic);
1462 u32 ldr = ((id >> 4) << 16) | (1 << (id & 0xf));
1463 kvm_apic_set_ldr(apic, ldr);
1464 kvm_x86_ops->set_virtual_x2apic_mode(vcpu, true);
1465 } else
1466 kvm_x86_ops->set_virtual_x2apic_mode(vcpu, false);
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001467 }
Yang Zhang8d146952013-01-25 10:18:50 +08001468
Zhang Xiantaoad312c72007-12-13 23:50:52 +08001469 apic->base_address = apic->vcpu->arch.apic_base &
Eddie Dong97222cc2007-09-12 10:58:04 +03001470 MSR_IA32_APICBASE_BASE;
1471
Nadav Amitdb324fe2014-11-02 11:54:59 +02001472 if ((value & MSR_IA32_APICBASE_ENABLE) &&
1473 apic->base_address != APIC_DEFAULT_PHYS_BASE)
1474 pr_warn_once("APIC base relocation is unsupported by KVM");
1475
Eddie Dong97222cc2007-09-12 10:58:04 +03001476 /* with FSB delivery interrupt, we can restart APIC functionality */
1477 apic_debug("apic base msr is 0x%016" PRIx64 ", and base address is "
Zhang Xiantaoad312c72007-12-13 23:50:52 +08001478 "0x%lx.\n", apic->vcpu->arch.apic_base, apic->base_address);
Eddie Dong97222cc2007-09-12 10:58:04 +03001479
1480}
1481
He, Qingc5ec1532007-09-03 17:07:41 +03001482void kvm_lapic_reset(struct kvm_vcpu *vcpu)
Eddie Dong97222cc2007-09-12 10:58:04 +03001483{
1484 struct kvm_lapic *apic;
1485 int i;
1486
Harvey Harrisonb8688d52008-03-03 12:59:56 -08001487 apic_debug("%s\n", __func__);
Eddie Dong97222cc2007-09-12 10:58:04 +03001488
1489 ASSERT(vcpu);
Zhang Xiantaoad312c72007-12-13 23:50:52 +08001490 apic = vcpu->arch.apic;
Eddie Dong97222cc2007-09-12 10:58:04 +03001491 ASSERT(apic != NULL);
1492
1493 /* Stop the timer in case it's a reset to an active apic */
Marcelo Tosattid3c7b772009-02-23 10:57:41 -03001494 hrtimer_cancel(&apic->lapic_timer.timer);
Eddie Dong97222cc2007-09-12 10:58:04 +03001495
Gleb Natapov1e08ec42012-09-13 17:19:24 +03001496 kvm_apic_set_id(apic, vcpu->vcpu_id);
Gleb Natapovfc61b802009-07-05 17:39:35 +03001497 kvm_apic_set_version(apic->vcpu);
Eddie Dong97222cc2007-09-12 10:58:04 +03001498
1499 for (i = 0; i < APIC_LVT_NUM; i++)
1500 apic_set_reg(apic, APIC_LVTT + 0x10 * i, APIC_LVT_MASKED);
Radim Krčmářa323b402014-10-30 15:06:46 +01001501 apic->lapic_timer.timer_mode = 0;
Qing He40487c62007-09-17 14:47:13 +08001502 apic_set_reg(apic, APIC_LVT0,
1503 SET_APIC_DELIVERY_MODE(0, APIC_MODE_EXTINT));
Eddie Dong97222cc2007-09-12 10:58:04 +03001504
1505 apic_set_reg(apic, APIC_DFR, 0xffffffffU);
Gleb Natapovf8c1ea12012-08-05 15:58:31 +03001506 apic_set_spiv(apic, 0xff);
Eddie Dong97222cc2007-09-12 10:58:04 +03001507 apic_set_reg(apic, APIC_TASKPRI, 0);
Gleb Natapov1e08ec42012-09-13 17:19:24 +03001508 kvm_apic_set_ldr(apic, 0);
Eddie Dong97222cc2007-09-12 10:58:04 +03001509 apic_set_reg(apic, APIC_ESR, 0);
1510 apic_set_reg(apic, APIC_ICR, 0);
1511 apic_set_reg(apic, APIC_ICR2, 0);
1512 apic_set_reg(apic, APIC_TDCR, 0);
1513 apic_set_reg(apic, APIC_TMICT, 0);
1514 for (i = 0; i < 8; i++) {
1515 apic_set_reg(apic, APIC_IRR + 0x10 * i, 0);
1516 apic_set_reg(apic, APIC_ISR + 0x10 * i, 0);
1517 apic_set_reg(apic, APIC_TMR + 0x10 * i, 0);
1518 }
Yang Zhangc7c9c562013-01-25 10:18:51 +08001519 apic->irr_pending = kvm_apic_vid_enabled(vcpu->kvm);
1520 apic->isr_count = kvm_apic_vid_enabled(vcpu->kvm);
Michael S. Tsirkin8680b942012-06-24 19:24:26 +03001521 apic->highest_isr_cache = -1;
Kevin Pedrettib33ac882007-10-21 08:54:53 +02001522 update_divide_count(apic);
Marcelo Tosattid3c7b772009-02-23 10:57:41 -03001523 atomic_set(&apic->lapic_timer.pending, 0);
Gleb Natapovc5af89b2009-06-09 15:56:26 +03001524 if (kvm_vcpu_is_bsp(vcpu))
Gleb Natapov5dbc8f32012-08-05 15:58:27 +03001525 kvm_lapic_set_base(vcpu,
1526 vcpu->arch.apic_base | MSR_IA32_APICBASE_BSP);
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +03001527 vcpu->arch.pv_eoi.msr_val = 0;
Eddie Dong97222cc2007-09-12 10:58:04 +03001528 apic_update_ppr(apic);
1529
Gleb Natapove1035712009-03-05 16:34:59 +02001530 vcpu->arch.apic_arb_prio = 0;
Gleb Natapov41383772012-04-19 14:06:29 +03001531 vcpu->arch.apic_attention = 0;
Gleb Natapove1035712009-03-05 16:34:59 +02001532
Nadav Amit98eff522014-06-29 12:28:51 +03001533 apic_debug("%s: vcpu=%p, id=%d, base_msr="
Harvey Harrisonb8688d52008-03-03 12:59:56 -08001534 "0x%016" PRIx64 ", base_address=0x%0lx.\n", __func__,
Eddie Dong97222cc2007-09-12 10:58:04 +03001535 vcpu, kvm_apic_id(apic),
Zhang Xiantaoad312c72007-12-13 23:50:52 +08001536 vcpu->arch.apic_base, apic->base_address);
Eddie Dong97222cc2007-09-12 10:58:04 +03001537}
1538
Eddie Dong97222cc2007-09-12 10:58:04 +03001539/*
1540 *----------------------------------------------------------------------
1541 * timer interface
1542 *----------------------------------------------------------------------
1543 */
Eddie Dong1b9778d2007-09-03 16:56:58 +03001544
Avi Kivity2a6eac92012-07-26 18:01:51 +03001545static bool lapic_is_periodic(struct kvm_lapic *apic)
Eddie Dong97222cc2007-09-12 10:58:04 +03001546{
Marcelo Tosattid3c7b772009-02-23 10:57:41 -03001547 return apic_lvtt_period(apic);
Eddie Dong97222cc2007-09-12 10:58:04 +03001548}
1549
Marcelo Tosatti3d808402008-04-11 14:53:26 -03001550int apic_has_pending_timer(struct kvm_vcpu *vcpu)
1551{
Gleb Natapov54e98182012-08-05 15:58:32 +03001552 struct kvm_lapic *apic = vcpu->arch.apic;
Marcelo Tosatti3d808402008-04-11 14:53:26 -03001553
Gleb Natapovc48f1492012-08-05 15:58:33 +03001554 if (kvm_vcpu_has_lapic(vcpu) && apic_enabled(apic) &&
Gleb Natapov54e98182012-08-05 15:58:32 +03001555 apic_lvt_enabled(apic, APIC_LVTT))
1556 return atomic_read(&apic->lapic_timer.pending);
Marcelo Tosatti3d808402008-04-11 14:53:26 -03001557
1558 return 0;
1559}
1560
Avi Kivity89342082011-11-10 14:57:21 +02001561int kvm_apic_local_deliver(struct kvm_lapic *apic, int lvt_type)
Eddie Dong1b9778d2007-09-03 16:56:58 +03001562{
Gleb Natapovc48f1492012-08-05 15:58:33 +03001563 u32 reg = kvm_apic_get_reg(apic, lvt_type);
Jan Kiszka23930f92008-09-26 09:30:52 +02001564 int vector, mode, trig_mode;
Eddie Dong1b9778d2007-09-03 16:56:58 +03001565
Gleb Natapovc48f1492012-08-05 15:58:33 +03001566 if (kvm_apic_hw_enabled(apic) && !(reg & APIC_LVT_MASKED)) {
Jan Kiszka23930f92008-09-26 09:30:52 +02001567 vector = reg & APIC_VECTOR_MASK;
1568 mode = reg & APIC_MODE_MASK;
1569 trig_mode = reg & APIC_LVT_LEVEL_TRIGGER;
Yang Zhangb4f22252013-04-11 19:21:37 +08001570 return __apic_accept_irq(apic, mode, vector, 1, trig_mode,
1571 NULL);
Jan Kiszka23930f92008-09-26 09:30:52 +02001572 }
1573 return 0;
1574}
1575
Jan Kiszka8fdb2352008-10-20 10:20:02 +02001576void kvm_apic_nmi_wd_deliver(struct kvm_vcpu *vcpu)
Jan Kiszka23930f92008-09-26 09:30:52 +02001577{
Jan Kiszka8fdb2352008-10-20 10:20:02 +02001578 struct kvm_lapic *apic = vcpu->arch.apic;
1579
1580 if (apic)
1581 kvm_apic_local_deliver(apic, APIC_LVT0);
Eddie Dong1b9778d2007-09-03 16:56:58 +03001582}
1583
Gregory Haskinsd76685c2009-06-01 12:54:50 -04001584static const struct kvm_io_device_ops apic_mmio_ops = {
1585 .read = apic_mmio_read,
1586 .write = apic_mmio_write,
Gregory Haskinsd76685c2009-06-01 12:54:50 -04001587};
1588
Avi Kivitye9d90d42012-07-26 18:01:50 +03001589static enum hrtimer_restart apic_timer_fn(struct hrtimer *data)
1590{
1591 struct kvm_timer *ktimer = container_of(data, struct kvm_timer, timer);
Avi Kivity2a6eac92012-07-26 18:01:51 +03001592 struct kvm_lapic *apic = container_of(ktimer, struct kvm_lapic, lapic_timer);
Avi Kivitye9d90d42012-07-26 18:01:50 +03001593
Radim Krčmář5d87db72014-10-10 19:15:08 +02001594 apic_timer_expired(apic);
Avi Kivitye9d90d42012-07-26 18:01:50 +03001595
Avi Kivity2a6eac92012-07-26 18:01:51 +03001596 if (lapic_is_periodic(apic)) {
Avi Kivitye9d90d42012-07-26 18:01:50 +03001597 hrtimer_add_expires_ns(&ktimer->timer, ktimer->period);
1598 return HRTIMER_RESTART;
1599 } else
1600 return HRTIMER_NORESTART;
1601}
1602
Eddie Dong97222cc2007-09-12 10:58:04 +03001603int kvm_create_lapic(struct kvm_vcpu *vcpu)
1604{
1605 struct kvm_lapic *apic;
1606
1607 ASSERT(vcpu != NULL);
1608 apic_debug("apic_init %d\n", vcpu->vcpu_id);
1609
1610 apic = kzalloc(sizeof(*apic), GFP_KERNEL);
1611 if (!apic)
1612 goto nomem;
1613
Zhang Xiantaoad312c72007-12-13 23:50:52 +08001614 vcpu->arch.apic = apic;
Eddie Dong97222cc2007-09-12 10:58:04 +03001615
Takuya Yoshikawaafc20182011-03-05 12:40:20 +09001616 apic->regs = (void *)get_zeroed_page(GFP_KERNEL);
1617 if (!apic->regs) {
Eddie Dong97222cc2007-09-12 10:58:04 +03001618 printk(KERN_ERR "malloc apic regs error for vcpu %x\n",
1619 vcpu->vcpu_id);
Rusty Russelld5894442007-10-08 10:48:30 +10001620 goto nomem_free_apic;
Eddie Dong97222cc2007-09-12 10:58:04 +03001621 }
Eddie Dong97222cc2007-09-12 10:58:04 +03001622 apic->vcpu = vcpu;
1623
Marcelo Tosattid3c7b772009-02-23 10:57:41 -03001624 hrtimer_init(&apic->lapic_timer.timer, CLOCK_MONOTONIC,
1625 HRTIMER_MODE_ABS);
Avi Kivitye9d90d42012-07-26 18:01:50 +03001626 apic->lapic_timer.timer.function = apic_timer_fn;
Marcelo Tosattid3c7b772009-02-23 10:57:41 -03001627
Gleb Natapovc5cc4212012-08-05 15:58:30 +03001628 /*
1629 * APIC is created enabled. This will prevent kvm_lapic_set_base from
1630 * thinking that APIC satet has changed.
1631 */
1632 vcpu->arch.apic_base = MSR_IA32_APICBASE_ENABLE;
Gleb Natapov6aed64a2012-08-05 15:58:28 +03001633 kvm_lapic_set_base(vcpu,
1634 APIC_DEFAULT_PHYS_BASE | MSR_IA32_APICBASE_ENABLE);
Eddie Dong97222cc2007-09-12 10:58:04 +03001635
Gleb Natapovf8c1ea12012-08-05 15:58:31 +03001636 static_key_slow_inc(&apic_sw_disabled.key); /* sw disabled at reset */
He, Qingc5ec1532007-09-03 17:07:41 +03001637 kvm_lapic_reset(vcpu);
Gregory Haskinsd76685c2009-06-01 12:54:50 -04001638 kvm_iodevice_init(&apic->dev, &apic_mmio_ops);
Eddie Dong97222cc2007-09-12 10:58:04 +03001639
1640 return 0;
Rusty Russelld5894442007-10-08 10:48:30 +10001641nomem_free_apic:
1642 kfree(apic);
Eddie Dong97222cc2007-09-12 10:58:04 +03001643nomem:
Eddie Dong97222cc2007-09-12 10:58:04 +03001644 return -ENOMEM;
1645}
Eddie Dong97222cc2007-09-12 10:58:04 +03001646
1647int kvm_apic_has_interrupt(struct kvm_vcpu *vcpu)
1648{
Zhang Xiantaoad312c72007-12-13 23:50:52 +08001649 struct kvm_lapic *apic = vcpu->arch.apic;
Eddie Dong97222cc2007-09-12 10:58:04 +03001650 int highest_irr;
1651
Gleb Natapovc48f1492012-08-05 15:58:33 +03001652 if (!kvm_vcpu_has_lapic(vcpu) || !apic_enabled(apic))
Eddie Dong97222cc2007-09-12 10:58:04 +03001653 return -1;
1654
Yang, Sheng6e5d8652007-09-12 18:03:11 +08001655 apic_update_ppr(apic);
Eddie Dong97222cc2007-09-12 10:58:04 +03001656 highest_irr = apic_find_highest_irr(apic);
1657 if ((highest_irr == -1) ||
Gleb Natapovc48f1492012-08-05 15:58:33 +03001658 ((highest_irr & 0xF0) <= kvm_apic_get_reg(apic, APIC_PROCPRI)))
Eddie Dong97222cc2007-09-12 10:58:04 +03001659 return -1;
1660 return highest_irr;
1661}
1662
Qing He40487c62007-09-17 14:47:13 +08001663int kvm_apic_accept_pic_intr(struct kvm_vcpu *vcpu)
1664{
Gleb Natapovc48f1492012-08-05 15:58:33 +03001665 u32 lvt0 = kvm_apic_get_reg(vcpu->arch.apic, APIC_LVT0);
Qing He40487c62007-09-17 14:47:13 +08001666 int r = 0;
1667
Gleb Natapovc48f1492012-08-05 15:58:33 +03001668 if (!kvm_apic_hw_enabled(vcpu->arch.apic))
Chris Lalancettee7dca5c2010-06-16 17:11:12 -04001669 r = 1;
1670 if ((lvt0 & APIC_LVT_MASKED) == 0 &&
1671 GET_APIC_DELIVERY_MODE(lvt0) == APIC_MODE_EXTINT)
1672 r = 1;
Qing He40487c62007-09-17 14:47:13 +08001673 return r;
1674}
1675
Eddie Dong1b9778d2007-09-03 16:56:58 +03001676void kvm_inject_apic_timer_irqs(struct kvm_vcpu *vcpu)
1677{
Zhang Xiantaoad312c72007-12-13 23:50:52 +08001678 struct kvm_lapic *apic = vcpu->arch.apic;
Eddie Dong1b9778d2007-09-03 16:56:58 +03001679
Gleb Natapovc48f1492012-08-05 15:58:33 +03001680 if (!kvm_vcpu_has_lapic(vcpu))
Gleb Natapov54e98182012-08-05 15:58:32 +03001681 return;
1682
1683 if (atomic_read(&apic->lapic_timer.pending) > 0) {
Jan Kiszkaf1ed0452013-04-28 14:00:41 +02001684 kvm_apic_local_deliver(apic, APIC_LVTT);
Nadav Amitfae0ba22014-08-18 22:42:13 +03001685 if (apic_lvtt_tscdeadline(apic))
1686 apic->lapic_timer.tscdeadline = 0;
Jan Kiszkaf1ed0452013-04-28 14:00:41 +02001687 atomic_set(&apic->lapic_timer.pending, 0);
Eddie Dong1b9778d2007-09-03 16:56:58 +03001688 }
1689}
1690
Eddie Dong97222cc2007-09-12 10:58:04 +03001691int kvm_get_apic_interrupt(struct kvm_vcpu *vcpu)
1692{
1693 int vector = kvm_apic_has_interrupt(vcpu);
Zhang Xiantaoad312c72007-12-13 23:50:52 +08001694 struct kvm_lapic *apic = vcpu->arch.apic;
Eddie Dong97222cc2007-09-12 10:58:04 +03001695
1696 if (vector == -1)
1697 return -1;
1698
Wanpeng Li56cc2402014-08-05 12:42:24 +08001699 /*
1700 * We get here even with APIC virtualization enabled, if doing
1701 * nested virtualization and L1 runs with the "acknowledge interrupt
1702 * on exit" mode. Then we cannot inject the interrupt via RVI,
1703 * because the process would deliver it through the IDT.
1704 */
1705
Michael S. Tsirkin8680b942012-06-24 19:24:26 +03001706 apic_set_isr(vector, apic);
Eddie Dong97222cc2007-09-12 10:58:04 +03001707 apic_update_ppr(apic);
1708 apic_clear_irr(vector, apic);
1709 return vector;
1710}
Eddie Dong96ad2cc2007-09-06 12:22:56 +03001711
Gleb Natapov64eb0622012-08-08 15:24:36 +03001712void kvm_apic_post_state_restore(struct kvm_vcpu *vcpu,
1713 struct kvm_lapic_state *s)
Eddie Dong96ad2cc2007-09-06 12:22:56 +03001714{
Zhang Xiantaoad312c72007-12-13 23:50:52 +08001715 struct kvm_lapic *apic = vcpu->arch.apic;
Eddie Dong96ad2cc2007-09-06 12:22:56 +03001716
Gleb Natapov5dbc8f32012-08-05 15:58:27 +03001717 kvm_lapic_set_base(vcpu, vcpu->arch.apic_base);
Gleb Natapov64eb0622012-08-08 15:24:36 +03001718 /* set SPIV separately to get count of SW disabled APICs right */
1719 apic_set_spiv(apic, *((u32 *)(s->regs + APIC_SPIV)));
1720 memcpy(vcpu->arch.apic->regs, s->regs, sizeof *s);
Gleb Natapov1e08ec42012-09-13 17:19:24 +03001721 /* call kvm_apic_set_id() to put apic into apic_map */
1722 kvm_apic_set_id(apic, kvm_apic_id(apic));
Gleb Natapovfc61b802009-07-05 17:39:35 +03001723 kvm_apic_set_version(vcpu);
1724
Eddie Dong96ad2cc2007-09-06 12:22:56 +03001725 apic_update_ppr(apic);
Marcelo Tosattid3c7b772009-02-23 10:57:41 -03001726 hrtimer_cancel(&apic->lapic_timer.timer);
Eddie Dong96ad2cc2007-09-06 12:22:56 +03001727 update_divide_count(apic);
1728 start_apic_timer(apic);
Marcelo Tosatti6e24a6e2009-12-14 17:37:35 -02001729 apic->irr_pending = true;
Yang Zhangc7c9c562013-01-25 10:18:51 +08001730 apic->isr_count = kvm_apic_vid_enabled(vcpu->kvm) ?
1731 1 : count_vectors(apic->regs + APIC_ISR);
Michael S. Tsirkin8680b942012-06-24 19:24:26 +03001732 apic->highest_isr_cache = -1;
Wei Wang4114c272014-11-05 10:53:43 +08001733 if (kvm_x86_ops->hwapic_irr_update)
1734 kvm_x86_ops->hwapic_irr_update(vcpu,
1735 apic_find_highest_irr(apic));
Yang Zhangc7c9c562013-01-25 10:18:51 +08001736 kvm_x86_ops->hwapic_isr_update(vcpu->kvm, apic_find_highest_isr(apic));
Avi Kivity3842d132010-07-27 12:30:24 +03001737 kvm_make_request(KVM_REQ_EVENT, vcpu);
Yang Zhang10606912013-04-11 19:21:38 +08001738 kvm_rtc_eoi_tracking_restore_one(vcpu);
Eddie Dong96ad2cc2007-09-06 12:22:56 +03001739}
Eddie Donga3d7f852007-09-03 16:15:12 +03001740
Avi Kivity2f52d582008-01-16 12:49:30 +02001741void __kvm_migrate_apic_timer(struct kvm_vcpu *vcpu)
Eddie Donga3d7f852007-09-03 16:15:12 +03001742{
Eddie Donga3d7f852007-09-03 16:15:12 +03001743 struct hrtimer *timer;
1744
Gleb Natapovc48f1492012-08-05 15:58:33 +03001745 if (!kvm_vcpu_has_lapic(vcpu))
Eddie Donga3d7f852007-09-03 16:15:12 +03001746 return;
1747
Gleb Natapov54e98182012-08-05 15:58:32 +03001748 timer = &vcpu->arch.apic->lapic_timer.timer;
Eddie Donga3d7f852007-09-03 16:15:12 +03001749 if (hrtimer_cancel(timer))
Arjan van de Venbeb20d522008-09-01 14:55:57 -07001750 hrtimer_start_expires(timer, HRTIMER_MODE_ABS);
Eddie Donga3d7f852007-09-03 16:15:12 +03001751}
Avi Kivityb93463a2007-10-25 16:52:32 +02001752
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +03001753/*
1754 * apic_sync_pv_eoi_from_guest - called on vmexit or cancel interrupt
1755 *
1756 * Detect whether guest triggered PV EOI since the
1757 * last entry. If yes, set EOI on guests's behalf.
1758 * Clear PV EOI in guest memory in any case.
1759 */
1760static void apic_sync_pv_eoi_from_guest(struct kvm_vcpu *vcpu,
1761 struct kvm_lapic *apic)
1762{
1763 bool pending;
1764 int vector;
1765 /*
1766 * PV EOI state is derived from KVM_APIC_PV_EOI_PENDING in host
1767 * and KVM_PV_EOI_ENABLED in guest memory as follows:
1768 *
1769 * KVM_APIC_PV_EOI_PENDING is unset:
1770 * -> host disabled PV EOI.
1771 * KVM_APIC_PV_EOI_PENDING is set, KVM_PV_EOI_ENABLED is set:
1772 * -> host enabled PV EOI, guest did not execute EOI yet.
1773 * KVM_APIC_PV_EOI_PENDING is set, KVM_PV_EOI_ENABLED is unset:
1774 * -> host enabled PV EOI, guest executed EOI.
1775 */
1776 BUG_ON(!pv_eoi_enabled(vcpu));
1777 pending = pv_eoi_get_pending(vcpu);
1778 /*
1779 * Clear pending bit in any case: it will be set again on vmentry.
1780 * While this might not be ideal from performance point of view,
1781 * this makes sure pv eoi is only enabled when we know it's safe.
1782 */
1783 pv_eoi_clr_pending(vcpu);
1784 if (pending)
1785 return;
1786 vector = apic_set_eoi(apic);
1787 trace_kvm_pv_eoi(apic, vector);
1788}
1789
Avi Kivityb93463a2007-10-25 16:52:32 +02001790void kvm_lapic_sync_from_vapic(struct kvm_vcpu *vcpu)
1791{
1792 u32 data;
Avi Kivityb93463a2007-10-25 16:52:32 +02001793
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +03001794 if (test_bit(KVM_APIC_PV_EOI_PENDING, &vcpu->arch.apic_attention))
1795 apic_sync_pv_eoi_from_guest(vcpu, vcpu->arch.apic);
1796
Gleb Natapov41383772012-04-19 14:06:29 +03001797 if (!test_bit(KVM_APIC_CHECK_VAPIC, &vcpu->arch.apic_attention))
Avi Kivityb93463a2007-10-25 16:52:32 +02001798 return;
1799
Andy Honigfda4e2e2013-11-20 10:23:22 -08001800 kvm_read_guest_cached(vcpu->kvm, &vcpu->arch.apic->vapic_cache, &data,
1801 sizeof(u32));
Avi Kivityb93463a2007-10-25 16:52:32 +02001802
1803 apic_set_tpr(vcpu->arch.apic, data & 0xff);
1804}
1805
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +03001806/*
1807 * apic_sync_pv_eoi_to_guest - called before vmentry
1808 *
1809 * Detect whether it's safe to enable PV EOI and
1810 * if yes do so.
1811 */
1812static void apic_sync_pv_eoi_to_guest(struct kvm_vcpu *vcpu,
1813 struct kvm_lapic *apic)
1814{
1815 if (!pv_eoi_enabled(vcpu) ||
1816 /* IRR set or many bits in ISR: could be nested. */
1817 apic->irr_pending ||
1818 /* Cache not set: could be safe but we don't bother. */
1819 apic->highest_isr_cache == -1 ||
1820 /* Need EOI to update ioapic. */
1821 kvm_ioapic_handles_vector(vcpu->kvm, apic->highest_isr_cache)) {
1822 /*
1823 * PV EOI was disabled by apic_sync_pv_eoi_from_guest
1824 * so we need not do anything here.
1825 */
1826 return;
1827 }
1828
1829 pv_eoi_set_pending(apic->vcpu);
1830}
1831
Avi Kivityb93463a2007-10-25 16:52:32 +02001832void kvm_lapic_sync_to_vapic(struct kvm_vcpu *vcpu)
1833{
1834 u32 data, tpr;
1835 int max_irr, max_isr;
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +03001836 struct kvm_lapic *apic = vcpu->arch.apic;
Avi Kivityb93463a2007-10-25 16:52:32 +02001837
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +03001838 apic_sync_pv_eoi_to_guest(vcpu, apic);
1839
Gleb Natapov41383772012-04-19 14:06:29 +03001840 if (!test_bit(KVM_APIC_CHECK_VAPIC, &vcpu->arch.apic_attention))
Avi Kivityb93463a2007-10-25 16:52:32 +02001841 return;
1842
Gleb Natapovc48f1492012-08-05 15:58:33 +03001843 tpr = kvm_apic_get_reg(apic, APIC_TASKPRI) & 0xff;
Avi Kivityb93463a2007-10-25 16:52:32 +02001844 max_irr = apic_find_highest_irr(apic);
1845 if (max_irr < 0)
1846 max_irr = 0;
1847 max_isr = apic_find_highest_isr(apic);
1848 if (max_isr < 0)
1849 max_isr = 0;
1850 data = (tpr & 0xff) | ((max_isr & 0xf0) << 8) | (max_irr << 24);
1851
Andy Honigfda4e2e2013-11-20 10:23:22 -08001852 kvm_write_guest_cached(vcpu->kvm, &vcpu->arch.apic->vapic_cache, &data,
1853 sizeof(u32));
Avi Kivityb93463a2007-10-25 16:52:32 +02001854}
1855
Andy Honigfda4e2e2013-11-20 10:23:22 -08001856int kvm_lapic_set_vapic_addr(struct kvm_vcpu *vcpu, gpa_t vapic_addr)
Avi Kivityb93463a2007-10-25 16:52:32 +02001857{
Andy Honigfda4e2e2013-11-20 10:23:22 -08001858 if (vapic_addr) {
1859 if (kvm_gfn_to_hva_cache_init(vcpu->kvm,
1860 &vcpu->arch.apic->vapic_cache,
1861 vapic_addr, sizeof(u32)))
1862 return -EINVAL;
Gleb Natapov41383772012-04-19 14:06:29 +03001863 __set_bit(KVM_APIC_CHECK_VAPIC, &vcpu->arch.apic_attention);
Andy Honigfda4e2e2013-11-20 10:23:22 -08001864 } else {
Gleb Natapov41383772012-04-19 14:06:29 +03001865 __clear_bit(KVM_APIC_CHECK_VAPIC, &vcpu->arch.apic_attention);
Andy Honigfda4e2e2013-11-20 10:23:22 -08001866 }
1867
1868 vcpu->arch.apic->vapic_addr = vapic_addr;
1869 return 0;
Avi Kivityb93463a2007-10-25 16:52:32 +02001870}
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001871
1872int kvm_x2apic_msr_write(struct kvm_vcpu *vcpu, u32 msr, u64 data)
1873{
1874 struct kvm_lapic *apic = vcpu->arch.apic;
1875 u32 reg = (msr - APIC_BASE_MSR) << 4;
1876
1877 if (!irqchip_in_kernel(vcpu->kvm) || !apic_x2apic_mode(apic))
1878 return 1;
1879
1880 /* if this is ICR write vector before command */
1881 if (msr == 0x830)
1882 apic_reg_write(apic, APIC_ICR2, (u32)(data >> 32));
1883 return apic_reg_write(apic, reg, (u32)data);
1884}
1885
1886int kvm_x2apic_msr_read(struct kvm_vcpu *vcpu, u32 msr, u64 *data)
1887{
1888 struct kvm_lapic *apic = vcpu->arch.apic;
1889 u32 reg = (msr - APIC_BASE_MSR) << 4, low, high = 0;
1890
1891 if (!irqchip_in_kernel(vcpu->kvm) || !apic_x2apic_mode(apic))
1892 return 1;
1893
1894 if (apic_reg_read(apic, reg, 4, &low))
1895 return 1;
1896 if (msr == 0x830)
1897 apic_reg_read(apic, APIC_ICR2, 4, &high);
1898
1899 *data = (((u64)high) << 32) | low;
1900
1901 return 0;
1902}
Gleb Natapov10388a02010-01-17 15:51:23 +02001903
1904int kvm_hv_vapic_msr_write(struct kvm_vcpu *vcpu, u32 reg, u64 data)
1905{
1906 struct kvm_lapic *apic = vcpu->arch.apic;
1907
Gleb Natapovc48f1492012-08-05 15:58:33 +03001908 if (!kvm_vcpu_has_lapic(vcpu))
Gleb Natapov10388a02010-01-17 15:51:23 +02001909 return 1;
1910
1911 /* if this is ICR write vector before command */
1912 if (reg == APIC_ICR)
1913 apic_reg_write(apic, APIC_ICR2, (u32)(data >> 32));
1914 return apic_reg_write(apic, reg, (u32)data);
1915}
1916
1917int kvm_hv_vapic_msr_read(struct kvm_vcpu *vcpu, u32 reg, u64 *data)
1918{
1919 struct kvm_lapic *apic = vcpu->arch.apic;
1920 u32 low, high = 0;
1921
Gleb Natapovc48f1492012-08-05 15:58:33 +03001922 if (!kvm_vcpu_has_lapic(vcpu))
Gleb Natapov10388a02010-01-17 15:51:23 +02001923 return 1;
1924
1925 if (apic_reg_read(apic, reg, 4, &low))
1926 return 1;
1927 if (reg == APIC_ICR)
1928 apic_reg_read(apic, APIC_ICR2, 4, &high);
1929
1930 *data = (((u64)high) << 32) | low;
1931
1932 return 0;
1933}
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +03001934
1935int kvm_lapic_enable_pv_eoi(struct kvm_vcpu *vcpu, u64 data)
1936{
1937 u64 addr = data & ~KVM_MSR_ENABLED;
1938 if (!IS_ALIGNED(addr, 4))
1939 return 1;
1940
1941 vcpu->arch.pv_eoi.msr_val = data;
1942 if (!pv_eoi_enabled(vcpu))
1943 return 0;
1944 return kvm_gfn_to_hva_cache_init(vcpu->kvm, &vcpu->arch.pv_eoi.data,
Andrew Honig8f964522013-03-29 09:35:21 -07001945 addr, sizeof(u8));
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +03001946}
Gleb Natapovc5cc4212012-08-05 15:58:30 +03001947
Jan Kiszka66450a22013-03-13 12:42:34 +01001948void kvm_apic_accept_events(struct kvm_vcpu *vcpu)
1949{
1950 struct kvm_lapic *apic = vcpu->arch.apic;
1951 unsigned int sipi_vector;
Gleb Natapov299018f2013-06-03 11:30:02 +03001952 unsigned long pe;
Jan Kiszka66450a22013-03-13 12:42:34 +01001953
Gleb Natapov299018f2013-06-03 11:30:02 +03001954 if (!kvm_vcpu_has_lapic(vcpu) || !apic->pending_events)
Jan Kiszka66450a22013-03-13 12:42:34 +01001955 return;
1956
Gleb Natapov299018f2013-06-03 11:30:02 +03001957 pe = xchg(&apic->pending_events, 0);
1958
1959 if (test_bit(KVM_APIC_INIT, &pe)) {
Jan Kiszka66450a22013-03-13 12:42:34 +01001960 kvm_lapic_reset(vcpu);
1961 kvm_vcpu_reset(vcpu);
1962 if (kvm_vcpu_is_bsp(apic->vcpu))
1963 vcpu->arch.mp_state = KVM_MP_STATE_RUNNABLE;
1964 else
1965 vcpu->arch.mp_state = KVM_MP_STATE_INIT_RECEIVED;
1966 }
Gleb Natapov299018f2013-06-03 11:30:02 +03001967 if (test_bit(KVM_APIC_SIPI, &pe) &&
Jan Kiszka66450a22013-03-13 12:42:34 +01001968 vcpu->arch.mp_state == KVM_MP_STATE_INIT_RECEIVED) {
1969 /* evaluate pending_events before reading the vector */
1970 smp_rmb();
1971 sipi_vector = apic->sipi_vector;
Nadav Amit98eff522014-06-29 12:28:51 +03001972 apic_debug("vcpu %d received sipi with vector # %x\n",
Jan Kiszka66450a22013-03-13 12:42:34 +01001973 vcpu->vcpu_id, sipi_vector);
1974 kvm_vcpu_deliver_sipi_vector(vcpu, sipi_vector);
1975 vcpu->arch.mp_state = KVM_MP_STATE_RUNNABLE;
1976 }
1977}
1978
Gleb Natapovc5cc4212012-08-05 15:58:30 +03001979void kvm_lapic_init(void)
1980{
1981 /* do not patch jump label more than once per second */
1982 jump_label_rate_limit(&apic_hw_disabled, HZ);
Gleb Natapovf8c1ea12012-08-05 15:58:31 +03001983 jump_label_rate_limit(&apic_sw_disabled, HZ);
Gleb Natapovc5cc4212012-08-05 15:58:30 +03001984}