blob: 03175cb7f078d43bf8d7e5d728d278604b8107e2 [file] [log] [blame]
Auke Kok9a799d72007-09-15 14:07:45 -07001/*******************************************************************************
2
3 Intel 10 Gigabit PCI Express Linux driver
Don Skidmore94971822012-01-06 03:24:16 +00004 Copyright(c) 1999 - 2012 Intel Corporation.
Auke Kok9a799d72007-09-15 14:07:45 -07005
6 This program is free software; you can redistribute it and/or modify it
7 under the terms and conditions of the GNU General Public License,
8 version 2, as published by the Free Software Foundation.
9
10 This program is distributed in the hope it will be useful, but WITHOUT
11 ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
12 FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
13 more details.
14
15 You should have received a copy of the GNU General Public License along with
16 this program; if not, write to the Free Software Foundation, Inc.,
17 51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.
18
19 The full GNU General Public License is included in this distribution in
20 the file called "COPYING".
21
22 Contact Information:
Auke Kok9a799d72007-09-15 14:07:45 -070023 e1000-devel Mailing List <e1000-devel@lists.sourceforge.net>
24 Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
25
26*******************************************************************************/
27
28#ifndef _IXGBE_H_
29#define _IXGBE_H_
30
Jesse Grossf62bbb52010-10-20 13:56:10 +000031#include <linux/bitops.h>
Auke Kok9a799d72007-09-15 14:07:45 -070032#include <linux/types.h>
33#include <linux/pci.h>
34#include <linux/netdevice.h>
Peter Waskiewiczb25ebfd2010-10-05 01:27:49 +000035#include <linux/cpumask.h>
Peter P Waskiewicz Jr6fabd712008-12-10 01:13:08 -080036#include <linux/aer.h>
Jesse Grossf62bbb52010-10-20 13:56:10 +000037#include <linux/if_vlan.h>
Auke Kok9a799d72007-09-15 14:07:45 -070038
39#include "ixgbe_type.h"
40#include "ixgbe_common.h"
Alexander Duyck2f90b862008-11-20 20:52:10 -080041#include "ixgbe_dcb.h"
Yi Zoueacd73f2009-05-13 13:11:06 +000042#if defined(CONFIG_FCOE) || defined(CONFIG_FCOE_MODULE)
43#define IXGBE_FCOE
44#include "ixgbe_fcoe.h"
45#endif /* CONFIG_FCOE or CONFIG_FCOE_MODULE */
Jeff Garzik5dd2d332008-10-16 05:09:31 -040046#ifdef CONFIG_IXGBE_DCA
Jeb Cramerbd0362d2008-03-03 15:04:02 -080047#include <linux/dca.h>
48#endif
Auke Kok9a799d72007-09-15 14:07:45 -070049
Emil Tantilov849c4542010-06-03 16:53:41 +000050/* common prefix used by pr_<> macros */
51#undef pr_fmt
52#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
Auke Kok9a799d72007-09-15 14:07:45 -070053
54/* TX/RX descriptor defines */
Jesse Brandeburg6bacb302009-12-03 11:33:07 +000055#define IXGBE_DEFAULT_TXD 512
Alexander Duyck59224552011-08-31 00:01:06 +000056#define IXGBE_DEFAULT_TX_WORK 256
Auke Kok9a799d72007-09-15 14:07:45 -070057#define IXGBE_MAX_TXD 4096
58#define IXGBE_MIN_TXD 64
59
Jesse Brandeburg6bacb302009-12-03 11:33:07 +000060#define IXGBE_DEFAULT_RXD 512
Auke Kok9a799d72007-09-15 14:07:45 -070061#define IXGBE_MAX_RXD 4096
62#define IXGBE_MIN_RXD 64
63
Auke Kok9a799d72007-09-15 14:07:45 -070064/* flow control */
Jesse Brandeburg2b9ade92008-08-26 04:27:10 -070065#define IXGBE_MIN_FCRTL 0x40
Auke Kok9a799d72007-09-15 14:07:45 -070066#define IXGBE_MAX_FCRTL 0x7FF80
Jesse Brandeburg2b9ade92008-08-26 04:27:10 -070067#define IXGBE_MIN_FCRTH 0x600
Auke Kok9a799d72007-09-15 14:07:45 -070068#define IXGBE_MAX_FCRTH 0x7FFF0
Jesse Brandeburg2b9ade92008-08-26 04:27:10 -070069#define IXGBE_DEFAULT_FCPAUSE 0xFFFF
Auke Kok9a799d72007-09-15 14:07:45 -070070#define IXGBE_MIN_FCPAUSE 0
71#define IXGBE_MAX_FCPAUSE 0xFFFF
72
73/* Supported Rx Buffer Sizes */
Alexander Duyck13958072010-08-19 13:37:21 +000074#define IXGBE_RXBUFFER_512 512 /* Used for packet split */
Alexander Duyck919e78a2011-08-26 09:52:38 +000075#define IXGBE_RXBUFFER_2K 2048
76#define IXGBE_RXBUFFER_3K 3072
77#define IXGBE_RXBUFFER_4K 4096
78#define IXGBE_RXBUFFER_7K 7168
79#define IXGBE_RXBUFFER_8K 8192
80#define IXGBE_RXBUFFER_15K 15360
81#define IXGBE_MAX_RXBUFFER 16384 /* largest size for a single descriptor */
Auke Kok9a799d72007-09-15 14:07:45 -070082
Alexander Duyck13958072010-08-19 13:37:21 +000083/*
84 * NOTE: netdev_alloc_skb reserves up to 64 bytes, NET_IP_ALIGN mans we
85 * reserve 2 more, and skb_shared_info adds an additional 384 bytes more,
86 * this adds up to 512 bytes of extra data meaning the smallest allocation
87 * we could have is 1K.
88 * i.e. RXBUFFER_512 --> size-1024 slab
89 */
90#define IXGBE_RX_HDR_SIZE IXGBE_RXBUFFER_512
Auke Kok9a799d72007-09-15 14:07:45 -070091
92#define MAXIMUM_ETHERNET_VLAN_SIZE (ETH_FRAME_LEN + ETH_FCS_LEN + VLAN_HLEN)
93
Auke Kok9a799d72007-09-15 14:07:45 -070094/* How many Rx Buffers do we bundle into one write to the hardware ? */
95#define IXGBE_RX_BUFFER_WRITE 16 /* Must be power of 2 */
96
97#define IXGBE_TX_FLAGS_CSUM (u32)(1)
Alexander Duyck66f32a82011-06-29 05:43:22 +000098#define IXGBE_TX_FLAGS_HW_VLAN (u32)(1 << 1)
99#define IXGBE_TX_FLAGS_SW_VLAN (u32)(1 << 2)
100#define IXGBE_TX_FLAGS_TSO (u32)(1 << 3)
101#define IXGBE_TX_FLAGS_IPV4 (u32)(1 << 4)
102#define IXGBE_TX_FLAGS_FCOE (u32)(1 << 5)
103#define IXGBE_TX_FLAGS_FSO (u32)(1 << 6)
Alexander Duyck7f9643f2011-06-29 05:43:27 +0000104#define IXGBE_TX_FLAGS_TXSW (u32)(1 << 7)
105#define IXGBE_TX_FLAGS_MAPPED_AS_PAGE (u32)(1 << 8)
Auke Kok9a799d72007-09-15 14:07:45 -0700106#define IXGBE_TX_FLAGS_VLAN_MASK 0xffff0000
Alexander Duyck66f32a82011-06-29 05:43:22 +0000107#define IXGBE_TX_FLAGS_VLAN_PRIO_MASK 0xe0000000
108#define IXGBE_TX_FLAGS_VLAN_PRIO_SHIFT 29
Auke Kok9a799d72007-09-15 14:07:45 -0700109#define IXGBE_TX_FLAGS_VLAN_SHIFT 16
110
Peter P Waskiewicz Jr0a924572009-07-30 12:26:00 +0000111#define IXGBE_MAX_RSC_INT_RATE 162760
112
Greg Rose7f870472010-01-09 02:25:29 +0000113#define IXGBE_MAX_VF_MC_ENTRIES 30
114#define IXGBE_MAX_VF_FUNCTIONS 64
115#define IXGBE_MAX_VFTA_ENTRIES 128
116#define MAX_EMULATION_MAC_ADDRS 16
Greg Rosea1cbb15c2011-05-13 01:33:48 +0000117#define IXGBE_MAX_PF_MACVLANS 15
Greg Rose7f870472010-01-09 02:25:29 +0000118#define VMDQ_P(p) ((p) + adapter->num_vfs)
Greg Rose83c61fa2011-09-07 05:59:35 +0000119#define IXGBE_82599_VF_DEVICE_ID 0x10ED
120#define IXGBE_X540_VF_DEVICE_ID 0x1515
Greg Rose7f870472010-01-09 02:25:29 +0000121
122struct vf_data_storage {
123 unsigned char vf_mac_addresses[ETH_ALEN];
124 u16 vf_mc_hashes[IXGBE_MAX_VF_MC_ENTRIES];
125 u16 num_vf_mc_hashes;
126 u16 default_vf_vlan_id;
127 u16 vlans_enabled;
Greg Rose7f870472010-01-09 02:25:29 +0000128 bool clear_to_send;
Greg Rose7f016482010-05-04 22:12:06 +0000129 bool pf_set_mac;
Greg Rose7f016482010-05-04 22:12:06 +0000130 u16 pf_vlan; /* When set, guest VLAN config not allowed. */
131 u16 pf_qos;
Lior Levyff4ab202011-03-11 02:03:07 +0000132 u16 tx_rate;
Greg Rosede4c7f62011-09-29 05:57:33 +0000133 u16 vlan_count;
134 u8 spoofchk_enabled;
Greg Rosec6bda302011-08-24 02:37:55 +0000135 struct pci_dev *vfdev;
Greg Rose7f870472010-01-09 02:25:29 +0000136};
137
Greg Rosea1cbb15c2011-05-13 01:33:48 +0000138struct vf_macvlans {
139 struct list_head l;
140 int vf;
141 int rar_entry;
142 bool free;
143 bool is_macvlan;
144 u8 vf_macvlan[ETH_ALEN];
145};
146
Alexander Duycka535c302011-05-27 05:31:52 +0000147#define IXGBE_MAX_TXD_PWR 14
148#define IXGBE_MAX_DATA_PER_TXD (1 << IXGBE_MAX_TXD_PWR)
149
150/* Tx Descriptors needed, worst case */
151#define TXD_USE_COUNT(S) DIV_ROUND_UP((S), IXGBE_MAX_DATA_PER_TXD)
152#define DESC_NEEDED ((MAX_SKB_FRAGS * TXD_USE_COUNT(PAGE_SIZE)) + 4)
153
Auke Kok9a799d72007-09-15 14:07:45 -0700154/* wrapper around a pointer to a socket buffer,
155 * so a DMA handle can be stored along with the buffer */
156struct ixgbe_tx_buffer {
Alexander Duyckd3d00232011-07-15 02:31:25 +0000157 union ixgbe_adv_tx_desc *next_to_watch;
Auke Kok9a799d72007-09-15 14:07:45 -0700158 unsigned long time_stamp;
Alexander Duyckd3d00232011-07-15 02:31:25 +0000159 dma_addr_t dma;
160 u32 length;
161 u32 tx_flags;
162 struct sk_buff *skb;
163 u32 bytecount;
Alexander Duyck8ad494b2010-11-16 19:26:47 -0800164 u16 gso_segs;
Auke Kok9a799d72007-09-15 14:07:45 -0700165};
166
167struct ixgbe_rx_buffer {
168 struct sk_buff *skb;
169 dma_addr_t dma;
170 struct page *page;
171 dma_addr_t page_dma;
Jesse Brandeburg762f4c52008-09-11 19:58:43 -0700172 unsigned int page_offset;
Auke Kok9a799d72007-09-15 14:07:45 -0700173};
174
175struct ixgbe_queue_stats {
176 u64 packets;
177 u64 bytes;
178};
179
Alexander Duyck5b7da512010-11-16 19:26:50 -0800180struct ixgbe_tx_queue_stats {
181 u64 restart_queue;
182 u64 tx_busy;
John Fastabendc84d3242010-11-16 19:27:12 -0800183 u64 completed;
184 u64 tx_done_old;
Alexander Duyck5b7da512010-11-16 19:26:50 -0800185};
186
187struct ixgbe_rx_queue_stats {
188 u64 rsc_count;
189 u64 rsc_flush;
190 u64 non_eop_descs;
191 u64 alloc_rx_page_failed;
192 u64 alloc_rx_buff_failed;
Alexander Duyck8a0da212012-01-31 02:59:49 +0000193 u64 csum_err;
Alexander Duyck5b7da512010-11-16 19:26:50 -0800194};
195
Alexander Duyck7d637bc2010-11-16 19:26:56 -0800196enum ixbge_ring_state_t {
197 __IXGBE_TX_FDIR_INIT_DONE,
198 __IXGBE_TX_DETECT_HANG,
John Fastabendc84d3242010-11-16 19:27:12 -0800199 __IXGBE_HANG_CHECK_ARMED,
Alexander Duyck7d637bc2010-11-16 19:26:56 -0800200 __IXGBE_RX_PS_ENABLED,
201 __IXGBE_RX_RSC_ENABLED,
Alexander Duyck8a0da212012-01-31 02:59:49 +0000202 __IXGBE_RX_CSUM_UDP_ZERO_ERR,
Alexander Duyck7d637bc2010-11-16 19:26:56 -0800203};
204
205#define ring_is_ps_enabled(ring) \
206 test_bit(__IXGBE_RX_PS_ENABLED, &(ring)->state)
207#define set_ring_ps_enabled(ring) \
208 set_bit(__IXGBE_RX_PS_ENABLED, &(ring)->state)
209#define clear_ring_ps_enabled(ring) \
210 clear_bit(__IXGBE_RX_PS_ENABLED, &(ring)->state)
211#define check_for_tx_hang(ring) \
212 test_bit(__IXGBE_TX_DETECT_HANG, &(ring)->state)
213#define set_check_for_tx_hang(ring) \
214 set_bit(__IXGBE_TX_DETECT_HANG, &(ring)->state)
215#define clear_check_for_tx_hang(ring) \
216 clear_bit(__IXGBE_TX_DETECT_HANG, &(ring)->state)
217#define ring_is_rsc_enabled(ring) \
218 test_bit(__IXGBE_RX_RSC_ENABLED, &(ring)->state)
219#define set_ring_rsc_enabled(ring) \
220 set_bit(__IXGBE_RX_RSC_ENABLED, &(ring)->state)
221#define clear_ring_rsc_enabled(ring) \
222 clear_bit(__IXGBE_RX_RSC_ENABLED, &(ring)->state)
Auke Kok9a799d72007-09-15 14:07:45 -0700223struct ixgbe_ring {
Alexander Duyckefe3d3c2011-07-15 03:05:21 +0000224 struct ixgbe_ring *next; /* pointer to next ring in q_vector */
Auke Kok9a799d72007-09-15 14:07:45 -0700225 void *desc; /* descriptor ring memory */
Alexander Duyckb6ec8952010-11-16 19:26:49 -0800226 struct device *dev; /* device for DMA mapping */
Alexander Duyckfc77dc32010-11-16 19:26:51 -0800227 struct net_device *netdev; /* netdev ring belongs to */
Auke Kok9a799d72007-09-15 14:07:45 -0700228 union {
229 struct ixgbe_tx_buffer *tx_buffer_info;
230 struct ixgbe_rx_buffer *rx_buffer_info;
231 };
Alexander Duyck7d637bc2010-11-16 19:26:56 -0800232 unsigned long state;
Alexander Duyckbd198052011-06-11 01:45:08 +0000233 u8 __iomem *tail;
234
Jesse Brandeburgae540af2009-06-04 16:02:04 +0000235 u16 count; /* amount of descriptors */
236 u16 rx_buf_len;
Jesse Brandeburgae540af2009-06-04 16:02:04 +0000237
238 u8 queue_index; /* needed for multiqueue queue management */
Alexander Duyck7d637bc2010-11-16 19:26:56 -0800239 u8 reg_idx; /* holds the special value that gets
Jesse Brandeburgae540af2009-06-04 16:02:04 +0000240 * the hardware register offset
241 * associated with this ring, which is
242 * different for DCB and RSS modes
243 */
Alexander Duyckbd198052011-06-11 01:45:08 +0000244 u8 atr_sample_rate;
245 u8 atr_count;
246
247 u16 next_to_use;
248 u16 next_to_clean;
249
John Fastabende5b64632011-03-08 03:44:52 +0000250 u8 dcb_tc;
Auke Kok9a799d72007-09-15 14:07:45 -0700251 struct ixgbe_queue_stats stats;
Eric Dumazetde1036b2010-10-20 23:00:04 +0000252 struct u64_stats_sync syncp;
Alexander Duyck5b7da512010-11-16 19:26:50 -0800253 union {
254 struct ixgbe_tx_queue_stats tx_stats;
255 struct ixgbe_rx_queue_stats rx_stats;
256 };
Jesse Brandeburgae540af2009-06-04 16:02:04 +0000257 unsigned int size; /* length in bytes */
258 dma_addr_t dma; /* phys. address of descriptor ring */
Alexander Duyck33cf09c2010-11-16 19:26:55 -0800259 struct ixgbe_q_vector *q_vector; /* back-pointer to host q_vector */
Jesse Brandeburg7ca3bc52009-12-03 11:33:29 +0000260} ____cacheline_internodealigned_in_smp;
Auke Kok9a799d72007-09-15 14:07:45 -0700261
Shannon Nelsonc7e43582009-02-24 16:36:38 -0800262enum ixgbe_ring_f_enum {
263 RING_F_NONE = 0,
Greg Rose7f870472010-01-09 02:25:29 +0000264 RING_F_VMDQ, /* SR-IOV uses the same ring feature */
Shannon Nelsonc7e43582009-02-24 16:36:38 -0800265 RING_F_RSS,
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +0000266 RING_F_FDIR,
Yi Zou0331a832009-05-17 12:33:52 +0000267#ifdef IXGBE_FCOE
268 RING_F_FCOE,
269#endif /* IXGBE_FCOE */
Shannon Nelsonc7e43582009-02-24 16:36:38 -0800270
271 RING_F_ARRAY_SIZE /* must be last in enum set */
272};
273
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -0800274#define IXGBE_MAX_RSS_INDICES 16
Greg Rose7f870472010-01-09 02:25:29 +0000275#define IXGBE_MAX_VMDQ_INDICES 64
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +0000276#define IXGBE_MAX_FDIR_INDICES 64
Yi Zou0331a832009-05-17 12:33:52 +0000277#ifdef IXGBE_FCOE
278#define IXGBE_MAX_FCOE_INDICES 8
John Fastabende0fce692010-03-24 10:01:45 +0000279#define MAX_RX_QUEUES (IXGBE_MAX_FDIR_INDICES + IXGBE_MAX_FCOE_INDICES)
280#define MAX_TX_QUEUES (IXGBE_MAX_FDIR_INDICES + IXGBE_MAX_FCOE_INDICES)
281#else
282#define MAX_RX_QUEUES IXGBE_MAX_FDIR_INDICES
283#define MAX_TX_QUEUES IXGBE_MAX_FDIR_INDICES
Yi Zou0331a832009-05-17 12:33:52 +0000284#endif /* IXGBE_FCOE */
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -0800285struct ixgbe_ring_feature {
286 int indices;
287 int mask;
Jesse Brandeburg7ca3bc52009-12-03 11:33:29 +0000288} ____cacheline_internodealigned_in_smp;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -0800289
Alexander Duyck08c88332011-06-11 01:45:03 +0000290struct ixgbe_ring_container {
Alexander Duyckefe3d3c2011-07-15 03:05:21 +0000291 struct ixgbe_ring *ring; /* pointer to linked list of rings */
Alexander Duyckbd198052011-06-11 01:45:08 +0000292 unsigned int total_bytes; /* total bytes processed this int */
293 unsigned int total_packets; /* total packets processed this int */
294 u16 work_limit; /* total work allowed per interrupt */
Alexander Duyck08c88332011-06-11 01:45:03 +0000295 u8 count; /* total number of rings in vector */
296 u8 itr; /* current ITR setting for ring */
297};
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -0800298
Alexander Duycka5579282012-02-08 07:50:04 +0000299/* iterator for handling rings in ring container */
300#define ixgbe_for_each_ring(pos, head) \
301 for (pos = (head).ring; pos != NULL; pos = pos->next)
302
Alexander Duyck2f90b862008-11-20 20:52:10 -0800303#define MAX_RX_PACKET_BUFFERS ((adapter->flags & IXGBE_FLAG_DCB_ENABLED) \
304 ? 8 : 1)
305#define MAX_TX_PACKET_BUFFERS MAX_RX_PACKET_BUFFERS
306
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -0800307/* MAX_MSIX_Q_VECTORS of these are allocated,
308 * but we only use one per queue-specific vector.
309 */
310struct ixgbe_q_vector {
311 struct ixgbe_adapter *adapter;
Alexander Duyck33cf09c2010-11-16 19:26:55 -0800312#ifdef CONFIG_IXGBE_DCA
313 int cpu; /* CPU for DCA */
314#endif
Emil Tantilovd5bf4f62011-08-31 00:01:16 +0000315 u16 v_idx; /* index of q_vector within array, also used for
316 * finding the bit in EICR and friends that
317 * represents the vector for this ring */
318 u16 itr; /* Interrupt throttle rate written to EITR */
Alexander Duyck08c88332011-06-11 01:45:03 +0000319 struct ixgbe_ring_container rx, tx;
Emil Tantilovd5bf4f62011-08-31 00:01:16 +0000320
321 struct napi_struct napi;
Alexander Duyckde88eee2012-02-08 07:49:59 +0000322 cpumask_t affinity_mask;
323 int numa_node;
324 struct rcu_head rcu; /* to avoid race with update stats on free */
Alexander Duyckd0759eb2010-11-16 19:27:09 -0800325 char name[IFNAMSIZ + 9];
Alexander Duyckde88eee2012-02-08 07:49:59 +0000326
327 /* for dynamic allocation of rings associated with this q_vector */
328 struct ixgbe_ring ring[0] ____cacheline_internodealigned_in_smp;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -0800329};
330
Emil Tantilovd5bf4f62011-08-31 00:01:16 +0000331/*
332 * microsecond values for various ITR rates shifted by 2 to fit itr register
333 * with the first 3 bits reserved 0
Auke Kok9a799d72007-09-15 14:07:45 -0700334 */
Emil Tantilovd5bf4f62011-08-31 00:01:16 +0000335#define IXGBE_MIN_RSC_ITR 24
336#define IXGBE_100K_ITR 40
337#define IXGBE_20K_ITR 200
338#define IXGBE_10K_ITR 400
339#define IXGBE_8K_ITR 500
Auke Kok9a799d72007-09-15 14:07:45 -0700340
Alexander Duyckf56e0cb2012-01-31 02:59:39 +0000341/* ixgbe_test_staterr - tests bits in Rx descriptor status and error fields */
342static inline __le32 ixgbe_test_staterr(union ixgbe_adv_rx_desc *rx_desc,
343 const u32 stat_err_bits)
344{
345 return rx_desc->wb.upper.status_error & cpu_to_le32(stat_err_bits);
346}
347
Alexander Duyck7d4987d2011-05-27 05:31:37 +0000348static inline u16 ixgbe_desc_unused(struct ixgbe_ring *ring)
349{
350 u16 ntc = ring->next_to_clean;
351 u16 ntu = ring->next_to_use;
352
353 return ((ntc > ntu) ? 0 : ring->count) + ntc - ntu - 1;
354}
Auke Kok9a799d72007-09-15 14:07:45 -0700355
Alexander Duycke4f74022012-01-31 02:59:44 +0000356#define IXGBE_RX_DESC(R, i) \
Alexander Duyck31f05a22010-08-19 13:40:31 +0000357 (&(((union ixgbe_adv_rx_desc *)((R)->desc))[i]))
Alexander Duycke4f74022012-01-31 02:59:44 +0000358#define IXGBE_TX_DESC(R, i) \
Alexander Duyck31f05a22010-08-19 13:40:31 +0000359 (&(((union ixgbe_adv_tx_desc *)((R)->desc))[i]))
Alexander Duycke4f74022012-01-31 02:59:44 +0000360#define IXGBE_TX_CTXTDESC(R, i) \
Alexander Duyck31f05a22010-08-19 13:40:31 +0000361 (&(((struct ixgbe_adv_tx_context_desc *)((R)->desc))[i]))
Auke Kok9a799d72007-09-15 14:07:45 -0700362
363#define IXGBE_MAX_JUMBO_FRAME_SIZE 16128
Yi Zou63f39bd2009-05-17 12:34:35 +0000364#ifdef IXGBE_FCOE
365/* Use 3K as the baby jumbo frame size for FCoE */
366#define IXGBE_FCOE_JUMBO_FRAME_SIZE 3072
367#endif /* IXGBE_FCOE */
Auke Kok9a799d72007-09-15 14:07:45 -0700368
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -0800369#define OTHER_VECTOR 1
370#define NON_Q_VECTORS (OTHER_VECTOR)
371
PJ Waskiewicze8e26352009-02-27 15:45:05 +0000372#define MAX_MSIX_VECTORS_82599 64
373#define MAX_MSIX_Q_VECTORS_82599 64
Peter P Waskiewicz Jreb7f1392009-02-01 01:18:58 -0800374#define MAX_MSIX_VECTORS_82598 18
375#define MAX_MSIX_Q_VECTORS_82598 16
376
PJ Waskiewicze8e26352009-02-27 15:45:05 +0000377#define MAX_MSIX_Q_VECTORS MAX_MSIX_Q_VECTORS_82599
378#define MAX_MSIX_COUNT MAX_MSIX_VECTORS_82599
Peter P Waskiewicz Jreb7f1392009-02-01 01:18:58 -0800379
Alexander Duyck8f154862012-02-10 02:08:37 +0000380#define MIN_MSIX_Q_VECTORS 1
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -0800381#define MIN_MSIX_COUNT (MIN_MSIX_Q_VECTORS + NON_Q_VECTORS)
382
Alexander Duyck46646e62012-02-08 07:49:28 +0000383/* default to trying for four seconds */
384#define IXGBE_TRY_LINK_TIMEOUT (4 * HZ)
385
Auke Kok9a799d72007-09-15 14:07:45 -0700386/* board specific private data structure */
387struct ixgbe_adapter {
Alexander Duyck46646e62012-02-08 07:49:28 +0000388 unsigned long active_vlans[BITS_TO_LONGS(VLAN_N_VID)];
389 /* OS defined structs */
390 struct net_device *netdev;
391 struct pci_dev *pdev;
392
Alexander Duycke606bfe2011-04-22 04:07:43 +0000393 unsigned long state;
394
395 /* Some features need tri-state capability,
396 * thus the additional *_CAPABLE flags.
397 */
398 u32 flags;
Alexander Duycke606bfe2011-04-22 04:07:43 +0000399#define IXGBE_FLAG_MSI_CAPABLE (u32)(1 << 1)
400#define IXGBE_FLAG_MSI_ENABLED (u32)(1 << 2)
401#define IXGBE_FLAG_MSIX_CAPABLE (u32)(1 << 3)
402#define IXGBE_FLAG_MSIX_ENABLED (u32)(1 << 4)
403#define IXGBE_FLAG_RX_1BUF_CAPABLE (u32)(1 << 6)
404#define IXGBE_FLAG_RX_PS_CAPABLE (u32)(1 << 7)
405#define IXGBE_FLAG_RX_PS_ENABLED (u32)(1 << 8)
406#define IXGBE_FLAG_IN_NETPOLL (u32)(1 << 9)
407#define IXGBE_FLAG_DCA_ENABLED (u32)(1 << 10)
408#define IXGBE_FLAG_DCA_CAPABLE (u32)(1 << 11)
409#define IXGBE_FLAG_IMIR_ENABLED (u32)(1 << 12)
410#define IXGBE_FLAG_MQ_CAPABLE (u32)(1 << 13)
411#define IXGBE_FLAG_DCB_ENABLED (u32)(1 << 14)
412#define IXGBE_FLAG_RSS_ENABLED (u32)(1 << 16)
413#define IXGBE_FLAG_RSS_CAPABLE (u32)(1 << 17)
414#define IXGBE_FLAG_VMDQ_CAPABLE (u32)(1 << 18)
415#define IXGBE_FLAG_VMDQ_ENABLED (u32)(1 << 19)
416#define IXGBE_FLAG_FAN_FAIL_CAPABLE (u32)(1 << 20)
417#define IXGBE_FLAG_NEED_LINK_UPDATE (u32)(1 << 22)
Alexander Duyck70864002011-04-27 09:13:56 +0000418#define IXGBE_FLAG_NEED_LINK_CONFIG (u32)(1 << 23)
419#define IXGBE_FLAG_FDIR_HASH_CAPABLE (u32)(1 << 24)
420#define IXGBE_FLAG_FDIR_PERFECT_CAPABLE (u32)(1 << 25)
421#define IXGBE_FLAG_FCOE_CAPABLE (u32)(1 << 26)
422#define IXGBE_FLAG_FCOE_ENABLED (u32)(1 << 27)
423#define IXGBE_FLAG_SRIOV_CAPABLE (u32)(1 << 28)
424#define IXGBE_FLAG_SRIOV_ENABLED (u32)(1 << 29)
Alexander Duycke606bfe2011-04-22 04:07:43 +0000425
426 u32 flags2;
427#define IXGBE_FLAG2_RSC_CAPABLE (u32)(1)
428#define IXGBE_FLAG2_RSC_ENABLED (u32)(1 << 1)
429#define IXGBE_FLAG2_TEMP_SENSOR_CAPABLE (u32)(1 << 2)
Alexander Duyckf0f97782011-04-22 04:08:09 +0000430#define IXGBE_FLAG2_TEMP_SENSOR_EVENT (u32)(1 << 3)
Alexander Duyck70864002011-04-27 09:13:56 +0000431#define IXGBE_FLAG2_SEARCH_FOR_SFP (u32)(1 << 4)
432#define IXGBE_FLAG2_SFP_NEEDS_RESET (u32)(1 << 5)
Alexander Duyckc83c6cb2011-04-27 09:21:16 +0000433#define IXGBE_FLAG2_RESET_REQUESTED (u32)(1 << 6)
Alexander Duyckd034acf2011-04-27 09:25:34 +0000434#define IXGBE_FLAG2_FDIR_REQUIRES_REINIT (u32)(1 << 7)
Alexander Duycke606bfe2011-04-22 04:07:43 +0000435
Alexander Duyck46646e62012-02-08 07:49:28 +0000436
437 /* Tx fast path data */
438 int num_tx_queues;
439 u16 tx_itr_setting;
440 u16 tx_work_limit;
441
442 /* Rx fast path data */
443 int num_rx_queues;
444 u16 rx_itr_setting;
445
446 /* TX */
447 struct ixgbe_ring *tx_ring[MAX_TX_QUEUES] ____cacheline_aligned_in_smp;
448
449 u64 restart_queue;
450 u64 lsc_int;
451 u32 tx_timeout_count;
452
453 /* RX */
454 struct ixgbe_ring *rx_ring[MAX_RX_QUEUES];
455 int num_rx_pools; /* == num_rx_queues in 82598 */
456 int num_rx_queues_per_pool; /* 1 if 82598, can be many if 82599 */
457 u64 hw_csum_rx_error;
458 u64 hw_rx_no_dma_resources;
459 u64 rsc_total_count;
460 u64 rsc_total_flush;
461 u64 non_eop_descs;
462 u32 alloc_rx_page_failed;
463 u32 alloc_rx_buff_failed;
464
Alexander Duyck7a921c92009-05-06 10:43:28 +0000465 struct ixgbe_q_vector *q_vector[MAX_MSIX_Q_VECTORS];
John Fastabendd033d522011-02-10 14:40:01 +0000466
467 /* DCB parameters */
468 struct ieee_pfc *ixgbe_ieee_pfc;
469 struct ieee_ets *ixgbe_ieee_ets;
Alexander Duyck2f90b862008-11-20 20:52:10 -0800470 struct ixgbe_dcb_config dcb_cfg;
471 struct ixgbe_dcb_config temp_dcb_cfg;
472 u8 dcb_set_bitmap;
John Fastabend30323092011-03-01 05:25:35 +0000473 u8 dcbx_cap;
Peter P Waskiewicz Jr264857b2009-05-17 12:35:16 +0000474 enum ixgbe_fc_mode last_lfc_mode;
Auke Kok9a799d72007-09-15 14:07:45 -0700475
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -0800476 int num_msix_vectors;
Peter P Waskiewicz Jreb7f1392009-02-01 01:18:58 -0800477 int max_msix_q_vectors; /* true count of q_vectors for device */
Shannon Nelsonc7e43582009-02-24 16:36:38 -0800478 struct ixgbe_ring_feature ring_feature[RING_F_ARRAY_SIZE];
Auke Kok9a799d72007-09-15 14:07:45 -0700479 struct msix_entry *msix_entries;
480
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +0000481 u32 test_icr;
482 struct ixgbe_ring test_tx_ring;
483 struct ixgbe_ring test_rx_ring;
484
Auke Kok9a799d72007-09-15 14:07:45 -0700485 /* structs defined in ixgbe_hw.h */
486 struct ixgbe_hw hw;
487 u16 msg_enable;
488 struct ixgbe_hw_stats stats;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -0800489
Auke Kok9a799d72007-09-15 14:07:45 -0700490 u64 tx_busy;
Jesse Brandeburg30efa5a2008-09-11 19:58:14 -0700491 unsigned int tx_ring_count;
492 unsigned int rx_ring_count;
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -0700493
494 u32 link_speed;
495 bool link_up;
496 unsigned long link_check_timeout;
497
Alexander Duyck70864002011-04-27 09:13:56 +0000498 struct timer_list service_timer;
Alexander Duyck46646e62012-02-08 07:49:28 +0000499 struct work_struct service_task;
500
501 struct hlist_head fdir_filter_list;
502 unsigned long fdir_overflow; /* number of times ATR was backed off */
503 union ixgbe_atr_input fdir_mask;
504 int fdir_filter_count;
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +0000505 u32 fdir_pballoc;
506 u32 atr_sample_rate;
507 spinlock_t fdir_perfect_lock;
Alexander Duyck46646e62012-02-08 07:49:28 +0000508
Yi Zoud0ed8932009-05-13 13:11:29 +0000509#ifdef IXGBE_FCOE
510 struct ixgbe_fcoe fcoe;
511#endif /* IXGBE_FCOE */
PJ Waskiewicze8e26352009-02-27 15:45:05 +0000512 u32 wol;
Alexander Duyck46646e62012-02-08 07:49:28 +0000513
514 /* Interrupt Throttle Rate */
515 u16 eitr_low;
516 u16 eitr_high;
517
518 u16 bd_number;
519
Emil Tantilov15e52092011-09-29 05:01:29 +0000520 u16 eeprom_verh;
521 u16 eeprom_verl;
Emil Tantilovc23f5b62011-08-16 07:34:18 +0000522 u16 eeprom_cap;
Greg Rose7f870472010-01-09 02:25:29 +0000523
Mallikarjuna R Chilakala119fc602010-05-20 23:07:06 -0700524 u32 interrupt_event;
Alexander Duyck46646e62012-02-08 07:49:28 +0000525 u32 led_reg;
Jesse Brandeburg1a6c14a2010-02-03 14:18:50 +0000526
Greg Rose7f870472010-01-09 02:25:29 +0000527 /* SR-IOV */
528 DECLARE_BITMAP(active_vfs, IXGBE_MAX_VF_FUNCTIONS);
529 unsigned int num_vfs;
530 struct vf_data_storage *vfinfo;
Lior Levyff4ab202011-03-11 02:03:07 +0000531 int vf_rate_link_speed;
Greg Rosea1cbb15c2011-05-13 01:33:48 +0000532 struct vf_macvlans vf_mvs;
533 struct vf_macvlans *mv_list;
Alexander Duyck3e053342011-05-11 07:18:47 +0000534
Greg Rose83c61fa2011-09-07 05:59:35 +0000535 u32 timer_event_accumulator;
536 u32 vferr_refcount;
Alexander Duyck3e053342011-05-11 07:18:47 +0000537};
538
539struct ixgbe_fdir_filter {
540 struct hlist_node fdir_node;
541 union ixgbe_atr_input filter;
542 u16 sw_idx;
543 u16 action;
Auke Kok9a799d72007-09-15 14:07:45 -0700544};
545
546enum ixbge_state_t {
547 __IXGBE_TESTING,
548 __IXGBE_RESETTING,
Donald Skidmorec4900be2008-11-20 21:11:42 -0800549 __IXGBE_DOWN,
Alexander Duyck70864002011-04-27 09:13:56 +0000550 __IXGBE_SERVICE_SCHED,
551 __IXGBE_IN_SFP_INIT,
Auke Kok9a799d72007-09-15 14:07:45 -0700552};
553
Alexander Duyck4c1975d2012-01-31 02:59:23 +0000554struct ixgbe_cb {
555 union { /* Union defining head/tail partner */
556 struct sk_buff *head;
557 struct sk_buff *tail;
558 };
Alexander Duyckaa801752010-11-16 19:27:02 -0800559 dma_addr_t dma;
Alexander Duyck4c1975d2012-01-31 02:59:23 +0000560 u16 append_cnt;
Alexander Duyckaa801752010-11-16 19:27:02 -0800561 bool delay_unmap;
562};
Alexander Duyck4c1975d2012-01-31 02:59:23 +0000563#define IXGBE_CB(skb) ((struct ixgbe_cb *)(skb)->cb)
Alexander Duyckaa801752010-11-16 19:27:02 -0800564
Auke Kok9a799d72007-09-15 14:07:45 -0700565enum ixgbe_boards {
Auke Kok3957d632007-10-31 15:22:10 -0700566 board_82598,
PJ Waskiewicze8e26352009-02-27 15:45:05 +0000567 board_82599,
Don Skidmorefe15e8e12010-11-16 19:27:16 -0800568 board_X540,
Auke Kok9a799d72007-09-15 14:07:45 -0700569};
570
Auke Kok3957d632007-10-31 15:22:10 -0700571extern struct ixgbe_info ixgbe_82598_info;
PJ Waskiewicze8e26352009-02-27 15:45:05 +0000572extern struct ixgbe_info ixgbe_82599_info;
Don Skidmorefe15e8e12010-11-16 19:27:16 -0800573extern struct ixgbe_info ixgbe_X540_info;
Jeff Kirsher7a6b6f52008-11-25 01:02:08 -0800574#ifdef CONFIG_IXGBE_DCB
Stephen Hemminger32953542009-10-05 06:01:03 +0000575extern const struct dcbnl_rtnl_ops dcbnl_ops;
Alexander Duyck2f90b862008-11-20 20:52:10 -0800576extern int ixgbe_copy_dcb_cfg(struct ixgbe_dcb_config *src_dcb_cfg,
577 struct ixgbe_dcb_config *dst_dcb_cfg,
578 int tc_max);
579#endif
Auke Kok9a799d72007-09-15 14:07:45 -0700580
581extern char ixgbe_driver_name[];
Stephen Hemminger9c8eb722007-10-29 10:46:24 -0700582extern const char ixgbe_driver_version[];
Neerav Parikhea818752012-01-04 20:23:40 +0000583extern char ixgbe_default_device_descr[];
Auke Kok9a799d72007-09-15 14:07:45 -0700584
Alexander Duyckc7ccde02011-07-21 00:40:40 +0000585extern void ixgbe_up(struct ixgbe_adapter *adapter);
Auke Kok9a799d72007-09-15 14:07:45 -0700586extern void ixgbe_down(struct ixgbe_adapter *adapter);
Ayyappan Veeraiyand4f80882008-02-01 15:58:41 -0800587extern void ixgbe_reinit_locked(struct ixgbe_adapter *adapter);
Auke Kok9a799d72007-09-15 14:07:45 -0700588extern void ixgbe_reset(struct ixgbe_adapter *adapter);
Auke Kok9a799d72007-09-15 14:07:45 -0700589extern void ixgbe_set_ethtool_ops(struct net_device *netdev);
Alexander Duyckb6ec8952010-11-16 19:26:49 -0800590extern int ixgbe_setup_rx_resources(struct ixgbe_ring *);
591extern int ixgbe_setup_tx_resources(struct ixgbe_ring *);
592extern void ixgbe_free_rx_resources(struct ixgbe_ring *);
593extern void ixgbe_free_tx_resources(struct ixgbe_ring *);
Alexander Duyck84418e32010-08-19 13:40:54 +0000594extern void ixgbe_configure_rx_ring(struct ixgbe_adapter *,struct ixgbe_ring *);
595extern void ixgbe_configure_tx_ring(struct ixgbe_adapter *,struct ixgbe_ring *);
Yi Zou2d39d572011-01-06 14:29:56 +0000596extern void ixgbe_disable_rx_queue(struct ixgbe_adapter *adapter,
597 struct ixgbe_ring *);
Peter P Waskiewiczb4617242008-09-11 20:04:46 -0700598extern void ixgbe_update_stats(struct ixgbe_adapter *adapter);
Alexander Duyck2f90b862008-11-20 20:52:10 -0800599extern int ixgbe_init_interrupt_scheme(struct ixgbe_adapter *adapter);
Alexander Duyck7a921c92009-05-06 10:43:28 +0000600extern void ixgbe_clear_interrupt_scheme(struct ixgbe_adapter *adapter);
Alexander Duyck84418e32010-08-19 13:40:54 +0000601extern netdev_tx_t ixgbe_xmit_frame_ring(struct sk_buff *,
Alexander Duyck84418e32010-08-19 13:40:54 +0000602 struct ixgbe_adapter *,
603 struct ixgbe_ring *);
Alexander Duyckb6ec8952010-11-16 19:26:49 -0800604extern void ixgbe_unmap_and_free_tx_resource(struct ixgbe_ring *,
Alexander Duyck84418e32010-08-19 13:40:54 +0000605 struct ixgbe_tx_buffer *);
Alexander Duyckfc77dc32010-11-16 19:26:51 -0800606extern void ixgbe_alloc_rx_buffers(struct ixgbe_ring *, u16);
Alexander Duyckfe49f042009-06-04 16:00:09 +0000607extern void ixgbe_write_eitr(struct ixgbe_q_vector *);
608extern int ethtool_ioctl(struct ifreq *ifr);
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +0000609extern s32 ixgbe_reinit_fdir_tables_82599(struct ixgbe_hw *hw);
Alexander Duyckc04f6ca2011-05-11 07:18:36 +0000610extern s32 ixgbe_init_fdir_signature_82599(struct ixgbe_hw *hw, u32 fdirctrl);
611extern s32 ixgbe_init_fdir_perfect_82599(struct ixgbe_hw *hw, u32 fdirctrl);
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +0000612extern s32 ixgbe_fdir_add_signature_filter_82599(struct ixgbe_hw *hw,
Alexander Duyck69830522011-01-06 14:29:58 +0000613 union ixgbe_atr_hash_dword input,
614 union ixgbe_atr_hash_dword common,
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +0000615 u8 queue);
Alexander Duyckc04f6ca2011-05-11 07:18:36 +0000616extern s32 ixgbe_fdir_set_input_mask_82599(struct ixgbe_hw *hw,
617 union ixgbe_atr_input *input_mask);
618extern s32 ixgbe_fdir_write_perfect_filter_82599(struct ixgbe_hw *hw,
619 union ixgbe_atr_input *input,
620 u16 soft_id, u8 queue);
621extern s32 ixgbe_fdir_erase_perfect_filter_82599(struct ixgbe_hw *hw,
622 union ixgbe_atr_input *input,
623 u16 soft_id);
624extern void ixgbe_atr_compute_perfect_hash_82599(union ixgbe_atr_input *input,
625 union ixgbe_atr_input *mask);
Greg Rose7f870472010-01-09 02:25:29 +0000626extern void ixgbe_set_rx_mode(struct net_device *netdev);
John Fastabende5b64632011-03-08 03:44:52 +0000627extern int ixgbe_setup_tc(struct net_device *dev, u8 tc);
Alexander Duyck897ab152011-05-27 05:31:47 +0000628extern void ixgbe_tx_ctxtdesc(struct ixgbe_ring *, u32, u32, u32, u32);
Don Skidmore082757a2011-07-21 05:55:00 +0000629extern void ixgbe_do_reset(struct net_device *netdev);
Yi Zoueacd73f2009-05-13 13:11:06 +0000630#ifdef IXGBE_FCOE
631extern void ixgbe_configure_fcoe(struct ixgbe_adapter *adapter);
Alexander Duyck897ab152011-05-27 05:31:47 +0000632extern int ixgbe_fso(struct ixgbe_ring *tx_ring, struct sk_buff *skb,
Yi Zoueacd73f2009-05-13 13:11:06 +0000633 u32 tx_flags, u8 *hdr_len);
Yi Zou332d4a72009-05-13 13:11:53 +0000634extern void ixgbe_cleanup_fcoe(struct ixgbe_adapter *adapter);
635extern int ixgbe_fcoe_ddp(struct ixgbe_adapter *adapter,
Alexander Duyckff886df2011-06-11 01:45:13 +0000636 union ixgbe_adv_rx_desc *rx_desc,
Alexander Duyckf56e0cb2012-01-31 02:59:39 +0000637 struct sk_buff *skb);
Yi Zou332d4a72009-05-13 13:11:53 +0000638extern int ixgbe_fcoe_ddp_get(struct net_device *netdev, u16 xid,
639 struct scatterlist *sgl, unsigned int sgc);
Yi Zou68a683c2011-02-01 07:22:16 +0000640extern int ixgbe_fcoe_ddp_target(struct net_device *netdev, u16 xid,
641 struct scatterlist *sgl, unsigned int sgc);
Yi Zou332d4a72009-05-13 13:11:53 +0000642extern int ixgbe_fcoe_ddp_put(struct net_device *netdev, u16 xid);
Yi Zou8450ff82009-08-31 12:32:14 +0000643extern int ixgbe_fcoe_enable(struct net_device *netdev);
644extern int ixgbe_fcoe_disable(struct net_device *netdev);
Yi Zou6ee16522009-08-31 12:34:28 +0000645#ifdef CONFIG_IXGBE_DCB
646extern u8 ixgbe_fcoe_getapp(struct ixgbe_adapter *adapter);
647extern u8 ixgbe_fcoe_setapp(struct ixgbe_adapter *adapter, u8 up);
648#endif /* CONFIG_IXGBE_DCB */
Yi Zou61a1fa12009-10-28 18:24:56 +0000649extern int ixgbe_fcoe_get_wwn(struct net_device *netdev, u64 *wwn, int type);
Neerav Parikhea818752012-01-04 20:23:40 +0000650extern int ixgbe_fcoe_get_hbainfo(struct net_device *netdev,
651 struct netdev_fcoe_hbainfo *info);
Yi Zoueacd73f2009-05-13 13:11:06 +0000652#endif /* IXGBE_FCOE */
Auke Kok9a799d72007-09-15 14:07:45 -0700653
Alexander Duyckb2d96e02012-02-07 08:14:33 +0000654static inline struct netdev_queue *txring_txq(const struct ixgbe_ring *ring)
655{
656 return netdev_get_tx_queue(ring->netdev, ring->queue_index);
657}
658
Auke Kok9a799d72007-09-15 14:07:45 -0700659#endif /* _IXGBE_H_ */