blob: 7b1055c8e0b98c6619473ca4bca9cd711ccc316c [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * linux/arch/arm/mach-integrator/integrator_ap.c
3 *
4 * Copyright (C) 2000-2003 Deep Blue Solutions Ltd
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License as published by
8 * the Free Software Foundation; either version 2 of the License, or
9 * (at your option) any later version.
10 *
11 * This program is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14 * GNU General Public License for more details.
15 *
16 * You should have received a copy of the GNU General Public License
17 * along with this program; if not, write to the Free Software
18 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
19 */
20#include <linux/types.h>
21#include <linux/kernel.h>
22#include <linux/init.h>
23#include <linux/list.h>
Russell Kingd052d1b2005-10-29 19:07:23 +010024#include <linux/platform_device.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070025#include <linux/slab.h>
26#include <linux/string.h>
Rafael J. Wysockib7808052011-04-22 22:02:55 +020027#include <linux/syscore_ops.h>
Russell Kinga62c80e2006-01-07 13:52:45 +000028#include <linux/amba/bus.h>
29#include <linux/amba/kmi.h>
Russell King6be48262010-01-17 16:20:56 +000030#include <linux/clocksource.h>
31#include <linux/clockchips.h>
32#include <linux/interrupt.h>
Russell Kingfced80c2008-09-06 12:10:45 +010033#include <linux/io.h>
Marc Zyngierf07e7622011-05-18 10:51:52 +010034#include <linux/mtd/physmap.h>
Linus Walleijbb760792011-09-08 21:23:15 +010035#include <linux/clk.h>
Linus Walleija6131632012-06-11 17:33:12 +020036#include <linux/platform_data/clk-integrator.h>
Linus Walleijb71d8422011-09-04 23:40:08 +020037#include <video/vga.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070038
Russell Kinga09e64f2008-08-05 16:14:15 +010039#include <mach/hardware.h>
Russell Kinga285edc2010-01-14 19:59:37 +000040#include <mach/platform.h>
Russell King6be48262010-01-17 16:20:56 +000041#include <asm/hardware/arm_timer.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070042#include <asm/setup.h>
Tim Schmielau4e57b682005-10-30 15:03:48 -080043#include <asm/param.h> /* HZ */
Linus Torvalds1da177e2005-04-16 15:20:36 -070044#include <asm/mach-types.h>
Linus Walleija9d6d152012-01-31 23:38:23 +010045#include <asm/sched_clock.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070046
Russell Kinga09e64f2008-08-05 16:14:15 +010047#include <mach/lm.h>
Linus Walleij695436e2012-02-26 10:46:48 +010048#include <mach/irqs.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070049
50#include <asm/mach/arch.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070051#include <asm/mach/irq.h>
52#include <asm/mach/map.h>
53#include <asm/mach/time.h>
54
Russell Kingc41b16f2011-01-19 15:32:15 +000055#include <plat/fpga-irq.h>
56
Russell King98c672c2010-05-22 18:18:57 +010057#include "common.h"
58
Linus Torvalds1da177e2005-04-16 15:20:36 -070059/*
60 * All IO addresses are mapped onto VA 0xFFFx.xxxx, where x.xxxx
61 * is the (PA >> 12).
62 *
63 * Setup a VA for the Integrator interrupt controller (for header #0,
64 * just for now).
65 */
Russell Kingc41b16f2011-01-19 15:32:15 +000066#define VA_IC_BASE __io_address(INTEGRATOR_IC_BASE)
67#define VA_SC_BASE __io_address(INTEGRATOR_SC_BASE)
68#define VA_EBI_BASE __io_address(INTEGRATOR_EBI_BASE)
69#define VA_CMIC_BASE __io_address(INTEGRATOR_HDR_IC)
Linus Torvalds1da177e2005-04-16 15:20:36 -070070
71/*
72 * Logical Physical
73 * e8000000 40000000 PCI memory PHYS_PCI_MEM_BASE (max 512M)
74 * ec000000 61000000 PCI config space PHYS_PCI_CONFIG_BASE (max 16M)
75 * ed000000 62000000 PCI V3 regs PHYS_PCI_V3_BASE (max 64k)
76 * ee000000 60000000 PCI IO PHYS_PCI_IO_BASE (max 16M)
77 * ef000000 Cache flush
78 * f1000000 10000000 Core module registers
79 * f1100000 11000000 System controller registers
80 * f1200000 12000000 EBI registers
81 * f1300000 13000000 Counter/Timer
82 * f1400000 14000000 Interrupt controller
83 * f1600000 16000000 UART 0
84 * f1700000 17000000 UART 1
85 * f1a00000 1a000000 Debug LEDs
86 * f1b00000 1b000000 GPIO
87 */
88
89static struct map_desc ap_io_desc[] __initdata = {
Deepak Saxenac8d27292005-10-28 15:19:10 +010090 {
91 .virtual = IO_ADDRESS(INTEGRATOR_HDR_BASE),
92 .pfn = __phys_to_pfn(INTEGRATOR_HDR_BASE),
93 .length = SZ_4K,
94 .type = MT_DEVICE
95 }, {
96 .virtual = IO_ADDRESS(INTEGRATOR_SC_BASE),
97 .pfn = __phys_to_pfn(INTEGRATOR_SC_BASE),
98 .length = SZ_4K,
99 .type = MT_DEVICE
100 }, {
101 .virtual = IO_ADDRESS(INTEGRATOR_EBI_BASE),
102 .pfn = __phys_to_pfn(INTEGRATOR_EBI_BASE),
103 .length = SZ_4K,
104 .type = MT_DEVICE
105 }, {
106 .virtual = IO_ADDRESS(INTEGRATOR_CT_BASE),
107 .pfn = __phys_to_pfn(INTEGRATOR_CT_BASE),
108 .length = SZ_4K,
109 .type = MT_DEVICE
110 }, {
111 .virtual = IO_ADDRESS(INTEGRATOR_IC_BASE),
112 .pfn = __phys_to_pfn(INTEGRATOR_IC_BASE),
113 .length = SZ_4K,
114 .type = MT_DEVICE
115 }, {
116 .virtual = IO_ADDRESS(INTEGRATOR_UART0_BASE),
117 .pfn = __phys_to_pfn(INTEGRATOR_UART0_BASE),
118 .length = SZ_4K,
119 .type = MT_DEVICE
120 }, {
121 .virtual = IO_ADDRESS(INTEGRATOR_UART1_BASE),
122 .pfn = __phys_to_pfn(INTEGRATOR_UART1_BASE),
123 .length = SZ_4K,
124 .type = MT_DEVICE
125 }, {
126 .virtual = IO_ADDRESS(INTEGRATOR_DBG_BASE),
127 .pfn = __phys_to_pfn(INTEGRATOR_DBG_BASE),
128 .length = SZ_4K,
129 .type = MT_DEVICE
130 }, {
Russell Kingda7ba952010-01-17 19:59:58 +0000131 .virtual = IO_ADDRESS(INTEGRATOR_AP_GPIO_BASE),
132 .pfn = __phys_to_pfn(INTEGRATOR_AP_GPIO_BASE),
Deepak Saxenac8d27292005-10-28 15:19:10 +0100133 .length = SZ_4K,
134 .type = MT_DEVICE
135 }, {
136 .virtual = PCI_MEMORY_VADDR,
137 .pfn = __phys_to_pfn(PHYS_PCI_MEM_BASE),
138 .length = SZ_16M,
139 .type = MT_DEVICE
140 }, {
141 .virtual = PCI_CONFIG_VADDR,
142 .pfn = __phys_to_pfn(PHYS_PCI_CONFIG_BASE),
143 .length = SZ_16M,
144 .type = MT_DEVICE
145 }, {
146 .virtual = PCI_V3_VADDR,
147 .pfn = __phys_to_pfn(PHYS_PCI_V3_BASE),
148 .length = SZ_64K,
149 .type = MT_DEVICE
150 }, {
151 .virtual = PCI_IO_VADDR,
152 .pfn = __phys_to_pfn(PHYS_PCI_IO_BASE),
153 .length = SZ_64K,
154 .type = MT_DEVICE
155 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700156};
157
158static void __init ap_map_io(void)
159{
160 iotable_init(ap_io_desc, ARRAY_SIZE(ap_io_desc));
Linus Walleijb71d8422011-09-04 23:40:08 +0200161 vga_base = PCI_MEMORY_VADDR;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700162}
163
164#define INTEGRATOR_SC_VALID_INT 0x003fffff
165
Linus Torvalds1da177e2005-04-16 15:20:36 -0700166static void __init ap_init_irq(void)
167{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700168 /* Disable all interrupts initially. */
169 /* Do the core module ones */
170 writel(-1, VA_CMIC_BASE + IRQ_ENABLE_CLEAR);
171
172 /* do the header card stuff next */
173 writel(-1, VA_IC_BASE + IRQ_ENABLE_CLEAR);
174 writel(-1, VA_IC_BASE + FIQ_ENABLE_CLEAR);
175
Linus Walleij3108e6a2012-04-28 14:33:47 +0100176 fpga_irq_init(VA_IC_BASE, "SC", IRQ_PIC_START,
177 -1, INTEGRATOR_SC_VALID_INT, NULL);
Linus Walleija6131632012-06-11 17:33:12 +0200178 integrator_clk_init(false);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700179}
180
181#ifdef CONFIG_PM
182static unsigned long ic_irq_enable;
183
Rafael J. Wysockib7808052011-04-22 22:02:55 +0200184static int irq_suspend(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700185{
186 ic_irq_enable = readl(VA_IC_BASE + IRQ_ENABLE);
187 return 0;
188}
189
Rafael J. Wysockib7808052011-04-22 22:02:55 +0200190static void irq_resume(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700191{
192 /* disable all irq sources */
193 writel(-1, VA_CMIC_BASE + IRQ_ENABLE_CLEAR);
194 writel(-1, VA_IC_BASE + IRQ_ENABLE_CLEAR);
195 writel(-1, VA_IC_BASE + FIQ_ENABLE_CLEAR);
196
197 writel(ic_irq_enable, VA_IC_BASE + IRQ_ENABLE_SET);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700198}
199#else
200#define irq_suspend NULL
201#define irq_resume NULL
202#endif
203
Rafael J. Wysockib7808052011-04-22 22:02:55 +0200204static struct syscore_ops irq_syscore_ops = {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700205 .suspend = irq_suspend,
206 .resume = irq_resume,
207};
208
Rafael J. Wysockib7808052011-04-22 22:02:55 +0200209static int __init irq_syscore_init(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700210{
Rafael J. Wysockib7808052011-04-22 22:02:55 +0200211 register_syscore_ops(&irq_syscore_ops);
212
213 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700214}
215
Rafael J. Wysockib7808052011-04-22 22:02:55 +0200216device_initcall(irq_syscore_init);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700217
218/*
219 * Flash handling.
220 */
221#define SC_CTRLC (VA_SC_BASE + INTEGRATOR_SC_CTRLC_OFFSET)
222#define SC_CTRLS (VA_SC_BASE + INTEGRATOR_SC_CTRLS_OFFSET)
223#define EBI_CSR1 (VA_EBI_BASE + INTEGRATOR_EBI_CSR1_OFFSET)
224#define EBI_LOCK (VA_EBI_BASE + INTEGRATOR_EBI_LOCK_OFFSET)
225
Marc Zyngierf07e7622011-05-18 10:51:52 +0100226static int ap_flash_init(struct platform_device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700227{
228 u32 tmp;
229
230 writel(INTEGRATOR_SC_CTRL_nFLVPPEN | INTEGRATOR_SC_CTRL_nFLWP, SC_CTRLC);
231
232 tmp = readl(EBI_CSR1) | INTEGRATOR_EBI_WRITE_ENABLE;
233 writel(tmp, EBI_CSR1);
234
235 if (!(readl(EBI_CSR1) & INTEGRATOR_EBI_WRITE_ENABLE)) {
236 writel(0xa05f, EBI_LOCK);
237 writel(tmp, EBI_CSR1);
238 writel(0, EBI_LOCK);
239 }
240 return 0;
241}
242
Marc Zyngierf07e7622011-05-18 10:51:52 +0100243static void ap_flash_exit(struct platform_device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700244{
245 u32 tmp;
246
247 writel(INTEGRATOR_SC_CTRL_nFLVPPEN | INTEGRATOR_SC_CTRL_nFLWP, SC_CTRLC);
248
249 tmp = readl(EBI_CSR1) & ~INTEGRATOR_EBI_WRITE_ENABLE;
250 writel(tmp, EBI_CSR1);
251
252 if (readl(EBI_CSR1) & INTEGRATOR_EBI_WRITE_ENABLE) {
253 writel(0xa05f, EBI_LOCK);
254 writel(tmp, EBI_CSR1);
255 writel(0, EBI_LOCK);
256 }
257}
258
Marc Zyngier667f3902011-05-18 10:51:55 +0100259static void ap_flash_set_vpp(struct platform_device *pdev, int on)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700260{
Russell Kingc41b16f2011-01-19 15:32:15 +0000261 void __iomem *reg = on ? SC_CTRLS : SC_CTRLC;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700262
263 writel(INTEGRATOR_SC_CTRL_nFLVPPEN, reg);
264}
265
Marc Zyngierf07e7622011-05-18 10:51:52 +0100266static struct physmap_flash_data ap_flash_data = {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700267 .width = 4,
268 .init = ap_flash_init,
269 .exit = ap_flash_exit,
270 .set_vpp = ap_flash_set_vpp,
271};
272
273static struct resource cfi_flash_resource = {
274 .start = INTEGRATOR_FLASH_BASE,
275 .end = INTEGRATOR_FLASH_BASE + INTEGRATOR_FLASH_SIZE - 1,
276 .flags = IORESOURCE_MEM,
277};
278
279static struct platform_device cfi_flash_device = {
Marc Zyngierf07e7622011-05-18 10:51:52 +0100280 .name = "physmap-flash",
Linus Torvalds1da177e2005-04-16 15:20:36 -0700281 .id = 0,
282 .dev = {
283 .platform_data = &ap_flash_data,
284 },
285 .num_resources = 1,
286 .resource = &cfi_flash_resource,
287};
288
289static void __init ap_init(void)
290{
291 unsigned long sc_dec;
292 int i;
293
294 platform_device_register(&cfi_flash_device);
295
296 sc_dec = readl(VA_SC_BASE + INTEGRATOR_SC_DEC_OFFSET);
297 for (i = 0; i < 4; i++) {
298 struct lm_device *lmdev;
299
300 if ((sc_dec & (16 << i)) == 0)
301 continue;
302
Russell Kingd2a02b92006-03-20 19:46:41 +0000303 lmdev = kzalloc(sizeof(struct lm_device), GFP_KERNEL);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700304 if (!lmdev)
305 continue;
306
Linus Torvalds1da177e2005-04-16 15:20:36 -0700307 lmdev->resource.start = 0xc0000000 + 0x10000000 * i;
308 lmdev->resource.end = lmdev->resource.start + 0x0fffffff;
309 lmdev->resource.flags = IORESOURCE_MEM;
310 lmdev->irq = IRQ_AP_EXPINT0 + i;
311 lmdev->id = i;
312
313 lm_device_register(lmdev);
314 }
315}
316
Russell King6be48262010-01-17 16:20:56 +0000317/*
318 * Where is the timer (VA)?
319 */
320#define TIMER0_VA_BASE IO_ADDRESS(INTEGRATOR_TIMER0_BASE)
321#define TIMER1_VA_BASE IO_ADDRESS(INTEGRATOR_TIMER1_BASE)
322#define TIMER2_VA_BASE IO_ADDRESS(INTEGRATOR_TIMER2_BASE)
323
Russell King6be48262010-01-17 16:20:56 +0000324static unsigned long timer_reload;
325
Linus Walleija9d6d152012-01-31 23:38:23 +0100326static u32 notrace integrator_read_sched_clock(void)
327{
328 return -readl((void __iomem *) TIMER2_VA_BASE + TIMER_VALUE);
329}
330
Linus Walleijbb760792011-09-08 21:23:15 +0100331static void integrator_clocksource_init(unsigned long inrate)
Russell King6be48262010-01-17 16:20:56 +0000332{
Russell Kingc5039f52011-05-08 15:35:22 +0100333 void __iomem *base = (void __iomem *)TIMER2_VA_BASE;
Linus Walleijbb9ea772011-09-06 08:08:13 +0100334 u32 ctrl = TIMER_CTRL_ENABLE | TIMER_CTRL_PERIODIC;
Linus Walleijbb760792011-09-08 21:23:15 +0100335 unsigned long rate = inrate;
Russell King6be48262010-01-17 16:20:56 +0000336
Linus Walleijbb760792011-09-08 21:23:15 +0100337 if (rate >= 1500000) {
338 rate /= 16;
Linus Walleijbb9ea772011-09-06 08:08:13 +0100339 ctrl |= TIMER_CTRL_DIV16;
Russell King6be48262010-01-17 16:20:56 +0000340 }
341
Russell King6be48262010-01-17 16:20:56 +0000342 writel(0xffff, base + TIMER_LOAD);
Linus Walleijbb9ea772011-09-06 08:08:13 +0100343 writel(ctrl, base + TIMER_CTRL);
Russell King6be48262010-01-17 16:20:56 +0000344
Russell Kingc5039f52011-05-08 15:35:22 +0100345 clocksource_mmio_init(base + TIMER_VALUE, "timer2",
Linus Walleijbb760792011-09-08 21:23:15 +0100346 rate, 200, 16, clocksource_mmio_readl_down);
Linus Walleija9d6d152012-01-31 23:38:23 +0100347 setup_sched_clock(integrator_read_sched_clock, 16, rate);
Russell King6be48262010-01-17 16:20:56 +0000348}
349
350static void __iomem * const clkevt_base = (void __iomem *)TIMER1_VA_BASE;
351
352/*
353 * IRQ handler for the timer
354 */
355static irqreturn_t integrator_timer_interrupt(int irq, void *dev_id)
356{
357 struct clock_event_device *evt = dev_id;
358
359 /* clear the interrupt */
360 writel(1, clkevt_base + TIMER_INTCLR);
361
362 evt->event_handler(evt);
363
364 return IRQ_HANDLED;
365}
366
367static void clkevt_set_mode(enum clock_event_mode mode, struct clock_event_device *evt)
368{
369 u32 ctrl = readl(clkevt_base + TIMER_CTRL) & ~TIMER_CTRL_ENABLE;
370
Linus Walleij02f56322011-09-08 21:21:42 +0100371 /* Disable timer */
372 writel(ctrl, clkevt_base + TIMER_CTRL);
Russell King6be48262010-01-17 16:20:56 +0000373
Linus Walleij02f56322011-09-08 21:21:42 +0100374 switch (mode) {
375 case CLOCK_EVT_MODE_PERIODIC:
376 /* Enable the timer and start the periodic tick */
Russell King6be48262010-01-17 16:20:56 +0000377 writel(timer_reload, clkevt_base + TIMER_LOAD);
378 ctrl |= TIMER_CTRL_PERIODIC | TIMER_CTRL_ENABLE;
Linus Walleij02f56322011-09-08 21:21:42 +0100379 writel(ctrl, clkevt_base + TIMER_CTRL);
380 break;
381 case CLOCK_EVT_MODE_ONESHOT:
382 /* Leave the timer disabled, .set_next_event will enable it */
383 ctrl &= ~TIMER_CTRL_PERIODIC;
384 writel(ctrl, clkevt_base + TIMER_CTRL);
385 break;
386 case CLOCK_EVT_MODE_UNUSED:
387 case CLOCK_EVT_MODE_SHUTDOWN:
388 case CLOCK_EVT_MODE_RESUME:
389 default:
390 /* Just leave in disabled state */
391 break;
Russell King6be48262010-01-17 16:20:56 +0000392 }
393
Russell King6be48262010-01-17 16:20:56 +0000394}
395
396static int clkevt_set_next_event(unsigned long next, struct clock_event_device *evt)
397{
398 unsigned long ctrl = readl(clkevt_base + TIMER_CTRL);
399
400 writel(ctrl & ~TIMER_CTRL_ENABLE, clkevt_base + TIMER_CTRL);
401 writel(next, clkevt_base + TIMER_LOAD);
402 writel(ctrl | TIMER_CTRL_ENABLE, clkevt_base + TIMER_CTRL);
403
404 return 0;
405}
406
407static struct clock_event_device integrator_clockevent = {
408 .name = "timer1",
Linus Walleij02f56322011-09-08 21:21:42 +0100409 .features = CLOCK_EVT_FEAT_PERIODIC | CLOCK_EVT_FEAT_ONESHOT,
Russell King6be48262010-01-17 16:20:56 +0000410 .set_mode = clkevt_set_mode,
411 .set_next_event = clkevt_set_next_event,
412 .rating = 300,
Russell King6be48262010-01-17 16:20:56 +0000413};
414
415static struct irqaction integrator_timer_irq = {
416 .name = "timer",
417 .flags = IRQF_DISABLED | IRQF_TIMER | IRQF_IRQPOLL,
418 .handler = integrator_timer_interrupt,
419 .dev_id = &integrator_clockevent,
420};
421
Linus Walleijbb760792011-09-08 21:23:15 +0100422static void integrator_clockevent_init(unsigned long inrate)
Russell King6be48262010-01-17 16:20:56 +0000423{
Linus Walleijbb760792011-09-08 21:23:15 +0100424 unsigned long rate = inrate;
Russell King6be48262010-01-17 16:20:56 +0000425 unsigned int ctrl = 0;
426
Linus Walleij6d8ce712011-09-08 21:22:32 +0100427 /* Calculate and program a divisor */
Linus Walleijbb760792011-09-08 21:23:15 +0100428 if (rate > 0x100000 * HZ) {
429 rate /= 256;
Russell King6be48262010-01-17 16:20:56 +0000430 ctrl |= TIMER_CTRL_DIV256;
Linus Walleijbb760792011-09-08 21:23:15 +0100431 } else if (rate > 0x10000 * HZ) {
432 rate /= 16;
Russell King6be48262010-01-17 16:20:56 +0000433 ctrl |= TIMER_CTRL_DIV16;
434 }
Linus Walleijbb760792011-09-08 21:23:15 +0100435 timer_reload = rate / HZ;
Russell King6be48262010-01-17 16:20:56 +0000436 writel(ctrl, clkevt_base + TIMER_CTRL);
437
Russell King6be48262010-01-17 16:20:56 +0000438 setup_irq(IRQ_TIMERINT1, &integrator_timer_irq);
Linus Walleij6d8ce712011-09-08 21:22:32 +0100439 clockevents_config_and_register(&integrator_clockevent,
Linus Walleijbb760792011-09-08 21:23:15 +0100440 rate,
Linus Walleij6d8ce712011-09-08 21:22:32 +0100441 1,
442 0xffffU);
Russell King6be48262010-01-17 16:20:56 +0000443}
444
Linus Walleija6131632012-06-11 17:33:12 +0200445void __init ap_init_early(void)
446{
447}
448
Russell King6be48262010-01-17 16:20:56 +0000449/*
450 * Set up timer(s).
451 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700452static void __init ap_init_timer(void)
453{
Linus Walleijbb760792011-09-08 21:23:15 +0100454 struct clk *clk;
455 unsigned long rate;
456
457 clk = clk_get_sys("ap_timer", NULL);
458 BUG_ON(IS_ERR(clk));
459 clk_enable(clk);
460 rate = clk_get_rate(clk);
Russell King6be48262010-01-17 16:20:56 +0000461
462 writel(0, TIMER0_VA_BASE + TIMER_CTRL);
463 writel(0, TIMER1_VA_BASE + TIMER_CTRL);
464 writel(0, TIMER2_VA_BASE + TIMER_CTRL);
465
Linus Walleijbb760792011-09-08 21:23:15 +0100466 integrator_clocksource_init(rate);
467 integrator_clockevent_init(rate);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700468}
469
470static struct sys_timer ap_timer = {
471 .init = ap_init_timer,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700472};
473
474MACHINE_START(INTEGRATOR, "ARM-Integrator")
Russell Kinge9dea0c2005-07-03 17:38:58 +0100475 /* Maintainer: ARM Ltd/Deep Blue Solutions Ltd */
Nicolas Pitrec5e587a2011-07-05 22:38:12 -0400476 .atag_offset = 0x100,
Russell King98c672c2010-05-22 18:18:57 +0100477 .reserve = integrator_reserve,
Russell Kingc735c982011-01-11 13:00:04 +0000478 .map_io = ap_map_io,
Linus Walleij695436e2012-02-26 10:46:48 +0100479 .nr_irqs = NR_IRQS_INTEGRATOR_AP,
Linus Walleija6131632012-06-11 17:33:12 +0200480 .init_early = ap_init_early,
Russell Kinge9dea0c2005-07-03 17:38:58 +0100481 .init_irq = ap_init_irq,
Linus Walleij3108e6a2012-04-28 14:33:47 +0100482 .handle_irq = fpga_handle_irq,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700483 .timer = &ap_timer,
Russell Kinge9dea0c2005-07-03 17:38:58 +0100484 .init_machine = ap_init,
Russell King6338b662011-11-03 19:54:37 +0000485 .restart = integrator_restart,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700486MACHINE_END