blob: aa00cce378215ba5aa05def87b0e9a0957066aa3 [file] [log] [blame]
Dan Williams6f231dd2011-07-02 22:56:22 -07001/*
2 * This file is provided under a dual BSD/GPLv2 license. When using or
3 * redistributing this file, you may do so under either license.
4 *
5 * GPL LICENSE SUMMARY
6 *
7 * Copyright(c) 2008 - 2011 Intel Corporation. All rights reserved.
8 *
9 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of version 2 of the GNU General Public License as
11 * published by the Free Software Foundation.
12 *
13 * This program is distributed in the hope that it will be useful, but
14 * WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
16 * General Public License for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.
21 * The full GNU General Public License is included in this distribution
22 * in the file called LICENSE.GPL.
23 *
24 * BSD LICENSE
25 *
26 * Copyright(c) 2008 - 2011 Intel Corporation. All rights reserved.
27 * All rights reserved.
28 *
29 * Redistribution and use in source and binary forms, with or without
30 * modification, are permitted provided that the following conditions
31 * are met:
32 *
33 * * Redistributions of source code must retain the above copyright
34 * notice, this list of conditions and the following disclaimer.
35 * * Redistributions in binary form must reproduce the above copyright
36 * notice, this list of conditions and the following disclaimer in
37 * the documentation and/or other materials provided with the
38 * distribution.
39 * * Neither the name of Intel Corporation nor the names of its
40 * contributors may be used to endorse or promote products derived
41 * from this software without specific prior written permission.
42 *
43 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
44 * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
45 * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
46 * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
47 * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
48 * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
49 * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
50 * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
51 * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
52 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
53 * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
54 */
Dan Williamscc9203b2011-05-08 17:34:44 -070055#include <linux/device.h>
56#include <scsi/sas.h>
57#include "host.h"
Dan Williams6f231dd2011-07-02 22:56:22 -070058#include "isci.h"
Dan Williams6f231dd2011-07-02 22:56:22 -070059#include "port.h"
Dan Williams6f231dd2011-07-02 22:56:22 -070060#include "host.h"
Dan Williamsd044af12011-03-08 09:52:49 -080061#include "probe_roms.h"
Dan Williamscc9203b2011-05-08 17:34:44 -070062#include "remote_device.h"
63#include "request.h"
Dan Williamscc9203b2011-05-08 17:34:44 -070064#include "scu_completion_codes.h"
65#include "scu_event_codes.h"
Dan Williams63a3a152011-05-08 21:36:46 -070066#include "registers.h"
Dan Williamscc9203b2011-05-08 17:34:44 -070067#include "scu_remote_node_context.h"
68#include "scu_task_context.h"
69#include "scu_unsolicited_frame.h"
Dan Williamsce2b3262011-05-08 15:49:15 -070070#include "timers.h"
Dan Williams6f231dd2011-07-02 22:56:22 -070071
Dan Williamscc9203b2011-05-08 17:34:44 -070072#define SCU_CONTEXT_RAM_INIT_STALL_TIME 200
73
74/**
75 * smu_dcc_get_max_ports() -
76 *
77 * This macro returns the maximum number of logical ports supported by the
78 * hardware. The caller passes in the value read from the device context
79 * capacity register and this macro will mash and shift the value appropriately.
80 */
81#define smu_dcc_get_max_ports(dcc_value) \
82 (\
83 (((dcc_value) & SMU_DEVICE_CONTEXT_CAPACITY_MAX_LP_MASK) \
84 >> SMU_DEVICE_CONTEXT_CAPACITY_MAX_LP_SHIFT) + 1 \
85 )
86
87/**
88 * smu_dcc_get_max_task_context() -
89 *
90 * This macro returns the maximum number of task contexts supported by the
91 * hardware. The caller passes in the value read from the device context
92 * capacity register and this macro will mash and shift the value appropriately.
93 */
94#define smu_dcc_get_max_task_context(dcc_value) \
95 (\
96 (((dcc_value) & SMU_DEVICE_CONTEXT_CAPACITY_MAX_TC_MASK) \
97 >> SMU_DEVICE_CONTEXT_CAPACITY_MAX_TC_SHIFT) + 1 \
98 )
99
100/**
101 * smu_dcc_get_max_remote_node_context() -
102 *
103 * This macro returns the maximum number of remote node contexts supported by
104 * the hardware. The caller passes in the value read from the device context
105 * capacity register and this macro will mash and shift the value appropriately.
106 */
107#define smu_dcc_get_max_remote_node_context(dcc_value) \
108 (\
109 (((dcc_value) & SMU_DEVICE_CONTEXT_CAPACITY_MAX_RNC_MASK) \
110 >> SMU_DEVICE_CONTEXT_CAPACITY_MAX_RNC_SHIFT) + 1 \
111 )
112
113
114#define SCIC_SDS_CONTROLLER_MIN_TIMER_COUNT 3
115#define SCIC_SDS_CONTROLLER_MAX_TIMER_COUNT 3
116
117/**
118 *
119 *
120 * The number of milliseconds to wait for a phy to start.
121 */
122#define SCIC_SDS_CONTROLLER_PHY_START_TIMEOUT 100
123
124/**
125 *
126 *
127 * The number of milliseconds to wait while a given phy is consuming power
128 * before allowing another set of phys to consume power. Ultimately, this will
129 * be specified by OEM parameter.
130 */
131#define SCIC_SDS_CONTROLLER_POWER_CONTROL_INTERVAL 500
132
133/**
134 * NORMALIZE_PUT_POINTER() -
135 *
136 * This macro will normalize the completion queue put pointer so its value can
137 * be used as an array inde
138 */
139#define NORMALIZE_PUT_POINTER(x) \
140 ((x) & SMU_COMPLETION_QUEUE_PUT_POINTER_MASK)
141
142
143/**
144 * NORMALIZE_EVENT_POINTER() -
145 *
146 * This macro will normalize the completion queue event entry so its value can
147 * be used as an index.
148 */
149#define NORMALIZE_EVENT_POINTER(x) \
150 (\
151 ((x) & SMU_COMPLETION_QUEUE_GET_EVENT_POINTER_MASK) \
152 >> SMU_COMPLETION_QUEUE_GET_EVENT_POINTER_SHIFT \
153 )
154
155/**
156 * INCREMENT_COMPLETION_QUEUE_GET() -
157 *
158 * This macro will increment the controllers completion queue index value and
159 * possibly toggle the cycle bit if the completion queue index wraps back to 0.
160 */
161#define INCREMENT_COMPLETION_QUEUE_GET(controller, index, cycle) \
162 INCREMENT_QUEUE_GET(\
163 (index), \
164 (cycle), \
165 (controller)->completion_queue_entries, \
166 SMU_CQGR_CYCLE_BIT \
167 )
168
169/**
170 * INCREMENT_EVENT_QUEUE_GET() -
171 *
172 * This macro will increment the controllers event queue index value and
173 * possibly toggle the event cycle bit if the event queue index wraps back to 0.
174 */
175#define INCREMENT_EVENT_QUEUE_GET(controller, index, cycle) \
176 INCREMENT_QUEUE_GET(\
177 (index), \
178 (cycle), \
179 (controller)->completion_event_entries, \
180 SMU_CQGR_EVENT_CYCLE_BIT \
181 )
182
183
184/**
185 * NORMALIZE_GET_POINTER() -
186 *
187 * This macro will normalize the completion queue get pointer so its value can
188 * be used as an index into an array
189 */
190#define NORMALIZE_GET_POINTER(x) \
191 ((x) & SMU_COMPLETION_QUEUE_GET_POINTER_MASK)
192
193/**
194 * NORMALIZE_GET_POINTER_CYCLE_BIT() -
195 *
196 * This macro will normalize the completion queue cycle pointer so it matches
197 * the completion queue cycle bit
198 */
199#define NORMALIZE_GET_POINTER_CYCLE_BIT(x) \
200 ((SMU_CQGR_CYCLE_BIT & (x)) << (31 - SMU_COMPLETION_QUEUE_GET_CYCLE_BIT_SHIFT))
201
202/**
203 * COMPLETION_QUEUE_CYCLE_BIT() -
204 *
205 * This macro will return the cycle bit of the completion queue entry
206 */
207#define COMPLETION_QUEUE_CYCLE_BIT(x) ((x) & 0x80000000)
208
209static bool scic_sds_controller_completion_queue_has_entries(
210 struct scic_sds_controller *scic)
211{
212 u32 get_value = scic->completion_queue_get;
213 u32 get_index = get_value & SMU_COMPLETION_QUEUE_GET_POINTER_MASK;
214
215 if (NORMALIZE_GET_POINTER_CYCLE_BIT(get_value) ==
216 COMPLETION_QUEUE_CYCLE_BIT(scic->completion_queue[get_index]))
217 return true;
218
219 return false;
220}
221
222static bool scic_sds_controller_isr(struct scic_sds_controller *scic)
223{
224 if (scic_sds_controller_completion_queue_has_entries(scic)) {
225 return true;
226 } else {
227 /*
228 * we have a spurious interrupt it could be that we have already
229 * emptied the completion queue from a previous interrupt */
230 writel(SMU_ISR_COMPLETION, &scic->smu_registers->interrupt_status);
231
232 /*
233 * There is a race in the hardware that could cause us not to be notified
234 * of an interrupt completion if we do not take this step. We will mask
235 * then unmask the interrupts so if there is another interrupt pending
236 * the clearing of the interrupt source we get the next interrupt message. */
237 writel(0xFF000000, &scic->smu_registers->interrupt_mask);
238 writel(0, &scic->smu_registers->interrupt_mask);
239 }
240
241 return false;
242}
243
Dan Williamsc7ef4032011-02-18 09:25:05 -0800244irqreturn_t isci_msix_isr(int vec, void *data)
Dan Williams6f231dd2011-07-02 22:56:22 -0700245{
Dan Williamsc7ef4032011-02-18 09:25:05 -0800246 struct isci_host *ihost = data;
Dan Williams6f231dd2011-07-02 22:56:22 -0700247
Artur Wojcikcc3dbd02011-05-04 07:58:16 +0000248 if (scic_sds_controller_isr(&ihost->sci))
Dan Williams0cf89d12011-02-18 09:25:07 -0800249 tasklet_schedule(&ihost->completion_tasklet);
Dan Williams6f231dd2011-07-02 22:56:22 -0700250
Dan Williamsc7ef4032011-02-18 09:25:05 -0800251 return IRQ_HANDLED;
Dan Williams6f231dd2011-07-02 22:56:22 -0700252}
253
Dan Williamscc9203b2011-05-08 17:34:44 -0700254static bool scic_sds_controller_error_isr(struct scic_sds_controller *scic)
255{
256 u32 interrupt_status;
257
258 interrupt_status =
259 readl(&scic->smu_registers->interrupt_status);
260 interrupt_status &= (SMU_ISR_QUEUE_ERROR | SMU_ISR_QUEUE_SUSPEND);
261
262 if (interrupt_status != 0) {
263 /*
264 * There is an error interrupt pending so let it through and handle
265 * in the callback */
266 return true;
267 }
268
269 /*
270 * There is a race in the hardware that could cause us not to be notified
271 * of an interrupt completion if we do not take this step. We will mask
272 * then unmask the error interrupts so if there was another interrupt
273 * pending we will be notified.
274 * Could we write the value of (SMU_ISR_QUEUE_ERROR | SMU_ISR_QUEUE_SUSPEND)? */
275 writel(0xff, &scic->smu_registers->interrupt_mask);
276 writel(0, &scic->smu_registers->interrupt_mask);
277
278 return false;
279}
280
281static void scic_sds_controller_task_completion(struct scic_sds_controller *scic,
282 u32 completion_entry)
283{
284 u32 index;
285 struct scic_sds_request *io_request;
286
287 index = SCU_GET_COMPLETION_INDEX(completion_entry);
288 io_request = scic->io_request_table[index];
289
290 /* Make sure that we really want to process this IO request */
291 if (
292 (io_request != NULL)
293 && (io_request->io_tag != SCI_CONTROLLER_INVALID_IO_TAG)
294 && (
295 scic_sds_io_tag_get_sequence(io_request->io_tag)
296 == scic->io_request_sequence[index]
297 )
298 ) {
299 /* Yep this is a valid io request pass it along to the io request handler */
300 scic_sds_io_request_tc_completion(io_request, completion_entry);
301 }
302}
303
304static void scic_sds_controller_sdma_completion(struct scic_sds_controller *scic,
305 u32 completion_entry)
306{
307 u32 index;
308 struct scic_sds_request *io_request;
309 struct scic_sds_remote_device *device;
310
311 index = SCU_GET_COMPLETION_INDEX(completion_entry);
312
313 switch (scu_get_command_request_type(completion_entry)) {
314 case SCU_CONTEXT_COMMAND_REQUEST_TYPE_POST_TC:
315 case SCU_CONTEXT_COMMAND_REQUEST_TYPE_DUMP_TC:
316 io_request = scic->io_request_table[index];
317 dev_warn(scic_to_dev(scic),
318 "%s: SCIC SDS Completion type SDMA %x for io request "
319 "%p\n",
320 __func__,
321 completion_entry,
322 io_request);
323 /* @todo For a post TC operation we need to fail the IO
324 * request
325 */
326 break;
327
328 case SCU_CONTEXT_COMMAND_REQUEST_TYPE_DUMP_RNC:
329 case SCU_CONTEXT_COMMAND_REQUEST_TYPE_OTHER_RNC:
330 case SCU_CONTEXT_COMMAND_REQUEST_TYPE_POST_RNC:
331 device = scic->device_table[index];
332 dev_warn(scic_to_dev(scic),
333 "%s: SCIC SDS Completion type SDMA %x for remote "
334 "device %p\n",
335 __func__,
336 completion_entry,
337 device);
338 /* @todo For a port RNC operation we need to fail the
339 * device
340 */
341 break;
342
343 default:
344 dev_warn(scic_to_dev(scic),
345 "%s: SCIC SDS Completion unknown SDMA completion "
346 "type %x\n",
347 __func__,
348 completion_entry);
349 break;
350
351 }
352}
353
354static void scic_sds_controller_unsolicited_frame(struct scic_sds_controller *scic,
355 u32 completion_entry)
356{
357 u32 index;
358 u32 frame_index;
359
360 struct isci_host *ihost = scic_to_ihost(scic);
361 struct scu_unsolicited_frame_header *frame_header;
362 struct scic_sds_phy *phy;
363 struct scic_sds_remote_device *device;
364
365 enum sci_status result = SCI_FAILURE;
366
367 frame_index = SCU_GET_FRAME_INDEX(completion_entry);
368
369 frame_header = scic->uf_control.buffers.array[frame_index].header;
370 scic->uf_control.buffers.array[frame_index].state = UNSOLICITED_FRAME_IN_USE;
371
372 if (SCU_GET_FRAME_ERROR(completion_entry)) {
373 /*
374 * / @todo If the IAF frame or SIGNATURE FIS frame has an error will
375 * / this cause a problem? We expect the phy initialization will
376 * / fail if there is an error in the frame. */
377 scic_sds_controller_release_frame(scic, frame_index);
378 return;
379 }
380
381 if (frame_header->is_address_frame) {
382 index = SCU_GET_PROTOCOL_ENGINE_INDEX(completion_entry);
383 phy = &ihost->phys[index].sci;
384 result = scic_sds_phy_frame_handler(phy, frame_index);
385 } else {
386
387 index = SCU_GET_COMPLETION_INDEX(completion_entry);
388
389 if (index == SCIC_SDS_REMOTE_NODE_CONTEXT_INVALID_INDEX) {
390 /*
391 * This is a signature fis or a frame from a direct attached SATA
392 * device that has not yet been created. In either case forwared
393 * the frame to the PE and let it take care of the frame data. */
394 index = SCU_GET_PROTOCOL_ENGINE_INDEX(completion_entry);
395 phy = &ihost->phys[index].sci;
396 result = scic_sds_phy_frame_handler(phy, frame_index);
397 } else {
398 if (index < scic->remote_node_entries)
399 device = scic->device_table[index];
400 else
401 device = NULL;
402
403 if (device != NULL)
404 result = scic_sds_remote_device_frame_handler(device, frame_index);
405 else
406 scic_sds_controller_release_frame(scic, frame_index);
407 }
408 }
409
410 if (result != SCI_SUCCESS) {
411 /*
412 * / @todo Is there any reason to report some additional error message
413 * / when we get this failure notifiction? */
414 }
415}
416
417static void scic_sds_controller_event_completion(struct scic_sds_controller *scic,
418 u32 completion_entry)
419{
420 struct isci_host *ihost = scic_to_ihost(scic);
421 struct scic_sds_request *io_request;
422 struct scic_sds_remote_device *device;
423 struct scic_sds_phy *phy;
424 u32 index;
425
426 index = SCU_GET_COMPLETION_INDEX(completion_entry);
427
428 switch (scu_get_event_type(completion_entry)) {
429 case SCU_EVENT_TYPE_SMU_COMMAND_ERROR:
430 /* / @todo The driver did something wrong and we need to fix the condtion. */
431 dev_err(scic_to_dev(scic),
432 "%s: SCIC Controller 0x%p received SMU command error "
433 "0x%x\n",
434 __func__,
435 scic,
436 completion_entry);
437 break;
438
439 case SCU_EVENT_TYPE_SMU_PCQ_ERROR:
440 case SCU_EVENT_TYPE_SMU_ERROR:
441 case SCU_EVENT_TYPE_FATAL_MEMORY_ERROR:
442 /*
443 * / @todo This is a hardware failure and its likely that we want to
444 * / reset the controller. */
445 dev_err(scic_to_dev(scic),
446 "%s: SCIC Controller 0x%p received fatal controller "
447 "event 0x%x\n",
448 __func__,
449 scic,
450 completion_entry);
451 break;
452
453 case SCU_EVENT_TYPE_TRANSPORT_ERROR:
454 io_request = scic->io_request_table[index];
455 scic_sds_io_request_event_handler(io_request, completion_entry);
456 break;
457
458 case SCU_EVENT_TYPE_PTX_SCHEDULE_EVENT:
459 switch (scu_get_event_specifier(completion_entry)) {
460 case SCU_EVENT_SPECIFIC_SMP_RESPONSE_NO_PE:
461 case SCU_EVENT_SPECIFIC_TASK_TIMEOUT:
462 io_request = scic->io_request_table[index];
463 if (io_request != NULL)
464 scic_sds_io_request_event_handler(io_request, completion_entry);
465 else
466 dev_warn(scic_to_dev(scic),
467 "%s: SCIC Controller 0x%p received "
468 "event 0x%x for io request object "
469 "that doesnt exist.\n",
470 __func__,
471 scic,
472 completion_entry);
473
474 break;
475
476 case SCU_EVENT_SPECIFIC_IT_NEXUS_TIMEOUT:
477 device = scic->device_table[index];
478 if (device != NULL)
479 scic_sds_remote_device_event_handler(device, completion_entry);
480 else
481 dev_warn(scic_to_dev(scic),
482 "%s: SCIC Controller 0x%p received "
483 "event 0x%x for remote device object "
484 "that doesnt exist.\n",
485 __func__,
486 scic,
487 completion_entry);
488
489 break;
490 }
491 break;
492
493 case SCU_EVENT_TYPE_BROADCAST_CHANGE:
494 /*
495 * direct the broadcast change event to the phy first and then let
496 * the phy redirect the broadcast change to the port object */
497 case SCU_EVENT_TYPE_ERR_CNT_EVENT:
498 /*
499 * direct error counter event to the phy object since that is where
500 * we get the event notification. This is a type 4 event. */
501 case SCU_EVENT_TYPE_OSSP_EVENT:
502 index = SCU_GET_PROTOCOL_ENGINE_INDEX(completion_entry);
503 phy = &ihost->phys[index].sci;
504 scic_sds_phy_event_handler(phy, completion_entry);
505 break;
506
507 case SCU_EVENT_TYPE_RNC_SUSPEND_TX:
508 case SCU_EVENT_TYPE_RNC_SUSPEND_TX_RX:
509 case SCU_EVENT_TYPE_RNC_OPS_MISC:
510 if (index < scic->remote_node_entries) {
511 device = scic->device_table[index];
512
513 if (device != NULL)
514 scic_sds_remote_device_event_handler(device, completion_entry);
515 } else
516 dev_err(scic_to_dev(scic),
517 "%s: SCIC Controller 0x%p received event 0x%x "
518 "for remote device object 0x%0x that doesnt "
519 "exist.\n",
520 __func__,
521 scic,
522 completion_entry,
523 index);
524
525 break;
526
527 default:
528 dev_warn(scic_to_dev(scic),
529 "%s: SCIC Controller received unknown event code %x\n",
530 __func__,
531 completion_entry);
532 break;
533 }
534}
535
536
537
538static void scic_sds_controller_process_completions(struct scic_sds_controller *scic)
539{
540 u32 completion_count = 0;
541 u32 completion_entry;
542 u32 get_index;
543 u32 get_cycle;
544 u32 event_index;
545 u32 event_cycle;
546
547 dev_dbg(scic_to_dev(scic),
548 "%s: completion queue begining get:0x%08x\n",
549 __func__,
550 scic->completion_queue_get);
551
552 /* Get the component parts of the completion queue */
553 get_index = NORMALIZE_GET_POINTER(scic->completion_queue_get);
554 get_cycle = SMU_CQGR_CYCLE_BIT & scic->completion_queue_get;
555
556 event_index = NORMALIZE_EVENT_POINTER(scic->completion_queue_get);
557 event_cycle = SMU_CQGR_EVENT_CYCLE_BIT & scic->completion_queue_get;
558
559 while (
560 NORMALIZE_GET_POINTER_CYCLE_BIT(get_cycle)
561 == COMPLETION_QUEUE_CYCLE_BIT(scic->completion_queue[get_index])
562 ) {
563 completion_count++;
564
565 completion_entry = scic->completion_queue[get_index];
566 INCREMENT_COMPLETION_QUEUE_GET(scic, get_index, get_cycle);
567
568 dev_dbg(scic_to_dev(scic),
569 "%s: completion queue entry:0x%08x\n",
570 __func__,
571 completion_entry);
572
573 switch (SCU_GET_COMPLETION_TYPE(completion_entry)) {
574 case SCU_COMPLETION_TYPE_TASK:
575 scic_sds_controller_task_completion(scic, completion_entry);
576 break;
577
578 case SCU_COMPLETION_TYPE_SDMA:
579 scic_sds_controller_sdma_completion(scic, completion_entry);
580 break;
581
582 case SCU_COMPLETION_TYPE_UFI:
583 scic_sds_controller_unsolicited_frame(scic, completion_entry);
584 break;
585
586 case SCU_COMPLETION_TYPE_EVENT:
587 INCREMENT_EVENT_QUEUE_GET(scic, event_index, event_cycle);
588 scic_sds_controller_event_completion(scic, completion_entry);
589 break;
590
591 case SCU_COMPLETION_TYPE_NOTIFY:
592 /*
593 * Presently we do the same thing with a notify event that we do with the
594 * other event codes. */
595 INCREMENT_EVENT_QUEUE_GET(scic, event_index, event_cycle);
596 scic_sds_controller_event_completion(scic, completion_entry);
597 break;
598
599 default:
600 dev_warn(scic_to_dev(scic),
601 "%s: SCIC Controller received unknown "
602 "completion type %x\n",
603 __func__,
604 completion_entry);
605 break;
606 }
607 }
608
609 /* Update the get register if we completed one or more entries */
610 if (completion_count > 0) {
611 scic->completion_queue_get =
612 SMU_CQGR_GEN_BIT(ENABLE) |
613 SMU_CQGR_GEN_BIT(EVENT_ENABLE) |
614 event_cycle |
615 SMU_CQGR_GEN_VAL(EVENT_POINTER, event_index) |
616 get_cycle |
617 SMU_CQGR_GEN_VAL(POINTER, get_index);
618
619 writel(scic->completion_queue_get,
620 &scic->smu_registers->completion_queue_get);
621
622 }
623
624 dev_dbg(scic_to_dev(scic),
625 "%s: completion queue ending get:0x%08x\n",
626 __func__,
627 scic->completion_queue_get);
628
629}
630
631static void scic_sds_controller_error_handler(struct scic_sds_controller *scic)
632{
633 u32 interrupt_status;
634
635 interrupt_status =
636 readl(&scic->smu_registers->interrupt_status);
637
638 if ((interrupt_status & SMU_ISR_QUEUE_SUSPEND) &&
639 scic_sds_controller_completion_queue_has_entries(scic)) {
640
641 scic_sds_controller_process_completions(scic);
642 writel(SMU_ISR_QUEUE_SUSPEND, &scic->smu_registers->interrupt_status);
643 } else {
644 dev_err(scic_to_dev(scic), "%s: status: %#x\n", __func__,
645 interrupt_status);
646
647 sci_base_state_machine_change_state(&scic->state_machine,
648 SCI_BASE_CONTROLLER_STATE_FAILED);
649
650 return;
651 }
652
653 /* If we dont process any completions I am not sure that we want to do this.
654 * We are in the middle of a hardware fault and should probably be reset.
655 */
656 writel(0, &scic->smu_registers->interrupt_mask);
657}
658
Dan Williamsc7ef4032011-02-18 09:25:05 -0800659irqreturn_t isci_intx_isr(int vec, void *data)
Dan Williams6f231dd2011-07-02 22:56:22 -0700660{
Dan Williams6f231dd2011-07-02 22:56:22 -0700661 irqreturn_t ret = IRQ_NONE;
Dan Williams31e824e2011-04-19 12:32:51 -0700662 struct isci_host *ihost = data;
Artur Wojcikcc3dbd02011-05-04 07:58:16 +0000663 struct scic_sds_controller *scic = &ihost->sci;
Dan Williams6f231dd2011-07-02 22:56:22 -0700664
Dan Williams31e824e2011-04-19 12:32:51 -0700665 if (scic_sds_controller_isr(scic)) {
666 writel(SMU_ISR_COMPLETION, &scic->smu_registers->interrupt_status);
667 tasklet_schedule(&ihost->completion_tasklet);
668 ret = IRQ_HANDLED;
669 } else if (scic_sds_controller_error_isr(scic)) {
670 spin_lock(&ihost->scic_lock);
671 scic_sds_controller_error_handler(scic);
672 spin_unlock(&ihost->scic_lock);
673 ret = IRQ_HANDLED;
Dan Williams6f231dd2011-07-02 22:56:22 -0700674 }
Dan Williams92f4f0f2011-02-18 09:25:11 -0800675
Dan Williams6f231dd2011-07-02 22:56:22 -0700676 return ret;
677}
678
Dan Williams92f4f0f2011-02-18 09:25:11 -0800679irqreturn_t isci_error_isr(int vec, void *data)
680{
681 struct isci_host *ihost = data;
Dan Williams92f4f0f2011-02-18 09:25:11 -0800682
Artur Wojcikcc3dbd02011-05-04 07:58:16 +0000683 if (scic_sds_controller_error_isr(&ihost->sci))
684 scic_sds_controller_error_handler(&ihost->sci);
Dan Williams92f4f0f2011-02-18 09:25:11 -0800685
686 return IRQ_HANDLED;
687}
Dan Williams6f231dd2011-07-02 22:56:22 -0700688
689/**
690 * isci_host_start_complete() - This function is called by the core library,
691 * through the ISCI Module, to indicate controller start status.
692 * @isci_host: This parameter specifies the ISCI host object
693 * @completion_status: This parameter specifies the completion status from the
694 * core library.
695 *
696 */
Dan Williamscc9203b2011-05-08 17:34:44 -0700697static void isci_host_start_complete(struct isci_host *ihost, enum sci_status completion_status)
Dan Williams6f231dd2011-07-02 22:56:22 -0700698{
Dan Williams0cf89d12011-02-18 09:25:07 -0800699 if (completion_status != SCI_SUCCESS)
700 dev_info(&ihost->pdev->dev,
701 "controller start timed out, continuing...\n");
702 isci_host_change_state(ihost, isci_ready);
703 clear_bit(IHOST_START_PENDING, &ihost->flags);
704 wake_up(&ihost->eventq);
Dan Williams6f231dd2011-07-02 22:56:22 -0700705}
706
Dan Williamsc7ef4032011-02-18 09:25:05 -0800707int isci_host_scan_finished(struct Scsi_Host *shost, unsigned long time)
Dan Williams6f231dd2011-07-02 22:56:22 -0700708{
Dan Williams4393aa42011-03-31 13:10:44 -0700709 struct isci_host *ihost = SHOST_TO_SAS_HA(shost)->lldd_ha;
Dan Williams6f231dd2011-07-02 22:56:22 -0700710
Edmund Nadolski77950f52011-02-18 09:25:09 -0800711 if (test_bit(IHOST_START_PENDING, &ihost->flags))
Dan Williams6f231dd2011-07-02 22:56:22 -0700712 return 0;
Dan Williams6f231dd2011-07-02 22:56:22 -0700713
Edmund Nadolski77950f52011-02-18 09:25:09 -0800714 /* todo: use sas_flush_discovery once it is upstream */
715 scsi_flush_work(shost);
716
717 scsi_flush_work(shost);
Dan Williams6f231dd2011-07-02 22:56:22 -0700718
Dan Williams0cf89d12011-02-18 09:25:07 -0800719 dev_dbg(&ihost->pdev->dev,
720 "%s: ihost->status = %d, time = %ld\n",
721 __func__, isci_host_get_state(ihost), time);
Dan Williams6f231dd2011-07-02 22:56:22 -0700722
Dan Williams6f231dd2011-07-02 22:56:22 -0700723 return 1;
724
725}
726
Dan Williamscc9203b2011-05-08 17:34:44 -0700727/**
728 * scic_controller_get_suggested_start_timeout() - This method returns the
729 * suggested scic_controller_start() timeout amount. The user is free to
730 * use any timeout value, but this method provides the suggested minimum
731 * start timeout value. The returned value is based upon empirical
732 * information determined as a result of interoperability testing.
733 * @controller: the handle to the controller object for which to return the
734 * suggested start timeout.
735 *
736 * This method returns the number of milliseconds for the suggested start
737 * operation timeout.
738 */
739static u32 scic_controller_get_suggested_start_timeout(
740 struct scic_sds_controller *sc)
741{
742 /* Validate the user supplied parameters. */
743 if (sc == NULL)
744 return 0;
745
746 /*
747 * The suggested minimum timeout value for a controller start operation:
748 *
749 * Signature FIS Timeout
750 * + Phy Start Timeout
751 * + Number of Phy Spin Up Intervals
752 * ---------------------------------
753 * Number of milliseconds for the controller start operation.
754 *
755 * NOTE: The number of phy spin up intervals will be equivalent
756 * to the number of phys divided by the number phys allowed
757 * per interval - 1 (once OEM parameters are supported).
758 * Currently we assume only 1 phy per interval. */
759
760 return SCIC_SDS_SIGNATURE_FIS_TIMEOUT
761 + SCIC_SDS_CONTROLLER_PHY_START_TIMEOUT
762 + ((SCI_MAX_PHYS - 1) * SCIC_SDS_CONTROLLER_POWER_CONTROL_INTERVAL);
763}
764
765static void scic_controller_enable_interrupts(
766 struct scic_sds_controller *scic)
767{
768 BUG_ON(scic->smu_registers == NULL);
769 writel(0, &scic->smu_registers->interrupt_mask);
770}
771
772void scic_controller_disable_interrupts(
773 struct scic_sds_controller *scic)
774{
775 BUG_ON(scic->smu_registers == NULL);
776 writel(0xffffffff, &scic->smu_registers->interrupt_mask);
777}
778
779static void scic_sds_controller_enable_port_task_scheduler(
780 struct scic_sds_controller *scic)
781{
782 u32 port_task_scheduler_value;
783
784 port_task_scheduler_value =
785 readl(&scic->scu_registers->peg0.ptsg.control);
786 port_task_scheduler_value |=
787 (SCU_PTSGCR_GEN_BIT(ETM_ENABLE) |
788 SCU_PTSGCR_GEN_BIT(PTSG_ENABLE));
789 writel(port_task_scheduler_value,
790 &scic->scu_registers->peg0.ptsg.control);
791}
792
793static void scic_sds_controller_assign_task_entries(struct scic_sds_controller *scic)
794{
795 u32 task_assignment;
796
797 /*
798 * Assign all the TCs to function 0
799 * TODO: Do we actually need to read this register to write it back?
800 */
801
802 task_assignment =
803 readl(&scic->smu_registers->task_context_assignment[0]);
804
805 task_assignment |= (SMU_TCA_GEN_VAL(STARTING, 0)) |
806 (SMU_TCA_GEN_VAL(ENDING, scic->task_context_entries - 1)) |
807 (SMU_TCA_GEN_BIT(RANGE_CHECK_ENABLE));
808
809 writel(task_assignment,
810 &scic->smu_registers->task_context_assignment[0]);
811
812}
813
814static void scic_sds_controller_initialize_completion_queue(struct scic_sds_controller *scic)
815{
816 u32 index;
817 u32 completion_queue_control_value;
818 u32 completion_queue_get_value;
819 u32 completion_queue_put_value;
820
821 scic->completion_queue_get = 0;
822
823 completion_queue_control_value = (
824 SMU_CQC_QUEUE_LIMIT_SET(scic->completion_queue_entries - 1)
825 | SMU_CQC_EVENT_LIMIT_SET(scic->completion_event_entries - 1)
826 );
827
828 writel(completion_queue_control_value,
829 &scic->smu_registers->completion_queue_control);
830
831
832 /* Set the completion queue get pointer and enable the queue */
833 completion_queue_get_value = (
834 (SMU_CQGR_GEN_VAL(POINTER, 0))
835 | (SMU_CQGR_GEN_VAL(EVENT_POINTER, 0))
836 | (SMU_CQGR_GEN_BIT(ENABLE))
837 | (SMU_CQGR_GEN_BIT(EVENT_ENABLE))
838 );
839
840 writel(completion_queue_get_value,
841 &scic->smu_registers->completion_queue_get);
842
843 /* Set the completion queue put pointer */
844 completion_queue_put_value = (
845 (SMU_CQPR_GEN_VAL(POINTER, 0))
846 | (SMU_CQPR_GEN_VAL(EVENT_POINTER, 0))
847 );
848
849 writel(completion_queue_put_value,
850 &scic->smu_registers->completion_queue_put);
851
852 /* Initialize the cycle bit of the completion queue entries */
853 for (index = 0; index < scic->completion_queue_entries; index++) {
854 /*
855 * If get.cycle_bit != completion_queue.cycle_bit
856 * its not a valid completion queue entry
857 * so at system start all entries are invalid */
858 scic->completion_queue[index] = 0x80000000;
859 }
860}
861
862static void scic_sds_controller_initialize_unsolicited_frame_queue(struct scic_sds_controller *scic)
863{
864 u32 frame_queue_control_value;
865 u32 frame_queue_get_value;
866 u32 frame_queue_put_value;
867
868 /* Write the queue size */
869 frame_queue_control_value =
870 SCU_UFQC_GEN_VAL(QUEUE_SIZE,
871 scic->uf_control.address_table.count);
872
873 writel(frame_queue_control_value,
874 &scic->scu_registers->sdma.unsolicited_frame_queue_control);
875
876 /* Setup the get pointer for the unsolicited frame queue */
877 frame_queue_get_value = (
878 SCU_UFQGP_GEN_VAL(POINTER, 0)
879 | SCU_UFQGP_GEN_BIT(ENABLE_BIT)
880 );
881
882 writel(frame_queue_get_value,
883 &scic->scu_registers->sdma.unsolicited_frame_get_pointer);
884 /* Setup the put pointer for the unsolicited frame queue */
885 frame_queue_put_value = SCU_UFQPP_GEN_VAL(POINTER, 0);
886 writel(frame_queue_put_value,
887 &scic->scu_registers->sdma.unsolicited_frame_put_pointer);
888}
889
890/**
891 * This method will attempt to transition into the ready state for the
892 * controller and indicate that the controller start operation has completed
893 * if all criteria are met.
894 * @scic: This parameter indicates the controller object for which
895 * to transition to ready.
896 * @status: This parameter indicates the status value to be pass into the call
897 * to scic_cb_controller_start_complete().
898 *
899 * none.
900 */
901static void scic_sds_controller_transition_to_ready(
902 struct scic_sds_controller *scic,
903 enum sci_status status)
904{
905 struct isci_host *ihost = scic_to_ihost(scic);
906
907 if (scic->state_machine.current_state_id ==
908 SCI_BASE_CONTROLLER_STATE_STARTING) {
909 /*
910 * We move into the ready state, because some of the phys/ports
911 * may be up and operational.
912 */
913 sci_base_state_machine_change_state(&scic->state_machine,
914 SCI_BASE_CONTROLLER_STATE_READY);
915
916 isci_host_start_complete(ihost, status);
917 }
918}
919
920static void scic_sds_controller_phy_timer_stop(struct scic_sds_controller *scic)
921{
922 isci_timer_stop(scic->phy_startup_timer);
923
924 scic->phy_startup_timer_pending = false;
925}
926
927static void scic_sds_controller_phy_timer_start(struct scic_sds_controller *scic)
928{
929 isci_timer_start(scic->phy_startup_timer,
930 SCIC_SDS_CONTROLLER_PHY_START_TIMEOUT);
931
932 scic->phy_startup_timer_pending = true;
933}
934
Adam Gruchala4a33c522011-05-10 23:54:23 +0000935static bool is_phy_starting(struct scic_sds_phy *sci_phy)
936{
937 enum scic_sds_phy_states state;
938
939 state = sci_phy->state_machine.current_state_id;
940 switch (state) {
941 case SCI_BASE_PHY_STATE_STARTING:
942 case SCIC_SDS_PHY_STARTING_SUBSTATE_INITIAL:
943 case SCIC_SDS_PHY_STARTING_SUBSTATE_AWAIT_SAS_SPEED_EN:
944 case SCIC_SDS_PHY_STARTING_SUBSTATE_AWAIT_IAF_UF:
945 case SCIC_SDS_PHY_STARTING_SUBSTATE_AWAIT_SAS_POWER:
946 case SCIC_SDS_PHY_STARTING_SUBSTATE_AWAIT_SATA_POWER:
947 case SCIC_SDS_PHY_STARTING_SUBSTATE_AWAIT_SATA_PHY_EN:
948 case SCIC_SDS_PHY_STARTING_SUBSTATE_AWAIT_SATA_SPEED_EN:
949 case SCIC_SDS_PHY_STARTING_SUBSTATE_AWAIT_SIG_FIS_UF:
950 case SCIC_SDS_PHY_STARTING_SUBSTATE_FINAL:
951 return true;
952 default:
953 return false;
954 }
955}
956
Dan Williamscc9203b2011-05-08 17:34:44 -0700957/**
958 * scic_sds_controller_start_next_phy - start phy
959 * @scic: controller
960 *
961 * If all the phys have been started, then attempt to transition the
962 * controller to the READY state and inform the user
963 * (scic_cb_controller_start_complete()).
964 */
965static enum sci_status scic_sds_controller_start_next_phy(struct scic_sds_controller *scic)
966{
967 struct isci_host *ihost = scic_to_ihost(scic);
968 struct scic_sds_oem_params *oem = &scic->oem_parameters.sds1;
969 struct scic_sds_phy *sci_phy;
970 enum sci_status status;
971
972 status = SCI_SUCCESS;
973
974 if (scic->phy_startup_timer_pending)
975 return status;
976
977 if (scic->next_phy_to_start >= SCI_MAX_PHYS) {
978 bool is_controller_start_complete = true;
979 u32 state;
980 u8 index;
981
982 for (index = 0; index < SCI_MAX_PHYS; index++) {
983 sci_phy = &ihost->phys[index].sci;
984 state = sci_phy->state_machine.current_state_id;
985
Dan Williams4f20ef42011-05-12 06:00:31 -0700986 if (!phy_get_non_dummy_port(sci_phy))
Dan Williamscc9203b2011-05-08 17:34:44 -0700987 continue;
988
989 /* The controller start operation is complete iff:
990 * - all links have been given an opportunity to start
991 * - have no indication of a connected device
992 * - have an indication of a connected device and it has
993 * finished the link training process.
994 */
995 if ((sci_phy->is_in_link_training == false &&
996 state == SCI_BASE_PHY_STATE_INITIAL) ||
997 (sci_phy->is_in_link_training == false &&
998 state == SCI_BASE_PHY_STATE_STOPPED) ||
999 (sci_phy->is_in_link_training == true &&
Adam Gruchala4a33c522011-05-10 23:54:23 +00001000 is_phy_starting(sci_phy))) {
Dan Williamscc9203b2011-05-08 17:34:44 -07001001 is_controller_start_complete = false;
1002 break;
1003 }
1004 }
1005
1006 /*
1007 * The controller has successfully finished the start process.
1008 * Inform the SCI Core user and transition to the READY state. */
1009 if (is_controller_start_complete == true) {
1010 scic_sds_controller_transition_to_ready(scic, SCI_SUCCESS);
1011 scic_sds_controller_phy_timer_stop(scic);
1012 }
1013 } else {
1014 sci_phy = &ihost->phys[scic->next_phy_to_start].sci;
1015
1016 if (oem->controller.mode_type == SCIC_PORT_MANUAL_CONFIGURATION_MODE) {
Dan Williams4f20ef42011-05-12 06:00:31 -07001017 if (phy_get_non_dummy_port(sci_phy) == NULL) {
Dan Williamscc9203b2011-05-08 17:34:44 -07001018 scic->next_phy_to_start++;
1019
1020 /* Caution recursion ahead be forwarned
1021 *
1022 * The PHY was never added to a PORT in MPC mode
1023 * so start the next phy in sequence This phy
1024 * will never go link up and will not draw power
1025 * the OEM parameters either configured the phy
1026 * incorrectly for the PORT or it was never
1027 * assigned to a PORT
1028 */
1029 return scic_sds_controller_start_next_phy(scic);
1030 }
1031 }
1032
1033 status = scic_sds_phy_start(sci_phy);
1034
1035 if (status == SCI_SUCCESS) {
1036 scic_sds_controller_phy_timer_start(scic);
1037 } else {
1038 dev_warn(scic_to_dev(scic),
1039 "%s: Controller stop operation failed "
1040 "to stop phy %d because of status "
1041 "%d.\n",
1042 __func__,
1043 ihost->phys[scic->next_phy_to_start].sci.phy_index,
1044 status);
1045 }
1046
1047 scic->next_phy_to_start++;
1048 }
1049
1050 return status;
1051}
1052
1053static void scic_sds_controller_phy_startup_timeout_handler(void *_scic)
1054{
1055 struct scic_sds_controller *scic = _scic;
1056 enum sci_status status;
1057
1058 scic->phy_startup_timer_pending = false;
1059 status = SCI_FAILURE;
1060 while (status != SCI_SUCCESS)
1061 status = scic_sds_controller_start_next_phy(scic);
1062}
1063
1064static enum sci_status scic_controller_start(struct scic_sds_controller *scic,
1065 u32 timeout)
1066{
1067 struct isci_host *ihost = scic_to_ihost(scic);
1068 enum sci_status result;
1069 u16 index;
1070
1071 if (scic->state_machine.current_state_id !=
1072 SCI_BASE_CONTROLLER_STATE_INITIALIZED) {
1073 dev_warn(scic_to_dev(scic),
1074 "SCIC Controller start operation requested in "
1075 "invalid state\n");
1076 return SCI_FAILURE_INVALID_STATE;
1077 }
1078
1079 /* Build the TCi free pool */
1080 sci_pool_initialize(scic->tci_pool);
1081 for (index = 0; index < scic->task_context_entries; index++)
1082 sci_pool_put(scic->tci_pool, index);
1083
1084 /* Build the RNi free pool */
1085 scic_sds_remote_node_table_initialize(
1086 &scic->available_remote_nodes,
1087 scic->remote_node_entries);
1088
1089 /*
1090 * Before anything else lets make sure we will not be
1091 * interrupted by the hardware.
1092 */
1093 scic_controller_disable_interrupts(scic);
1094
1095 /* Enable the port task scheduler */
1096 scic_sds_controller_enable_port_task_scheduler(scic);
1097
1098 /* Assign all the task entries to scic physical function */
1099 scic_sds_controller_assign_task_entries(scic);
1100
1101 /* Now initialize the completion queue */
1102 scic_sds_controller_initialize_completion_queue(scic);
1103
1104 /* Initialize the unsolicited frame queue for use */
1105 scic_sds_controller_initialize_unsolicited_frame_queue(scic);
1106
1107 /* Start all of the ports on this controller */
1108 for (index = 0; index < scic->logical_port_entries; index++) {
1109 struct scic_sds_port *sci_port = &ihost->ports[index].sci;
1110
Piotr Sawickid76f71d2011-05-11 23:52:26 +00001111 result = scic_sds_port_start(sci_port);
Dan Williamscc9203b2011-05-08 17:34:44 -07001112 if (result)
1113 return result;
1114 }
1115
1116 scic_sds_controller_start_next_phy(scic);
1117
1118 isci_timer_start(scic->timeout_timer, timeout);
1119
1120 sci_base_state_machine_change_state(&scic->state_machine,
1121 SCI_BASE_CONTROLLER_STATE_STARTING);
1122
1123 return SCI_SUCCESS;
1124}
1125
Dan Williams6f231dd2011-07-02 22:56:22 -07001126void isci_host_scan_start(struct Scsi_Host *shost)
1127{
Dan Williams4393aa42011-03-31 13:10:44 -07001128 struct isci_host *ihost = SHOST_TO_SAS_HA(shost)->lldd_ha;
Artur Wojcikcc3dbd02011-05-04 07:58:16 +00001129 unsigned long tmo = scic_controller_get_suggested_start_timeout(&ihost->sci);
Dan Williams6f231dd2011-07-02 22:56:22 -07001130
Dan Williams0cf89d12011-02-18 09:25:07 -08001131 set_bit(IHOST_START_PENDING, &ihost->flags);
Edmund Nadolski77950f52011-02-18 09:25:09 -08001132
1133 spin_lock_irq(&ihost->scic_lock);
Artur Wojcikcc3dbd02011-05-04 07:58:16 +00001134 scic_controller_start(&ihost->sci, tmo);
1135 scic_controller_enable_interrupts(&ihost->sci);
Edmund Nadolski77950f52011-02-18 09:25:09 -08001136 spin_unlock_irq(&ihost->scic_lock);
Dan Williams6f231dd2011-07-02 22:56:22 -07001137}
1138
Dan Williamscc9203b2011-05-08 17:34:44 -07001139static void isci_host_stop_complete(struct isci_host *ihost, enum sci_status completion_status)
Dan Williams6f231dd2011-07-02 22:56:22 -07001140{
Dan Williams0cf89d12011-02-18 09:25:07 -08001141 isci_host_change_state(ihost, isci_stopped);
Artur Wojcikcc3dbd02011-05-04 07:58:16 +00001142 scic_controller_disable_interrupts(&ihost->sci);
Dan Williams0cf89d12011-02-18 09:25:07 -08001143 clear_bit(IHOST_STOP_PENDING, &ihost->flags);
1144 wake_up(&ihost->eventq);
Dan Williams6f231dd2011-07-02 22:56:22 -07001145}
1146
Dan Williamscc9203b2011-05-08 17:34:44 -07001147static void scic_sds_controller_completion_handler(struct scic_sds_controller *scic)
1148{
1149 /* Empty out the completion queue */
1150 if (scic_sds_controller_completion_queue_has_entries(scic))
1151 scic_sds_controller_process_completions(scic);
1152
1153 /* Clear the interrupt and enable all interrupts again */
1154 writel(SMU_ISR_COMPLETION, &scic->smu_registers->interrupt_status);
1155 /* Could we write the value of SMU_ISR_COMPLETION? */
1156 writel(0xFF000000, &scic->smu_registers->interrupt_mask);
1157 writel(0, &scic->smu_registers->interrupt_mask);
1158}
1159
Dan Williams6f231dd2011-07-02 22:56:22 -07001160/**
1161 * isci_host_completion_routine() - This function is the delayed service
1162 * routine that calls the sci core library's completion handler. It's
1163 * scheduled as a tasklet from the interrupt service routine when interrupts
1164 * in use, or set as the timeout function in polled mode.
1165 * @data: This parameter specifies the ISCI host object
1166 *
1167 */
1168static void isci_host_completion_routine(unsigned long data)
1169{
1170 struct isci_host *isci_host = (struct isci_host *)data;
Jeff Skirvin11b00c12011-03-04 14:06:40 -08001171 struct list_head completed_request_list;
1172 struct list_head errored_request_list;
1173 struct list_head *current_position;
1174 struct list_head *next_position;
Dan Williams6f231dd2011-07-02 22:56:22 -07001175 struct isci_request *request;
1176 struct isci_request *next_request;
Jeff Skirvin11b00c12011-03-04 14:06:40 -08001177 struct sas_task *task;
Dan Williams6f231dd2011-07-02 22:56:22 -07001178
1179 INIT_LIST_HEAD(&completed_request_list);
Jeff Skirvin11b00c12011-03-04 14:06:40 -08001180 INIT_LIST_HEAD(&errored_request_list);
Dan Williams6f231dd2011-07-02 22:56:22 -07001181
1182 spin_lock_irq(&isci_host->scic_lock);
1183
Artur Wojcikcc3dbd02011-05-04 07:58:16 +00001184 scic_sds_controller_completion_handler(&isci_host->sci);
Dan Williamsc7ef4032011-02-18 09:25:05 -08001185
Dan Williams6f231dd2011-07-02 22:56:22 -07001186 /* Take the lists of completed I/Os from the host. */
Jeff Skirvin11b00c12011-03-04 14:06:40 -08001187
Dan Williams6f231dd2011-07-02 22:56:22 -07001188 list_splice_init(&isci_host->requests_to_complete,
1189 &completed_request_list);
1190
Jeff Skirvin11b00c12011-03-04 14:06:40 -08001191 /* Take the list of errored I/Os from the host. */
1192 list_splice_init(&isci_host->requests_to_errorback,
1193 &errored_request_list);
Dan Williams6f231dd2011-07-02 22:56:22 -07001194
1195 spin_unlock_irq(&isci_host->scic_lock);
1196
1197 /* Process any completions in the lists. */
1198 list_for_each_safe(current_position, next_position,
1199 &completed_request_list) {
1200
1201 request = list_entry(current_position, struct isci_request,
1202 completed_node);
1203 task = isci_request_access_task(request);
1204
1205 /* Normal notification (task_done) */
1206 dev_dbg(&isci_host->pdev->dev,
1207 "%s: Normal - request/task = %p/%p\n",
1208 __func__,
1209 request,
1210 task);
1211
Jeff Skirvin11b00c12011-03-04 14:06:40 -08001212 /* Return the task to libsas */
1213 if (task != NULL) {
Dan Williams6f231dd2011-07-02 22:56:22 -07001214
Jeff Skirvin11b00c12011-03-04 14:06:40 -08001215 task->lldd_task = NULL;
1216 if (!(task->task_state_flags & SAS_TASK_STATE_ABORTED)) {
1217
1218 /* If the task is already in the abort path,
1219 * the task_done callback cannot be called.
1220 */
1221 task->task_done(task);
1222 }
1223 }
Dan Williams6f231dd2011-07-02 22:56:22 -07001224 /* Free the request object. */
1225 isci_request_free(isci_host, request);
1226 }
Jeff Skirvin11b00c12011-03-04 14:06:40 -08001227 list_for_each_entry_safe(request, next_request, &errored_request_list,
Dan Williams6f231dd2011-07-02 22:56:22 -07001228 completed_node) {
1229
1230 task = isci_request_access_task(request);
1231
1232 /* Use sas_task_abort */
1233 dev_warn(&isci_host->pdev->dev,
1234 "%s: Error - request/task = %p/%p\n",
1235 __func__,
1236 request,
1237 task);
1238
Jeff Skirvin11b00c12011-03-04 14:06:40 -08001239 if (task != NULL) {
1240
1241 /* Put the task into the abort path if it's not there
1242 * already.
1243 */
1244 if (!(task->task_state_flags & SAS_TASK_STATE_ABORTED))
1245 sas_task_abort(task);
1246
1247 } else {
1248 /* This is a case where the request has completed with a
1249 * status such that it needed further target servicing,
1250 * but the sas_task reference has already been removed
1251 * from the request. Since it was errored, it was not
1252 * being aborted, so there is nothing to do except free
1253 * it.
1254 */
1255
1256 spin_lock_irq(&isci_host->scic_lock);
1257 /* Remove the request from the remote device's list
1258 * of pending requests.
1259 */
1260 list_del_init(&request->dev_node);
1261 spin_unlock_irq(&isci_host->scic_lock);
1262
1263 /* Free the request object. */
1264 isci_request_free(isci_host, request);
1265 }
Dan Williams6f231dd2011-07-02 22:56:22 -07001266 }
1267
1268}
1269
Dan Williamscc9203b2011-05-08 17:34:44 -07001270/**
1271 * scic_controller_stop() - This method will stop an individual controller
1272 * object.This method will invoke the associated user callback upon
1273 * completion. The completion callback is called when the following
1274 * conditions are met: -# the method return status is SCI_SUCCESS. -# the
1275 * controller has been quiesced. This method will ensure that all IO
1276 * requests are quiesced, phys are stopped, and all additional operation by
1277 * the hardware is halted.
1278 * @controller: the handle to the controller object to stop.
1279 * @timeout: This parameter specifies the number of milliseconds in which the
1280 * stop operation should complete.
1281 *
1282 * The controller must be in the STARTED or STOPPED state. Indicate if the
1283 * controller stop method succeeded or failed in some way. SCI_SUCCESS if the
1284 * stop operation successfully began. SCI_WARNING_ALREADY_IN_STATE if the
1285 * controller is already in the STOPPED state. SCI_FAILURE_INVALID_STATE if the
1286 * controller is not either in the STARTED or STOPPED states.
1287 */
1288static enum sci_status scic_controller_stop(struct scic_sds_controller *scic,
1289 u32 timeout)
1290{
1291 if (scic->state_machine.current_state_id !=
1292 SCI_BASE_CONTROLLER_STATE_READY) {
1293 dev_warn(scic_to_dev(scic),
1294 "SCIC Controller stop operation requested in "
1295 "invalid state\n");
1296 return SCI_FAILURE_INVALID_STATE;
1297 }
1298
1299 isci_timer_start(scic->timeout_timer, timeout);
1300 sci_base_state_machine_change_state(&scic->state_machine,
1301 SCI_BASE_CONTROLLER_STATE_STOPPING);
1302 return SCI_SUCCESS;
1303}
1304
1305/**
1306 * scic_controller_reset() - This method will reset the supplied core
1307 * controller regardless of the state of said controller. This operation is
1308 * considered destructive. In other words, all current operations are wiped
1309 * out. No IO completions for outstanding devices occur. Outstanding IO
1310 * requests are not aborted or completed at the actual remote device.
1311 * @controller: the handle to the controller object to reset.
1312 *
1313 * Indicate if the controller reset method succeeded or failed in some way.
1314 * SCI_SUCCESS if the reset operation successfully started. SCI_FATAL_ERROR if
1315 * the controller reset operation is unable to complete.
1316 */
1317static enum sci_status scic_controller_reset(struct scic_sds_controller *scic)
1318{
1319 switch (scic->state_machine.current_state_id) {
1320 case SCI_BASE_CONTROLLER_STATE_RESET:
1321 case SCI_BASE_CONTROLLER_STATE_READY:
1322 case SCI_BASE_CONTROLLER_STATE_STOPPED:
1323 case SCI_BASE_CONTROLLER_STATE_FAILED:
1324 /*
1325 * The reset operation is not a graceful cleanup, just
1326 * perform the state transition.
1327 */
1328 sci_base_state_machine_change_state(&scic->state_machine,
1329 SCI_BASE_CONTROLLER_STATE_RESETTING);
1330 return SCI_SUCCESS;
1331 default:
1332 dev_warn(scic_to_dev(scic),
1333 "SCIC Controller reset operation requested in "
1334 "invalid state\n");
1335 return SCI_FAILURE_INVALID_STATE;
1336 }
1337}
1338
Dan Williams0cf89d12011-02-18 09:25:07 -08001339void isci_host_deinit(struct isci_host *ihost)
Dan Williams6f231dd2011-07-02 22:56:22 -07001340{
1341 int i;
1342
Dan Williams0cf89d12011-02-18 09:25:07 -08001343 isci_host_change_state(ihost, isci_stopping);
Dan Williams6f231dd2011-07-02 22:56:22 -07001344 for (i = 0; i < SCI_MAX_PORTS; i++) {
Dan Williamse5313812011-05-07 10:11:43 -07001345 struct isci_port *iport = &ihost->ports[i];
Dan Williams0cf89d12011-02-18 09:25:07 -08001346 struct isci_remote_device *idev, *d;
1347
Dan Williamse5313812011-05-07 10:11:43 -07001348 list_for_each_entry_safe(idev, d, &iport->remote_dev_list, node) {
Dan Williams0cf89d12011-02-18 09:25:07 -08001349 isci_remote_device_change_state(idev, isci_stopping);
Dan Williams6ad31fe2011-03-04 12:10:29 -08001350 isci_remote_device_stop(ihost, idev);
Dan Williams6f231dd2011-07-02 22:56:22 -07001351 }
1352 }
1353
Dan Williams0cf89d12011-02-18 09:25:07 -08001354 set_bit(IHOST_STOP_PENDING, &ihost->flags);
Dan Williams7c40a802011-03-02 11:49:26 -08001355
1356 spin_lock_irq(&ihost->scic_lock);
Artur Wojcikcc3dbd02011-05-04 07:58:16 +00001357 scic_controller_stop(&ihost->sci, SCIC_CONTROLLER_STOP_TIMEOUT);
Dan Williams7c40a802011-03-02 11:49:26 -08001358 spin_unlock_irq(&ihost->scic_lock);
1359
Dan Williams0cf89d12011-02-18 09:25:07 -08001360 wait_for_stop(ihost);
Artur Wojcikcc3dbd02011-05-04 07:58:16 +00001361 scic_controller_reset(&ihost->sci);
Edmund Nadolski5553ba22011-05-19 11:59:10 +00001362
1363 /* Cancel any/all outstanding port timers */
1364 for (i = 0; i < ihost->sci.logical_port_entries; i++) {
1365 struct scic_sds_port *sci_port = &ihost->ports[i].sci;
1366 del_timer_sync(&sci_port->timer.timer);
1367 }
1368
Edmund Nadolskia628d472011-05-19 11:59:36 +00001369 /* Cancel any/all outstanding phy timers */
1370 for (i = 0; i < SCI_MAX_PHYS; i++) {
1371 struct scic_sds_phy *sci_phy = &ihost->phys[i].sci;
1372 del_timer_sync(&sci_phy->sata_timer.timer);
1373 }
1374
Edmund Nadolskiac0eeb42011-05-19 20:00:51 -07001375 del_timer_sync(&ihost->sci.port_agent.timer.timer);
1376
Dan Williams7c40a802011-03-02 11:49:26 -08001377 isci_timer_list_destroy(ihost);
Dan Williams6f231dd2011-07-02 22:56:22 -07001378}
1379
Dan Williams6f231dd2011-07-02 22:56:22 -07001380static void __iomem *scu_base(struct isci_host *isci_host)
1381{
1382 struct pci_dev *pdev = isci_host->pdev;
1383 int id = isci_host->id;
1384
1385 return pcim_iomap_table(pdev)[SCI_SCU_BAR * 2] + SCI_SCU_BAR_SIZE * id;
1386}
1387
1388static void __iomem *smu_base(struct isci_host *isci_host)
1389{
1390 struct pci_dev *pdev = isci_host->pdev;
1391 int id = isci_host->id;
1392
1393 return pcim_iomap_table(pdev)[SCI_SMU_BAR * 2] + SCI_SMU_BAR_SIZE * id;
1394}
1395
Dave Jiangb5f18a22011-03-16 14:57:23 -07001396static void isci_user_parameters_get(
1397 struct isci_host *isci_host,
1398 union scic_user_parameters *scic_user_params)
1399{
1400 struct scic_sds_user_parameters *u = &scic_user_params->sds1;
1401 int i;
1402
1403 for (i = 0; i < SCI_MAX_PHYS; i++) {
1404 struct sci_phy_user_params *u_phy = &u->phys[i];
1405
1406 u_phy->max_speed_generation = phy_gen;
1407
1408 /* we are not exporting these for now */
1409 u_phy->align_insertion_frequency = 0x7f;
1410 u_phy->in_connection_align_insertion_frequency = 0xff;
1411 u_phy->notify_enable_spin_up_insertion_frequency = 0x33;
1412 }
1413
1414 u->stp_inactivity_timeout = stp_inactive_to;
1415 u->ssp_inactivity_timeout = ssp_inactive_to;
1416 u->stp_max_occupancy_timeout = stp_max_occ_to;
1417 u->ssp_max_occupancy_timeout = ssp_max_occ_to;
1418 u->no_outbound_task_timeout = no_outbound_task_to;
1419 u->max_number_concurrent_device_spin_up = max_concurr_spinup;
1420}
1421
Dan Williams9269e0e2011-05-12 07:42:17 -07001422static void scic_sds_controller_initial_state_enter(struct sci_base_state_machine *sm)
Dan Williamscc9203b2011-05-08 17:34:44 -07001423{
Dan Williams9269e0e2011-05-12 07:42:17 -07001424 struct scic_sds_controller *scic = container_of(sm, typeof(*scic), state_machine);
Dan Williamscc9203b2011-05-08 17:34:44 -07001425
1426 sci_base_state_machine_change_state(&scic->state_machine,
1427 SCI_BASE_CONTROLLER_STATE_RESET);
1428}
1429
Dan Williams9269e0e2011-05-12 07:42:17 -07001430static inline void scic_sds_controller_starting_state_exit(struct sci_base_state_machine *sm)
Dan Williamscc9203b2011-05-08 17:34:44 -07001431{
Dan Williams9269e0e2011-05-12 07:42:17 -07001432 struct scic_sds_controller *scic = container_of(sm, typeof(*scic), state_machine);
Dan Williamscc9203b2011-05-08 17:34:44 -07001433
1434 isci_timer_stop(scic->timeout_timer);
1435}
1436
1437#define INTERRUPT_COALESCE_TIMEOUT_BASE_RANGE_LOWER_BOUND_NS 853
1438#define INTERRUPT_COALESCE_TIMEOUT_BASE_RANGE_UPPER_BOUND_NS 1280
1439#define INTERRUPT_COALESCE_TIMEOUT_MAX_US 2700000
1440#define INTERRUPT_COALESCE_NUMBER_MAX 256
1441#define INTERRUPT_COALESCE_TIMEOUT_ENCODE_MIN 7
1442#define INTERRUPT_COALESCE_TIMEOUT_ENCODE_MAX 28
1443
1444/**
1445 * scic_controller_set_interrupt_coalescence() - This method allows the user to
1446 * configure the interrupt coalescence.
1447 * @controller: This parameter represents the handle to the controller object
1448 * for which its interrupt coalesce register is overridden.
1449 * @coalesce_number: Used to control the number of entries in the Completion
1450 * Queue before an interrupt is generated. If the number of entries exceed
1451 * this number, an interrupt will be generated. The valid range of the input
1452 * is [0, 256]. A setting of 0 results in coalescing being disabled.
1453 * @coalesce_timeout: Timeout value in microseconds. The valid range of the
1454 * input is [0, 2700000] . A setting of 0 is allowed and results in no
1455 * interrupt coalescing timeout.
1456 *
1457 * Indicate if the user successfully set the interrupt coalesce parameters.
1458 * SCI_SUCCESS The user successfully updated the interrutp coalescence.
1459 * SCI_FAILURE_INVALID_PARAMETER_VALUE The user input value is out of range.
1460 */
1461static enum sci_status scic_controller_set_interrupt_coalescence(
1462 struct scic_sds_controller *scic_controller,
1463 u32 coalesce_number,
1464 u32 coalesce_timeout)
1465{
1466 u8 timeout_encode = 0;
1467 u32 min = 0;
1468 u32 max = 0;
1469
1470 /* Check if the input parameters fall in the range. */
1471 if (coalesce_number > INTERRUPT_COALESCE_NUMBER_MAX)
1472 return SCI_FAILURE_INVALID_PARAMETER_VALUE;
1473
1474 /*
1475 * Defined encoding for interrupt coalescing timeout:
1476 * Value Min Max Units
1477 * ----- --- --- -----
1478 * 0 - - Disabled
1479 * 1 13.3 20.0 ns
1480 * 2 26.7 40.0
1481 * 3 53.3 80.0
1482 * 4 106.7 160.0
1483 * 5 213.3 320.0
1484 * 6 426.7 640.0
1485 * 7 853.3 1280.0
1486 * 8 1.7 2.6 us
1487 * 9 3.4 5.1
1488 * 10 6.8 10.2
1489 * 11 13.7 20.5
1490 * 12 27.3 41.0
1491 * 13 54.6 81.9
1492 * 14 109.2 163.8
1493 * 15 218.5 327.7
1494 * 16 436.9 655.4
1495 * 17 873.8 1310.7
1496 * 18 1.7 2.6 ms
1497 * 19 3.5 5.2
1498 * 20 7.0 10.5
1499 * 21 14.0 21.0
1500 * 22 28.0 41.9
1501 * 23 55.9 83.9
1502 * 24 111.8 167.8
1503 * 25 223.7 335.5
1504 * 26 447.4 671.1
1505 * 27 894.8 1342.2
1506 * 28 1.8 2.7 s
1507 * Others Undefined */
1508
1509 /*
1510 * Use the table above to decide the encode of interrupt coalescing timeout
1511 * value for register writing. */
1512 if (coalesce_timeout == 0)
1513 timeout_encode = 0;
1514 else{
1515 /* make the timeout value in unit of (10 ns). */
1516 coalesce_timeout = coalesce_timeout * 100;
1517 min = INTERRUPT_COALESCE_TIMEOUT_BASE_RANGE_LOWER_BOUND_NS / 10;
1518 max = INTERRUPT_COALESCE_TIMEOUT_BASE_RANGE_UPPER_BOUND_NS / 10;
1519
1520 /* get the encode of timeout for register writing. */
1521 for (timeout_encode = INTERRUPT_COALESCE_TIMEOUT_ENCODE_MIN;
1522 timeout_encode <= INTERRUPT_COALESCE_TIMEOUT_ENCODE_MAX;
1523 timeout_encode++) {
1524 if (min <= coalesce_timeout && max > coalesce_timeout)
1525 break;
1526 else if (coalesce_timeout >= max && coalesce_timeout < min * 2
1527 && coalesce_timeout <= INTERRUPT_COALESCE_TIMEOUT_MAX_US * 100) {
1528 if ((coalesce_timeout - max) < (2 * min - coalesce_timeout))
1529 break;
1530 else{
1531 timeout_encode++;
1532 break;
1533 }
1534 } else {
1535 max = max * 2;
1536 min = min * 2;
1537 }
1538 }
1539
1540 if (timeout_encode == INTERRUPT_COALESCE_TIMEOUT_ENCODE_MAX + 1)
1541 /* the value is out of range. */
1542 return SCI_FAILURE_INVALID_PARAMETER_VALUE;
1543 }
1544
1545 writel(SMU_ICC_GEN_VAL(NUMBER, coalesce_number) |
1546 SMU_ICC_GEN_VAL(TIMER, timeout_encode),
1547 &scic_controller->smu_registers->interrupt_coalesce_control);
1548
1549
1550 scic_controller->interrupt_coalesce_number = (u16)coalesce_number;
1551 scic_controller->interrupt_coalesce_timeout = coalesce_timeout / 100;
1552
1553 return SCI_SUCCESS;
1554}
1555
1556
Dan Williams9269e0e2011-05-12 07:42:17 -07001557static void scic_sds_controller_ready_state_enter(struct sci_base_state_machine *sm)
Dan Williamscc9203b2011-05-08 17:34:44 -07001558{
Dan Williams9269e0e2011-05-12 07:42:17 -07001559 struct scic_sds_controller *scic = container_of(sm, typeof(*scic), state_machine);
Dan Williamscc9203b2011-05-08 17:34:44 -07001560
1561 /* set the default interrupt coalescence number and timeout value. */
1562 scic_controller_set_interrupt_coalescence(scic, 0x10, 250);
1563}
1564
Dan Williams9269e0e2011-05-12 07:42:17 -07001565static void scic_sds_controller_ready_state_exit(struct sci_base_state_machine *sm)
Dan Williamscc9203b2011-05-08 17:34:44 -07001566{
Dan Williams9269e0e2011-05-12 07:42:17 -07001567 struct scic_sds_controller *scic = container_of(sm, typeof(*scic), state_machine);
Dan Williamscc9203b2011-05-08 17:34:44 -07001568
1569 /* disable interrupt coalescence. */
1570 scic_controller_set_interrupt_coalescence(scic, 0, 0);
1571}
1572
1573static enum sci_status scic_sds_controller_stop_phys(struct scic_sds_controller *scic)
1574{
1575 u32 index;
1576 enum sci_status status;
1577 enum sci_status phy_status;
1578 struct isci_host *ihost = scic_to_ihost(scic);
1579
1580 status = SCI_SUCCESS;
1581
1582 for (index = 0; index < SCI_MAX_PHYS; index++) {
1583 phy_status = scic_sds_phy_stop(&ihost->phys[index].sci);
1584
1585 if (phy_status != SCI_SUCCESS &&
1586 phy_status != SCI_FAILURE_INVALID_STATE) {
1587 status = SCI_FAILURE;
1588
1589 dev_warn(scic_to_dev(scic),
1590 "%s: Controller stop operation failed to stop "
1591 "phy %d because of status %d.\n",
1592 __func__,
1593 ihost->phys[index].sci.phy_index, phy_status);
1594 }
1595 }
1596
1597 return status;
1598}
1599
1600static enum sci_status scic_sds_controller_stop_ports(struct scic_sds_controller *scic)
1601{
1602 u32 index;
1603 enum sci_status port_status;
1604 enum sci_status status = SCI_SUCCESS;
1605 struct isci_host *ihost = scic_to_ihost(scic);
1606
1607 for (index = 0; index < scic->logical_port_entries; index++) {
1608 struct scic_sds_port *sci_port = &ihost->ports[index].sci;
Dan Williamscc9203b2011-05-08 17:34:44 -07001609
Piotr Sawicki8bc80d32011-05-11 23:52:31 +00001610 port_status = scic_sds_port_stop(sci_port);
Dan Williamscc9203b2011-05-08 17:34:44 -07001611
1612 if ((port_status != SCI_SUCCESS) &&
1613 (port_status != SCI_FAILURE_INVALID_STATE)) {
1614 status = SCI_FAILURE;
1615
1616 dev_warn(scic_to_dev(scic),
1617 "%s: Controller stop operation failed to "
1618 "stop port %d because of status %d.\n",
1619 __func__,
1620 sci_port->logical_port_index,
1621 port_status);
1622 }
1623 }
1624
1625 return status;
1626}
1627
1628static enum sci_status scic_sds_controller_stop_devices(struct scic_sds_controller *scic)
1629{
1630 u32 index;
1631 enum sci_status status;
1632 enum sci_status device_status;
1633
1634 status = SCI_SUCCESS;
1635
1636 for (index = 0; index < scic->remote_node_entries; index++) {
1637 if (scic->device_table[index] != NULL) {
1638 /* / @todo What timeout value do we want to provide to this request? */
1639 device_status = scic_remote_device_stop(scic->device_table[index], 0);
1640
1641 if ((device_status != SCI_SUCCESS) &&
1642 (device_status != SCI_FAILURE_INVALID_STATE)) {
1643 dev_warn(scic_to_dev(scic),
1644 "%s: Controller stop operation failed "
1645 "to stop device 0x%p because of "
1646 "status %d.\n",
1647 __func__,
1648 scic->device_table[index], device_status);
1649 }
1650 }
1651 }
1652
1653 return status;
1654}
1655
Dan Williams9269e0e2011-05-12 07:42:17 -07001656static void scic_sds_controller_stopping_state_enter(struct sci_base_state_machine *sm)
Dan Williamscc9203b2011-05-08 17:34:44 -07001657{
Dan Williams9269e0e2011-05-12 07:42:17 -07001658 struct scic_sds_controller *scic = container_of(sm, typeof(*scic), state_machine);
Dan Williamscc9203b2011-05-08 17:34:44 -07001659
1660 /* Stop all of the components for this controller */
1661 scic_sds_controller_stop_phys(scic);
1662 scic_sds_controller_stop_ports(scic);
1663 scic_sds_controller_stop_devices(scic);
1664}
1665
Dan Williams9269e0e2011-05-12 07:42:17 -07001666static void scic_sds_controller_stopping_state_exit(struct sci_base_state_machine *sm)
Dan Williamscc9203b2011-05-08 17:34:44 -07001667{
Dan Williams9269e0e2011-05-12 07:42:17 -07001668 struct scic_sds_controller *scic = container_of(sm, typeof(*scic), state_machine);
Dan Williamscc9203b2011-05-08 17:34:44 -07001669
1670 isci_timer_stop(scic->timeout_timer);
1671}
1672
1673
1674/**
1675 * scic_sds_controller_reset_hardware() -
1676 *
1677 * This method will reset the controller hardware.
1678 */
1679static void scic_sds_controller_reset_hardware(struct scic_sds_controller *scic)
1680{
1681 /* Disable interrupts so we dont take any spurious interrupts */
1682 scic_controller_disable_interrupts(scic);
1683
1684 /* Reset the SCU */
1685 writel(0xFFFFFFFF, &scic->smu_registers->soft_reset_control);
1686
1687 /* Delay for 1ms to before clearing the CQP and UFQPR. */
1688 udelay(1000);
1689
1690 /* The write to the CQGR clears the CQP */
1691 writel(0x00000000, &scic->smu_registers->completion_queue_get);
1692
1693 /* The write to the UFQGP clears the UFQPR */
1694 writel(0, &scic->scu_registers->sdma.unsolicited_frame_get_pointer);
1695}
1696
Dan Williams9269e0e2011-05-12 07:42:17 -07001697static void scic_sds_controller_resetting_state_enter(struct sci_base_state_machine *sm)
Dan Williamscc9203b2011-05-08 17:34:44 -07001698{
Dan Williams9269e0e2011-05-12 07:42:17 -07001699 struct scic_sds_controller *scic = container_of(sm, typeof(*scic), state_machine);
Dan Williamscc9203b2011-05-08 17:34:44 -07001700
1701 scic_sds_controller_reset_hardware(scic);
1702 sci_base_state_machine_change_state(&scic->state_machine,
1703 SCI_BASE_CONTROLLER_STATE_RESET);
1704}
1705
1706static const struct sci_base_state scic_sds_controller_state_table[] = {
1707 [SCI_BASE_CONTROLLER_STATE_INITIAL] = {
1708 .enter_state = scic_sds_controller_initial_state_enter,
1709 },
1710 [SCI_BASE_CONTROLLER_STATE_RESET] = {},
1711 [SCI_BASE_CONTROLLER_STATE_INITIALIZING] = {},
1712 [SCI_BASE_CONTROLLER_STATE_INITIALIZED] = {},
1713 [SCI_BASE_CONTROLLER_STATE_STARTING] = {
1714 .exit_state = scic_sds_controller_starting_state_exit,
1715 },
1716 [SCI_BASE_CONTROLLER_STATE_READY] = {
1717 .enter_state = scic_sds_controller_ready_state_enter,
1718 .exit_state = scic_sds_controller_ready_state_exit,
1719 },
1720 [SCI_BASE_CONTROLLER_STATE_RESETTING] = {
1721 .enter_state = scic_sds_controller_resetting_state_enter,
1722 },
1723 [SCI_BASE_CONTROLLER_STATE_STOPPING] = {
1724 .enter_state = scic_sds_controller_stopping_state_enter,
1725 .exit_state = scic_sds_controller_stopping_state_exit,
1726 },
1727 [SCI_BASE_CONTROLLER_STATE_STOPPED] = {},
1728 [SCI_BASE_CONTROLLER_STATE_FAILED] = {}
1729};
1730
1731static void scic_sds_controller_set_default_config_parameters(struct scic_sds_controller *scic)
1732{
1733 /* these defaults are overridden by the platform / firmware */
1734 struct isci_host *ihost = scic_to_ihost(scic);
1735 u16 index;
1736
1737 /* Default to APC mode. */
1738 scic->oem_parameters.sds1.controller.mode_type = SCIC_PORT_AUTOMATIC_CONFIGURATION_MODE;
1739
1740 /* Default to APC mode. */
1741 scic->oem_parameters.sds1.controller.max_concurrent_dev_spin_up = 1;
1742
1743 /* Default to no SSC operation. */
1744 scic->oem_parameters.sds1.controller.do_enable_ssc = false;
1745
1746 /* Initialize all of the port parameter information to narrow ports. */
1747 for (index = 0; index < SCI_MAX_PORTS; index++) {
1748 scic->oem_parameters.sds1.ports[index].phy_mask = 0;
1749 }
1750
1751 /* Initialize all of the phy parameter information. */
1752 for (index = 0; index < SCI_MAX_PHYS; index++) {
1753 /* Default to 6G (i.e. Gen 3) for now. */
1754 scic->user_parameters.sds1.phys[index].max_speed_generation = 3;
1755
1756 /* the frequencies cannot be 0 */
1757 scic->user_parameters.sds1.phys[index].align_insertion_frequency = 0x7f;
1758 scic->user_parameters.sds1.phys[index].in_connection_align_insertion_frequency = 0xff;
1759 scic->user_parameters.sds1.phys[index].notify_enable_spin_up_insertion_frequency = 0x33;
1760
1761 /*
1762 * Previous Vitesse based expanders had a arbitration issue that
1763 * is worked around by having the upper 32-bits of SAS address
1764 * with a value greater then the Vitesse company identifier.
1765 * Hence, usage of 0x5FCFFFFF. */
1766 scic->oem_parameters.sds1.phys[index].sas_address.low = 0x1 + ihost->id;
1767 scic->oem_parameters.sds1.phys[index].sas_address.high = 0x5FCFFFFF;
1768 }
1769
1770 scic->user_parameters.sds1.stp_inactivity_timeout = 5;
1771 scic->user_parameters.sds1.ssp_inactivity_timeout = 5;
1772 scic->user_parameters.sds1.stp_max_occupancy_timeout = 5;
1773 scic->user_parameters.sds1.ssp_max_occupancy_timeout = 20;
1774 scic->user_parameters.sds1.no_outbound_task_timeout = 20;
1775}
1776
1777
1778
1779/**
1780 * scic_controller_construct() - This method will attempt to construct a
1781 * controller object utilizing the supplied parameter information.
1782 * @c: This parameter specifies the controller to be constructed.
1783 * @scu_base: mapped base address of the scu registers
1784 * @smu_base: mapped base address of the smu registers
1785 *
1786 * Indicate if the controller was successfully constructed or if it failed in
1787 * some way. SCI_SUCCESS This value is returned if the controller was
1788 * successfully constructed. SCI_WARNING_TIMER_CONFLICT This value is returned
1789 * if the interrupt coalescence timer may cause SAS compliance issues for SMP
1790 * Target mode response processing. SCI_FAILURE_UNSUPPORTED_CONTROLLER_TYPE
1791 * This value is returned if the controller does not support the supplied type.
1792 * SCI_FAILURE_UNSUPPORTED_INIT_DATA_VERSION This value is returned if the
1793 * controller does not support the supplied initialization data version.
1794 */
1795static enum sci_status scic_controller_construct(struct scic_sds_controller *scic,
1796 void __iomem *scu_base,
1797 void __iomem *smu_base)
1798{
1799 struct isci_host *ihost = scic_to_ihost(scic);
1800 u8 i;
1801
1802 sci_base_state_machine_construct(&scic->state_machine,
Dan Williams9269e0e2011-05-12 07:42:17 -07001803 scic_sds_controller_state_table,
1804 SCI_BASE_CONTROLLER_STATE_INITIAL);
Dan Williamscc9203b2011-05-08 17:34:44 -07001805
1806 sci_base_state_machine_start(&scic->state_machine);
1807
1808 scic->scu_registers = scu_base;
1809 scic->smu_registers = smu_base;
1810
1811 scic_sds_port_configuration_agent_construct(&scic->port_agent);
1812
1813 /* Construct the ports for this controller */
1814 for (i = 0; i < SCI_MAX_PORTS; i++)
1815 scic_sds_port_construct(&ihost->ports[i].sci, i, scic);
1816 scic_sds_port_construct(&ihost->ports[i].sci, SCIC_SDS_DUMMY_PORT, scic);
1817
1818 /* Construct the phys for this controller */
1819 for (i = 0; i < SCI_MAX_PHYS; i++) {
1820 /* Add all the PHYs to the dummy port */
1821 scic_sds_phy_construct(&ihost->phys[i].sci,
1822 &ihost->ports[SCI_MAX_PORTS].sci, i);
1823 }
1824
1825 scic->invalid_phy_mask = 0;
1826
1827 /* Set the default maximum values */
1828 scic->completion_event_entries = SCU_EVENT_COUNT;
1829 scic->completion_queue_entries = SCU_COMPLETION_QUEUE_COUNT;
1830 scic->remote_node_entries = SCI_MAX_REMOTE_DEVICES;
1831 scic->logical_port_entries = SCI_MAX_PORTS;
1832 scic->task_context_entries = SCU_IO_REQUEST_COUNT;
1833 scic->uf_control.buffers.count = SCU_UNSOLICITED_FRAME_COUNT;
1834 scic->uf_control.address_table.count = SCU_UNSOLICITED_FRAME_COUNT;
1835
1836 /* Initialize the User and OEM parameters to default values. */
1837 scic_sds_controller_set_default_config_parameters(scic);
1838
1839 return scic_controller_reset(scic);
1840}
1841
1842int scic_oem_parameters_validate(struct scic_sds_oem_params *oem)
1843{
1844 int i;
1845
1846 for (i = 0; i < SCI_MAX_PORTS; i++)
1847 if (oem->ports[i].phy_mask > SCIC_SDS_PARM_PHY_MASK_MAX)
1848 return -EINVAL;
1849
1850 for (i = 0; i < SCI_MAX_PHYS; i++)
1851 if (oem->phys[i].sas_address.high == 0 &&
1852 oem->phys[i].sas_address.low == 0)
1853 return -EINVAL;
1854
1855 if (oem->controller.mode_type == SCIC_PORT_AUTOMATIC_CONFIGURATION_MODE) {
1856 for (i = 0; i < SCI_MAX_PHYS; i++)
1857 if (oem->ports[i].phy_mask != 0)
1858 return -EINVAL;
1859 } else if (oem->controller.mode_type == SCIC_PORT_MANUAL_CONFIGURATION_MODE) {
1860 u8 phy_mask = 0;
1861
1862 for (i = 0; i < SCI_MAX_PHYS; i++)
1863 phy_mask |= oem->ports[i].phy_mask;
1864
1865 if (phy_mask == 0)
1866 return -EINVAL;
1867 } else
1868 return -EINVAL;
1869
1870 if (oem->controller.max_concurrent_dev_spin_up > MAX_CONCURRENT_DEVICE_SPIN_UP_COUNT)
1871 return -EINVAL;
1872
1873 return 0;
1874}
1875
1876static enum sci_status scic_oem_parameters_set(struct scic_sds_controller *scic,
1877 union scic_oem_parameters *scic_parms)
1878{
1879 u32 state = scic->state_machine.current_state_id;
1880
1881 if (state == SCI_BASE_CONTROLLER_STATE_RESET ||
1882 state == SCI_BASE_CONTROLLER_STATE_INITIALIZING ||
1883 state == SCI_BASE_CONTROLLER_STATE_INITIALIZED) {
1884
1885 if (scic_oem_parameters_validate(&scic_parms->sds1))
1886 return SCI_FAILURE_INVALID_PARAMETER_VALUE;
1887 scic->oem_parameters.sds1 = scic_parms->sds1;
1888
1889 return SCI_SUCCESS;
1890 }
1891
1892 return SCI_FAILURE_INVALID_STATE;
1893}
1894
1895void scic_oem_parameters_get(
1896 struct scic_sds_controller *scic,
1897 union scic_oem_parameters *scic_parms)
1898{
1899 memcpy(scic_parms, (&scic->oem_parameters), sizeof(*scic_parms));
1900}
1901
1902static void scic_sds_controller_timeout_handler(void *_scic)
1903{
1904 struct scic_sds_controller *scic = _scic;
1905 struct isci_host *ihost = scic_to_ihost(scic);
1906 struct sci_base_state_machine *sm = &scic->state_machine;
1907
1908 if (sm->current_state_id == SCI_BASE_CONTROLLER_STATE_STARTING)
1909 scic_sds_controller_transition_to_ready(scic, SCI_FAILURE_TIMEOUT);
1910 else if (sm->current_state_id == SCI_BASE_CONTROLLER_STATE_STOPPING) {
1911 sci_base_state_machine_change_state(sm, SCI_BASE_CONTROLLER_STATE_FAILED);
1912 isci_host_stop_complete(ihost, SCI_FAILURE_TIMEOUT);
1913 } else /* / @todo Now what do we want to do in this case? */
1914 dev_err(scic_to_dev(scic),
1915 "%s: Controller timer fired when controller was not "
1916 "in a state being timed.\n",
1917 __func__);
1918}
1919
1920static enum sci_status scic_sds_controller_initialize_phy_startup(struct scic_sds_controller *scic)
1921{
1922 struct isci_host *ihost = scic_to_ihost(scic);
1923
1924 scic->phy_startup_timer = isci_timer_create(ihost,
1925 scic,
1926 scic_sds_controller_phy_startup_timeout_handler);
1927
1928 if (scic->phy_startup_timer == NULL)
1929 return SCI_FAILURE_INSUFFICIENT_RESOURCES;
1930 else {
1931 scic->next_phy_to_start = 0;
1932 scic->phy_startup_timer_pending = false;
1933 }
1934
1935 return SCI_SUCCESS;
1936}
1937
1938static void scic_sds_controller_power_control_timer_start(struct scic_sds_controller *scic)
1939{
1940 isci_timer_start(scic->power_control.timer,
1941 SCIC_SDS_CONTROLLER_POWER_CONTROL_INTERVAL);
1942
1943 scic->power_control.timer_started = true;
1944}
1945
1946static void scic_sds_controller_power_control_timer_stop(struct scic_sds_controller *scic)
1947{
1948 if (scic->power_control.timer_started) {
1949 isci_timer_stop(scic->power_control.timer);
1950 scic->power_control.timer_started = false;
1951 }
1952}
1953
1954static void scic_sds_controller_power_control_timer_restart(struct scic_sds_controller *scic)
1955{
1956 scic_sds_controller_power_control_timer_stop(scic);
1957 scic_sds_controller_power_control_timer_start(scic);
1958}
1959
1960static void scic_sds_controller_power_control_timer_handler(
1961 void *controller)
1962{
1963 struct scic_sds_controller *scic;
1964
1965 scic = (struct scic_sds_controller *)controller;
1966
1967 scic->power_control.phys_granted_power = 0;
1968
1969 if (scic->power_control.phys_waiting == 0) {
1970 scic->power_control.timer_started = false;
1971 } else {
1972 struct scic_sds_phy *sci_phy = NULL;
1973 u8 i;
1974
1975 for (i = 0;
1976 (i < SCI_MAX_PHYS)
1977 && (scic->power_control.phys_waiting != 0);
1978 i++) {
1979 if (scic->power_control.requesters[i] != NULL) {
1980 if (scic->power_control.phys_granted_power <
1981 scic->oem_parameters.sds1.controller.max_concurrent_dev_spin_up) {
1982 sci_phy = scic->power_control.requesters[i];
1983 scic->power_control.requesters[i] = NULL;
1984 scic->power_control.phys_waiting--;
1985 scic->power_control.phys_granted_power++;
1986 scic_sds_phy_consume_power_handler(sci_phy);
1987 } else {
1988 break;
1989 }
1990 }
1991 }
1992
1993 /*
1994 * It doesn't matter if the power list is empty, we need to start the
1995 * timer in case another phy becomes ready.
1996 */
1997 scic_sds_controller_power_control_timer_start(scic);
1998 }
1999}
2000
2001/**
2002 * This method inserts the phy in the stagger spinup control queue.
2003 * @scic:
2004 *
2005 *
2006 */
2007void scic_sds_controller_power_control_queue_insert(
2008 struct scic_sds_controller *scic,
2009 struct scic_sds_phy *sci_phy)
2010{
2011 BUG_ON(sci_phy == NULL);
2012
2013 if (scic->power_control.phys_granted_power <
2014 scic->oem_parameters.sds1.controller.max_concurrent_dev_spin_up) {
2015 scic->power_control.phys_granted_power++;
2016 scic_sds_phy_consume_power_handler(sci_phy);
2017
2018 /*
2019 * stop and start the power_control timer. When the timer fires, the
2020 * no_of_phys_granted_power will be set to 0
2021 */
2022 scic_sds_controller_power_control_timer_restart(scic);
2023 } else {
2024 /* Add the phy in the waiting list */
2025 scic->power_control.requesters[sci_phy->phy_index] = sci_phy;
2026 scic->power_control.phys_waiting++;
2027 }
2028}
2029
2030/**
2031 * This method removes the phy from the stagger spinup control queue.
2032 * @scic:
2033 *
2034 *
2035 */
2036void scic_sds_controller_power_control_queue_remove(
2037 struct scic_sds_controller *scic,
2038 struct scic_sds_phy *sci_phy)
2039{
2040 BUG_ON(sci_phy == NULL);
2041
2042 if (scic->power_control.requesters[sci_phy->phy_index] != NULL) {
2043 scic->power_control.phys_waiting--;
2044 }
2045
2046 scic->power_control.requesters[sci_phy->phy_index] = NULL;
2047}
2048
2049#define AFE_REGISTER_WRITE_DELAY 10
2050
2051/* Initialize the AFE for this phy index. We need to read the AFE setup from
2052 * the OEM parameters
2053 */
2054static void scic_sds_controller_afe_initialization(struct scic_sds_controller *scic)
2055{
2056 const struct scic_sds_oem_params *oem = &scic->oem_parameters.sds1;
2057 u32 afe_status;
2058 u32 phy_id;
2059
2060 /* Clear DFX Status registers */
2061 writel(0x0081000f, &scic->scu_registers->afe.afe_dfx_master_control0);
2062 udelay(AFE_REGISTER_WRITE_DELAY);
2063
2064 if (is_b0()) {
2065 /* PM Rx Equalization Save, PM SPhy Rx Acknowledgement
2066 * Timer, PM Stagger Timer */
2067 writel(0x0007BFFF, &scic->scu_registers->afe.afe_pmsn_master_control2);
2068 udelay(AFE_REGISTER_WRITE_DELAY);
2069 }
2070
2071 /* Configure bias currents to normal */
2072 if (is_a0())
2073 writel(0x00005500, &scic->scu_registers->afe.afe_bias_control);
2074 else if (is_a2())
2075 writel(0x00005A00, &scic->scu_registers->afe.afe_bias_control);
2076 else if (is_b0())
2077 writel(0x00005F00, &scic->scu_registers->afe.afe_bias_control);
2078
2079 udelay(AFE_REGISTER_WRITE_DELAY);
2080
2081 /* Enable PLL */
2082 if (is_b0())
2083 writel(0x80040A08, &scic->scu_registers->afe.afe_pll_control0);
2084 else
2085 writel(0x80040908, &scic->scu_registers->afe.afe_pll_control0);
2086
2087 udelay(AFE_REGISTER_WRITE_DELAY);
2088
2089 /* Wait for the PLL to lock */
2090 do {
2091 afe_status = readl(&scic->scu_registers->afe.afe_common_block_status);
2092 udelay(AFE_REGISTER_WRITE_DELAY);
2093 } while ((afe_status & 0x00001000) == 0);
2094
2095 if (is_a0() || is_a2()) {
2096 /* Shorten SAS SNW lock time (RxLock timer value from 76 us to 50 us) */
2097 writel(0x7bcc96ad, &scic->scu_registers->afe.afe_pmsn_master_control0);
2098 udelay(AFE_REGISTER_WRITE_DELAY);
2099 }
2100
2101 for (phy_id = 0; phy_id < SCI_MAX_PHYS; phy_id++) {
2102 const struct sci_phy_oem_params *oem_phy = &oem->phys[phy_id];
2103
2104 if (is_b0()) {
2105 /* Configure transmitter SSC parameters */
2106 writel(0x00030000, &scic->scu_registers->afe.scu_afe_xcvr[phy_id].afe_tx_ssc_control);
2107 udelay(AFE_REGISTER_WRITE_DELAY);
2108 } else {
2109 /*
2110 * All defaults, except the Receive Word Alignament/Comma Detect
2111 * Enable....(0xe800) */
2112 writel(0x00004512, &scic->scu_registers->afe.scu_afe_xcvr[phy_id].afe_xcvr_control0);
2113 udelay(AFE_REGISTER_WRITE_DELAY);
2114
2115 writel(0x0050100F, &scic->scu_registers->afe.scu_afe_xcvr[phy_id].afe_xcvr_control1);
2116 udelay(AFE_REGISTER_WRITE_DELAY);
2117 }
2118
2119 /*
2120 * Power up TX and RX out from power down (PWRDNTX and PWRDNRX)
2121 * & increase TX int & ext bias 20%....(0xe85c) */
2122 if (is_a0())
2123 writel(0x000003D4, &scic->scu_registers->afe.scu_afe_xcvr[phy_id].afe_channel_control);
2124 else if (is_a2())
2125 writel(0x000003F0, &scic->scu_registers->afe.scu_afe_xcvr[phy_id].afe_channel_control);
2126 else {
2127 /* Power down TX and RX (PWRDNTX and PWRDNRX) */
2128 writel(0x000003d7, &scic->scu_registers->afe.scu_afe_xcvr[phy_id].afe_channel_control);
2129 udelay(AFE_REGISTER_WRITE_DELAY);
2130
2131 /*
2132 * Power up TX and RX out from power down (PWRDNTX and PWRDNRX)
2133 * & increase TX int & ext bias 20%....(0xe85c) */
2134 writel(0x000003d4, &scic->scu_registers->afe.scu_afe_xcvr[phy_id].afe_channel_control);
2135 }
2136 udelay(AFE_REGISTER_WRITE_DELAY);
2137
2138 if (is_a0() || is_a2()) {
2139 /* Enable TX equalization (0xe824) */
2140 writel(0x00040000, &scic->scu_registers->afe.scu_afe_xcvr[phy_id].afe_tx_control);
2141 udelay(AFE_REGISTER_WRITE_DELAY);
2142 }
2143
2144 /*
2145 * RDPI=0x0(RX Power On), RXOOBDETPDNC=0x0, TPD=0x0(TX Power On),
2146 * RDD=0x0(RX Detect Enabled) ....(0xe800) */
2147 writel(0x00004100, &scic->scu_registers->afe.scu_afe_xcvr[phy_id].afe_xcvr_control0);
2148 udelay(AFE_REGISTER_WRITE_DELAY);
2149
2150 /* Leave DFE/FFE on */
2151 if (is_a0())
2152 writel(0x3F09983F, &scic->scu_registers->afe.scu_afe_xcvr[phy_id].afe_rx_ssc_control0);
2153 else if (is_a2())
2154 writel(0x3F11103F, &scic->scu_registers->afe.scu_afe_xcvr[phy_id].afe_rx_ssc_control0);
2155 else {
2156 writel(0x3F11103F, &scic->scu_registers->afe.scu_afe_xcvr[phy_id].afe_rx_ssc_control0);
2157 udelay(AFE_REGISTER_WRITE_DELAY);
2158 /* Enable TX equalization (0xe824) */
2159 writel(0x00040000, &scic->scu_registers->afe.scu_afe_xcvr[phy_id].afe_tx_control);
2160 }
2161 udelay(AFE_REGISTER_WRITE_DELAY);
2162
2163 writel(oem_phy->afe_tx_amp_control0,
2164 &scic->scu_registers->afe.scu_afe_xcvr[phy_id].afe_tx_amp_control0);
2165 udelay(AFE_REGISTER_WRITE_DELAY);
2166
2167 writel(oem_phy->afe_tx_amp_control1,
2168 &scic->scu_registers->afe.scu_afe_xcvr[phy_id].afe_tx_amp_control1);
2169 udelay(AFE_REGISTER_WRITE_DELAY);
2170
2171 writel(oem_phy->afe_tx_amp_control2,
2172 &scic->scu_registers->afe.scu_afe_xcvr[phy_id].afe_tx_amp_control2);
2173 udelay(AFE_REGISTER_WRITE_DELAY);
2174
2175 writel(oem_phy->afe_tx_amp_control3,
2176 &scic->scu_registers->afe.scu_afe_xcvr[phy_id].afe_tx_amp_control3);
2177 udelay(AFE_REGISTER_WRITE_DELAY);
2178 }
2179
2180 /* Transfer control to the PEs */
2181 writel(0x00010f00, &scic->scu_registers->afe.afe_dfx_master_control0);
2182 udelay(AFE_REGISTER_WRITE_DELAY);
2183}
2184
2185static enum sci_status scic_controller_set_mode(struct scic_sds_controller *scic,
2186 enum sci_controller_mode operating_mode)
2187{
2188 enum sci_status status = SCI_SUCCESS;
2189
2190 if ((scic->state_machine.current_state_id ==
2191 SCI_BASE_CONTROLLER_STATE_INITIALIZING) ||
2192 (scic->state_machine.current_state_id ==
2193 SCI_BASE_CONTROLLER_STATE_INITIALIZED)) {
2194 switch (operating_mode) {
2195 case SCI_MODE_SPEED:
2196 scic->remote_node_entries = SCI_MAX_REMOTE_DEVICES;
2197 scic->task_context_entries = SCU_IO_REQUEST_COUNT;
2198 scic->uf_control.buffers.count =
2199 SCU_UNSOLICITED_FRAME_COUNT;
2200 scic->completion_event_entries = SCU_EVENT_COUNT;
2201 scic->completion_queue_entries =
2202 SCU_COMPLETION_QUEUE_COUNT;
2203 break;
2204
2205 case SCI_MODE_SIZE:
2206 scic->remote_node_entries = SCI_MIN_REMOTE_DEVICES;
2207 scic->task_context_entries = SCI_MIN_IO_REQUESTS;
2208 scic->uf_control.buffers.count =
2209 SCU_MIN_UNSOLICITED_FRAMES;
2210 scic->completion_event_entries = SCU_MIN_EVENTS;
2211 scic->completion_queue_entries =
2212 SCU_MIN_COMPLETION_QUEUE_ENTRIES;
2213 break;
2214
2215 default:
2216 status = SCI_FAILURE_INVALID_PARAMETER_VALUE;
2217 break;
2218 }
2219 } else
2220 status = SCI_FAILURE_INVALID_STATE;
2221
2222 return status;
2223}
2224
2225static void scic_sds_controller_initialize_power_control(struct scic_sds_controller *scic)
2226{
2227 struct isci_host *ihost = scic_to_ihost(scic);
2228 scic->power_control.timer = isci_timer_create(ihost,
2229 scic,
2230 scic_sds_controller_power_control_timer_handler);
2231
2232 memset(scic->power_control.requesters, 0,
2233 sizeof(scic->power_control.requesters));
2234
2235 scic->power_control.phys_waiting = 0;
2236 scic->power_control.phys_granted_power = 0;
2237}
2238
2239static enum sci_status scic_controller_initialize(struct scic_sds_controller *scic)
2240{
2241 struct sci_base_state_machine *sm = &scic->state_machine;
2242 enum sci_status result = SCI_SUCCESS;
2243 struct isci_host *ihost = scic_to_ihost(scic);
2244 u32 index, state;
2245
2246 if (scic->state_machine.current_state_id !=
2247 SCI_BASE_CONTROLLER_STATE_RESET) {
2248 dev_warn(scic_to_dev(scic),
2249 "SCIC Controller initialize operation requested "
2250 "in invalid state\n");
2251 return SCI_FAILURE_INVALID_STATE;
2252 }
2253
2254 sci_base_state_machine_change_state(sm, SCI_BASE_CONTROLLER_STATE_INITIALIZING);
2255
2256 scic->timeout_timer = isci_timer_create(ihost, scic,
2257 scic_sds_controller_timeout_handler);
2258
2259 scic_sds_controller_initialize_phy_startup(scic);
2260
2261 scic_sds_controller_initialize_power_control(scic);
2262
2263 /*
2264 * There is nothing to do here for B0 since we do not have to
2265 * program the AFE registers.
2266 * / @todo The AFE settings are supposed to be correct for the B0 but
2267 * / presently they seem to be wrong. */
2268 scic_sds_controller_afe_initialization(scic);
2269
2270 if (result == SCI_SUCCESS) {
2271 u32 status;
2272 u32 terminate_loop;
2273
2274 /* Take the hardware out of reset */
2275 writel(0, &scic->smu_registers->soft_reset_control);
2276
2277 /*
2278 * / @todo Provide meaningfull error code for hardware failure
2279 * result = SCI_FAILURE_CONTROLLER_HARDWARE; */
2280 result = SCI_FAILURE;
2281 terminate_loop = 100;
2282
2283 while (terminate_loop-- && (result != SCI_SUCCESS)) {
2284 /* Loop until the hardware reports success */
2285 udelay(SCU_CONTEXT_RAM_INIT_STALL_TIME);
2286 status = readl(&scic->smu_registers->control_status);
2287
2288 if ((status & SCU_RAM_INIT_COMPLETED) ==
2289 SCU_RAM_INIT_COMPLETED)
2290 result = SCI_SUCCESS;
2291 }
2292 }
2293
2294 if (result == SCI_SUCCESS) {
2295 u32 max_supported_ports;
2296 u32 max_supported_devices;
2297 u32 max_supported_io_requests;
2298 u32 device_context_capacity;
2299
2300 /*
2301 * Determine what are the actaul device capacities that the
2302 * hardware will support */
2303 device_context_capacity =
2304 readl(&scic->smu_registers->device_context_capacity);
2305
2306
2307 max_supported_ports = smu_dcc_get_max_ports(device_context_capacity);
2308 max_supported_devices = smu_dcc_get_max_remote_node_context(device_context_capacity);
2309 max_supported_io_requests = smu_dcc_get_max_task_context(device_context_capacity);
2310
2311 /*
2312 * Make all PEs that are unassigned match up with the
2313 * logical ports
2314 */
2315 for (index = 0; index < max_supported_ports; index++) {
2316 struct scu_port_task_scheduler_group_registers __iomem
2317 *ptsg = &scic->scu_registers->peg0.ptsg;
2318
2319 writel(index, &ptsg->protocol_engine[index]);
2320 }
2321
2322 /* Record the smaller of the two capacity values */
2323 scic->logical_port_entries =
2324 min(max_supported_ports, scic->logical_port_entries);
2325
2326 scic->task_context_entries =
2327 min(max_supported_io_requests,
2328 scic->task_context_entries);
2329
2330 scic->remote_node_entries =
2331 min(max_supported_devices, scic->remote_node_entries);
2332
2333 /*
2334 * Now that we have the correct hardware reported minimum values
2335 * build the MDL for the controller. Default to a performance
2336 * configuration.
2337 */
2338 scic_controller_set_mode(scic, SCI_MODE_SPEED);
2339 }
2340
2341 /* Initialize hardware PCI Relaxed ordering in DMA engines */
2342 if (result == SCI_SUCCESS) {
2343 u32 dma_configuration;
2344
2345 /* Configure the payload DMA */
2346 dma_configuration =
2347 readl(&scic->scu_registers->sdma.pdma_configuration);
2348 dma_configuration |=
2349 SCU_PDMACR_GEN_BIT(PCI_RELAXED_ORDERING_ENABLE);
2350 writel(dma_configuration,
2351 &scic->scu_registers->sdma.pdma_configuration);
2352
2353 /* Configure the control DMA */
2354 dma_configuration =
2355 readl(&scic->scu_registers->sdma.cdma_configuration);
2356 dma_configuration |=
2357 SCU_CDMACR_GEN_BIT(PCI_RELAXED_ORDERING_ENABLE);
2358 writel(dma_configuration,
2359 &scic->scu_registers->sdma.cdma_configuration);
2360 }
2361
2362 /*
2363 * Initialize the PHYs before the PORTs because the PHY registers
2364 * are accessed during the port initialization.
2365 */
2366 if (result == SCI_SUCCESS) {
2367 /* Initialize the phys */
2368 for (index = 0;
2369 (result == SCI_SUCCESS) && (index < SCI_MAX_PHYS);
2370 index++) {
2371 result = scic_sds_phy_initialize(
2372 &ihost->phys[index].sci,
2373 &scic->scu_registers->peg0.pe[index].tl,
2374 &scic->scu_registers->peg0.pe[index].ll);
2375 }
2376 }
2377
2378 if (result == SCI_SUCCESS) {
2379 /* Initialize the logical ports */
2380 for (index = 0;
2381 (index < scic->logical_port_entries) &&
2382 (result == SCI_SUCCESS);
2383 index++) {
2384 result = scic_sds_port_initialize(
2385 &ihost->ports[index].sci,
2386 &scic->scu_registers->peg0.ptsg.port[index],
2387 &scic->scu_registers->peg0.ptsg.protocol_engine,
2388 &scic->scu_registers->peg0.viit[index]);
2389 }
2390 }
2391
2392 if (result == SCI_SUCCESS)
2393 result = scic_sds_port_configuration_agent_initialize(
2394 scic,
2395 &scic->port_agent);
2396
2397 /* Advance the controller state machine */
2398 if (result == SCI_SUCCESS)
2399 state = SCI_BASE_CONTROLLER_STATE_INITIALIZED;
2400 else
2401 state = SCI_BASE_CONTROLLER_STATE_FAILED;
2402 sci_base_state_machine_change_state(sm, state);
2403
2404 return result;
2405}
2406
2407static enum sci_status scic_user_parameters_set(
2408 struct scic_sds_controller *scic,
2409 union scic_user_parameters *scic_parms)
2410{
2411 u32 state = scic->state_machine.current_state_id;
2412
2413 if (state == SCI_BASE_CONTROLLER_STATE_RESET ||
2414 state == SCI_BASE_CONTROLLER_STATE_INITIALIZING ||
2415 state == SCI_BASE_CONTROLLER_STATE_INITIALIZED) {
2416 u16 index;
2417
2418 /*
2419 * Validate the user parameters. If they are not legal, then
2420 * return a failure.
2421 */
2422 for (index = 0; index < SCI_MAX_PHYS; index++) {
2423 struct sci_phy_user_params *user_phy;
2424
2425 user_phy = &scic_parms->sds1.phys[index];
2426
2427 if (!((user_phy->max_speed_generation <=
2428 SCIC_SDS_PARM_MAX_SPEED) &&
2429 (user_phy->max_speed_generation >
2430 SCIC_SDS_PARM_NO_SPEED)))
2431 return SCI_FAILURE_INVALID_PARAMETER_VALUE;
2432
2433 if (user_phy->in_connection_align_insertion_frequency <
2434 3)
2435 return SCI_FAILURE_INVALID_PARAMETER_VALUE;
2436
2437 if ((user_phy->in_connection_align_insertion_frequency <
2438 3) ||
2439 (user_phy->align_insertion_frequency == 0) ||
2440 (user_phy->
2441 notify_enable_spin_up_insertion_frequency ==
2442 0))
2443 return SCI_FAILURE_INVALID_PARAMETER_VALUE;
2444 }
2445
2446 if ((scic_parms->sds1.stp_inactivity_timeout == 0) ||
2447 (scic_parms->sds1.ssp_inactivity_timeout == 0) ||
2448 (scic_parms->sds1.stp_max_occupancy_timeout == 0) ||
2449 (scic_parms->sds1.ssp_max_occupancy_timeout == 0) ||
2450 (scic_parms->sds1.no_outbound_task_timeout == 0))
2451 return SCI_FAILURE_INVALID_PARAMETER_VALUE;
2452
2453 memcpy(&scic->user_parameters, scic_parms, sizeof(*scic_parms));
2454
2455 return SCI_SUCCESS;
2456 }
2457
2458 return SCI_FAILURE_INVALID_STATE;
2459}
2460
2461static int scic_controller_mem_init(struct scic_sds_controller *scic)
2462{
2463 struct device *dev = scic_to_dev(scic);
2464 dma_addr_t dma_handle;
2465 enum sci_status result;
2466
2467 scic->completion_queue = dmam_alloc_coherent(dev,
2468 scic->completion_queue_entries * sizeof(u32),
2469 &dma_handle, GFP_KERNEL);
2470 if (!scic->completion_queue)
2471 return -ENOMEM;
2472
2473 writel(lower_32_bits(dma_handle),
2474 &scic->smu_registers->completion_queue_lower);
2475 writel(upper_32_bits(dma_handle),
2476 &scic->smu_registers->completion_queue_upper);
2477
2478 scic->remote_node_context_table = dmam_alloc_coherent(dev,
2479 scic->remote_node_entries *
2480 sizeof(union scu_remote_node_context),
2481 &dma_handle, GFP_KERNEL);
2482 if (!scic->remote_node_context_table)
2483 return -ENOMEM;
2484
2485 writel(lower_32_bits(dma_handle),
2486 &scic->smu_registers->remote_node_context_lower);
2487 writel(upper_32_bits(dma_handle),
2488 &scic->smu_registers->remote_node_context_upper);
2489
2490 scic->task_context_table = dmam_alloc_coherent(dev,
2491 scic->task_context_entries *
2492 sizeof(struct scu_task_context),
2493 &dma_handle, GFP_KERNEL);
2494 if (!scic->task_context_table)
2495 return -ENOMEM;
2496
2497 writel(lower_32_bits(dma_handle),
2498 &scic->smu_registers->host_task_table_lower);
2499 writel(upper_32_bits(dma_handle),
2500 &scic->smu_registers->host_task_table_upper);
2501
2502 result = scic_sds_unsolicited_frame_control_construct(scic);
2503 if (result)
2504 return result;
2505
2506 /*
2507 * Inform the silicon as to the location of the UF headers and
2508 * address table.
2509 */
2510 writel(lower_32_bits(scic->uf_control.headers.physical_address),
2511 &scic->scu_registers->sdma.uf_header_base_address_lower);
2512 writel(upper_32_bits(scic->uf_control.headers.physical_address),
2513 &scic->scu_registers->sdma.uf_header_base_address_upper);
2514
2515 writel(lower_32_bits(scic->uf_control.address_table.physical_address),
2516 &scic->scu_registers->sdma.uf_address_table_lower);
2517 writel(upper_32_bits(scic->uf_control.address_table.physical_address),
2518 &scic->scu_registers->sdma.uf_address_table_upper);
2519
2520 return 0;
2521}
2522
Dan Williams6f231dd2011-07-02 22:56:22 -07002523int isci_host_init(struct isci_host *isci_host)
2524{
Dan Williamsd9c37392011-03-03 17:59:32 -08002525 int err = 0, i;
Dan Williams6f231dd2011-07-02 22:56:22 -07002526 enum sci_status status;
Dan Williams4711ba12011-03-11 10:43:57 -08002527 union scic_oem_parameters oem;
Dan Williams6f231dd2011-07-02 22:56:22 -07002528 union scic_user_parameters scic_user_params;
Dan Williamsd044af12011-03-08 09:52:49 -08002529 struct isci_pci_info *pci_info = to_pci_info(isci_host->pdev);
Dan Williams6f231dd2011-07-02 22:56:22 -07002530
Dan Williams7c40a802011-03-02 11:49:26 -08002531 isci_timer_list_construct(isci_host);
Dan Williams6f231dd2011-07-02 22:56:22 -07002532
Dan Williams6f231dd2011-07-02 22:56:22 -07002533 spin_lock_init(&isci_host->state_lock);
2534 spin_lock_init(&isci_host->scic_lock);
2535 spin_lock_init(&isci_host->queue_lock);
Dan Williams0cf89d12011-02-18 09:25:07 -08002536 init_waitqueue_head(&isci_host->eventq);
Dan Williams6f231dd2011-07-02 22:56:22 -07002537
2538 isci_host_change_state(isci_host, isci_starting);
2539 isci_host->can_queue = ISCI_CAN_QUEUE_VAL;
2540
Artur Wojcikcc3dbd02011-05-04 07:58:16 +00002541 status = scic_controller_construct(&isci_host->sci, scu_base(isci_host),
Dan Williams6f231dd2011-07-02 22:56:22 -07002542 smu_base(isci_host));
2543
2544 if (status != SCI_SUCCESS) {
2545 dev_err(&isci_host->pdev->dev,
2546 "%s: scic_controller_construct failed - status = %x\n",
2547 __func__,
2548 status);
Dave Jiang858d4aa2011-02-22 01:27:03 -08002549 return -ENODEV;
Dan Williams6f231dd2011-07-02 22:56:22 -07002550 }
2551
2552 isci_host->sas_ha.dev = &isci_host->pdev->dev;
2553 isci_host->sas_ha.lldd_ha = isci_host;
2554
Dan Williamsd044af12011-03-08 09:52:49 -08002555 /*
2556 * grab initial values stored in the controller object for OEM and USER
2557 * parameters
2558 */
Dave Jiangb5f18a22011-03-16 14:57:23 -07002559 isci_user_parameters_get(isci_host, &scic_user_params);
Artur Wojcikcc3dbd02011-05-04 07:58:16 +00002560 status = scic_user_parameters_set(&isci_host->sci,
Dan Williamsd044af12011-03-08 09:52:49 -08002561 &scic_user_params);
2562 if (status != SCI_SUCCESS) {
2563 dev_warn(&isci_host->pdev->dev,
2564 "%s: scic_user_parameters_set failed\n",
2565 __func__);
2566 return -ENODEV;
2567 }
Dan Williams6f231dd2011-07-02 22:56:22 -07002568
Artur Wojcikcc3dbd02011-05-04 07:58:16 +00002569 scic_oem_parameters_get(&isci_host->sci, &oem);
Dan Williamsd044af12011-03-08 09:52:49 -08002570
2571 /* grab any OEM parameters specified in orom */
2572 if (pci_info->orom) {
Dan Williams4711ba12011-03-11 10:43:57 -08002573 status = isci_parse_oem_parameters(&oem,
Dan Williamsd044af12011-03-08 09:52:49 -08002574 pci_info->orom,
2575 isci_host->id);
Dan Williams6f231dd2011-07-02 22:56:22 -07002576 if (status != SCI_SUCCESS) {
2577 dev_warn(&isci_host->pdev->dev,
2578 "parsing firmware oem parameters failed\n");
Dave Jiang858d4aa2011-02-22 01:27:03 -08002579 return -EINVAL;
Dan Williams6f231dd2011-07-02 22:56:22 -07002580 }
Dan Williams4711ba12011-03-11 10:43:57 -08002581 }
2582
Artur Wojcikcc3dbd02011-05-04 07:58:16 +00002583 status = scic_oem_parameters_set(&isci_host->sci, &oem);
Dan Williams4711ba12011-03-11 10:43:57 -08002584 if (status != SCI_SUCCESS) {
2585 dev_warn(&isci_host->pdev->dev,
2586 "%s: scic_oem_parameters_set failed\n",
2587 __func__);
2588 return -ENODEV;
Dan Williams6f231dd2011-07-02 22:56:22 -07002589 }
2590
Dan Williams6f231dd2011-07-02 22:56:22 -07002591 tasklet_init(&isci_host->completion_tasklet,
Dan Williamsc7ef4032011-02-18 09:25:05 -08002592 isci_host_completion_routine, (unsigned long)isci_host);
Dan Williams6f231dd2011-07-02 22:56:22 -07002593
Dan Williams6f231dd2011-07-02 22:56:22 -07002594 INIT_LIST_HEAD(&isci_host->requests_to_complete);
Jeff Skirvin11b00c12011-03-04 14:06:40 -08002595 INIT_LIST_HEAD(&isci_host->requests_to_errorback);
Dan Williams6f231dd2011-07-02 22:56:22 -07002596
Dan Williams7c40a802011-03-02 11:49:26 -08002597 spin_lock_irq(&isci_host->scic_lock);
Artur Wojcikcc3dbd02011-05-04 07:58:16 +00002598 status = scic_controller_initialize(&isci_host->sci);
Dan Williams7c40a802011-03-02 11:49:26 -08002599 spin_unlock_irq(&isci_host->scic_lock);
2600 if (status != SCI_SUCCESS) {
2601 dev_warn(&isci_host->pdev->dev,
2602 "%s: scic_controller_initialize failed -"
2603 " status = 0x%x\n",
2604 __func__, status);
2605 return -ENODEV;
2606 }
2607
Artur Wojcikcc3dbd02011-05-04 07:58:16 +00002608 err = scic_controller_mem_init(&isci_host->sci);
Dan Williams6f231dd2011-07-02 22:56:22 -07002609 if (err)
Dave Jiang858d4aa2011-02-22 01:27:03 -08002610 return err;
Dan Williams6f231dd2011-07-02 22:56:22 -07002611
Dan Williams6f231dd2011-07-02 22:56:22 -07002612 isci_host->dma_pool = dmam_pool_create(DRV_NAME, &isci_host->pdev->dev,
Dan Williams67ea8382011-05-08 11:47:15 -07002613 sizeof(struct isci_request),
Dan Williams6f231dd2011-07-02 22:56:22 -07002614 SLAB_HWCACHE_ALIGN, 0);
2615
Dave Jiang858d4aa2011-02-22 01:27:03 -08002616 if (!isci_host->dma_pool)
2617 return -ENOMEM;
Dan Williams6f231dd2011-07-02 22:56:22 -07002618
Dan Williamsd9c37392011-03-03 17:59:32 -08002619 for (i = 0; i < SCI_MAX_PORTS; i++)
Dan Williamse5313812011-05-07 10:11:43 -07002620 isci_port_init(&isci_host->ports[i], isci_host, i);
Dan Williams6f231dd2011-07-02 22:56:22 -07002621
Dan Williamsd9c37392011-03-03 17:59:32 -08002622 for (i = 0; i < SCI_MAX_PHYS; i++)
2623 isci_phy_init(&isci_host->phys[i], isci_host, i);
2624
2625 for (i = 0; i < SCI_MAX_REMOTE_DEVICES; i++) {
Dan Williams57f20f42011-04-21 18:14:45 -07002626 struct isci_remote_device *idev = &isci_host->devices[i];
Dan Williamsd9c37392011-03-03 17:59:32 -08002627
2628 INIT_LIST_HEAD(&idev->reqs_in_process);
2629 INIT_LIST_HEAD(&idev->node);
2630 spin_lock_init(&idev->state_lock);
2631 }
Dan Williams6f231dd2011-07-02 22:56:22 -07002632
Dave Jiang858d4aa2011-02-22 01:27:03 -08002633 return 0;
Dan Williams6f231dd2011-07-02 22:56:22 -07002634}
Dan Williamscc9203b2011-05-08 17:34:44 -07002635
2636void scic_sds_controller_link_up(struct scic_sds_controller *scic,
2637 struct scic_sds_port *port, struct scic_sds_phy *phy)
2638{
2639 switch (scic->state_machine.current_state_id) {
2640 case SCI_BASE_CONTROLLER_STATE_STARTING:
2641 scic_sds_controller_phy_timer_stop(scic);
2642 scic->port_agent.link_up_handler(scic, &scic->port_agent,
2643 port, phy);
2644 scic_sds_controller_start_next_phy(scic);
2645 break;
2646 case SCI_BASE_CONTROLLER_STATE_READY:
2647 scic->port_agent.link_up_handler(scic, &scic->port_agent,
2648 port, phy);
2649 break;
2650 default:
2651 dev_dbg(scic_to_dev(scic),
2652 "%s: SCIC Controller linkup event from phy %d in "
2653 "unexpected state %d\n", __func__, phy->phy_index,
2654 scic->state_machine.current_state_id);
2655 }
2656}
2657
2658void scic_sds_controller_link_down(struct scic_sds_controller *scic,
2659 struct scic_sds_port *port, struct scic_sds_phy *phy)
2660{
2661 switch (scic->state_machine.current_state_id) {
2662 case SCI_BASE_CONTROLLER_STATE_STARTING:
2663 case SCI_BASE_CONTROLLER_STATE_READY:
2664 scic->port_agent.link_down_handler(scic, &scic->port_agent,
2665 port, phy);
2666 break;
2667 default:
2668 dev_dbg(scic_to_dev(scic),
2669 "%s: SCIC Controller linkdown event from phy %d in "
2670 "unexpected state %d\n",
2671 __func__,
2672 phy->phy_index,
2673 scic->state_machine.current_state_id);
2674 }
2675}
2676
2677/**
2678 * This is a helper method to determine if any remote devices on this
2679 * controller are still in the stopping state.
2680 *
2681 */
2682static bool scic_sds_controller_has_remote_devices_stopping(
2683 struct scic_sds_controller *controller)
2684{
2685 u32 index;
2686
2687 for (index = 0; index < controller->remote_node_entries; index++) {
2688 if ((controller->device_table[index] != NULL) &&
2689 (controller->device_table[index]->state_machine.current_state_id
2690 == SCI_BASE_REMOTE_DEVICE_STATE_STOPPING))
2691 return true;
2692 }
2693
2694 return false;
2695}
2696
2697/**
2698 * This method is called by the remote device to inform the controller
2699 * object that the remote device has stopped.
2700 */
2701void scic_sds_controller_remote_device_stopped(struct scic_sds_controller *scic,
2702 struct scic_sds_remote_device *sci_dev)
2703{
2704 if (scic->state_machine.current_state_id !=
2705 SCI_BASE_CONTROLLER_STATE_STOPPING) {
2706 dev_dbg(scic_to_dev(scic),
2707 "SCIC Controller 0x%p remote device stopped event "
2708 "from device 0x%p in unexpected state %d\n",
2709 scic, sci_dev,
2710 scic->state_machine.current_state_id);
2711 return;
2712 }
2713
2714 if (!scic_sds_controller_has_remote_devices_stopping(scic)) {
2715 sci_base_state_machine_change_state(&scic->state_machine,
2716 SCI_BASE_CONTROLLER_STATE_STOPPED);
2717 }
2718}
2719
2720/**
2721 * This method will write to the SCU PCP register the request value. The method
2722 * is used to suspend/resume ports, devices, and phys.
2723 * @scic:
2724 *
2725 *
2726 */
2727void scic_sds_controller_post_request(
2728 struct scic_sds_controller *scic,
2729 u32 request)
2730{
2731 dev_dbg(scic_to_dev(scic),
2732 "%s: SCIC Controller 0x%p post request 0x%08x\n",
2733 __func__,
2734 scic,
2735 request);
2736
2737 writel(request, &scic->smu_registers->post_context_port);
2738}
2739
2740/**
2741 * This method will copy the soft copy of the task context into the physical
2742 * memory accessible by the controller.
2743 * @scic: This parameter specifies the controller for which to copy
2744 * the task context.
2745 * @sci_req: This parameter specifies the request for which the task
2746 * context is being copied.
2747 *
2748 * After this call is made the SCIC_SDS_IO_REQUEST object will always point to
2749 * the physical memory version of the task context. Thus, all subsequent
2750 * updates to the task context are performed in the TC table (i.e. DMAable
2751 * memory). none
2752 */
2753void scic_sds_controller_copy_task_context(
2754 struct scic_sds_controller *scic,
2755 struct scic_sds_request *sci_req)
2756{
2757 struct scu_task_context *task_context_buffer;
2758
2759 task_context_buffer = scic_sds_controller_get_task_context_buffer(
2760 scic, sci_req->io_tag);
2761
2762 memcpy(task_context_buffer,
2763 sci_req->task_context_buffer,
2764 offsetof(struct scu_task_context, sgl_snapshot_ac));
2765
2766 /*
2767 * Now that the soft copy of the TC has been copied into the TC
2768 * table accessible by the silicon. Thus, any further changes to
2769 * the TC (e.g. TC termination) occur in the appropriate location. */
2770 sci_req->task_context_buffer = task_context_buffer;
2771}
2772
2773/**
2774 * This method returns the task context buffer for the given io tag.
2775 * @scic:
2776 * @io_tag:
2777 *
2778 * struct scu_task_context*
2779 */
2780struct scu_task_context *scic_sds_controller_get_task_context_buffer(
2781 struct scic_sds_controller *scic,
2782 u16 io_tag
2783 ) {
2784 u16 task_index = scic_sds_io_tag_get_index(io_tag);
2785
2786 if (task_index < scic->task_context_entries) {
2787 return &scic->task_context_table[task_index];
2788 }
2789
2790 return NULL;
2791}
2792
2793struct scic_sds_request *scic_request_by_tag(struct scic_sds_controller *scic,
2794 u16 io_tag)
2795{
2796 u16 task_index;
2797 u16 task_sequence;
2798
2799 task_index = scic_sds_io_tag_get_index(io_tag);
2800
2801 if (task_index < scic->task_context_entries) {
2802 if (scic->io_request_table[task_index] != NULL) {
2803 task_sequence = scic_sds_io_tag_get_sequence(io_tag);
2804
2805 if (task_sequence == scic->io_request_sequence[task_index]) {
2806 return scic->io_request_table[task_index];
2807 }
2808 }
2809 }
2810
2811 return NULL;
2812}
2813
2814/**
2815 * This method allocates remote node index and the reserves the remote node
2816 * context space for use. This method can fail if there are no more remote
2817 * node index available.
2818 * @scic: This is the controller object which contains the set of
2819 * free remote node ids
2820 * @sci_dev: This is the device object which is requesting the a remote node
2821 * id
2822 * @node_id: This is the remote node id that is assinged to the device if one
2823 * is available
2824 *
2825 * enum sci_status SCI_FAILURE_OUT_OF_RESOURCES if there are no available remote
2826 * node index available.
2827 */
2828enum sci_status scic_sds_controller_allocate_remote_node_context(
2829 struct scic_sds_controller *scic,
2830 struct scic_sds_remote_device *sci_dev,
2831 u16 *node_id)
2832{
2833 u16 node_index;
2834 u32 remote_node_count = scic_sds_remote_device_node_count(sci_dev);
2835
2836 node_index = scic_sds_remote_node_table_allocate_remote_node(
2837 &scic->available_remote_nodes, remote_node_count
2838 );
2839
2840 if (node_index != SCIC_SDS_REMOTE_NODE_CONTEXT_INVALID_INDEX) {
2841 scic->device_table[node_index] = sci_dev;
2842
2843 *node_id = node_index;
2844
2845 return SCI_SUCCESS;
2846 }
2847
2848 return SCI_FAILURE_INSUFFICIENT_RESOURCES;
2849}
2850
2851/**
2852 * This method frees the remote node index back to the available pool. Once
2853 * this is done the remote node context buffer is no longer valid and can
2854 * not be used.
2855 * @scic:
2856 * @sci_dev:
2857 * @node_id:
2858 *
2859 */
2860void scic_sds_controller_free_remote_node_context(
2861 struct scic_sds_controller *scic,
2862 struct scic_sds_remote_device *sci_dev,
2863 u16 node_id)
2864{
2865 u32 remote_node_count = scic_sds_remote_device_node_count(sci_dev);
2866
2867 if (scic->device_table[node_id] == sci_dev) {
2868 scic->device_table[node_id] = NULL;
2869
2870 scic_sds_remote_node_table_release_remote_node_index(
2871 &scic->available_remote_nodes, remote_node_count, node_id
2872 );
2873 }
2874}
2875
2876/**
2877 * This method returns the union scu_remote_node_context for the specified remote
2878 * node id.
2879 * @scic:
2880 * @node_id:
2881 *
2882 * union scu_remote_node_context*
2883 */
2884union scu_remote_node_context *scic_sds_controller_get_remote_node_context_buffer(
2885 struct scic_sds_controller *scic,
2886 u16 node_id
2887 ) {
2888 if (
2889 (node_id < scic->remote_node_entries)
2890 && (scic->device_table[node_id] != NULL)
2891 ) {
2892 return &scic->remote_node_context_table[node_id];
2893 }
2894
2895 return NULL;
2896}
2897
2898/**
2899 *
2900 * @resposne_buffer: This is the buffer into which the D2H register FIS will be
2901 * constructed.
2902 * @frame_header: This is the frame header returned by the hardware.
2903 * @frame_buffer: This is the frame buffer returned by the hardware.
2904 *
2905 * This method will combind the frame header and frame buffer to create a SATA
2906 * D2H register FIS none
2907 */
2908void scic_sds_controller_copy_sata_response(
2909 void *response_buffer,
2910 void *frame_header,
2911 void *frame_buffer)
2912{
2913 memcpy(response_buffer, frame_header, sizeof(u32));
2914
2915 memcpy(response_buffer + sizeof(u32),
2916 frame_buffer,
2917 sizeof(struct dev_to_host_fis) - sizeof(u32));
2918}
2919
2920/**
2921 * This method releases the frame once this is done the frame is available for
2922 * re-use by the hardware. The data contained in the frame header and frame
2923 * buffer is no longer valid. The UF queue get pointer is only updated if UF
2924 * control indicates this is appropriate.
2925 * @scic:
2926 * @frame_index:
2927 *
2928 */
2929void scic_sds_controller_release_frame(
2930 struct scic_sds_controller *scic,
2931 u32 frame_index)
2932{
2933 if (scic_sds_unsolicited_frame_control_release_frame(
2934 &scic->uf_control, frame_index) == true)
2935 writel(scic->uf_control.get,
2936 &scic->scu_registers->sdma.unsolicited_frame_get_pointer);
2937}
2938
2939/**
2940 * scic_controller_start_io() - This method is called by the SCI user to
2941 * send/start an IO request. If the method invocation is successful, then
2942 * the IO request has been queued to the hardware for processing.
2943 * @controller: the handle to the controller object for which to start an IO
2944 * request.
2945 * @remote_device: the handle to the remote device object for which to start an
2946 * IO request.
2947 * @io_request: the handle to the io request object to start.
2948 * @io_tag: This parameter specifies a previously allocated IO tag that the
2949 * user desires to be utilized for this request. This parameter is optional.
2950 * The user is allowed to supply SCI_CONTROLLER_INVALID_IO_TAG as the value
2951 * for this parameter.
2952 *
2953 * - IO tags are a protected resource. It is incumbent upon the SCI Core user
2954 * to ensure that each of the methods that may allocate or free available IO
2955 * tags are handled in a mutually exclusive manner. This method is one of said
2956 * methods requiring proper critical code section protection (e.g. semaphore,
2957 * spin-lock, etc.). - For SATA, the user is required to manage NCQ tags. As a
2958 * result, it is expected the user will have set the NCQ tag field in the host
2959 * to device register FIS prior to calling this method. There is also a
2960 * requirement for the user to call scic_stp_io_set_ncq_tag() prior to invoking
2961 * the scic_controller_start_io() method. scic_controller_allocate_tag() for
2962 * more information on allocating a tag. Indicate if the controller
2963 * successfully started the IO request. SCI_SUCCESS if the IO request was
2964 * successfully started. Determine the failure situations and return values.
2965 */
2966enum sci_status scic_controller_start_io(
2967 struct scic_sds_controller *scic,
2968 struct scic_sds_remote_device *rdev,
2969 struct scic_sds_request *req,
2970 u16 io_tag)
2971{
2972 enum sci_status status;
2973
2974 if (scic->state_machine.current_state_id !=
2975 SCI_BASE_CONTROLLER_STATE_READY) {
2976 dev_warn(scic_to_dev(scic), "invalid state to start I/O");
2977 return SCI_FAILURE_INVALID_STATE;
2978 }
2979
2980 status = scic_sds_remote_device_start_io(scic, rdev, req);
2981 if (status != SCI_SUCCESS)
2982 return status;
2983
2984 scic->io_request_table[scic_sds_io_tag_get_index(req->io_tag)] = req;
2985 scic_sds_controller_post_request(scic, scic_sds_request_get_post_context(req));
2986 return SCI_SUCCESS;
2987}
2988
2989/**
2990 * scic_controller_terminate_request() - This method is called by the SCI Core
2991 * user to terminate an ongoing (i.e. started) core IO request. This does
2992 * not abort the IO request at the target, but rather removes the IO request
2993 * from the host controller.
2994 * @controller: the handle to the controller object for which to terminate a
2995 * request.
2996 * @remote_device: the handle to the remote device object for which to
2997 * terminate a request.
2998 * @request: the handle to the io or task management request object to
2999 * terminate.
3000 *
3001 * Indicate if the controller successfully began the terminate process for the
3002 * IO request. SCI_SUCCESS if the terminate process was successfully started
3003 * for the request. Determine the failure situations and return values.
3004 */
3005enum sci_status scic_controller_terminate_request(
3006 struct scic_sds_controller *scic,
3007 struct scic_sds_remote_device *rdev,
3008 struct scic_sds_request *req)
3009{
3010 enum sci_status status;
3011
3012 if (scic->state_machine.current_state_id !=
3013 SCI_BASE_CONTROLLER_STATE_READY) {
3014 dev_warn(scic_to_dev(scic),
3015 "invalid state to terminate request\n");
3016 return SCI_FAILURE_INVALID_STATE;
3017 }
3018
3019 status = scic_sds_io_request_terminate(req);
3020 if (status != SCI_SUCCESS)
3021 return status;
3022
3023 /*
3024 * Utilize the original post context command and or in the POST_TC_ABORT
3025 * request sub-type.
3026 */
3027 scic_sds_controller_post_request(scic,
3028 scic_sds_request_get_post_context(req) |
3029 SCU_CONTEXT_COMMAND_REQUEST_POST_TC_ABORT);
3030 return SCI_SUCCESS;
3031}
3032
3033/**
3034 * scic_controller_complete_io() - This method will perform core specific
3035 * completion operations for an IO request. After this method is invoked,
3036 * the user should consider the IO request as invalid until it is properly
3037 * reused (i.e. re-constructed).
3038 * @controller: The handle to the controller object for which to complete the
3039 * IO request.
3040 * @remote_device: The handle to the remote device object for which to complete
3041 * the IO request.
3042 * @io_request: the handle to the io request object to complete.
3043 *
3044 * - IO tags are a protected resource. It is incumbent upon the SCI Core user
3045 * to ensure that each of the methods that may allocate or free available IO
3046 * tags are handled in a mutually exclusive manner. This method is one of said
3047 * methods requiring proper critical code section protection (e.g. semaphore,
3048 * spin-lock, etc.). - If the IO tag for a request was allocated, by the SCI
3049 * Core user, using the scic_controller_allocate_io_tag() method, then it is
3050 * the responsibility of the caller to invoke the scic_controller_free_io_tag()
3051 * method to free the tag (i.e. this method will not free the IO tag). Indicate
3052 * if the controller successfully completed the IO request. SCI_SUCCESS if the
3053 * completion process was successful.
3054 */
3055enum sci_status scic_controller_complete_io(
3056 struct scic_sds_controller *scic,
3057 struct scic_sds_remote_device *rdev,
3058 struct scic_sds_request *request)
3059{
3060 enum sci_status status;
3061 u16 index;
3062
3063 switch (scic->state_machine.current_state_id) {
3064 case SCI_BASE_CONTROLLER_STATE_STOPPING:
3065 /* XXX: Implement this function */
3066 return SCI_FAILURE;
3067 case SCI_BASE_CONTROLLER_STATE_READY:
3068 status = scic_sds_remote_device_complete_io(scic, rdev, request);
3069 if (status != SCI_SUCCESS)
3070 return status;
3071
3072 index = scic_sds_io_tag_get_index(request->io_tag);
3073 scic->io_request_table[index] = NULL;
3074 return SCI_SUCCESS;
3075 default:
3076 dev_warn(scic_to_dev(scic), "invalid state to complete I/O");
3077 return SCI_FAILURE_INVALID_STATE;
3078 }
3079
3080}
3081
3082enum sci_status scic_controller_continue_io(struct scic_sds_request *sci_req)
3083{
3084 struct scic_sds_controller *scic = sci_req->owning_controller;
3085
3086 if (scic->state_machine.current_state_id !=
3087 SCI_BASE_CONTROLLER_STATE_READY) {
3088 dev_warn(scic_to_dev(scic), "invalid state to continue I/O");
3089 return SCI_FAILURE_INVALID_STATE;
3090 }
3091
3092 scic->io_request_table[scic_sds_io_tag_get_index(sci_req->io_tag)] = sci_req;
3093 scic_sds_controller_post_request(scic, scic_sds_request_get_post_context(sci_req));
3094 return SCI_SUCCESS;
3095}
3096
3097/**
3098 * scic_controller_start_task() - This method is called by the SCIC user to
3099 * send/start a framework task management request.
3100 * @controller: the handle to the controller object for which to start the task
3101 * management request.
3102 * @remote_device: the handle to the remote device object for which to start
3103 * the task management request.
3104 * @task_request: the handle to the task request object to start.
3105 * @io_tag: This parameter specifies a previously allocated IO tag that the
3106 * user desires to be utilized for this request. Note this not the io_tag
3107 * of the request being managed. It is to be utilized for the task request
3108 * itself. This parameter is optional. The user is allowed to supply
3109 * SCI_CONTROLLER_INVALID_IO_TAG as the value for this parameter.
3110 *
3111 * - IO tags are a protected resource. It is incumbent upon the SCI Core user
3112 * to ensure that each of the methods that may allocate or free available IO
3113 * tags are handled in a mutually exclusive manner. This method is one of said
3114 * methods requiring proper critical code section protection (e.g. semaphore,
3115 * spin-lock, etc.). - The user must synchronize this task with completion
3116 * queue processing. If they are not synchronized then it is possible for the
3117 * io requests that are being managed by the task request can complete before
3118 * starting the task request. scic_controller_allocate_tag() for more
3119 * information on allocating a tag. Indicate if the controller successfully
3120 * started the IO request. SCI_TASK_SUCCESS if the task request was
3121 * successfully started. SCI_TASK_FAILURE_REQUIRES_SCSI_ABORT This value is
3122 * returned if there is/are task(s) outstanding that require termination or
3123 * completion before this request can succeed.
3124 */
3125enum sci_task_status scic_controller_start_task(
3126 struct scic_sds_controller *scic,
3127 struct scic_sds_remote_device *rdev,
3128 struct scic_sds_request *req,
3129 u16 task_tag)
3130{
3131 enum sci_status status;
3132
3133 if (scic->state_machine.current_state_id !=
3134 SCI_BASE_CONTROLLER_STATE_READY) {
3135 dev_warn(scic_to_dev(scic),
3136 "%s: SCIC Controller starting task from invalid "
3137 "state\n",
3138 __func__);
3139 return SCI_TASK_FAILURE_INVALID_STATE;
3140 }
3141
3142 status = scic_sds_remote_device_start_task(scic, rdev, req);
3143 switch (status) {
3144 case SCI_FAILURE_RESET_DEVICE_PARTIAL_SUCCESS:
3145 scic->io_request_table[scic_sds_io_tag_get_index(req->io_tag)] = req;
3146
3147 /*
3148 * We will let framework know this task request started successfully,
3149 * although core is still woring on starting the request (to post tc when
3150 * RNC is resumed.)
3151 */
3152 return SCI_SUCCESS;
3153 case SCI_SUCCESS:
3154 scic->io_request_table[scic_sds_io_tag_get_index(req->io_tag)] = req;
3155
3156 scic_sds_controller_post_request(scic,
3157 scic_sds_request_get_post_context(req));
3158 break;
3159 default:
3160 break;
3161 }
3162
3163 return status;
3164}
3165
3166/**
3167 * scic_controller_allocate_io_tag() - This method will allocate a tag from the
3168 * pool of free IO tags. Direct allocation of IO tags by the SCI Core user
3169 * is optional. The scic_controller_start_io() method will allocate an IO
3170 * tag if this method is not utilized and the tag is not supplied to the IO
3171 * construct routine. Direct allocation of IO tags may provide additional
3172 * performance improvements in environments capable of supporting this usage
3173 * model. Additionally, direct allocation of IO tags also provides
3174 * additional flexibility to the SCI Core user. Specifically, the user may
3175 * retain IO tags across the lives of multiple IO requests.
3176 * @controller: the handle to the controller object for which to allocate the
3177 * tag.
3178 *
3179 * IO tags are a protected resource. It is incumbent upon the SCI Core user to
3180 * ensure that each of the methods that may allocate or free available IO tags
3181 * are handled in a mutually exclusive manner. This method is one of said
3182 * methods requiring proper critical code section protection (e.g. semaphore,
3183 * spin-lock, etc.). An unsigned integer representing an available IO tag.
3184 * SCI_CONTROLLER_INVALID_IO_TAG This value is returned if there are no
3185 * currently available tags to be allocated. All return other values indicate a
3186 * legitimate tag.
3187 */
3188u16 scic_controller_allocate_io_tag(
3189 struct scic_sds_controller *scic)
3190{
3191 u16 task_context;
3192 u16 sequence_count;
3193
3194 if (!sci_pool_empty(scic->tci_pool)) {
3195 sci_pool_get(scic->tci_pool, task_context);
3196
3197 sequence_count = scic->io_request_sequence[task_context];
3198
3199 return scic_sds_io_tag_construct(sequence_count, task_context);
3200 }
3201
3202 return SCI_CONTROLLER_INVALID_IO_TAG;
3203}
3204
3205/**
3206 * scic_controller_free_io_tag() - This method will free an IO tag to the pool
3207 * of free IO tags. This method provides the SCI Core user more flexibility
3208 * with regards to IO tags. The user may desire to keep an IO tag after an
3209 * IO request has completed, because they plan on re-using the tag for a
3210 * subsequent IO request. This method is only legal if the tag was
3211 * allocated via scic_controller_allocate_io_tag().
3212 * @controller: This parameter specifies the handle to the controller object
3213 * for which to free/return the tag.
3214 * @io_tag: This parameter represents the tag to be freed to the pool of
3215 * available tags.
3216 *
3217 * - IO tags are a protected resource. It is incumbent upon the SCI Core user
3218 * to ensure that each of the methods that may allocate or free available IO
3219 * tags are handled in a mutually exclusive manner. This method is one of said
3220 * methods requiring proper critical code section protection (e.g. semaphore,
3221 * spin-lock, etc.). - If the IO tag for a request was allocated, by the SCI
3222 * Core user, using the scic_controller_allocate_io_tag() method, then it is
3223 * the responsibility of the caller to invoke this method to free the tag. This
3224 * method returns an indication of whether the tag was successfully put back
3225 * (freed) to the pool of available tags. SCI_SUCCESS This return value
3226 * indicates the tag was successfully placed into the pool of available IO
3227 * tags. SCI_FAILURE_INVALID_IO_TAG This value is returned if the supplied tag
3228 * is not a valid IO tag value.
3229 */
3230enum sci_status scic_controller_free_io_tag(
3231 struct scic_sds_controller *scic,
3232 u16 io_tag)
3233{
3234 u16 sequence;
3235 u16 index;
3236
3237 BUG_ON(io_tag == SCI_CONTROLLER_INVALID_IO_TAG);
3238
3239 sequence = scic_sds_io_tag_get_sequence(io_tag);
3240 index = scic_sds_io_tag_get_index(io_tag);
3241
3242 if (!sci_pool_full(scic->tci_pool)) {
3243 if (sequence == scic->io_request_sequence[index]) {
3244 scic_sds_io_sequence_increment(
3245 scic->io_request_sequence[index]);
3246
3247 sci_pool_put(scic->tci_pool, index);
3248
3249 return SCI_SUCCESS;
3250 }
3251 }
3252
3253 return SCI_FAILURE_INVALID_IO_TAG;
3254}
3255
3256