blob: 0d68f77ea53afa5aa8e861ec2b57011bd72bf616 [file] [log] [blame]
Joel Fernandese91aa9d2014-02-14 10:49:10 -06001/*
2 * Support for OMAP DES and Triple DES HW acceleration.
3 *
4 * Copyright (c) 2013 Texas Instruments Incorporated
5 * Author: Joel Fernandes <joelf@ti.com>
6 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License version 2 as published
9 * by the Free Software Foundation.
10 *
11 */
12
13#define pr_fmt(fmt) "%s: " fmt, __func__
14
15#ifdef DEBUG
16#define prn(num) printk(#num "=%d\n", num)
17#define prx(num) printk(#num "=%x\n", num)
18#else
19#define prn(num) do { } while (0)
20#define prx(num) do { } while (0)
21#endif
22
23#include <linux/err.h>
24#include <linux/module.h>
25#include <linux/init.h>
26#include <linux/errno.h>
27#include <linux/kernel.h>
28#include <linux/platform_device.h>
29#include <linux/scatterlist.h>
30#include <linux/dma-mapping.h>
31#include <linux/dmaengine.h>
Joel Fernandese91aa9d2014-02-14 10:49:10 -060032#include <linux/pm_runtime.h>
33#include <linux/of.h>
34#include <linux/of_device.h>
35#include <linux/of_address.h>
36#include <linux/io.h>
37#include <linux/crypto.h>
38#include <linux/interrupt.h>
39#include <crypto/scatterwalk.h>
40#include <crypto/des.h>
Baolin Wangf1b77aa2016-04-28 14:11:51 +080041#include <crypto/algapi.h>
Corentin LABBE2589ad82016-08-31 14:02:57 +020042#include <crypto/engine.h>
Joel Fernandese91aa9d2014-02-14 10:49:10 -060043
44#define DST_MAXBURST 2
45
46#define DES_BLOCK_WORDS (DES_BLOCK_SIZE >> 2)
47
48#define _calc_walked(inout) (dd->inout##_walk.offset - dd->inout##_sg->offset)
49
50#define DES_REG_KEY(dd, x) ((dd)->pdata->key_ofs - \
51 ((x ^ 0x01) * 0x04))
52
53#define DES_REG_IV(dd, x) ((dd)->pdata->iv_ofs + ((x) * 0x04))
54
55#define DES_REG_CTRL(dd) ((dd)->pdata->ctrl_ofs)
56#define DES_REG_CTRL_CBC BIT(4)
57#define DES_REG_CTRL_TDES BIT(3)
58#define DES_REG_CTRL_DIRECTION BIT(2)
59#define DES_REG_CTRL_INPUT_READY BIT(1)
60#define DES_REG_CTRL_OUTPUT_READY BIT(0)
61
62#define DES_REG_DATA_N(dd, x) ((dd)->pdata->data_ofs + ((x) * 0x04))
63
64#define DES_REG_REV(dd) ((dd)->pdata->rev_ofs)
65
66#define DES_REG_MASK(dd) ((dd)->pdata->mask_ofs)
67
68#define DES_REG_LENGTH_N(x) (0x24 + ((x) * 0x04))
69
70#define DES_REG_IRQ_STATUS(dd) ((dd)->pdata->irq_status_ofs)
71#define DES_REG_IRQ_ENABLE(dd) ((dd)->pdata->irq_enable_ofs)
72#define DES_REG_IRQ_DATA_IN BIT(1)
73#define DES_REG_IRQ_DATA_OUT BIT(2)
74
75#define FLAGS_MODE_MASK 0x000f
76#define FLAGS_ENCRYPT BIT(0)
77#define FLAGS_CBC BIT(1)
78#define FLAGS_INIT BIT(4)
79#define FLAGS_BUSY BIT(6)
80
81struct omap_des_ctx {
82 struct omap_des_dev *dd;
83
84 int keylen;
85 u32 key[(3 * DES_KEY_SIZE) / sizeof(u32)];
86 unsigned long flags;
87};
88
89struct omap_des_reqctx {
90 unsigned long mode;
91};
92
93#define OMAP_DES_QUEUE_LENGTH 1
94#define OMAP_DES_CACHE_SIZE 0
95
96struct omap_des_algs_info {
97 struct crypto_alg *algs_list;
98 unsigned int size;
99 unsigned int registered;
100};
101
102struct omap_des_pdata {
103 struct omap_des_algs_info *algs_info;
104 unsigned int algs_info_size;
105
106 void (*trigger)(struct omap_des_dev *dd, int length);
107
108 u32 key_ofs;
109 u32 iv_ofs;
110 u32 ctrl_ofs;
111 u32 data_ofs;
112 u32 rev_ofs;
113 u32 mask_ofs;
114 u32 irq_enable_ofs;
115 u32 irq_status_ofs;
116
117 u32 dma_enable_in;
118 u32 dma_enable_out;
119 u32 dma_start;
120
121 u32 major_mask;
122 u32 major_shift;
123 u32 minor_mask;
124 u32 minor_shift;
125};
126
127struct omap_des_dev {
128 struct list_head list;
129 unsigned long phys_base;
130 void __iomem *io_base;
131 struct omap_des_ctx *ctx;
132 struct device *dev;
133 unsigned long flags;
134 int err;
135
Joel Fernandese91aa9d2014-02-14 10:49:10 -0600136 struct tasklet_struct done_task;
Joel Fernandese91aa9d2014-02-14 10:49:10 -0600137
138 struct ablkcipher_request *req;
Baolin Wangf1b77aa2016-04-28 14:11:51 +0800139 struct crypto_engine *engine;
Joel Fernandese91aa9d2014-02-14 10:49:10 -0600140 /*
141 * total is used by PIO mode for book keeping so introduce
142 * variable total_save as need it to calc page_order
143 */
144 size_t total;
145 size_t total_save;
146
147 struct scatterlist *in_sg;
148 struct scatterlist *out_sg;
149
150 /* Buffers for copying for unaligned cases */
151 struct scatterlist in_sgl;
152 struct scatterlist out_sgl;
153 struct scatterlist *orig_out;
154 int sgs_copied;
155
156 struct scatter_walk in_walk;
157 struct scatter_walk out_walk;
Joel Fernandese91aa9d2014-02-14 10:49:10 -0600158 struct dma_chan *dma_lch_in;
Joel Fernandese91aa9d2014-02-14 10:49:10 -0600159 struct dma_chan *dma_lch_out;
160 int in_sg_len;
161 int out_sg_len;
162 int pio_only;
163 const struct omap_des_pdata *pdata;
164};
165
166/* keep registered devices data here */
167static LIST_HEAD(dev_list);
168static DEFINE_SPINLOCK(list_lock);
169
170#ifdef DEBUG
171#define omap_des_read(dd, offset) \
172 ({ \
173 int _read_ret; \
174 _read_ret = __raw_readl(dd->io_base + offset); \
175 pr_err("omap_des_read(" #offset "=%#x)= %#x\n", \
176 offset, _read_ret); \
177 _read_ret; \
178 })
179#else
180static inline u32 omap_des_read(struct omap_des_dev *dd, u32 offset)
181{
182 return __raw_readl(dd->io_base + offset);
183}
184#endif
185
186#ifdef DEBUG
187#define omap_des_write(dd, offset, value) \
188 do { \
189 pr_err("omap_des_write(" #offset "=%#x) value=%#x\n", \
190 offset, value); \
191 __raw_writel(value, dd->io_base + offset); \
192 } while (0)
193#else
194static inline void omap_des_write(struct omap_des_dev *dd, u32 offset,
195 u32 value)
196{
197 __raw_writel(value, dd->io_base + offset);
198}
199#endif
200
201static inline void omap_des_write_mask(struct omap_des_dev *dd, u32 offset,
202 u32 value, u32 mask)
203{
204 u32 val;
205
206 val = omap_des_read(dd, offset);
207 val &= ~mask;
208 val |= value;
209 omap_des_write(dd, offset, val);
210}
211
212static void omap_des_write_n(struct omap_des_dev *dd, u32 offset,
213 u32 *value, int count)
214{
215 for (; count--; value++, offset += 4)
216 omap_des_write(dd, offset, *value);
217}
218
219static int omap_des_hw_init(struct omap_des_dev *dd)
220{
Nishanth Menonf51f5932014-04-15 11:58:31 -0500221 int err;
222
Joel Fernandese91aa9d2014-02-14 10:49:10 -0600223 /*
224 * clocks are enabled when request starts and disabled when finished.
225 * It may be long delays between requests.
226 * Device might go to off mode to save power.
227 */
Nishanth Menonf51f5932014-04-15 11:58:31 -0500228 err = pm_runtime_get_sync(dd->dev);
229 if (err < 0) {
230 pm_runtime_put_noidle(dd->dev);
231 dev_err(dd->dev, "%s: failed to get_sync(%d)\n", __func__, err);
232 return err;
233 }
Joel Fernandese91aa9d2014-02-14 10:49:10 -0600234
235 if (!(dd->flags & FLAGS_INIT)) {
236 dd->flags |= FLAGS_INIT;
237 dd->err = 0;
238 }
239
240 return 0;
241}
242
243static int omap_des_write_ctrl(struct omap_des_dev *dd)
244{
245 unsigned int key32;
246 int i, err;
247 u32 val = 0, mask = 0;
248
249 err = omap_des_hw_init(dd);
250 if (err)
251 return err;
252
253 key32 = dd->ctx->keylen / sizeof(u32);
254
255 /* it seems a key should always be set even if it has not changed */
256 for (i = 0; i < key32; i++) {
257 omap_des_write(dd, DES_REG_KEY(dd, i),
258 __le32_to_cpu(dd->ctx->key[i]));
259 }
260
261 if ((dd->flags & FLAGS_CBC) && dd->req->info)
262 omap_des_write_n(dd, DES_REG_IV(dd, 0), dd->req->info, 2);
263
264 if (dd->flags & FLAGS_CBC)
265 val |= DES_REG_CTRL_CBC;
266 if (dd->flags & FLAGS_ENCRYPT)
267 val |= DES_REG_CTRL_DIRECTION;
268 if (key32 == 6)
269 val |= DES_REG_CTRL_TDES;
270
271 mask |= DES_REG_CTRL_CBC | DES_REG_CTRL_DIRECTION | DES_REG_CTRL_TDES;
272
273 omap_des_write_mask(dd, DES_REG_CTRL(dd), val, mask);
274
275 return 0;
276}
277
278static void omap_des_dma_trigger_omap4(struct omap_des_dev *dd, int length)
279{
280 u32 mask, val;
281
282 omap_des_write(dd, DES_REG_LENGTH_N(0), length);
283
284 val = dd->pdata->dma_start;
285
286 if (dd->dma_lch_out != NULL)
287 val |= dd->pdata->dma_enable_out;
288 if (dd->dma_lch_in != NULL)
289 val |= dd->pdata->dma_enable_in;
290
291 mask = dd->pdata->dma_enable_out | dd->pdata->dma_enable_in |
292 dd->pdata->dma_start;
293
294 omap_des_write_mask(dd, DES_REG_MASK(dd), val, mask);
295}
296
297static void omap_des_dma_stop(struct omap_des_dev *dd)
298{
299 u32 mask;
300
301 mask = dd->pdata->dma_enable_out | dd->pdata->dma_enable_in |
302 dd->pdata->dma_start;
303
304 omap_des_write_mask(dd, DES_REG_MASK(dd), 0, mask);
305}
306
307static struct omap_des_dev *omap_des_find_dev(struct omap_des_ctx *ctx)
308{
309 struct omap_des_dev *dd = NULL, *tmp;
310
311 spin_lock_bh(&list_lock);
312 if (!ctx->dd) {
313 list_for_each_entry(tmp, &dev_list, list) {
314 /* FIXME: take fist available des core */
315 dd = tmp;
316 break;
317 }
318 ctx->dd = dd;
319 } else {
320 /* already found before */
321 dd = ctx->dd;
322 }
323 spin_unlock_bh(&list_lock);
324
325 return dd;
326}
327
328static void omap_des_dma_out_callback(void *data)
329{
330 struct omap_des_dev *dd = data;
331
332 /* dma_lch_out - completed */
333 tasklet_schedule(&dd->done_task);
334}
335
336static int omap_des_dma_init(struct omap_des_dev *dd)
337{
Peter Ujfalusi2f6f0682016-04-29 16:02:56 +0300338 int err;
Joel Fernandese91aa9d2014-02-14 10:49:10 -0600339
340 dd->dma_lch_out = NULL;
341 dd->dma_lch_in = NULL;
342
Peter Ujfalusi2f6f0682016-04-29 16:02:56 +0300343 dd->dma_lch_in = dma_request_chan(dd->dev, "rx");
344 if (IS_ERR(dd->dma_lch_in)) {
Joel Fernandese91aa9d2014-02-14 10:49:10 -0600345 dev_err(dd->dev, "Unable to request in DMA channel\n");
Peter Ujfalusi2f6f0682016-04-29 16:02:56 +0300346 return PTR_ERR(dd->dma_lch_in);
Joel Fernandese91aa9d2014-02-14 10:49:10 -0600347 }
348
Peter Ujfalusi2f6f0682016-04-29 16:02:56 +0300349 dd->dma_lch_out = dma_request_chan(dd->dev, "tx");
350 if (IS_ERR(dd->dma_lch_out)) {
Joel Fernandese91aa9d2014-02-14 10:49:10 -0600351 dev_err(dd->dev, "Unable to request out DMA channel\n");
Peter Ujfalusi2f6f0682016-04-29 16:02:56 +0300352 err = PTR_ERR(dd->dma_lch_out);
Joel Fernandese91aa9d2014-02-14 10:49:10 -0600353 goto err_dma_out;
354 }
355
356 return 0;
357
358err_dma_out:
359 dma_release_channel(dd->dma_lch_in);
Peter Ujfalusi2f6f0682016-04-29 16:02:56 +0300360
Joel Fernandese91aa9d2014-02-14 10:49:10 -0600361 return err;
362}
363
364static void omap_des_dma_cleanup(struct omap_des_dev *dd)
365{
Peter Ujfalusi2f6f0682016-04-29 16:02:56 +0300366 if (dd->pio_only)
367 return;
368
Joel Fernandese91aa9d2014-02-14 10:49:10 -0600369 dma_release_channel(dd->dma_lch_out);
370 dma_release_channel(dd->dma_lch_in);
371}
372
373static void sg_copy_buf(void *buf, struct scatterlist *sg,
374 unsigned int start, unsigned int nbytes, int out)
375{
376 struct scatter_walk walk;
377
378 if (!nbytes)
379 return;
380
381 scatterwalk_start(&walk, sg);
382 scatterwalk_advance(&walk, start);
383 scatterwalk_copychunks(buf, &walk, nbytes, out);
384 scatterwalk_done(&walk, out, 0);
385}
386
387static int omap_des_crypt_dma(struct crypto_tfm *tfm,
388 struct scatterlist *in_sg, struct scatterlist *out_sg,
389 int in_sg_len, int out_sg_len)
390{
391 struct omap_des_ctx *ctx = crypto_tfm_ctx(tfm);
392 struct omap_des_dev *dd = ctx->dd;
393 struct dma_async_tx_descriptor *tx_in, *tx_out;
394 struct dma_slave_config cfg;
395 int ret;
396
397 if (dd->pio_only) {
398 scatterwalk_start(&dd->in_walk, dd->in_sg);
399 scatterwalk_start(&dd->out_walk, dd->out_sg);
400
401 /* Enable DATAIN interrupt and let it take
402 care of the rest */
403 omap_des_write(dd, DES_REG_IRQ_ENABLE(dd), 0x2);
404 return 0;
405 }
406
407 dma_sync_sg_for_device(dd->dev, dd->in_sg, in_sg_len, DMA_TO_DEVICE);
408
409 memset(&cfg, 0, sizeof(cfg));
410
411 cfg.src_addr = dd->phys_base + DES_REG_DATA_N(dd, 0);
412 cfg.dst_addr = dd->phys_base + DES_REG_DATA_N(dd, 0);
413 cfg.src_addr_width = DMA_SLAVE_BUSWIDTH_4_BYTES;
414 cfg.dst_addr_width = DMA_SLAVE_BUSWIDTH_4_BYTES;
415 cfg.src_maxburst = DST_MAXBURST;
416 cfg.dst_maxburst = DST_MAXBURST;
417
418 /* IN */
419 ret = dmaengine_slave_config(dd->dma_lch_in, &cfg);
420 if (ret) {
421 dev_err(dd->dev, "can't configure IN dmaengine slave: %d\n",
422 ret);
423 return ret;
424 }
425
426 tx_in = dmaengine_prep_slave_sg(dd->dma_lch_in, in_sg, in_sg_len,
427 DMA_MEM_TO_DEV,
428 DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
429 if (!tx_in) {
430 dev_err(dd->dev, "IN prep_slave_sg() failed\n");
431 return -EINVAL;
432 }
433
434 /* No callback necessary */
435 tx_in->callback_param = dd;
436
437 /* OUT */
438 ret = dmaengine_slave_config(dd->dma_lch_out, &cfg);
439 if (ret) {
440 dev_err(dd->dev, "can't configure OUT dmaengine slave: %d\n",
441 ret);
442 return ret;
443 }
444
445 tx_out = dmaengine_prep_slave_sg(dd->dma_lch_out, out_sg, out_sg_len,
446 DMA_DEV_TO_MEM,
447 DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
448 if (!tx_out) {
449 dev_err(dd->dev, "OUT prep_slave_sg() failed\n");
450 return -EINVAL;
451 }
452
453 tx_out->callback = omap_des_dma_out_callback;
454 tx_out->callback_param = dd;
455
456 dmaengine_submit(tx_in);
457 dmaengine_submit(tx_out);
458
459 dma_async_issue_pending(dd->dma_lch_in);
460 dma_async_issue_pending(dd->dma_lch_out);
461
462 /* start DMA */
463 dd->pdata->trigger(dd, dd->total);
464
465 return 0;
466}
467
468static int omap_des_crypt_dma_start(struct omap_des_dev *dd)
469{
470 struct crypto_tfm *tfm = crypto_ablkcipher_tfm(
471 crypto_ablkcipher_reqtfm(dd->req));
472 int err;
473
474 pr_debug("total: %d\n", dd->total);
475
476 if (!dd->pio_only) {
477 err = dma_map_sg(dd->dev, dd->in_sg, dd->in_sg_len,
478 DMA_TO_DEVICE);
479 if (!err) {
480 dev_err(dd->dev, "dma_map_sg() error\n");
481 return -EINVAL;
482 }
483
484 err = dma_map_sg(dd->dev, dd->out_sg, dd->out_sg_len,
485 DMA_FROM_DEVICE);
486 if (!err) {
487 dev_err(dd->dev, "dma_map_sg() error\n");
488 return -EINVAL;
489 }
490 }
491
492 err = omap_des_crypt_dma(tfm, dd->in_sg, dd->out_sg, dd->in_sg_len,
493 dd->out_sg_len);
494 if (err && !dd->pio_only) {
495 dma_unmap_sg(dd->dev, dd->in_sg, dd->in_sg_len, DMA_TO_DEVICE);
496 dma_unmap_sg(dd->dev, dd->out_sg, dd->out_sg_len,
497 DMA_FROM_DEVICE);
498 }
499
500 return err;
501}
502
503static void omap_des_finish_req(struct omap_des_dev *dd, int err)
504{
505 struct ablkcipher_request *req = dd->req;
506
507 pr_debug("err: %d\n", err);
508
509 pm_runtime_put(dd->dev);
Corentin LABBE4cba7cf2016-08-31 14:02:58 +0200510 crypto_finalize_cipher_request(dd->engine, req, err);
Joel Fernandese91aa9d2014-02-14 10:49:10 -0600511}
512
513static int omap_des_crypt_dma_stop(struct omap_des_dev *dd)
514{
Joel Fernandese91aa9d2014-02-14 10:49:10 -0600515 pr_debug("total: %d\n", dd->total);
516
517 omap_des_dma_stop(dd);
518
519 dmaengine_terminate_all(dd->dma_lch_in);
520 dmaengine_terminate_all(dd->dma_lch_out);
521
Rahul Pathak16f080a2015-12-14 08:45:23 +0000522 return 0;
Joel Fernandese91aa9d2014-02-14 10:49:10 -0600523}
524
Jingoo Han26f25b22014-02-27 20:34:36 +0900525static int omap_des_copy_needed(struct scatterlist *sg)
Joel Fernandese91aa9d2014-02-14 10:49:10 -0600526{
527 while (sg) {
528 if (!IS_ALIGNED(sg->offset, 4))
529 return -1;
530 if (!IS_ALIGNED(sg->length, DES_BLOCK_SIZE))
531 return -1;
532 sg = sg_next(sg);
533 }
534 return 0;
535}
536
Jingoo Han26f25b22014-02-27 20:34:36 +0900537static int omap_des_copy_sgs(struct omap_des_dev *dd)
Joel Fernandese91aa9d2014-02-14 10:49:10 -0600538{
539 void *buf_in, *buf_out;
540 int pages;
541
542 pages = dd->total >> PAGE_SHIFT;
543
544 if (dd->total & (PAGE_SIZE-1))
545 pages++;
546
547 BUG_ON(!pages);
548
549 buf_in = (void *)__get_free_pages(GFP_ATOMIC, pages);
550 buf_out = (void *)__get_free_pages(GFP_ATOMIC, pages);
551
552 if (!buf_in || !buf_out) {
553 pr_err("Couldn't allocated pages for unaligned cases.\n");
554 return -1;
555 }
556
557 dd->orig_out = dd->out_sg;
558
559 sg_copy_buf(buf_in, dd->in_sg, 0, dd->total, 0);
560
561 sg_init_table(&dd->in_sgl, 1);
562 sg_set_buf(&dd->in_sgl, buf_in, dd->total);
563 dd->in_sg = &dd->in_sgl;
Herbert Xu7c001a82016-07-12 13:17:52 +0800564 dd->in_sg_len = 1;
Joel Fernandese91aa9d2014-02-14 10:49:10 -0600565
566 sg_init_table(&dd->out_sgl, 1);
567 sg_set_buf(&dd->out_sgl, buf_out, dd->total);
568 dd->out_sg = &dd->out_sgl;
Herbert Xu7c001a82016-07-12 13:17:52 +0800569 dd->out_sg_len = 1;
Joel Fernandese91aa9d2014-02-14 10:49:10 -0600570
571 return 0;
572}
573
574static int omap_des_handle_queue(struct omap_des_dev *dd,
Baolin Wangf1b77aa2016-04-28 14:11:51 +0800575 struct ablkcipher_request *req)
Joel Fernandese91aa9d2014-02-14 10:49:10 -0600576{
Joel Fernandese91aa9d2014-02-14 10:49:10 -0600577 if (req)
Corentin LABBE4cba7cf2016-08-31 14:02:58 +0200578 return crypto_transfer_cipher_request_to_engine(dd->engine, req);
Joel Fernandese91aa9d2014-02-14 10:49:10 -0600579
Baolin Wangf1b77aa2016-04-28 14:11:51 +0800580 return 0;
581}
Joel Fernandese91aa9d2014-02-14 10:49:10 -0600582
Baolin Wangf1b77aa2016-04-28 14:11:51 +0800583static int omap_des_prepare_req(struct crypto_engine *engine,
584 struct ablkcipher_request *req)
585{
586 struct omap_des_ctx *ctx = crypto_ablkcipher_ctx(
587 crypto_ablkcipher_reqtfm(req));
588 struct omap_des_dev *dd = omap_des_find_dev(ctx);
589 struct omap_des_reqctx *rctx;
Joel Fernandese91aa9d2014-02-14 10:49:10 -0600590
Baolin Wangf1b77aa2016-04-28 14:11:51 +0800591 if (!dd)
592 return -ENODEV;
Joel Fernandese91aa9d2014-02-14 10:49:10 -0600593
594 /* assign new request to device */
595 dd->req = req;
596 dd->total = req->nbytes;
597 dd->total_save = req->nbytes;
598 dd->in_sg = req->src;
599 dd->out_sg = req->dst;
600
Herbert Xu7c001a82016-07-12 13:17:52 +0800601 dd->in_sg_len = sg_nents_for_len(dd->in_sg, dd->total);
602 if (dd->in_sg_len < 0)
603 return dd->in_sg_len;
604
605 dd->out_sg_len = sg_nents_for_len(dd->out_sg, dd->total);
606 if (dd->out_sg_len < 0)
607 return dd->out_sg_len;
608
Joel Fernandese91aa9d2014-02-14 10:49:10 -0600609 if (omap_des_copy_needed(dd->in_sg) ||
610 omap_des_copy_needed(dd->out_sg)) {
611 if (omap_des_copy_sgs(dd))
612 pr_err("Failed to copy SGs for unaligned cases\n");
613 dd->sgs_copied = 1;
614 } else {
615 dd->sgs_copied = 0;
616 }
617
Joel Fernandese91aa9d2014-02-14 10:49:10 -0600618 rctx = ablkcipher_request_ctx(req);
619 ctx = crypto_ablkcipher_ctx(crypto_ablkcipher_reqtfm(req));
620 rctx->mode &= FLAGS_MODE_MASK;
621 dd->flags = (dd->flags & ~FLAGS_MODE_MASK) | rctx->mode;
622
623 dd->ctx = ctx;
624 ctx->dd = dd;
625
Baolin Wangf1b77aa2016-04-28 14:11:51 +0800626 return omap_des_write_ctrl(dd);
627}
Joel Fernandese91aa9d2014-02-14 10:49:10 -0600628
Baolin Wangf1b77aa2016-04-28 14:11:51 +0800629static int omap_des_crypt_req(struct crypto_engine *engine,
630 struct ablkcipher_request *req)
631{
632 struct omap_des_ctx *ctx = crypto_ablkcipher_ctx(
633 crypto_ablkcipher_reqtfm(req));
634 struct omap_des_dev *dd = omap_des_find_dev(ctx);
635
636 if (!dd)
637 return -ENODEV;
638
639 return omap_des_crypt_dma_start(dd);
Joel Fernandese91aa9d2014-02-14 10:49:10 -0600640}
641
642static void omap_des_done_task(unsigned long data)
643{
644 struct omap_des_dev *dd = (struct omap_des_dev *)data;
645 void *buf_in, *buf_out;
646 int pages;
647
648 pr_debug("enter done_task\n");
649
650 if (!dd->pio_only) {
651 dma_sync_sg_for_device(dd->dev, dd->out_sg, dd->out_sg_len,
652 DMA_FROM_DEVICE);
653 dma_unmap_sg(dd->dev, dd->in_sg, dd->in_sg_len, DMA_TO_DEVICE);
654 dma_unmap_sg(dd->dev, dd->out_sg, dd->out_sg_len,
655 DMA_FROM_DEVICE);
656 omap_des_crypt_dma_stop(dd);
657 }
658
659 if (dd->sgs_copied) {
660 buf_in = sg_virt(&dd->in_sgl);
661 buf_out = sg_virt(&dd->out_sgl);
662
663 sg_copy_buf(buf_out, dd->orig_out, 0, dd->total_save, 1);
664
665 pages = get_order(dd->total_save);
666 free_pages((unsigned long)buf_in, pages);
667 free_pages((unsigned long)buf_out, pages);
668 }
669
670 omap_des_finish_req(dd, 0);
Joel Fernandese91aa9d2014-02-14 10:49:10 -0600671
672 pr_debug("exit\n");
673}
674
Joel Fernandese91aa9d2014-02-14 10:49:10 -0600675static int omap_des_crypt(struct ablkcipher_request *req, unsigned long mode)
676{
677 struct omap_des_ctx *ctx = crypto_ablkcipher_ctx(
678 crypto_ablkcipher_reqtfm(req));
679 struct omap_des_reqctx *rctx = ablkcipher_request_ctx(req);
680 struct omap_des_dev *dd;
681
682 pr_debug("nbytes: %d, enc: %d, cbc: %d\n", req->nbytes,
683 !!(mode & FLAGS_ENCRYPT),
684 !!(mode & FLAGS_CBC));
685
686 if (!IS_ALIGNED(req->nbytes, DES_BLOCK_SIZE)) {
687 pr_err("request size is not exact amount of DES blocks\n");
688 return -EINVAL;
689 }
690
691 dd = omap_des_find_dev(ctx);
692 if (!dd)
693 return -ENODEV;
694
695 rctx->mode = mode;
696
697 return omap_des_handle_queue(dd, req);
698}
699
700/* ********************** ALG API ************************************ */
701
Tero Kristoa636fdc2017-05-24 10:35:24 +0300702static int omap_des_setkey(struct crypto_ablkcipher *cipher, const u8 *key,
Joel Fernandese91aa9d2014-02-14 10:49:10 -0600703 unsigned int keylen)
704{
Tero Kristoa636fdc2017-05-24 10:35:24 +0300705 struct omap_des_ctx *ctx = crypto_ablkcipher_ctx(cipher);
706 struct crypto_tfm *tfm = crypto_ablkcipher_tfm(cipher);
Joel Fernandese91aa9d2014-02-14 10:49:10 -0600707
708 if (keylen != DES_KEY_SIZE && keylen != (3*DES_KEY_SIZE))
709 return -EINVAL;
710
711 pr_debug("enter, keylen: %d\n", keylen);
712
Tero Kristoa636fdc2017-05-24 10:35:24 +0300713 /* Do we need to test against weak key? */
714 if (tfm->crt_flags & CRYPTO_TFM_REQ_WEAK_KEY) {
715 u32 tmp[DES_EXPKEY_WORDS];
716 int ret = des_ekey(tmp, key);
717
718 if (!ret) {
719 tfm->crt_flags |= CRYPTO_TFM_RES_WEAK_KEY;
720 return -EINVAL;
721 }
722 }
723
Joel Fernandese91aa9d2014-02-14 10:49:10 -0600724 memcpy(ctx->key, key, keylen);
725 ctx->keylen = keylen;
726
727 return 0;
728}
729
730static int omap_des_ecb_encrypt(struct ablkcipher_request *req)
731{
732 return omap_des_crypt(req, FLAGS_ENCRYPT);
733}
734
735static int omap_des_ecb_decrypt(struct ablkcipher_request *req)
736{
737 return omap_des_crypt(req, 0);
738}
739
740static int omap_des_cbc_encrypt(struct ablkcipher_request *req)
741{
742 return omap_des_crypt(req, FLAGS_ENCRYPT | FLAGS_CBC);
743}
744
745static int omap_des_cbc_decrypt(struct ablkcipher_request *req)
746{
747 return omap_des_crypt(req, FLAGS_CBC);
748}
749
750static int omap_des_cra_init(struct crypto_tfm *tfm)
751{
752 pr_debug("enter\n");
753
754 tfm->crt_ablkcipher.reqsize = sizeof(struct omap_des_reqctx);
755
756 return 0;
757}
758
759static void omap_des_cra_exit(struct crypto_tfm *tfm)
760{
761 pr_debug("enter\n");
762}
763
764/* ********************** ALGS ************************************ */
765
766static struct crypto_alg algs_ecb_cbc[] = {
767{
768 .cra_name = "ecb(des)",
769 .cra_driver_name = "ecb-des-omap",
770 .cra_priority = 100,
771 .cra_flags = CRYPTO_ALG_TYPE_ABLKCIPHER |
772 CRYPTO_ALG_KERN_DRIVER_ONLY |
773 CRYPTO_ALG_ASYNC,
774 .cra_blocksize = DES_BLOCK_SIZE,
775 .cra_ctxsize = sizeof(struct omap_des_ctx),
776 .cra_alignmask = 0,
777 .cra_type = &crypto_ablkcipher_type,
778 .cra_module = THIS_MODULE,
779 .cra_init = omap_des_cra_init,
780 .cra_exit = omap_des_cra_exit,
781 .cra_u.ablkcipher = {
782 .min_keysize = DES_KEY_SIZE,
783 .max_keysize = DES_KEY_SIZE,
784 .setkey = omap_des_setkey,
785 .encrypt = omap_des_ecb_encrypt,
786 .decrypt = omap_des_ecb_decrypt,
787 }
788},
789{
790 .cra_name = "cbc(des)",
791 .cra_driver_name = "cbc-des-omap",
792 .cra_priority = 100,
793 .cra_flags = CRYPTO_ALG_TYPE_ABLKCIPHER |
794 CRYPTO_ALG_KERN_DRIVER_ONLY |
795 CRYPTO_ALG_ASYNC,
796 .cra_blocksize = DES_BLOCK_SIZE,
797 .cra_ctxsize = sizeof(struct omap_des_ctx),
798 .cra_alignmask = 0,
799 .cra_type = &crypto_ablkcipher_type,
800 .cra_module = THIS_MODULE,
801 .cra_init = omap_des_cra_init,
802 .cra_exit = omap_des_cra_exit,
803 .cra_u.ablkcipher = {
804 .min_keysize = DES_KEY_SIZE,
805 .max_keysize = DES_KEY_SIZE,
806 .ivsize = DES_BLOCK_SIZE,
807 .setkey = omap_des_setkey,
808 .encrypt = omap_des_cbc_encrypt,
809 .decrypt = omap_des_cbc_decrypt,
810 }
811},
812{
813 .cra_name = "ecb(des3_ede)",
814 .cra_driver_name = "ecb-des3-omap",
815 .cra_priority = 100,
816 .cra_flags = CRYPTO_ALG_TYPE_ABLKCIPHER |
817 CRYPTO_ALG_KERN_DRIVER_ONLY |
818 CRYPTO_ALG_ASYNC,
819 .cra_blocksize = DES_BLOCK_SIZE,
820 .cra_ctxsize = sizeof(struct omap_des_ctx),
821 .cra_alignmask = 0,
822 .cra_type = &crypto_ablkcipher_type,
823 .cra_module = THIS_MODULE,
824 .cra_init = omap_des_cra_init,
825 .cra_exit = omap_des_cra_exit,
826 .cra_u.ablkcipher = {
827 .min_keysize = 3*DES_KEY_SIZE,
828 .max_keysize = 3*DES_KEY_SIZE,
829 .setkey = omap_des_setkey,
830 .encrypt = omap_des_ecb_encrypt,
831 .decrypt = omap_des_ecb_decrypt,
832 }
833},
834{
835 .cra_name = "cbc(des3_ede)",
836 .cra_driver_name = "cbc-des3-omap",
837 .cra_priority = 100,
838 .cra_flags = CRYPTO_ALG_TYPE_ABLKCIPHER |
839 CRYPTO_ALG_KERN_DRIVER_ONLY |
840 CRYPTO_ALG_ASYNC,
841 .cra_blocksize = DES_BLOCK_SIZE,
842 .cra_ctxsize = sizeof(struct omap_des_ctx),
843 .cra_alignmask = 0,
844 .cra_type = &crypto_ablkcipher_type,
845 .cra_module = THIS_MODULE,
846 .cra_init = omap_des_cra_init,
847 .cra_exit = omap_des_cra_exit,
848 .cra_u.ablkcipher = {
849 .min_keysize = 3*DES_KEY_SIZE,
850 .max_keysize = 3*DES_KEY_SIZE,
851 .ivsize = DES_BLOCK_SIZE,
852 .setkey = omap_des_setkey,
853 .encrypt = omap_des_cbc_encrypt,
854 .decrypt = omap_des_cbc_decrypt,
855 }
856}
857};
858
859static struct omap_des_algs_info omap_des_algs_info_ecb_cbc[] = {
860 {
861 .algs_list = algs_ecb_cbc,
862 .size = ARRAY_SIZE(algs_ecb_cbc),
863 },
864};
865
866#ifdef CONFIG_OF
867static const struct omap_des_pdata omap_des_pdata_omap4 = {
868 .algs_info = omap_des_algs_info_ecb_cbc,
869 .algs_info_size = ARRAY_SIZE(omap_des_algs_info_ecb_cbc),
870 .trigger = omap_des_dma_trigger_omap4,
871 .key_ofs = 0x14,
872 .iv_ofs = 0x18,
873 .ctrl_ofs = 0x20,
874 .data_ofs = 0x28,
875 .rev_ofs = 0x30,
876 .mask_ofs = 0x34,
877 .irq_status_ofs = 0x3c,
878 .irq_enable_ofs = 0x40,
879 .dma_enable_in = BIT(5),
880 .dma_enable_out = BIT(6),
881 .major_mask = 0x0700,
882 .major_shift = 8,
883 .minor_mask = 0x003f,
884 .minor_shift = 0,
885};
886
887static irqreturn_t omap_des_irq(int irq, void *dev_id)
888{
889 struct omap_des_dev *dd = dev_id;
890 u32 status, i;
891 u32 *src, *dst;
892
893 status = omap_des_read(dd, DES_REG_IRQ_STATUS(dd));
894 if (status & DES_REG_IRQ_DATA_IN) {
895 omap_des_write(dd, DES_REG_IRQ_ENABLE(dd), 0x0);
896
897 BUG_ON(!dd->in_sg);
898
899 BUG_ON(_calc_walked(in) > dd->in_sg->length);
900
901 src = sg_virt(dd->in_sg) + _calc_walked(in);
902
903 for (i = 0; i < DES_BLOCK_WORDS; i++) {
904 omap_des_write(dd, DES_REG_DATA_N(dd, i), *src);
905
906 scatterwalk_advance(&dd->in_walk, 4);
907 if (dd->in_sg->length == _calc_walked(in)) {
Cristian Stoica5be4d4c2015-01-20 10:06:16 +0200908 dd->in_sg = sg_next(dd->in_sg);
Joel Fernandese91aa9d2014-02-14 10:49:10 -0600909 if (dd->in_sg) {
910 scatterwalk_start(&dd->in_walk,
911 dd->in_sg);
912 src = sg_virt(dd->in_sg) +
913 _calc_walked(in);
914 }
915 } else {
916 src++;
917 }
918 }
919
920 /* Clear IRQ status */
921 status &= ~DES_REG_IRQ_DATA_IN;
922 omap_des_write(dd, DES_REG_IRQ_STATUS(dd), status);
923
924 /* Enable DATA_OUT interrupt */
925 omap_des_write(dd, DES_REG_IRQ_ENABLE(dd), 0x4);
926
927 } else if (status & DES_REG_IRQ_DATA_OUT) {
928 omap_des_write(dd, DES_REG_IRQ_ENABLE(dd), 0x0);
929
930 BUG_ON(!dd->out_sg);
931
932 BUG_ON(_calc_walked(out) > dd->out_sg->length);
933
934 dst = sg_virt(dd->out_sg) + _calc_walked(out);
935
936 for (i = 0; i < DES_BLOCK_WORDS; i++) {
937 *dst = omap_des_read(dd, DES_REG_DATA_N(dd, i));
938 scatterwalk_advance(&dd->out_walk, 4);
939 if (dd->out_sg->length == _calc_walked(out)) {
Cristian Stoica5be4d4c2015-01-20 10:06:16 +0200940 dd->out_sg = sg_next(dd->out_sg);
Joel Fernandese91aa9d2014-02-14 10:49:10 -0600941 if (dd->out_sg) {
942 scatterwalk_start(&dd->out_walk,
943 dd->out_sg);
944 dst = sg_virt(dd->out_sg) +
945 _calc_walked(out);
946 }
947 } else {
948 dst++;
949 }
950 }
951
Asaf Vertz42d2e782015-01-05 10:23:10 +0200952 BUG_ON(dd->total < DES_BLOCK_SIZE);
Joel Fernandese91aa9d2014-02-14 10:49:10 -0600953
Asaf Vertz42d2e782015-01-05 10:23:10 +0200954 dd->total -= DES_BLOCK_SIZE;
Joel Fernandese91aa9d2014-02-14 10:49:10 -0600955
956 /* Clear IRQ status */
957 status &= ~DES_REG_IRQ_DATA_OUT;
958 omap_des_write(dd, DES_REG_IRQ_STATUS(dd), status);
959
960 if (!dd->total)
961 /* All bytes read! */
962 tasklet_schedule(&dd->done_task);
963 else
964 /* Enable DATA_IN interrupt for next block */
965 omap_des_write(dd, DES_REG_IRQ_ENABLE(dd), 0x2);
966 }
967
968 return IRQ_HANDLED;
969}
970
971static const struct of_device_id omap_des_of_match[] = {
972 {
973 .compatible = "ti,omap4-des",
974 .data = &omap_des_pdata_omap4,
975 },
976 {},
977};
978MODULE_DEVICE_TABLE(of, omap_des_of_match);
979
980static int omap_des_get_of(struct omap_des_dev *dd,
981 struct platform_device *pdev)
982{
983 const struct of_device_id *match;
984
985 match = of_match_device(of_match_ptr(omap_des_of_match), &pdev->dev);
986 if (!match) {
987 dev_err(&pdev->dev, "no compatible OF match\n");
988 return -EINVAL;
989 }
990
Joel Fernandese91aa9d2014-02-14 10:49:10 -0600991 dd->pdata = match->data;
992
993 return 0;
994}
995#else
996static int omap_des_get_of(struct omap_des_dev *dd,
997 struct device *dev)
998{
999 return -EINVAL;
1000}
1001#endif
1002
1003static int omap_des_get_pdev(struct omap_des_dev *dd,
1004 struct platform_device *pdev)
1005{
Joel Fernandese91aa9d2014-02-14 10:49:10 -06001006 /* non-DT devices get pdata from pdev */
1007 dd->pdata = pdev->dev.platform_data;
1008
Peter Ujfalusi2f6f0682016-04-29 16:02:56 +03001009 return 0;
Joel Fernandese91aa9d2014-02-14 10:49:10 -06001010}
1011
1012static int omap_des_probe(struct platform_device *pdev)
1013{
1014 struct device *dev = &pdev->dev;
1015 struct omap_des_dev *dd;
1016 struct crypto_alg *algp;
1017 struct resource *res;
1018 int err = -ENOMEM, i, j, irq = -1;
1019 u32 reg;
1020
1021 dd = devm_kzalloc(dev, sizeof(struct omap_des_dev), GFP_KERNEL);
1022 if (dd == NULL) {
1023 dev_err(dev, "unable to alloc data struct.\n");
1024 goto err_data;
1025 }
1026 dd->dev = dev;
1027 platform_set_drvdata(pdev, dd);
1028
Joel Fernandese91aa9d2014-02-14 10:49:10 -06001029 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1030 if (!res) {
1031 dev_err(dev, "no MEM resource info\n");
1032 goto err_res;
1033 }
1034
1035 err = (dev->of_node) ? omap_des_get_of(dd, pdev) :
1036 omap_des_get_pdev(dd, pdev);
1037 if (err)
1038 goto err_res;
1039
Jingoo Han2496be22014-04-08 13:54:22 +09001040 dd->io_base = devm_ioremap_resource(dev, res);
1041 if (IS_ERR(dd->io_base)) {
1042 err = PTR_ERR(dd->io_base);
Joel Fernandese91aa9d2014-02-14 10:49:10 -06001043 goto err_res;
1044 }
1045 dd->phys_base = res->start;
1046
1047 pm_runtime_enable(dev);
Sam Protsenko50eca252015-12-10 18:06:59 +02001048 pm_runtime_irq_safe(dev);
Nishanth Menonf51f5932014-04-15 11:58:31 -05001049 err = pm_runtime_get_sync(dev);
1050 if (err < 0) {
1051 pm_runtime_put_noidle(dev);
1052 dev_err(dd->dev, "%s: failed to get_sync(%d)\n", __func__, err);
1053 goto err_get;
1054 }
Joel Fernandese91aa9d2014-02-14 10:49:10 -06001055
1056 omap_des_dma_stop(dd);
1057
1058 reg = omap_des_read(dd, DES_REG_REV(dd));
1059
1060 pm_runtime_put_sync(dev);
1061
1062 dev_info(dev, "OMAP DES hw accel rev: %u.%u\n",
1063 (reg & dd->pdata->major_mask) >> dd->pdata->major_shift,
1064 (reg & dd->pdata->minor_mask) >> dd->pdata->minor_shift);
1065
1066 tasklet_init(&dd->done_task, omap_des_done_task, (unsigned long)dd);
Joel Fernandese91aa9d2014-02-14 10:49:10 -06001067
1068 err = omap_des_dma_init(dd);
Peter Ujfalusi2f6f0682016-04-29 16:02:56 +03001069 if (err == -EPROBE_DEFER) {
1070 goto err_irq;
1071 } else if (err && DES_REG_IRQ_STATUS(dd) && DES_REG_IRQ_ENABLE(dd)) {
Joel Fernandese91aa9d2014-02-14 10:49:10 -06001072 dd->pio_only = 1;
1073
1074 irq = platform_get_irq(pdev, 0);
1075 if (irq < 0) {
1076 dev_err(dev, "can't get IRQ resource\n");
1077 goto err_irq;
1078 }
1079
1080 err = devm_request_irq(dev, irq, omap_des_irq, 0,
1081 dev_name(dev), dd);
1082 if (err) {
1083 dev_err(dev, "Unable to grab omap-des IRQ\n");
1084 goto err_irq;
1085 }
1086 }
1087
1088
1089 INIT_LIST_HEAD(&dd->list);
1090 spin_lock(&list_lock);
1091 list_add_tail(&dd->list, &dev_list);
1092 spin_unlock(&list_lock);
1093
Tero Kristo1d1f98d2016-08-04 13:28:46 +03001094 /* Initialize des crypto engine */
1095 dd->engine = crypto_engine_alloc_init(dev, 1);
Wei Yongjun59af1562016-09-15 03:27:15 +00001096 if (!dd->engine) {
1097 err = -ENOMEM;
Tero Kristo1d1f98d2016-08-04 13:28:46 +03001098 goto err_engine;
Wei Yongjun59af1562016-09-15 03:27:15 +00001099 }
Tero Kristo1d1f98d2016-08-04 13:28:46 +03001100
1101 dd->engine->prepare_cipher_request = omap_des_prepare_req;
1102 dd->engine->cipher_one_request = omap_des_crypt_req;
1103 err = crypto_engine_start(dd->engine);
1104 if (err)
1105 goto err_engine;
1106
Joel Fernandese91aa9d2014-02-14 10:49:10 -06001107 for (i = 0; i < dd->pdata->algs_info_size; i++) {
1108 for (j = 0; j < dd->pdata->algs_info[i].size; j++) {
1109 algp = &dd->pdata->algs_info[i].algs_list[j];
1110
1111 pr_debug("reg alg: %s\n", algp->cra_name);
1112 INIT_LIST_HEAD(&algp->cra_list);
1113
1114 err = crypto_register_alg(algp);
1115 if (err)
1116 goto err_algs;
1117
1118 dd->pdata->algs_info[i].registered++;
1119 }
1120 }
1121
1122 return 0;
Baolin Wangf1b77aa2016-04-28 14:11:51 +08001123
Joel Fernandese91aa9d2014-02-14 10:49:10 -06001124err_algs:
1125 for (i = dd->pdata->algs_info_size - 1; i >= 0; i--)
1126 for (j = dd->pdata->algs_info[i].registered - 1; j >= 0; j--)
1127 crypto_unregister_alg(
1128 &dd->pdata->algs_info[i].algs_list[j]);
Peter Ujfalusi2f6f0682016-04-29 16:02:56 +03001129
Tero Kristo1d1f98d2016-08-04 13:28:46 +03001130err_engine:
1131 if (dd->engine)
1132 crypto_engine_exit(dd->engine);
1133
Peter Ujfalusi2f6f0682016-04-29 16:02:56 +03001134 omap_des_dma_cleanup(dd);
Joel Fernandese91aa9d2014-02-14 10:49:10 -06001135err_irq:
1136 tasklet_kill(&dd->done_task);
Nishanth Menonf51f5932014-04-15 11:58:31 -05001137err_get:
Joel Fernandese91aa9d2014-02-14 10:49:10 -06001138 pm_runtime_disable(dev);
1139err_res:
1140 dd = NULL;
1141err_data:
1142 dev_err(dev, "initialization failed.\n");
1143 return err;
1144}
1145
1146static int omap_des_remove(struct platform_device *pdev)
1147{
1148 struct omap_des_dev *dd = platform_get_drvdata(pdev);
1149 int i, j;
1150
1151 if (!dd)
1152 return -ENODEV;
1153
1154 spin_lock(&list_lock);
1155 list_del(&dd->list);
1156 spin_unlock(&list_lock);
1157
1158 for (i = dd->pdata->algs_info_size - 1; i >= 0; i--)
1159 for (j = dd->pdata->algs_info[i].registered - 1; j >= 0; j--)
1160 crypto_unregister_alg(
1161 &dd->pdata->algs_info[i].algs_list[j]);
1162
1163 tasklet_kill(&dd->done_task);
Joel Fernandese91aa9d2014-02-14 10:49:10 -06001164 omap_des_dma_cleanup(dd);
1165 pm_runtime_disable(dd->dev);
1166 dd = NULL;
1167
1168 return 0;
1169}
1170
1171#ifdef CONFIG_PM_SLEEP
1172static int omap_des_suspend(struct device *dev)
1173{
1174 pm_runtime_put_sync(dev);
1175 return 0;
1176}
1177
1178static int omap_des_resume(struct device *dev)
1179{
Nishanth Menonf51f5932014-04-15 11:58:31 -05001180 int err;
1181
1182 err = pm_runtime_get_sync(dev);
1183 if (err < 0) {
1184 pm_runtime_put_noidle(dev);
1185 dev_err(dev, "%s: failed to get_sync(%d)\n", __func__, err);
1186 return err;
1187 }
Joel Fernandese91aa9d2014-02-14 10:49:10 -06001188 return 0;
1189}
1190#endif
1191
Jingoo Hane78f9192014-02-27 20:32:35 +09001192static SIMPLE_DEV_PM_OPS(omap_des_pm_ops, omap_des_suspend, omap_des_resume);
Joel Fernandese91aa9d2014-02-14 10:49:10 -06001193
1194static struct platform_driver omap_des_driver = {
1195 .probe = omap_des_probe,
1196 .remove = omap_des_remove,
1197 .driver = {
1198 .name = "omap-des",
Joel Fernandese91aa9d2014-02-14 10:49:10 -06001199 .pm = &omap_des_pm_ops,
1200 .of_match_table = of_match_ptr(omap_des_of_match),
1201 },
1202};
1203
1204module_platform_driver(omap_des_driver);
1205
1206MODULE_DESCRIPTION("OMAP DES hw acceleration support.");
1207MODULE_LICENSE("GPL v2");
1208MODULE_AUTHOR("Joel Fernandes <joelf@ti.com>");