blob: 04344c14180c0b7ab8ab16ba5ad5df7b1bd09f22 [file] [log] [blame]
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001/*
2 * xHCI host controller driver
3 *
4 * Copyright (C) 2008 Intel Corp.
5 *
6 * Author: Sarah Sharp
7 * Some code borrowed from the Linux EHCI driver.
8 *
9 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License version 2 as
11 * published by the Free Software Foundation.
12 *
13 * This program is distributed in the hope that it will be useful, but
14 * WITHOUT ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
15 * or FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
16 * for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software Foundation,
20 * Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
21 */
22
Mathias Nymanddba5cd2014-05-08 19:26:00 +030023
24#include <linux/slab.h>
Sarah Sharp0f2a7932009-04-27 19:57:12 -070025#include <asm/unaligned.h>
26
27#include "xhci.h"
Xenia Ragiadakou4bdfe4c2013-08-06 07:52:45 +030028#include "xhci-trace.h"
Sarah Sharp0f2a7932009-04-27 19:57:12 -070029
Andiry Xu9777e3c2010-10-14 07:23:03 -070030#define PORT_WAKE_BITS (PORT_WKOC_E | PORT_WKDISC_E | PORT_WKCONN_E)
31#define PORT_RWC_BITS (PORT_CSC | PORT_PEC | PORT_WRC | PORT_OCC | \
32 PORT_RC | PORT_PLC | PORT_PE)
33
Mathias Nyman5693e0b2015-10-01 18:40:35 +030034/* USB 3 BOS descriptor and a capability descriptors, combined.
35 * Fields will be adjusted and added later in xhci_create_usb3_bos_desc()
36 */
Sarah Sharp48e82362011-10-06 11:54:23 -070037static u8 usb_bos_descriptor [] = {
38 USB_DT_BOS_SIZE, /* __u8 bLength, 5 bytes */
39 USB_DT_BOS, /* __u8 bDescriptorType */
40 0x0F, 0x00, /* __le16 wTotalLength, 15 bytes */
41 0x1, /* __u8 bNumDeviceCaps */
Mathias Nyman5693e0b2015-10-01 18:40:35 +030042 /* First device capability, SuperSpeed */
Sarah Sharp48e82362011-10-06 11:54:23 -070043 USB_DT_USB_SS_CAP_SIZE, /* __u8 bLength, 10 bytes */
44 USB_DT_DEVICE_CAPABILITY, /* Device Capability */
45 USB_SS_CAP_TYPE, /* bDevCapabilityType, SUPERSPEED_USB */
46 0x00, /* bmAttributes, LTM off by default */
47 USB_5GBPS_OPERATION, 0x00, /* wSpeedsSupported, 5Gbps only */
48 0x03, /* bFunctionalitySupport,
49 USB 3.0 speed only */
50 0x00, /* bU1DevExitLat, set later. */
Mathias Nyman5693e0b2015-10-01 18:40:35 +030051 0x00, 0x00, /* __le16 bU2DevExitLat, set later. */
52 /* Second device capability, SuperSpeedPlus */
Mathias Nyman5da665f2016-01-25 15:30:46 +020053 0x1c, /* bLength 28, will be adjusted later */
Mathias Nyman5693e0b2015-10-01 18:40:35 +030054 USB_DT_DEVICE_CAPABILITY, /* Device Capability */
55 USB_SSP_CAP_TYPE, /* bDevCapabilityType SUPERSPEED_PLUS */
56 0x00, /* bReserved 0 */
Mathias Nyman5da665f2016-01-25 15:30:46 +020057 0x23, 0x00, 0x00, 0x00, /* bmAttributes, SSAC=3 SSIC=1 */
58 0x01, 0x00, /* wFunctionalitySupport */
Mathias Nyman5693e0b2015-10-01 18:40:35 +030059 0x00, 0x00, /* wReserved 0 */
Mathias Nyman5da665f2016-01-25 15:30:46 +020060 /* Default Sublink Speed Attributes, overwrite if custom PSI exists */
61 0x34, 0x00, 0x05, 0x00, /* 5Gbps, symmetric, rx, ID = 4 */
62 0xb4, 0x00, 0x05, 0x00, /* 5Gbps, symmetric, tx, ID = 4 */
63 0x35, 0x40, 0x0a, 0x00, /* 10Gbps, SSP, symmetric, rx, ID = 5 */
64 0xb5, 0x40, 0x0a, 0x00, /* 10Gbps, SSP, symmetric, tx, ID = 5 */
Sarah Sharp48e82362011-10-06 11:54:23 -070065};
66
Mathias Nyman5693e0b2015-10-01 18:40:35 +030067static int xhci_create_usb3_bos_desc(struct xhci_hcd *xhci, char *buf,
68 u16 wLength)
69{
70 int i, ssa_count;
71 u32 temp;
72 u16 desc_size, ssp_cap_size, ssa_size = 0;
73 bool usb3_1 = false;
74
75 desc_size = USB_DT_BOS_SIZE + USB_DT_USB_SS_CAP_SIZE;
76 ssp_cap_size = sizeof(usb_bos_descriptor) - desc_size;
77
78 /* does xhci support USB 3.1 Enhanced SuperSpeed */
Mathias Nyman5da665f2016-01-25 15:30:46 +020079 if (xhci->usb3_rhub.min_rev >= 0x01) {
80 /* does xhci provide a PSI table for SSA speed attributes? */
81 if (xhci->usb3_rhub.psi_count) {
82 /* two SSA entries for each unique PSI ID, RX and TX */
83 ssa_count = xhci->usb3_rhub.psi_uid_count * 2;
84 ssa_size = ssa_count * sizeof(u32);
85 ssp_cap_size -= 16; /* skip copying the default SSA */
86 }
Mathias Nyman5693e0b2015-10-01 18:40:35 +030087 desc_size += ssp_cap_size;
88 usb3_1 = true;
89 }
90 memcpy(buf, &usb_bos_descriptor, min(desc_size, wLength));
91
92 if (usb3_1) {
93 /* modify bos descriptor bNumDeviceCaps and wTotalLength */
94 buf[4] += 1;
95 put_unaligned_le16(desc_size + ssa_size, &buf[2]);
96 }
97
98 if (wLength < USB_DT_BOS_SIZE + USB_DT_USB_SS_CAP_SIZE)
99 return wLength;
100
101 /* Indicate whether the host has LTM support. */
102 temp = readl(&xhci->cap_regs->hcc_params);
103 if (HCC_LTC(temp))
104 buf[8] |= USB_LTM_SUPPORT;
105
106 /* Set the U1 and U2 exit latencies. */
107 if ((xhci->quirks & XHCI_LPM_SUPPORT)) {
108 temp = readl(&xhci->cap_regs->hcs_params3);
109 buf[12] = HCS_U1_LATENCY(temp);
110 put_unaligned_le16(HCS_U2_LATENCY(temp), &buf[13]);
111 }
112
Mathias Nyman5da665f2016-01-25 15:30:46 +0200113 /* If PSI table exists, add the custom speed attributes from it */
114 if (usb3_1 && xhci->usb3_rhub.psi_count) {
Mathias Nyman5693e0b2015-10-01 18:40:35 +0300115 u32 ssp_cap_base, bm_attrib, psi;
116 int offset;
117
118 ssp_cap_base = USB_DT_BOS_SIZE + USB_DT_USB_SS_CAP_SIZE;
119
120 if (wLength < desc_size)
121 return wLength;
122 buf[ssp_cap_base] = ssp_cap_size + ssa_size;
123
124 /* attribute count SSAC bits 4:0 and ID count SSIC bits 8:5 */
125 bm_attrib = (ssa_count - 1) & 0x1f;
126 bm_attrib |= (xhci->usb3_rhub.psi_uid_count - 1) << 5;
127 put_unaligned_le32(bm_attrib, &buf[ssp_cap_base + 4]);
128
129 if (wLength < desc_size + ssa_size)
130 return wLength;
131 /*
132 * Create the Sublink Speed Attributes (SSA) array.
133 * The xhci PSI field and USB 3.1 SSA fields are very similar,
134 * but link type bits 7:6 differ for values 01b and 10b.
135 * xhci has also only one PSI entry for a symmetric link when
136 * USB 3.1 requires two SSA entries (RX and TX) for every link
137 */
138 offset = desc_size;
139 for (i = 0; i < xhci->usb3_rhub.psi_count; i++) {
140 psi = xhci->usb3_rhub.psi[i];
141 psi &= ~USB_SSP_SUBLINK_SPEED_RSVD;
142 if ((psi & PLT_MASK) == PLT_SYM) {
143 /* Symmetric, create SSA RX and TX from one PSI entry */
144 put_unaligned_le32(psi, &buf[offset]);
145 psi |= 1 << 7; /* turn entry to TX */
146 offset += 4;
147 if (offset >= desc_size + ssa_size)
148 return desc_size + ssa_size;
149 } else if ((psi & PLT_MASK) == PLT_ASYM_RX) {
150 /* Asymetric RX, flip bits 7:6 for SSA */
151 psi ^= PLT_MASK;
152 }
153 put_unaligned_le32(psi, &buf[offset]);
154 offset += 4;
155 if (offset >= desc_size + ssa_size)
156 return desc_size + ssa_size;
157 }
158 }
159 /* ssa_size is 0 for other than usb 3.1 hosts */
160 return desc_size + ssa_size;
161}
Sarah Sharp48e82362011-10-06 11:54:23 -0700162
Sarah Sharp4bbb0ac2010-11-29 16:14:37 -0800163static void xhci_common_hub_descriptor(struct xhci_hcd *xhci,
164 struct usb_hub_descriptor *desc, int ports)
Sarah Sharp0f2a7932009-04-27 19:57:12 -0700165{
Sarah Sharp0f2a7932009-04-27 19:57:12 -0700166 u16 temp;
167
Sarah Sharp0f2a7932009-04-27 19:57:12 -0700168 desc->bPwrOn2PwrGood = 10; /* xhci section 5.4.9 says 20ms max */
169 desc->bHubContrCurrent = 0;
170
171 desc->bNbrPorts = ports;
Sarah Sharp0f2a7932009-04-27 19:57:12 -0700172 temp = 0;
Aman Deepc8421142011-11-22 19:33:36 +0530173 /* Bits 1:0 - support per-port power switching, or power always on */
Sarah Sharp0f2a7932009-04-27 19:57:12 -0700174 if (HCC_PPC(xhci->hcc_params))
Aman Deepc8421142011-11-22 19:33:36 +0530175 temp |= HUB_CHAR_INDV_PORT_LPSM;
Sarah Sharp0f2a7932009-04-27 19:57:12 -0700176 else
Aman Deepc8421142011-11-22 19:33:36 +0530177 temp |= HUB_CHAR_NO_LPSM;
Sarah Sharp0f2a7932009-04-27 19:57:12 -0700178 /* Bit 2 - root hubs are not part of a compound device */
179 /* Bits 4:3 - individual port over current protection */
Aman Deepc8421142011-11-22 19:33:36 +0530180 temp |= HUB_CHAR_INDV_PORT_OCPM;
Sarah Sharp0f2a7932009-04-27 19:57:12 -0700181 /* Bits 6:5 - no TTs in root ports */
182 /* Bit 7 - no port indicators */
Matt Evans28ccd292011-03-29 13:40:46 +1100183 desc->wHubCharacteristics = cpu_to_le16(temp);
Sarah Sharp0f2a7932009-04-27 19:57:12 -0700184}
185
Sarah Sharp4bbb0ac2010-11-29 16:14:37 -0800186/* Fill in the USB 2.0 roothub descriptor */
187static void xhci_usb2_hub_descriptor(struct usb_hcd *hcd, struct xhci_hcd *xhci,
188 struct usb_hub_descriptor *desc)
189{
190 int ports;
191 u16 temp;
192 __u8 port_removable[(USB_MAXCHILDREN + 1 + 7) / 8];
193 u32 portsc;
194 unsigned int i;
195
196 ports = xhci->num_usb2_ports;
197
198 xhci_common_hub_descriptor(xhci, desc, ports);
Aman Deepc8421142011-11-22 19:33:36 +0530199 desc->bDescriptorType = USB_DT_HUB;
Sarah Sharp4bbb0ac2010-11-29 16:14:37 -0800200 temp = 1 + (ports / 8);
Aman Deepc8421142011-11-22 19:33:36 +0530201 desc->bDescLength = USB_DT_HUB_NONVAR_SIZE + 2 * temp;
Sarah Sharp4bbb0ac2010-11-29 16:14:37 -0800202
203 /* The Device Removable bits are reported on a byte granularity.
204 * If the port doesn't exist within that byte, the bit is set to 0.
205 */
206 memset(port_removable, 0, sizeof(port_removable));
207 for (i = 0; i < ports; i++) {
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +0200208 portsc = readl(xhci->usb2_ports[i]);
Sarah Sharp4bbb0ac2010-11-29 16:14:37 -0800209 /* If a device is removable, PORTSC reports a 0, same as in the
210 * hub descriptor DeviceRemovable bits.
211 */
212 if (portsc & PORT_DEV_REMOVE)
213 /* This math is hairy because bit 0 of DeviceRemovable
214 * is reserved, and bit 1 is for port 1, etc.
215 */
216 port_removable[(i + 1) / 8] |= 1 << ((i + 1) % 8);
217 }
218
219 /* ch11.h defines a hub descriptor that has room for USB_MAXCHILDREN
220 * ports on it. The USB 2.0 specification says that there are two
221 * variable length fields at the end of the hub descriptor:
222 * DeviceRemovable and PortPwrCtrlMask. But since we can have less than
223 * USB_MAXCHILDREN ports, we may need to use the DeviceRemovable array
224 * to set PortPwrCtrlMask bits. PortPwrCtrlMask must always be set to
225 * 0xFF, so we initialize the both arrays (DeviceRemovable and
226 * PortPwrCtrlMask) to 0xFF. Then we set the DeviceRemovable for each
227 * set of ports that actually exist.
228 */
229 memset(desc->u.hs.DeviceRemovable, 0xff,
230 sizeof(desc->u.hs.DeviceRemovable));
231 memset(desc->u.hs.PortPwrCtrlMask, 0xff,
232 sizeof(desc->u.hs.PortPwrCtrlMask));
233
234 for (i = 0; i < (ports + 1 + 7) / 8; i++)
235 memset(&desc->u.hs.DeviceRemovable[i], port_removable[i],
236 sizeof(__u8));
237}
238
239/* Fill in the USB 3.0 roothub descriptor */
240static void xhci_usb3_hub_descriptor(struct usb_hcd *hcd, struct xhci_hcd *xhci,
241 struct usb_hub_descriptor *desc)
242{
243 int ports;
244 u16 port_removable;
245 u32 portsc;
246 unsigned int i;
247
248 ports = xhci->num_usb3_ports;
249 xhci_common_hub_descriptor(xhci, desc, ports);
Aman Deepc8421142011-11-22 19:33:36 +0530250 desc->bDescriptorType = USB_DT_SS_HUB;
251 desc->bDescLength = USB_DT_SS_HUB_SIZE;
Sarah Sharp4bbb0ac2010-11-29 16:14:37 -0800252
253 /* header decode latency should be zero for roothubs,
254 * see section 4.23.5.2.
255 */
256 desc->u.ss.bHubHdrDecLat = 0;
257 desc->u.ss.wHubDelay = 0;
258
259 port_removable = 0;
260 /* bit 0 is reserved, bit 1 is for port 1, etc. */
261 for (i = 0; i < ports; i++) {
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +0200262 portsc = readl(xhci->usb3_ports[i]);
Sarah Sharp4bbb0ac2010-11-29 16:14:37 -0800263 if (portsc & PORT_DEV_REMOVE)
264 port_removable |= 1 << (i + 1);
265 }
Lan Tianyu27c411c2012-10-15 15:38:35 +0800266
267 desc->u.ss.DeviceRemovable = cpu_to_le16(port_removable);
Sarah Sharp4bbb0ac2010-11-29 16:14:37 -0800268}
269
270static void xhci_hub_descriptor(struct usb_hcd *hcd, struct xhci_hcd *xhci,
271 struct usb_hub_descriptor *desc)
272{
273
Mathias Nymanb50107b2015-10-01 18:40:38 +0300274 if (hcd->speed >= HCD_USB3)
Sarah Sharp4bbb0ac2010-11-29 16:14:37 -0800275 xhci_usb3_hub_descriptor(hcd, xhci, desc);
276 else
277 xhci_usb2_hub_descriptor(hcd, xhci, desc);
278
279}
280
Sarah Sharp0f2a7932009-04-27 19:57:12 -0700281static unsigned int xhci_port_speed(unsigned int port_status)
282{
283 if (DEV_LOWSPEED(port_status))
Alan Stern288ead42010-03-04 11:32:30 -0500284 return USB_PORT_STAT_LOW_SPEED;
Sarah Sharp0f2a7932009-04-27 19:57:12 -0700285 if (DEV_HIGHSPEED(port_status))
Alan Stern288ead42010-03-04 11:32:30 -0500286 return USB_PORT_STAT_HIGH_SPEED;
Sarah Sharp0f2a7932009-04-27 19:57:12 -0700287 /*
288 * FIXME: Yes, we should check for full speed, but the core uses that as
289 * a default in portspeed() in usb/core/hub.c (which is the only place
Alan Stern288ead42010-03-04 11:32:30 -0500290 * USB_PORT_STAT_*_SPEED is used).
Sarah Sharp0f2a7932009-04-27 19:57:12 -0700291 */
292 return 0;
293}
294
295/*
296 * These bits are Read Only (RO) and should be saved and written to the
297 * registers: 0, 3, 10:13, 30
298 * connect status, over-current status, port speed, and device removable.
299 * connect status and port speed are also sticky - meaning they're in
300 * the AUX well and they aren't changed by a hot, warm, or cold reset.
301 */
302#define XHCI_PORT_RO ((1<<0) | (1<<3) | (0xf<<10) | (1<<30))
303/*
304 * These bits are RW; writing a 0 clears the bit, writing a 1 sets the bit:
305 * bits 5:8, 9, 14:15, 25:27
306 * link state, port power, port indicator state, "wake on" enable state
307 */
308#define XHCI_PORT_RWS ((0xf<<5) | (1<<9) | (0x3<<14) | (0x7<<25))
309/*
310 * These bits are RW; writing a 1 sets the bit, writing a 0 has no effect:
311 * bit 4 (port reset)
312 */
313#define XHCI_PORT_RW1S ((1<<4))
314/*
315 * These bits are RW; writing a 1 clears the bit, writing a 0 has no effect:
316 * bits 1, 17, 18, 19, 20, 21, 22, 23
317 * port enable/disable, and
318 * change bits: connect, PED, warm port reset changed (reserved zero for USB 2.0 ports),
319 * over-current, reset, link state, and L1 change
320 */
321#define XHCI_PORT_RW1CS ((1<<1) | (0x7f<<17))
322/*
323 * Bit 16 is RW, and writing a '1' to it causes the link state control to be
324 * latched in
325 */
326#define XHCI_PORT_RW ((1<<16))
327/*
328 * These bits are Reserved Zero (RsvdZ) and zero should be written to them:
329 * bits 2, 24, 28:31
330 */
331#define XHCI_PORT_RZ ((1<<2) | (1<<24) | (0xf<<28))
332
333/*
334 * Given a port state, this function returns a value that would result in the
335 * port being in the same state, if the value was written to the port status
336 * control register.
337 * Save Read Only (RO) bits and save read/write bits where
338 * writing a 0 clears the bit and writing a 1 sets the bit (RWS).
339 * For all other types (RW1S, RW1CS, RW, and RZ), writing a '0' has no effect.
340 */
Andiry Xu56192532010-10-14 07:23:00 -0700341u32 xhci_port_state_to_neutral(u32 state)
Sarah Sharp0f2a7932009-04-27 19:57:12 -0700342{
343 /* Save read-only status and port state */
344 return (state & XHCI_PORT_RO) | (state & XHCI_PORT_RWS);
345}
346
Andiry Xube88fe42010-10-14 07:22:57 -0700347/*
348 * find slot id based on port number.
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -0800349 * @port: The one-based port number from one of the two split roothubs.
Andiry Xube88fe42010-10-14 07:22:57 -0700350 */
Sarah Sharp52336302010-12-16 10:49:09 -0800351int xhci_find_slot_id_by_port(struct usb_hcd *hcd, struct xhci_hcd *xhci,
352 u16 port)
Andiry Xube88fe42010-10-14 07:22:57 -0700353{
354 int slot_id;
355 int i;
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -0800356 enum usb_device_speed speed;
Andiry Xube88fe42010-10-14 07:22:57 -0700357
358 slot_id = 0;
359 for (i = 0; i < MAX_HC_SLOTS; i++) {
360 if (!xhci->devs[i])
361 continue;
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -0800362 speed = xhci->devs[i]->udev->speed;
Mathias Nymanb50107b2015-10-01 18:40:38 +0300363 if (((speed >= USB_SPEED_SUPER) == (hcd->speed >= HCD_USB3))
Sarah Sharpfe301822011-09-02 11:05:41 -0700364 && xhci->devs[i]->fake_port == port) {
Andiry Xube88fe42010-10-14 07:22:57 -0700365 slot_id = i;
366 break;
367 }
368 }
369
370 return slot_id;
371}
372
373/*
374 * Stop device
375 * It issues stop endpoint command for EP 0 to 30. And wait the last command
376 * to complete.
377 * suspend will set to 1, if suspend bit need to set in command.
378 */
379static int xhci_stop_device(struct xhci_hcd *xhci, int slot_id, int suspend)
380{
381 struct xhci_virt_device *virt_dev;
382 struct xhci_command *cmd;
383 unsigned long flags;
Andiry Xube88fe42010-10-14 07:22:57 -0700384 int ret;
385 int i;
386
387 ret = 0;
388 virt_dev = xhci->devs[slot_id];
Jim Lin88716a92016-08-16 10:18:05 +0300389 if (!virt_dev)
390 return -ENODEV;
391
Felipe Balbia711ede2017-01-23 14:20:23 +0200392 trace_xhci_stop_device(virt_dev);
393
Andiry Xube88fe42010-10-14 07:22:57 -0700394 cmd = xhci_alloc_command(xhci, false, true, GFP_NOIO);
395 if (!cmd) {
396 xhci_dbg(xhci, "Couldn't allocate command structure.\n");
397 return -ENOMEM;
398 }
399
400 spin_lock_irqsave(&xhci->lock, flags);
401 for (i = LAST_EP_INDEX; i > 0; i--) {
Mathias Nymanddba5cd2014-05-08 19:26:00 +0300402 if (virt_dev->eps[i].ring && virt_dev->eps[i].ring->dequeue) {
403 struct xhci_command *command;
404 command = xhci_alloc_command(xhci, false, false,
Mathias Nymanbe3de322014-06-10 11:27:41 +0300405 GFP_NOWAIT);
Mathias Nymanddba5cd2014-05-08 19:26:00 +0300406 if (!command) {
407 spin_unlock_irqrestore(&xhci->lock, flags);
408 xhci_free_command(xhci, cmd);
409 return -ENOMEM;
410
411 }
412 xhci_queue_stop_endpoint(xhci, command, slot_id, i,
413 suspend);
414 }
Andiry Xube88fe42010-10-14 07:22:57 -0700415 }
Mathias Nymanddba5cd2014-05-08 19:26:00 +0300416 xhci_queue_stop_endpoint(xhci, cmd, slot_id, 0, suspend);
Andiry Xube88fe42010-10-14 07:22:57 -0700417 xhci_ring_cmd_db(xhci);
418 spin_unlock_irqrestore(&xhci->lock, flags);
419
420 /* Wait for last stop endpoint command to finish */
Mathias Nymanc311e392014-05-08 19:26:03 +0300421 wait_for_completion(cmd->completion);
422
Felipe Balbi0b7c1052017-01-23 14:20:06 +0200423 if (cmd->status == COMP_COMMAND_ABORTED ||
424 cmd->status == COMP_STOPPED) {
Mathias Nymanc311e392014-05-08 19:26:03 +0300425 xhci_warn(xhci, "Timeout while waiting for stop endpoint command\n");
Andiry Xube88fe42010-10-14 07:22:57 -0700426 ret = -ETIME;
Andiry Xube88fe42010-10-14 07:22:57 -0700427 }
Andiry Xube88fe42010-10-14 07:22:57 -0700428 xhci_free_command(xhci, cmd);
429 return ret;
430}
431
432/*
433 * Ring device, it rings the all doorbells unconditionally.
434 */
Andiry Xu56192532010-10-14 07:23:00 -0700435void xhci_ring_device(struct xhci_hcd *xhci, int slot_id)
Andiry Xube88fe42010-10-14 07:22:57 -0700436{
Hans de Goedeb7f96962014-08-20 16:41:56 +0300437 int i, s;
438 struct xhci_virt_ep *ep;
Andiry Xube88fe42010-10-14 07:22:57 -0700439
Hans de Goedeb7f96962014-08-20 16:41:56 +0300440 for (i = 0; i < LAST_EP_INDEX + 1; i++) {
441 ep = &xhci->devs[slot_id]->eps[i];
442
443 if (ep->ep_state & EP_HAS_STREAMS) {
444 for (s = 1; s < ep->stream_info->num_streams; s++)
445 xhci_ring_ep_doorbell(xhci, slot_id, i, s);
446 } else if (ep->ring && ep->ring->dequeue) {
Andiry Xube88fe42010-10-14 07:22:57 -0700447 xhci_ring_ep_doorbell(xhci, slot_id, i, 0);
Hans de Goedeb7f96962014-08-20 16:41:56 +0300448 }
449 }
Andiry Xube88fe42010-10-14 07:22:57 -0700450
451 return;
452}
453
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -0800454static void xhci_disable_port(struct usb_hcd *hcd, struct xhci_hcd *xhci,
Matt Evans28ccd292011-03-29 13:40:46 +1100455 u16 wIndex, __le32 __iomem *addr, u32 port_status)
Sarah Sharp6219c0472009-12-09 15:59:11 -0800456{
Sarah Sharp6dd0a3a72010-11-16 15:58:52 -0800457 /* Don't allow the USB core to disable SuperSpeed ports. */
Mathias Nymanb50107b2015-10-01 18:40:38 +0300458 if (hcd->speed >= HCD_USB3) {
Sarah Sharp6dd0a3a72010-11-16 15:58:52 -0800459 xhci_dbg(xhci, "Ignoring request to disable "
460 "SuperSpeed port.\n");
461 return;
462 }
463
Felipe Balbi41135de2017-01-23 14:19:58 +0200464 if (xhci->quirks & XHCI_BROKEN_PORT_PED) {
465 xhci_dbg(xhci,
466 "Broken Port Enabled/Disabled, ignoring port disable request.\n");
467 return;
468 }
469
Sarah Sharp6219c0472009-12-09 15:59:11 -0800470 /* Write 1 to disable the port */
Xenia Ragiadakou204b7792013-11-15 05:34:07 +0200471 writel(port_status | PORT_PE, addr);
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +0200472 port_status = readl(addr);
Sarah Sharp6219c0472009-12-09 15:59:11 -0800473 xhci_dbg(xhci, "disable port, actual port %d status = 0x%x\n",
474 wIndex, port_status);
475}
476
Sarah Sharp34fb5622009-12-09 15:59:08 -0800477static void xhci_clear_port_change_bit(struct xhci_hcd *xhci, u16 wValue,
Matt Evans28ccd292011-03-29 13:40:46 +1100478 u16 wIndex, __le32 __iomem *addr, u32 port_status)
Sarah Sharp34fb5622009-12-09 15:59:08 -0800479{
480 char *port_change_bit;
481 u32 status;
482
483 switch (wValue) {
484 case USB_PORT_FEAT_C_RESET:
485 status = PORT_RC;
486 port_change_bit = "reset";
487 break;
Andiry Xua11496e2011-04-27 18:07:29 +0800488 case USB_PORT_FEAT_C_BH_PORT_RESET:
489 status = PORT_WRC;
490 port_change_bit = "warm(BH) reset";
491 break;
Sarah Sharp34fb5622009-12-09 15:59:08 -0800492 case USB_PORT_FEAT_C_CONNECTION:
493 status = PORT_CSC;
494 port_change_bit = "connect";
495 break;
496 case USB_PORT_FEAT_C_OVER_CURRENT:
497 status = PORT_OCC;
498 port_change_bit = "over-current";
499 break;
Sarah Sharp6219c0472009-12-09 15:59:11 -0800500 case USB_PORT_FEAT_C_ENABLE:
501 status = PORT_PEC;
502 port_change_bit = "enable/disable";
503 break;
Andiry Xube88fe42010-10-14 07:22:57 -0700504 case USB_PORT_FEAT_C_SUSPEND:
505 status = PORT_PLC;
506 port_change_bit = "suspend/resume";
507 break;
Andiry Xu85387c02011-04-27 18:07:35 +0800508 case USB_PORT_FEAT_C_PORT_LINK_STATE:
509 status = PORT_PLC;
510 port_change_bit = "link state";
511 break;
Lu Baolu94251832015-03-23 18:27:41 +0200512 case USB_PORT_FEAT_C_PORT_CONFIG_ERROR:
513 status = PORT_CEC;
514 port_change_bit = "config error";
515 break;
Sarah Sharp34fb5622009-12-09 15:59:08 -0800516 default:
517 /* Should never happen */
518 return;
519 }
520 /* Change bits are all write 1 to clear */
Xenia Ragiadakou204b7792013-11-15 05:34:07 +0200521 writel(port_status | status, addr);
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +0200522 port_status = readl(addr);
Sarah Sharp34fb5622009-12-09 15:59:08 -0800523 xhci_dbg(xhci, "clear port %s change, actual port %d status = 0x%x\n",
524 port_change_bit, wIndex, port_status);
525}
526
huajun lia0885922011-05-03 21:11:00 +0800527static int xhci_get_ports(struct usb_hcd *hcd, __le32 __iomem ***port_array)
528{
529 int max_ports;
530 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
531
Mathias Nymanb50107b2015-10-01 18:40:38 +0300532 if (hcd->speed >= HCD_USB3) {
huajun lia0885922011-05-03 21:11:00 +0800533 max_ports = xhci->num_usb3_ports;
534 *port_array = xhci->usb3_ports;
535 } else {
536 max_ports = xhci->num_usb2_ports;
537 *port_array = xhci->usb2_ports;
538 }
539
540 return max_ports;
541}
542
Guoqing Zhanga6ff6cb2017-04-07 17:56:51 +0300543static __le32 __iomem *xhci_get_port_io_addr(struct usb_hcd *hcd, int index)
544{
545 __le32 __iomem **port_array;
546
547 xhci_get_ports(hcd, &port_array);
548 return port_array[index];
549}
550
551/*
552 * xhci_set_port_power() must be called with xhci->lock held.
553 * It will release and re-aquire the lock while calling ACPI
554 * method.
555 */
556static void xhci_set_port_power(struct xhci_hcd *xhci, struct usb_hcd *hcd,
557 u16 index, bool on)
558{
559 __le32 __iomem *addr;
560 u32 temp;
561 unsigned long flags = 0;
562
563 addr = xhci_get_port_io_addr(hcd, index);
564 temp = readl(addr);
565 temp = xhci_port_state_to_neutral(temp);
566 if (on) {
567 /* Power on */
568 writel(temp | PORT_POWER, addr);
569 temp = readl(addr);
570 xhci_dbg(xhci, "set port power, actual port %d status = 0x%x\n",
571 index, temp);
572 } else {
573 /* Power off */
574 writel(temp & ~PORT_POWER, addr);
575 }
576
577 spin_unlock_irqrestore(&xhci->lock, flags);
578 temp = usb_acpi_power_manageable(hcd->self.root_hub,
579 index);
580 if (temp)
581 usb_acpi_set_power_state(hcd->self.root_hub,
582 index, on);
583 spin_lock_irqsave(&xhci->lock, flags);
584}
585
Andiry Xuc9682df2011-09-23 14:19:48 -0700586void xhci_set_link_state(struct xhci_hcd *xhci, __le32 __iomem **port_array,
587 int port_id, u32 link_state)
588{
589 u32 temp;
590
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +0200591 temp = readl(port_array[port_id]);
Andiry Xuc9682df2011-09-23 14:19:48 -0700592 temp = xhci_port_state_to_neutral(temp);
593 temp &= ~PORT_PLS_MASK;
594 temp |= PORT_LINK_STROBE | link_state;
Xenia Ragiadakou204b7792013-11-15 05:34:07 +0200595 writel(temp, port_array[port_id]);
Andiry Xuc9682df2011-09-23 14:19:48 -0700596}
597
Felipe Balbied384bd2012-08-07 14:10:03 +0300598static void xhci_set_remote_wake_mask(struct xhci_hcd *xhci,
Sarah Sharp4296c70a2012-01-06 10:34:31 -0800599 __le32 __iomem **port_array, int port_id, u16 wake_mask)
600{
601 u32 temp;
602
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +0200603 temp = readl(port_array[port_id]);
Sarah Sharp4296c70a2012-01-06 10:34:31 -0800604 temp = xhci_port_state_to_neutral(temp);
605
606 if (wake_mask & USB_PORT_FEAT_REMOTE_WAKE_CONNECT)
607 temp |= PORT_WKCONN_E;
608 else
609 temp &= ~PORT_WKCONN_E;
610
611 if (wake_mask & USB_PORT_FEAT_REMOTE_WAKE_DISCONNECT)
612 temp |= PORT_WKDISC_E;
613 else
614 temp &= ~PORT_WKDISC_E;
615
616 if (wake_mask & USB_PORT_FEAT_REMOTE_WAKE_OVER_CURRENT)
617 temp |= PORT_WKOC_E;
618 else
619 temp &= ~PORT_WKOC_E;
620
Xenia Ragiadakou204b7792013-11-15 05:34:07 +0200621 writel(temp, port_array[port_id]);
Sarah Sharp4296c70a2012-01-06 10:34:31 -0800622}
623
Andiry Xud2f52c92011-09-23 14:19:49 -0700624/* Test and clear port RWC bit */
625void xhci_test_and_clear_bit(struct xhci_hcd *xhci, __le32 __iomem **port_array,
626 int port_id, u32 port_bit)
627{
628 u32 temp;
629
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +0200630 temp = readl(port_array[port_id]);
Andiry Xud2f52c92011-09-23 14:19:49 -0700631 if (temp & port_bit) {
632 temp = xhci_port_state_to_neutral(temp);
633 temp |= port_bit;
Xenia Ragiadakou204b7792013-11-15 05:34:07 +0200634 writel(temp, port_array[port_id]);
Andiry Xud2f52c92011-09-23 14:19:49 -0700635 }
636}
637
Sarah Sharp063ebeb2013-04-02 09:23:42 -0700638/* Updates Link Status for USB 2.1 port */
639static void xhci_hub_report_usb2_link_state(u32 *status, u32 status_reg)
640{
641 if ((status_reg & PORT_PLS_MASK) == XDEV_U2)
642 *status |= USB_PORT_STAT_L1;
643}
644
Stanislaw Ledwon8bea2bd2012-06-18 15:20:00 +0200645/* Updates Link Status for super Speed port */
Felipe Balbi96908582014-08-27 16:38:04 -0500646static void xhci_hub_report_usb3_link_state(struct xhci_hcd *xhci,
647 u32 *status, u32 status_reg)
Stanislaw Ledwon8bea2bd2012-06-18 15:20:00 +0200648{
649 u32 pls = status_reg & PORT_PLS_MASK;
650
651 /* resume state is a xHCI internal state.
Zhuang Jin Can243292a2015-07-21 17:20:29 +0300652 * Do not report it to usb core, instead, pretend to be U3,
653 * thus usb core knows it's not ready for transfer
Stanislaw Ledwon8bea2bd2012-06-18 15:20:00 +0200654 */
Zhuang Jin Can243292a2015-07-21 17:20:29 +0300655 if (pls == XDEV_RESUME) {
656 *status |= USB_SS_PORT_LS_U3;
Stanislaw Ledwon8bea2bd2012-06-18 15:20:00 +0200657 return;
Zhuang Jin Can243292a2015-07-21 17:20:29 +0300658 }
Stanislaw Ledwon8bea2bd2012-06-18 15:20:00 +0200659
660 /* When the CAS bit is set then warm reset
661 * should be performed on port
662 */
663 if (status_reg & PORT_CAS) {
664 /* The CAS bit can be set while the port is
665 * in any link state.
666 * Only roothubs have CAS bit, so we
667 * pretend to be in compliance mode
668 * unless we're already in compliance
669 * or the inactive state.
670 */
671 if (pls != USB_SS_PORT_LS_COMP_MOD &&
672 pls != USB_SS_PORT_LS_SS_INACTIVE) {
673 pls = USB_SS_PORT_LS_COMP_MOD;
674 }
675 /* Return also connection bit -
676 * hub state machine resets port
677 * when this bit is set.
678 */
679 pls |= USB_PORT_STAT_CONNECTION;
Alexis R. Cortes71c731a2012-08-03 14:00:27 -0500680 } else {
681 /*
682 * If CAS bit isn't set but the Port is already at
683 * Compliance Mode, fake a connection so the USB core
684 * notices the Compliance state and resets the port.
685 * This resolves an issue generated by the SN65LVPE502CP
686 * in which sometimes the port enters compliance mode
687 * caused by a delay on the host-device negotiation.
688 */
Felipe Balbi96908582014-08-27 16:38:04 -0500689 if ((xhci->quirks & XHCI_COMP_MODE_QUIRK) &&
690 (pls == USB_SS_PORT_LS_COMP_MOD))
Alexis R. Cortes71c731a2012-08-03 14:00:27 -0500691 pls |= USB_PORT_STAT_CONNECTION;
Stanislaw Ledwon8bea2bd2012-06-18 15:20:00 +0200692 }
Alexis R. Cortes71c731a2012-08-03 14:00:27 -0500693
Stanislaw Ledwon8bea2bd2012-06-18 15:20:00 +0200694 /* update status field */
695 *status |= pls;
696}
697
Alexis R. Cortes71c731a2012-08-03 14:00:27 -0500698/*
699 * Function for Compliance Mode Quirk.
700 *
701 * This Function verifies if all xhc USB3 ports have entered U0, if so,
702 * the compliance mode timer is deleted. A port won't enter
703 * compliance mode if it has previously entered U0.
704 */
Sachin Kamat5f20cf12013-09-16 12:01:34 +0530705static void xhci_del_comp_mod_timer(struct xhci_hcd *xhci, u32 status,
706 u16 wIndex)
Alexis R. Cortes71c731a2012-08-03 14:00:27 -0500707{
708 u32 all_ports_seen_u0 = ((1 << xhci->num_usb3_ports)-1);
709 bool port_in_u0 = ((status & PORT_PLS_MASK) == XDEV_U0);
710
711 if (!(xhci->quirks & XHCI_COMP_MODE_QUIRK))
712 return;
713
714 if ((xhci->port_status_u0 != all_ports_seen_u0) && port_in_u0) {
715 xhci->port_status_u0 |= 1 << wIndex;
716 if (xhci->port_status_u0 == all_ports_seen_u0) {
717 del_timer_sync(&xhci->comp_mode_recovery_timer);
Xenia Ragiadakou4bdfe4c2013-08-06 07:52:45 +0300718 xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
719 "All USB3 ports have entered U0 already!");
720 xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
721 "Compliance Mode Recovery Timer Deleted.");
Alexis R. Cortes71c731a2012-08-03 14:00:27 -0500722 }
723 }
724}
725
Mathias Nyman395f5402015-10-01 18:40:39 +0300726static u32 xhci_get_ext_port_status(u32 raw_port_status, u32 port_li)
727{
728 u32 ext_stat = 0;
729 int speed_id;
730
731 /* only support rx and tx lane counts of 1 in usb3.1 spec */
732 speed_id = DEV_PORT_SPEED(raw_port_status);
733 ext_stat |= speed_id; /* bits 3:0, RX speed id */
734 ext_stat |= speed_id << 4; /* bits 7:4, TX speed id */
735
736 ext_stat |= PORT_RX_LANES(port_li) << 8; /* bits 11:8 Rx lane count */
737 ext_stat |= PORT_TX_LANES(port_li) << 12; /* bits 15:12 Tx lane count */
738
739 return ext_stat;
740}
741
Sarah Sharpeae5b172013-04-02 08:42:20 -0700742/*
743 * Converts a raw xHCI port status into the format that external USB 2.0 or USB
744 * 3.0 hubs use.
745 *
746 * Possible side effects:
747 * - Mark a port as being done with device resume,
748 * and ring the endpoint doorbells.
749 * - Stop the Synopsys redriver Compliance Mode polling.
Sarah Sharp8b3d4572013-08-20 08:12:12 -0700750 * - Drop and reacquire the xHCI lock, in order to wait for port resume.
Sarah Sharpeae5b172013-04-02 08:42:20 -0700751 */
752static u32 xhci_get_port_status(struct usb_hcd *hcd,
753 struct xhci_bus_state *bus_state,
754 __le32 __iomem **port_array,
Sarah Sharp8b3d4572013-08-20 08:12:12 -0700755 u16 wIndex, u32 raw_port_status,
756 unsigned long flags)
757 __releases(&xhci->lock)
758 __acquires(&xhci->lock)
Sarah Sharpeae5b172013-04-02 08:42:20 -0700759{
760 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
761 u32 status = 0;
762 int slot_id;
763
764 /* wPortChange bits */
765 if (raw_port_status & PORT_CSC)
766 status |= USB_PORT_STAT_C_CONNECTION << 16;
767 if (raw_port_status & PORT_PEC)
768 status |= USB_PORT_STAT_C_ENABLE << 16;
769 if ((raw_port_status & PORT_OCC))
770 status |= USB_PORT_STAT_C_OVERCURRENT << 16;
771 if ((raw_port_status & PORT_RC))
772 status |= USB_PORT_STAT_C_RESET << 16;
773 /* USB3.0 only */
Mathias Nymanb50107b2015-10-01 18:40:38 +0300774 if (hcd->speed >= HCD_USB3) {
Zhuang Jin Canaca3a042015-07-21 17:20:31 +0300775 /* Port link change with port in resume state should not be
776 * reported to usbcore, as this is an internal state to be
777 * handled by xhci driver. Reporting PLC to usbcore may
778 * cause usbcore clearing PLC first and port change event
779 * irq won't be generated.
780 */
781 if ((raw_port_status & PORT_PLC) &&
782 (raw_port_status & PORT_PLS_MASK) != XDEV_RESUME)
Sarah Sharpeae5b172013-04-02 08:42:20 -0700783 status |= USB_PORT_STAT_C_LINK_STATE << 16;
784 if ((raw_port_status & PORT_WRC))
785 status |= USB_PORT_STAT_C_BH_RESET << 16;
Lu Baolu94251832015-03-23 18:27:41 +0200786 if ((raw_port_status & PORT_CEC))
787 status |= USB_PORT_STAT_C_CONFIG_ERROR << 16;
Sarah Sharpeae5b172013-04-02 08:42:20 -0700788 }
789
Mathias Nymanb50107b2015-10-01 18:40:38 +0300790 if (hcd->speed < HCD_USB3) {
Sarah Sharpeae5b172013-04-02 08:42:20 -0700791 if ((raw_port_status & PORT_PLS_MASK) == XDEV_U3
792 && (raw_port_status & PORT_POWER))
793 status |= USB_PORT_STAT_SUSPEND;
794 }
795 if ((raw_port_status & PORT_PLS_MASK) == XDEV_RESUME &&
Mathias Nyman2338b9e2015-10-01 18:40:36 +0300796 !DEV_SUPERSPEED_ANY(raw_port_status)) {
Sarah Sharpeae5b172013-04-02 08:42:20 -0700797 if ((raw_port_status & PORT_RESET) ||
798 !(raw_port_status & PORT_PE))
799 return 0xffffffff;
Mathias Nymanf69115f2015-12-11 14:38:06 +0200800 /* did port event handler already start resume timing? */
801 if (!bus_state->resume_done[wIndex]) {
802 /* If not, maybe we are in a host initated resume? */
803 if (test_bit(wIndex, &bus_state->resuming_ports)) {
804 /* Host initated resume doesn't time the resume
805 * signalling using resume_done[].
806 * It manually sets RESUME state, sleeps 20ms
807 * and sets U0 state. This should probably be
808 * changed, but not right now.
809 */
810 } else {
811 /* port resume was discovered now and here,
812 * start resume timing
813 */
814 unsigned long timeout = jiffies +
815 msecs_to_jiffies(USB_RESUME_TIMEOUT);
816
817 set_bit(wIndex, &bus_state->resuming_ports);
818 bus_state->resume_done[wIndex] = timeout;
819 mod_timer(&hcd->rh_timer, timeout);
820 }
821 /* Has resume been signalled for USB_RESUME_TIME yet? */
822 } else if (time_after_eq(jiffies,
823 bus_state->resume_done[wIndex])) {
Sarah Sharp8b3d4572013-08-20 08:12:12 -0700824 int time_left;
825
Sarah Sharpeae5b172013-04-02 08:42:20 -0700826 xhci_dbg(xhci, "Resume USB2 port %d\n",
827 wIndex + 1);
828 bus_state->resume_done[wIndex] = 0;
829 clear_bit(wIndex, &bus_state->resuming_ports);
Sarah Sharp8b3d4572013-08-20 08:12:12 -0700830
831 set_bit(wIndex, &bus_state->rexit_ports);
Sarah Sharpeae5b172013-04-02 08:42:20 -0700832 xhci_set_link_state(xhci, port_array, wIndex,
833 XDEV_U0);
Sarah Sharp8b3d4572013-08-20 08:12:12 -0700834
835 spin_unlock_irqrestore(&xhci->lock, flags);
836 time_left = wait_for_completion_timeout(
837 &bus_state->rexit_done[wIndex],
838 msecs_to_jiffies(
839 XHCI_MAX_REXIT_TIMEOUT));
840 spin_lock_irqsave(&xhci->lock, flags);
841
842 if (time_left) {
843 slot_id = xhci_find_slot_id_by_port(hcd,
844 xhci, wIndex + 1);
845 if (!slot_id) {
846 xhci_dbg(xhci, "slot_id is zero\n");
847 return 0xffffffff;
848 }
849 xhci_ring_device(xhci, slot_id);
850 } else {
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +0200851 int port_status = readl(port_array[wIndex]);
Sarah Sharp8b3d4572013-08-20 08:12:12 -0700852 xhci_warn(xhci, "Port resume took longer than %i msec, port status = 0x%x\n",
853 XHCI_MAX_REXIT_TIMEOUT,
854 port_status);
855 status |= USB_PORT_STAT_SUSPEND;
856 clear_bit(wIndex, &bus_state->rexit_ports);
Sarah Sharpeae5b172013-04-02 08:42:20 -0700857 }
Sarah Sharp8b3d4572013-08-20 08:12:12 -0700858
Sarah Sharpeae5b172013-04-02 08:42:20 -0700859 bus_state->port_c_suspend |= 1 << wIndex;
860 bus_state->suspended_ports &= ~(1 << wIndex);
861 } else {
862 /*
863 * The resume has been signaling for less than
Mathias Nymanf69115f2015-12-11 14:38:06 +0200864 * USB_RESUME_TIME. Report the port status as SUSPEND,
865 * let the usbcore check port status again and clear
866 * resume signaling later.
Sarah Sharpeae5b172013-04-02 08:42:20 -0700867 */
868 status |= USB_PORT_STAT_SUSPEND;
869 }
870 }
Mathias Nymanf69115f2015-12-11 14:38:06 +0200871 /*
872 * Clear stale usb2 resume signalling variables in case port changed
873 * state during resume signalling. For example on error
874 */
875 if ((bus_state->resume_done[wIndex] ||
876 test_bit(wIndex, &bus_state->resuming_ports)) &&
877 (raw_port_status & PORT_PLS_MASK) != XDEV_U3 &&
878 (raw_port_status & PORT_PLS_MASK) != XDEV_RESUME) {
879 bus_state->resume_done[wIndex] = 0;
880 clear_bit(wIndex, &bus_state->resuming_ports);
881 }
882
883
Mathias Nymandad67d52015-11-18 10:48:22 +0200884 if ((raw_port_status & PORT_PLS_MASK) == XDEV_U0 &&
885 (raw_port_status & PORT_POWER)) {
886 if (bus_state->suspended_ports & (1 << wIndex)) {
887 bus_state->suspended_ports &= ~(1 << wIndex);
888 if (hcd->speed < HCD_USB3)
889 bus_state->port_c_suspend |= 1 << wIndex;
890 }
891 bus_state->resume_done[wIndex] = 0;
892 clear_bit(wIndex, &bus_state->resuming_ports);
Sarah Sharpeae5b172013-04-02 08:42:20 -0700893 }
894 if (raw_port_status & PORT_CONNECT) {
895 status |= USB_PORT_STAT_CONNECTION;
896 status |= xhci_port_speed(raw_port_status);
897 }
898 if (raw_port_status & PORT_PE)
899 status |= USB_PORT_STAT_ENABLE;
900 if (raw_port_status & PORT_OC)
901 status |= USB_PORT_STAT_OVERCURRENT;
902 if (raw_port_status & PORT_RESET)
903 status |= USB_PORT_STAT_RESET;
904 if (raw_port_status & PORT_POWER) {
Mathias Nymanb50107b2015-10-01 18:40:38 +0300905 if (hcd->speed >= HCD_USB3)
Sarah Sharpeae5b172013-04-02 08:42:20 -0700906 status |= USB_SS_PORT_STAT_POWER;
907 else
908 status |= USB_PORT_STAT_POWER;
909 }
Sarah Sharp063ebeb2013-04-02 09:23:42 -0700910 /* Update Port Link State */
Mathias Nymanb50107b2015-10-01 18:40:38 +0300911 if (hcd->speed >= HCD_USB3) {
Felipe Balbi96908582014-08-27 16:38:04 -0500912 xhci_hub_report_usb3_link_state(xhci, &status, raw_port_status);
Sarah Sharpeae5b172013-04-02 08:42:20 -0700913 /*
914 * Verify if all USB3 Ports Have entered U0 already.
915 * Delete Compliance Mode Timer if so.
916 */
917 xhci_del_comp_mod_timer(xhci, raw_port_status, wIndex);
Sarah Sharp063ebeb2013-04-02 09:23:42 -0700918 } else {
919 xhci_hub_report_usb2_link_state(&status, raw_port_status);
Sarah Sharpeae5b172013-04-02 08:42:20 -0700920 }
921 if (bus_state->port_c_suspend & (1 << wIndex))
Mathias Nyman5e6389f2015-11-24 13:09:46 +0200922 status |= USB_PORT_STAT_C_SUSPEND << 16;
Sarah Sharpeae5b172013-04-02 08:42:20 -0700923
924 return status;
925}
926
Sarah Sharp0f2a7932009-04-27 19:57:12 -0700927int xhci_hub_control(struct usb_hcd *hcd, u16 typeReq, u16 wValue,
928 u16 wIndex, char *buf, u16 wLength)
929{
930 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
huajun lia0885922011-05-03 21:11:00 +0800931 int max_ports;
Sarah Sharp0f2a7932009-04-27 19:57:12 -0700932 unsigned long flags;
Andiry Xuc9682df2011-09-23 14:19:48 -0700933 u32 temp, status;
Sarah Sharp0f2a7932009-04-27 19:57:12 -0700934 int retval = 0;
Matt Evans28ccd292011-03-29 13:40:46 +1100935 __le32 __iomem **port_array;
Andiry Xube88fe42010-10-14 07:22:57 -0700936 int slot_id;
Sarah Sharp20b67cf2010-12-15 12:47:14 -0800937 struct xhci_bus_state *bus_state;
Andiry Xu2c441782011-04-27 18:07:39 +0800938 u16 link_state = 0;
Sarah Sharp4296c70a2012-01-06 10:34:31 -0800939 u16 wake_mask = 0;
Sarah Sharp797b0ca2011-11-10 16:02:13 -0800940 u16 timeout = 0;
Sarah Sharp0f2a7932009-04-27 19:57:12 -0700941
huajun lia0885922011-05-03 21:11:00 +0800942 max_ports = xhci_get_ports(hcd, &port_array);
Sarah Sharp20b67cf2010-12-15 12:47:14 -0800943 bus_state = &xhci->bus_state[hcd_index(hcd)];
Sarah Sharp0f2a7932009-04-27 19:57:12 -0700944
945 spin_lock_irqsave(&xhci->lock, flags);
946 switch (typeReq) {
947 case GetHubStatus:
948 /* No power source, over-current reported per port */
949 memset(buf, 0, 4);
950 break;
951 case GetHubDescriptor:
Sarah Sharp4bbb0ac2010-11-29 16:14:37 -0800952 /* Check to make sure userspace is asking for the USB 3.0 hub
953 * descriptor for the USB 3.0 roothub. If not, we stall the
954 * endpoint, like external hubs do.
955 */
Mathias Nymanb50107b2015-10-01 18:40:38 +0300956 if (hcd->speed >= HCD_USB3 &&
Sarah Sharp4bbb0ac2010-11-29 16:14:37 -0800957 (wLength < USB_DT_SS_HUB_SIZE ||
958 wValue != (USB_DT_SS_HUB << 8))) {
959 xhci_dbg(xhci, "Wrong hub descriptor type for "
960 "USB 3.0 roothub.\n");
961 goto error;
962 }
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -0800963 xhci_hub_descriptor(hcd, xhci,
964 (struct usb_hub_descriptor *) buf);
Sarah Sharp0f2a7932009-04-27 19:57:12 -0700965 break;
Sarah Sharp48e82362011-10-06 11:54:23 -0700966 case DeviceRequest | USB_REQ_GET_DESCRIPTOR:
967 if ((wValue & 0xff00) != (USB_DT_BOS << 8))
968 goto error;
969
Mathias Nyman5693e0b2015-10-01 18:40:35 +0300970 if (hcd->speed < HCD_USB3)
Sarah Sharp48e82362011-10-06 11:54:23 -0700971 goto error;
972
Mathias Nyman5693e0b2015-10-01 18:40:35 +0300973 retval = xhci_create_usb3_bos_desc(xhci, buf, wLength);
Sarah Sharp48e82362011-10-06 11:54:23 -0700974 spin_unlock_irqrestore(&xhci->lock, flags);
Mathias Nyman5693e0b2015-10-01 18:40:35 +0300975 return retval;
Sarah Sharp0f2a7932009-04-27 19:57:12 -0700976 case GetPortStatus:
huajun lia0885922011-05-03 21:11:00 +0800977 if (!wIndex || wIndex > max_ports)
Sarah Sharp0f2a7932009-04-27 19:57:12 -0700978 goto error;
979 wIndex--;
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +0200980 temp = readl(port_array[wIndex]);
Sarah Sharpf9de8152010-10-29 14:37:23 -0700981 if (temp == 0xffffffff) {
982 retval = -ENODEV;
983 break;
984 }
Sarah Sharpeae5b172013-04-02 08:42:20 -0700985 status = xhci_get_port_status(hcd, bus_state, port_array,
Sarah Sharp8b3d4572013-08-20 08:12:12 -0700986 wIndex, temp, flags);
Sarah Sharpeae5b172013-04-02 08:42:20 -0700987 if (status == 0xffffffff)
988 goto error;
Sarah Sharp0f2a7932009-04-27 19:57:12 -0700989
Sarah Sharpeae5b172013-04-02 08:42:20 -0700990 xhci_dbg(xhci, "get port status, actual port %d status = 0x%x\n",
991 wIndex, temp);
Sarah Sharp0f2a7932009-04-27 19:57:12 -0700992 xhci_dbg(xhci, "Get port status returned 0x%x\n", status);
Sarah Sharpeae5b172013-04-02 08:42:20 -0700993
Sarah Sharp0f2a7932009-04-27 19:57:12 -0700994 put_unaligned(cpu_to_le32(status), (__le32 *) buf);
Mathias Nyman395f5402015-10-01 18:40:39 +0300995 /* if USB 3.1 extended port status return additional 4 bytes */
996 if (wValue == 0x02) {
997 u32 port_li;
998
999 if (hcd->speed < HCD_USB31 || wLength != 8) {
1000 xhci_err(xhci, "get ext port status invalid parameter\n");
1001 retval = -EINVAL;
1002 break;
1003 }
1004 port_li = readl(port_array[wIndex] + PORTLI);
1005 status = xhci_get_ext_port_status(temp, port_li);
1006 put_unaligned_le32(cpu_to_le32(status), &buf[4]);
1007 }
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001008 break;
1009 case SetPortFeature:
Andiry Xu2c441782011-04-27 18:07:39 +08001010 if (wValue == USB_PORT_FEAT_LINK_STATE)
1011 link_state = (wIndex & 0xff00) >> 3;
Sarah Sharp4296c70a2012-01-06 10:34:31 -08001012 if (wValue == USB_PORT_FEAT_REMOTE_WAKE_MASK)
1013 wake_mask = wIndex & 0xff00;
Sarah Sharp797b0ca2011-11-10 16:02:13 -08001014 /* The MSB of wIndex is the U1/U2 timeout */
1015 timeout = (wIndex & 0xff00) >> 8;
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001016 wIndex &= 0xff;
huajun lia0885922011-05-03 21:11:00 +08001017 if (!wIndex || wIndex > max_ports)
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001018 goto error;
1019 wIndex--;
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +02001020 temp = readl(port_array[wIndex]);
Sarah Sharpf9de8152010-10-29 14:37:23 -07001021 if (temp == 0xffffffff) {
1022 retval = -ENODEV;
1023 break;
1024 }
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001025 temp = xhci_port_state_to_neutral(temp);
Sarah Sharp4bbb0ac2010-11-29 16:14:37 -08001026 /* FIXME: What new port features do we need to support? */
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001027 switch (wValue) {
Andiry Xube88fe42010-10-14 07:22:57 -07001028 case USB_PORT_FEAT_SUSPEND:
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +02001029 temp = readl(port_array[wIndex]);
Andiry Xu65580b432011-09-23 14:19:52 -07001030 if ((temp & PORT_PLS_MASK) != XDEV_U0) {
1031 /* Resume the port to U0 first */
1032 xhci_set_link_state(xhci, port_array, wIndex,
1033 XDEV_U0);
1034 spin_unlock_irqrestore(&xhci->lock, flags);
1035 msleep(10);
1036 spin_lock_irqsave(&xhci->lock, flags);
1037 }
Andiry Xube88fe42010-10-14 07:22:57 -07001038 /* In spec software should not attempt to suspend
1039 * a port unless the port reports that it is in the
1040 * enabled (PED = ‘1’,PLS < ‘3’) state.
1041 */
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +02001042 temp = readl(port_array[wIndex]);
Andiry Xube88fe42010-10-14 07:22:57 -07001043 if ((temp & PORT_PE) == 0 || (temp & PORT_RESET)
1044 || (temp & PORT_PLS_MASK) >= XDEV_U3) {
Alexander Stein52c31bd2017-01-23 14:19:57 +02001045 xhci_warn(xhci, "USB core suspending device not in U0/U1/U2.\n");
Andiry Xube88fe42010-10-14 07:22:57 -07001046 goto error;
1047 }
1048
Sarah Sharp52336302010-12-16 10:49:09 -08001049 slot_id = xhci_find_slot_id_by_port(hcd, xhci,
1050 wIndex + 1);
Andiry Xube88fe42010-10-14 07:22:57 -07001051 if (!slot_id) {
1052 xhci_warn(xhci, "slot_id is zero\n");
1053 goto error;
1054 }
1055 /* unlock to execute stop endpoint commands */
1056 spin_unlock_irqrestore(&xhci->lock, flags);
1057 xhci_stop_device(xhci, slot_id, 1);
1058 spin_lock_irqsave(&xhci->lock, flags);
1059
Andiry Xuc9682df2011-09-23 14:19:48 -07001060 xhci_set_link_state(xhci, port_array, wIndex, XDEV_U3);
Andiry Xube88fe42010-10-14 07:22:57 -07001061
1062 spin_unlock_irqrestore(&xhci->lock, flags);
1063 msleep(10); /* wait device to enter */
1064 spin_lock_irqsave(&xhci->lock, flags);
1065
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +02001066 temp = readl(port_array[wIndex]);
Sarah Sharp20b67cf2010-12-15 12:47:14 -08001067 bus_state->suspended_ports |= 1 << wIndex;
Andiry Xube88fe42010-10-14 07:22:57 -07001068 break;
Andiry Xu2c441782011-04-27 18:07:39 +08001069 case USB_PORT_FEAT_LINK_STATE:
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +02001070 temp = readl(port_array[wIndex]);
Sarah Sharp41e7e052012-11-14 16:42:32 -08001071
1072 /* Disable port */
1073 if (link_state == USB_SS_PORT_LS_SS_DISABLED) {
1074 xhci_dbg(xhci, "Disable port %d\n", wIndex);
1075 temp = xhci_port_state_to_neutral(temp);
1076 /*
1077 * Clear all change bits, so that we get a new
1078 * connection event.
1079 */
1080 temp |= PORT_CSC | PORT_PEC | PORT_WRC |
1081 PORT_OCC | PORT_RC | PORT_PLC |
1082 PORT_CEC;
Xenia Ragiadakou204b7792013-11-15 05:34:07 +02001083 writel(temp | PORT_PE, port_array[wIndex]);
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +02001084 temp = readl(port_array[wIndex]);
Sarah Sharp41e7e052012-11-14 16:42:32 -08001085 break;
1086 }
1087
1088 /* Put link in RxDetect (enable port) */
1089 if (link_state == USB_SS_PORT_LS_RX_DETECT) {
1090 xhci_dbg(xhci, "Enable port %d\n", wIndex);
1091 xhci_set_link_state(xhci, port_array, wIndex,
1092 link_state);
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +02001093 temp = readl(port_array[wIndex]);
Sarah Sharp41e7e052012-11-14 16:42:32 -08001094 break;
1095 }
1096
Andiry Xu2c441782011-04-27 18:07:39 +08001097 /* Software should not attempt to set
Sarah Sharp41e7e052012-11-14 16:42:32 -08001098 * port link state above '3' (U3) and the port
Andiry Xu2c441782011-04-27 18:07:39 +08001099 * must be enabled.
1100 */
1101 if ((temp & PORT_PE) == 0 ||
Sarah Sharp41e7e052012-11-14 16:42:32 -08001102 (link_state > USB_SS_PORT_LS_U3)) {
Andiry Xu2c441782011-04-27 18:07:39 +08001103 xhci_warn(xhci, "Cannot set link state.\n");
1104 goto error;
1105 }
1106
1107 if (link_state == USB_SS_PORT_LS_U3) {
1108 slot_id = xhci_find_slot_id_by_port(hcd, xhci,
1109 wIndex + 1);
1110 if (slot_id) {
1111 /* unlock to execute stop endpoint
1112 * commands */
1113 spin_unlock_irqrestore(&xhci->lock,
1114 flags);
1115 xhci_stop_device(xhci, slot_id, 1);
1116 spin_lock_irqsave(&xhci->lock, flags);
1117 }
1118 }
1119
Andiry Xuc9682df2011-09-23 14:19:48 -07001120 xhci_set_link_state(xhci, port_array, wIndex,
1121 link_state);
Andiry Xu2c441782011-04-27 18:07:39 +08001122
1123 spin_unlock_irqrestore(&xhci->lock, flags);
1124 msleep(20); /* wait device to enter */
1125 spin_lock_irqsave(&xhci->lock, flags);
1126
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +02001127 temp = readl(port_array[wIndex]);
Andiry Xu2c441782011-04-27 18:07:39 +08001128 if (link_state == USB_SS_PORT_LS_U3)
1129 bus_state->suspended_ports |= 1 << wIndex;
1130 break;
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001131 case USB_PORT_FEAT_POWER:
1132 /*
1133 * Turn on ports, even if there isn't per-port switching.
1134 * HC will report connect events even before this is set.
Petr Mladek37ebb542014-09-19 17:32:23 +02001135 * However, hub_wq will ignore the roothub events until
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001136 * the roothub is registered.
1137 */
Guoqing Zhanga6ff6cb2017-04-07 17:56:51 +03001138 xhci_set_port_power(xhci, hcd, wIndex, true);
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001139 break;
1140 case USB_PORT_FEAT_RESET:
1141 temp = (temp | PORT_RESET);
Xenia Ragiadakou204b7792013-11-15 05:34:07 +02001142 writel(temp, port_array[wIndex]);
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001143
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +02001144 temp = readl(port_array[wIndex]);
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001145 xhci_dbg(xhci, "set port reset, actual port %d status = 0x%x\n", wIndex, temp);
1146 break;
Sarah Sharp4296c70a2012-01-06 10:34:31 -08001147 case USB_PORT_FEAT_REMOTE_WAKE_MASK:
1148 xhci_set_remote_wake_mask(xhci, port_array,
1149 wIndex, wake_mask);
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +02001150 temp = readl(port_array[wIndex]);
Sarah Sharp4296c70a2012-01-06 10:34:31 -08001151 xhci_dbg(xhci, "set port remote wake mask, "
1152 "actual port %d status = 0x%x\n",
1153 wIndex, temp);
1154 break;
Andiry Xua11496e2011-04-27 18:07:29 +08001155 case USB_PORT_FEAT_BH_PORT_RESET:
1156 temp |= PORT_WR;
Xenia Ragiadakou204b7792013-11-15 05:34:07 +02001157 writel(temp, port_array[wIndex]);
Andiry Xua11496e2011-04-27 18:07:29 +08001158
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +02001159 temp = readl(port_array[wIndex]);
Andiry Xua11496e2011-04-27 18:07:29 +08001160 break;
Sarah Sharp797b0ca2011-11-10 16:02:13 -08001161 case USB_PORT_FEAT_U1_TIMEOUT:
Mathias Nymanb50107b2015-10-01 18:40:38 +03001162 if (hcd->speed < HCD_USB3)
Sarah Sharp797b0ca2011-11-10 16:02:13 -08001163 goto error;
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +02001164 temp = readl(port_array[wIndex] + PORTPMSC);
Sarah Sharp797b0ca2011-11-10 16:02:13 -08001165 temp &= ~PORT_U1_TIMEOUT_MASK;
1166 temp |= PORT_U1_TIMEOUT(timeout);
Xenia Ragiadakou204b7792013-11-15 05:34:07 +02001167 writel(temp, port_array[wIndex] + PORTPMSC);
Sarah Sharp797b0ca2011-11-10 16:02:13 -08001168 break;
1169 case USB_PORT_FEAT_U2_TIMEOUT:
Mathias Nymanb50107b2015-10-01 18:40:38 +03001170 if (hcd->speed < HCD_USB3)
Sarah Sharp797b0ca2011-11-10 16:02:13 -08001171 goto error;
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +02001172 temp = readl(port_array[wIndex] + PORTPMSC);
Sarah Sharp797b0ca2011-11-10 16:02:13 -08001173 temp &= ~PORT_U2_TIMEOUT_MASK;
1174 temp |= PORT_U2_TIMEOUT(timeout);
Xenia Ragiadakou204b7792013-11-15 05:34:07 +02001175 writel(temp, port_array[wIndex] + PORTPMSC);
Sarah Sharp797b0ca2011-11-10 16:02:13 -08001176 break;
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001177 default:
1178 goto error;
1179 }
Sarah Sharp5308a912010-12-01 11:34:59 -08001180 /* unblock any posted writes */
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +02001181 temp = readl(port_array[wIndex]);
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001182 break;
1183 case ClearPortFeature:
huajun lia0885922011-05-03 21:11:00 +08001184 if (!wIndex || wIndex > max_ports)
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001185 goto error;
1186 wIndex--;
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +02001187 temp = readl(port_array[wIndex]);
Sarah Sharpf9de8152010-10-29 14:37:23 -07001188 if (temp == 0xffffffff) {
1189 retval = -ENODEV;
1190 break;
1191 }
Sarah Sharp4bbb0ac2010-11-29 16:14:37 -08001192 /* FIXME: What new port features do we need to support? */
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001193 temp = xhci_port_state_to_neutral(temp);
1194 switch (wValue) {
Andiry Xube88fe42010-10-14 07:22:57 -07001195 case USB_PORT_FEAT_SUSPEND:
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +02001196 temp = readl(port_array[wIndex]);
Andiry Xube88fe42010-10-14 07:22:57 -07001197 xhci_dbg(xhci, "clear USB_PORT_FEAT_SUSPEND\n");
1198 xhci_dbg(xhci, "PORTSC %04x\n", temp);
1199 if (temp & PORT_RESET)
1200 goto error;
Andiry Xu5ac04bf2011-08-03 16:46:48 +08001201 if ((temp & PORT_PLS_MASK) == XDEV_U3) {
Andiry Xube88fe42010-10-14 07:22:57 -07001202 if ((temp & PORT_PE) == 0)
1203 goto error;
Andiry Xube88fe42010-10-14 07:22:57 -07001204
Mathias Nymanf69115f2015-12-11 14:38:06 +02001205 set_bit(wIndex, &bus_state->resuming_ports);
Andiry Xuc9682df2011-09-23 14:19:48 -07001206 xhci_set_link_state(xhci, port_array, wIndex,
1207 XDEV_RESUME);
1208 spin_unlock_irqrestore(&xhci->lock, flags);
Mathias Nyman7d3b0162016-10-20 18:09:20 +03001209 msleep(USB_RESUME_TIMEOUT);
Andiry Xua7114232011-04-27 18:07:50 +08001210 spin_lock_irqsave(&xhci->lock, flags);
Andiry Xuc9682df2011-09-23 14:19:48 -07001211 xhci_set_link_state(xhci, port_array, wIndex,
1212 XDEV_U0);
Mathias Nymanf69115f2015-12-11 14:38:06 +02001213 clear_bit(wIndex, &bus_state->resuming_ports);
Andiry Xube88fe42010-10-14 07:22:57 -07001214 }
Andiry Xua7114232011-04-27 18:07:50 +08001215 bus_state->port_c_suspend |= 1 << wIndex;
Andiry Xube88fe42010-10-14 07:22:57 -07001216
Sarah Sharp52336302010-12-16 10:49:09 -08001217 slot_id = xhci_find_slot_id_by_port(hcd, xhci,
1218 wIndex + 1);
Andiry Xube88fe42010-10-14 07:22:57 -07001219 if (!slot_id) {
1220 xhci_dbg(xhci, "slot_id is zero\n");
1221 goto error;
1222 }
1223 xhci_ring_device(xhci, slot_id);
1224 break;
1225 case USB_PORT_FEAT_C_SUSPEND:
Sarah Sharp20b67cf2010-12-15 12:47:14 -08001226 bus_state->port_c_suspend &= ~(1 << wIndex);
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001227 case USB_PORT_FEAT_C_RESET:
Andiry Xua11496e2011-04-27 18:07:29 +08001228 case USB_PORT_FEAT_C_BH_PORT_RESET:
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001229 case USB_PORT_FEAT_C_CONNECTION:
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001230 case USB_PORT_FEAT_C_OVER_CURRENT:
Sarah Sharp6219c0472009-12-09 15:59:11 -08001231 case USB_PORT_FEAT_C_ENABLE:
Andiry Xu85387c02011-04-27 18:07:35 +08001232 case USB_PORT_FEAT_C_PORT_LINK_STATE:
Lu Baolu94251832015-03-23 18:27:41 +02001233 case USB_PORT_FEAT_C_PORT_CONFIG_ERROR:
Sarah Sharp34fb5622009-12-09 15:59:08 -08001234 xhci_clear_port_change_bit(xhci, wValue, wIndex,
Sarah Sharp5308a912010-12-01 11:34:59 -08001235 port_array[wIndex], temp);
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001236 break;
Sarah Sharp6219c0472009-12-09 15:59:11 -08001237 case USB_PORT_FEAT_ENABLE:
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001238 xhci_disable_port(hcd, xhci, wIndex,
Sarah Sharp5308a912010-12-01 11:34:59 -08001239 port_array[wIndex], temp);
Sarah Sharp6219c0472009-12-09 15:59:11 -08001240 break;
Lan Tianyu693d8eb2012-09-05 13:44:35 +08001241 case USB_PORT_FEAT_POWER:
Guoqing Zhanga6ff6cb2017-04-07 17:56:51 +03001242 xhci_set_port_power(xhci, hcd, wIndex, false);
Lan Tianyu693d8eb2012-09-05 13:44:35 +08001243 break;
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001244 default:
1245 goto error;
1246 }
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001247 break;
1248 default:
1249error:
1250 /* "stall" on error */
1251 retval = -EPIPE;
1252 }
1253 spin_unlock_irqrestore(&xhci->lock, flags);
1254 return retval;
1255}
1256
1257/*
1258 * Returns 0 if the status hasn't changed, or the number of bytes in buf.
1259 * Ports are 0-indexed from the HCD point of view,
1260 * and 1-indexed from the USB core pointer of view.
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001261 *
1262 * Note that the status change bits will be cleared as soon as a port status
1263 * change event is generated, so we use the saved status from that event.
1264 */
1265int xhci_hub_status_data(struct usb_hcd *hcd, char *buf)
1266{
1267 unsigned long flags;
1268 u32 temp, status;
Andiry Xu56192532010-10-14 07:23:00 -07001269 u32 mask;
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001270 int i, retval;
1271 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
huajun lia0885922011-05-03 21:11:00 +08001272 int max_ports;
Matt Evans28ccd292011-03-29 13:40:46 +11001273 __le32 __iomem **port_array;
Sarah Sharp20b67cf2010-12-15 12:47:14 -08001274 struct xhci_bus_state *bus_state;
Sarah Sharpc52804a2012-11-27 12:30:23 -08001275 bool reset_change = false;
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001276
huajun lia0885922011-05-03 21:11:00 +08001277 max_ports = xhci_get_ports(hcd, &port_array);
Sarah Sharp20b67cf2010-12-15 12:47:14 -08001278 bus_state = &xhci->bus_state[hcd_index(hcd)];
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001279
1280 /* Initial status is no changes */
huajun lia0885922011-05-03 21:11:00 +08001281 retval = (max_ports + 8) / 8;
William Gulland419a8e812010-05-12 10:20:34 -07001282 memset(buf, 0, retval);
Andiry Xuf370b992012-04-14 02:54:30 +08001283
1284 /*
1285 * Inform the usbcore about resume-in-progress by returning
1286 * a non-zero value even if there are no status changes.
1287 */
1288 status = bus_state->resuming_ports;
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001289
Lu Baolu94251832015-03-23 18:27:41 +02001290 mask = PORT_CSC | PORT_PEC | PORT_OCC | PORT_PLC | PORT_WRC | PORT_CEC;
Andiry Xu56192532010-10-14 07:23:00 -07001291
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001292 spin_lock_irqsave(&xhci->lock, flags);
1293 /* For each port, did anything change? If so, set that bit in buf. */
huajun lia0885922011-05-03 21:11:00 +08001294 for (i = 0; i < max_ports; i++) {
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +02001295 temp = readl(port_array[i]);
Sarah Sharpf9de8152010-10-29 14:37:23 -07001296 if (temp == 0xffffffff) {
1297 retval = -ENODEV;
1298 break;
1299 }
Andiry Xu56192532010-10-14 07:23:00 -07001300 if ((temp & mask) != 0 ||
Sarah Sharp20b67cf2010-12-15 12:47:14 -08001301 (bus_state->port_c_suspend & 1 << i) ||
1302 (bus_state->resume_done[i] && time_after_eq(
1303 jiffies, bus_state->resume_done[i]))) {
William Gulland419a8e812010-05-12 10:20:34 -07001304 buf[(i + 1) / 8] |= 1 << (i + 1) % 8;
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001305 status = 1;
1306 }
Sarah Sharpc52804a2012-11-27 12:30:23 -08001307 if ((temp & PORT_RC))
1308 reset_change = true;
1309 }
1310 if (!status && !reset_change) {
1311 xhci_dbg(xhci, "%s: stopping port polling.\n", __func__);
1312 clear_bit(HCD_FLAG_POLL_RH, &hcd->flags);
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001313 }
1314 spin_unlock_irqrestore(&xhci->lock, flags);
1315 return status ? retval : 0;
1316}
Andiry Xu9777e3c2010-10-14 07:23:03 -07001317
1318#ifdef CONFIG_PM
1319
1320int xhci_bus_suspend(struct usb_hcd *hcd)
1321{
1322 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
Sarah Sharp518e8482010-12-15 11:56:29 -08001323 int max_ports, port_index;
Matt Evans28ccd292011-03-29 13:40:46 +11001324 __le32 __iomem **port_array;
Sarah Sharp20b67cf2010-12-15 12:47:14 -08001325 struct xhci_bus_state *bus_state;
Andiry Xu9777e3c2010-10-14 07:23:03 -07001326 unsigned long flags;
1327
huajun lia0885922011-05-03 21:11:00 +08001328 max_ports = xhci_get_ports(hcd, &port_array);
Sarah Sharp20b67cf2010-12-15 12:47:14 -08001329 bus_state = &xhci->bus_state[hcd_index(hcd)];
Andiry Xu9777e3c2010-10-14 07:23:03 -07001330
1331 spin_lock_irqsave(&xhci->lock, flags);
1332
1333 if (hcd->self.root_hub->do_remote_wakeup) {
Zhuang Jin Canfac42712015-07-21 17:20:30 +03001334 if (bus_state->resuming_ports || /* USB2 */
1335 bus_state->port_remote_wakeup) { /* USB3 */
Andiry Xuf370b992012-04-14 02:54:30 +08001336 spin_unlock_irqrestore(&xhci->lock, flags);
Zhuang Jin Canfac42712015-07-21 17:20:30 +03001337 xhci_dbg(xhci, "suspend failed because a port is resuming\n");
Andiry Xuf370b992012-04-14 02:54:30 +08001338 return -EBUSY;
Andiry Xu9777e3c2010-10-14 07:23:03 -07001339 }
1340 }
1341
Sarah Sharp518e8482010-12-15 11:56:29 -08001342 port_index = max_ports;
Sarah Sharp20b67cf2010-12-15 12:47:14 -08001343 bus_state->bus_suspended = 0;
Sarah Sharp518e8482010-12-15 11:56:29 -08001344 while (port_index--) {
Andiry Xu9777e3c2010-10-14 07:23:03 -07001345 /* suspend the port if the port is not suspended */
Andiry Xu9777e3c2010-10-14 07:23:03 -07001346 u32 t1, t2;
1347 int slot_id;
1348
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +02001349 t1 = readl(port_array[port_index]);
Andiry Xu9777e3c2010-10-14 07:23:03 -07001350 t2 = xhci_port_state_to_neutral(t1);
1351
1352 if ((t1 & PORT_PE) && !(t1 & PORT_PLS_MASK)) {
Sarah Sharp518e8482010-12-15 11:56:29 -08001353 xhci_dbg(xhci, "port %d not suspended\n", port_index);
Sarah Sharp52336302010-12-16 10:49:09 -08001354 slot_id = xhci_find_slot_id_by_port(hcd, xhci,
Sarah Sharp518e8482010-12-15 11:56:29 -08001355 port_index + 1);
Andiry Xu9777e3c2010-10-14 07:23:03 -07001356 if (slot_id) {
1357 spin_unlock_irqrestore(&xhci->lock, flags);
1358 xhci_stop_device(xhci, slot_id, 1);
1359 spin_lock_irqsave(&xhci->lock, flags);
1360 }
1361 t2 &= ~PORT_PLS_MASK;
1362 t2 |= PORT_LINK_STROBE | XDEV_U3;
Sarah Sharp20b67cf2010-12-15 12:47:14 -08001363 set_bit(port_index, &bus_state->bus_suspended);
Andiry Xu9777e3c2010-10-14 07:23:03 -07001364 }
Sarah Sharp4296c70a2012-01-06 10:34:31 -08001365 /* USB core sets remote wake mask for USB 3.0 hubs,
Rafael J. Wysockiceb6c9c2014-11-29 23:47:05 +01001366 * including the USB 3.0 roothub, but only if CONFIG_PM
Sarah Sharp4296c70a2012-01-06 10:34:31 -08001367 * is enabled, so also enable remote wake here.
1368 */
Lu Baolu9b41ebd2014-11-18 11:27:13 +02001369 if (hcd->self.root_hub->do_remote_wakeup) {
Andiry Xu9777e3c2010-10-14 07:23:03 -07001370 if (t1 & PORT_CONNECT) {
1371 t2 |= PORT_WKOC_E | PORT_WKDISC_E;
1372 t2 &= ~PORT_WKCONN_E;
1373 } else {
1374 t2 |= PORT_WKOC_E | PORT_WKCONN_E;
1375 t2 &= ~PORT_WKDISC_E;
1376 }
1377 } else
1378 t2 &= ~PORT_WAKE_BITS;
1379
1380 t1 = xhci_port_state_to_neutral(t1);
1381 if (t1 != t2)
Xenia Ragiadakou204b7792013-11-15 05:34:07 +02001382 writel(t2, port_array[port_index]);
Andiry Xu9777e3c2010-10-14 07:23:03 -07001383 }
1384 hcd->state = HC_STATE_SUSPENDED;
Sarah Sharp20b67cf2010-12-15 12:47:14 -08001385 bus_state->next_statechange = jiffies + msecs_to_jiffies(10);
Andiry Xu9777e3c2010-10-14 07:23:03 -07001386 spin_unlock_irqrestore(&xhci->lock, flags);
1387 return 0;
1388}
1389
Mathias Nyman346e99732016-10-20 18:09:19 +03001390/*
1391 * Workaround for missing Cold Attach Status (CAS) if device re-plugged in S3.
1392 * warm reset a USB3 device stuck in polling or compliance mode after resume.
1393 * See Intel 100/c230 series PCH specification update Doc #332692-006 Errata #8
1394 */
1395static bool xhci_port_missing_cas_quirk(int port_index,
1396 __le32 __iomem **port_array)
1397{
1398 u32 portsc;
1399
1400 portsc = readl(port_array[port_index]);
1401
1402 /* if any of these are set we are not stuck */
1403 if (portsc & (PORT_CONNECT | PORT_CAS))
1404 return false;
1405
1406 if (((portsc & PORT_PLS_MASK) != XDEV_POLLING) &&
1407 ((portsc & PORT_PLS_MASK) != XDEV_COMP_MODE))
1408 return false;
1409
1410 /* clear wakeup/change bits, and do a warm port reset */
1411 portsc &= ~(PORT_RWC_BITS | PORT_CEC | PORT_WAKE_BITS);
1412 portsc |= PORT_WR;
1413 writel(portsc, port_array[port_index]);
1414 /* flush write */
1415 readl(port_array[port_index]);
1416 return true;
1417}
1418
Andiry Xu9777e3c2010-10-14 07:23:03 -07001419int xhci_bus_resume(struct usb_hcd *hcd)
1420{
1421 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
Sarah Sharp518e8482010-12-15 11:56:29 -08001422 int max_ports, port_index;
Matt Evans28ccd292011-03-29 13:40:46 +11001423 __le32 __iomem **port_array;
Sarah Sharp20b67cf2010-12-15 12:47:14 -08001424 struct xhci_bus_state *bus_state;
Andiry Xu9777e3c2010-10-14 07:23:03 -07001425 u32 temp;
1426 unsigned long flags;
Mathias Nyman41485a92015-05-29 17:01:51 +03001427 unsigned long port_was_suspended = 0;
1428 bool need_usb2_u3_exit = false;
1429 int slot_id;
1430 int sret;
Andiry Xu9777e3c2010-10-14 07:23:03 -07001431
huajun lia0885922011-05-03 21:11:00 +08001432 max_ports = xhci_get_ports(hcd, &port_array);
Sarah Sharp20b67cf2010-12-15 12:47:14 -08001433 bus_state = &xhci->bus_state[hcd_index(hcd)];
Andiry Xu9777e3c2010-10-14 07:23:03 -07001434
Sarah Sharp20b67cf2010-12-15 12:47:14 -08001435 if (time_before(jiffies, bus_state->next_statechange))
Andiry Xu9777e3c2010-10-14 07:23:03 -07001436 msleep(5);
1437
1438 spin_lock_irqsave(&xhci->lock, flags);
1439 if (!HCD_HW_ACCESSIBLE(hcd)) {
1440 spin_unlock_irqrestore(&xhci->lock, flags);
1441 return -ESHUTDOWN;
1442 }
1443
1444 /* delay the irqs */
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +02001445 temp = readl(&xhci->op_regs->command);
Andiry Xu9777e3c2010-10-14 07:23:03 -07001446 temp &= ~CMD_EIE;
Xenia Ragiadakou204b7792013-11-15 05:34:07 +02001447 writel(temp, &xhci->op_regs->command);
Andiry Xu9777e3c2010-10-14 07:23:03 -07001448
Sarah Sharp518e8482010-12-15 11:56:29 -08001449 port_index = max_ports;
1450 while (port_index--) {
Andiry Xu9777e3c2010-10-14 07:23:03 -07001451 /* Check whether need resume ports. If needed
1452 resume port and disable remote wakeup */
Andiry Xu9777e3c2010-10-14 07:23:03 -07001453 u32 temp;
Andiry Xu9777e3c2010-10-14 07:23:03 -07001454
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +02001455 temp = readl(port_array[port_index]);
Mathias Nyman346e99732016-10-20 18:09:19 +03001456
1457 /* warm reset CAS limited ports stuck in polling/compliance */
1458 if ((xhci->quirks & XHCI_MISSING_CAS) &&
1459 (hcd->speed >= HCD_USB3) &&
1460 xhci_port_missing_cas_quirk(port_index, port_array)) {
1461 xhci_dbg(xhci, "reset stuck port %d\n", port_index);
1462 continue;
1463 }
Mathias Nyman2338b9e2015-10-01 18:40:36 +03001464 if (DEV_SUPERSPEED_ANY(temp))
Andiry Xu9777e3c2010-10-14 07:23:03 -07001465 temp &= ~(PORT_RWC_BITS | PORT_CEC | PORT_WAKE_BITS);
1466 else
1467 temp &= ~(PORT_RWC_BITS | PORT_WAKE_BITS);
Sarah Sharp20b67cf2010-12-15 12:47:14 -08001468 if (test_bit(port_index, &bus_state->bus_suspended) &&
Andiry Xu9777e3c2010-10-14 07:23:03 -07001469 (temp & PORT_PLS_MASK)) {
Mathias Nyman41485a92015-05-29 17:01:51 +03001470 set_bit(port_index, &port_was_suspended);
Mathias Nyman2338b9e2015-10-01 18:40:36 +03001471 if (!DEV_SUPERSPEED_ANY(temp)) {
Andiry Xuc9682df2011-09-23 14:19:48 -07001472 xhci_set_link_state(xhci, port_array,
1473 port_index, XDEV_RESUME);
Mathias Nyman41485a92015-05-29 17:01:51 +03001474 need_usb2_u3_exit = true;
Andiry Xu9777e3c2010-10-14 07:23:03 -07001475 }
Andiry Xu9777e3c2010-10-14 07:23:03 -07001476 } else
Xenia Ragiadakou204b7792013-11-15 05:34:07 +02001477 writel(temp, port_array[port_index]);
Andiry Xu9777e3c2010-10-14 07:23:03 -07001478 }
1479
Mathias Nyman41485a92015-05-29 17:01:51 +03001480 if (need_usb2_u3_exit) {
1481 spin_unlock_irqrestore(&xhci->lock, flags);
Mathias Nyman7d3b0162016-10-20 18:09:20 +03001482 msleep(USB_RESUME_TIMEOUT);
Mathias Nyman41485a92015-05-29 17:01:51 +03001483 spin_lock_irqsave(&xhci->lock, flags);
1484 }
1485
1486 port_index = max_ports;
1487 while (port_index--) {
1488 if (!(port_was_suspended & BIT(port_index)))
1489 continue;
1490 /* Clear PLC to poll it later after XDEV_U0 */
1491 xhci_test_and_clear_bit(xhci, port_array, port_index, PORT_PLC);
1492 xhci_set_link_state(xhci, port_array, port_index, XDEV_U0);
1493 }
1494
1495 port_index = max_ports;
1496 while (port_index--) {
1497 if (!(port_was_suspended & BIT(port_index)))
1498 continue;
1499 /* Poll and Clear PLC */
1500 sret = xhci_handshake(port_array[port_index], PORT_PLC,
1501 PORT_PLC, 10 * 1000);
1502 if (sret)
1503 xhci_warn(xhci, "port %d resume PLC timeout\n",
1504 port_index);
1505 xhci_test_and_clear_bit(xhci, port_array, port_index, PORT_PLC);
1506 slot_id = xhci_find_slot_id_by_port(hcd, xhci, port_index + 1);
1507 if (slot_id)
1508 xhci_ring_device(xhci, slot_id);
1509 }
1510
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +02001511 (void) readl(&xhci->op_regs->command);
Andiry Xu9777e3c2010-10-14 07:23:03 -07001512
Sarah Sharp20b67cf2010-12-15 12:47:14 -08001513 bus_state->next_statechange = jiffies + msecs_to_jiffies(5);
Andiry Xu9777e3c2010-10-14 07:23:03 -07001514 /* re-enable irqs */
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +02001515 temp = readl(&xhci->op_regs->command);
Andiry Xu9777e3c2010-10-14 07:23:03 -07001516 temp |= CMD_EIE;
Xenia Ragiadakou204b7792013-11-15 05:34:07 +02001517 writel(temp, &xhci->op_regs->command);
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +02001518 temp = readl(&xhci->op_regs->command);
Andiry Xu9777e3c2010-10-14 07:23:03 -07001519
1520 spin_unlock_irqrestore(&xhci->lock, flags);
1521 return 0;
1522}
1523
Sarah Sharp436a3892010-10-15 14:59:15 -07001524#endif /* CONFIG_PM */