blob: c29b37e5e74324e614a4713639c4e9328f8b010a [file] [log] [blame]
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001/* bnx2x.h: Broadcom Everest network driver.
2 *
Vladislav Zolotarov3359fce2010-02-17 13:35:01 -08003 * Copyright (c) 2007-2010 Broadcom Corporation
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004 *
5 * This program is free software; you can redistribute it and/or modify
6 * it under the terms of the GNU General Public License as published by
7 * the Free Software Foundation.
8 *
Eilon Greenstein24e3fce2008-06-12 14:30:28 -07009 * Maintained by: Eilon Greenstein <eilong@broadcom.com>
10 * Written by: Eliezer Tamir
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011 * Based on code from Michael Chan's bnx2 driver
12 */
13
14#ifndef BNX2X_H
15#define BNX2X_H
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +000016#include <linux/netdevice.h>
17#include <linux/types.h>
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020018
Eilon Greenstein34f80b02008-06-23 20:33:01 -070019/* compilation time flags */
20
21/* define this to make the driver freeze on error to allow getting debug info
22 * (you will need to reboot afterwards) */
23/* #define BNX2X_STOP_ON_ERROR */
24
Yaniv Rosner6b28ff32011-01-31 04:22:57 +000025#define DRV_MODULE_VERSION "1.62.11-0"
26#define DRV_MODULE_RELDATE "2011/01/31"
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +000027#define BNX2X_BC_VER 0x040200
28
Eilon Greenstein555f6c72009-02-12 08:36:11 +000029#define BNX2X_MULTI_QUEUE
30
31#define BNX2X_NEW_NAPI
32
Shmulik Ravid785b9b12010-12-30 06:27:03 +000033#if defined(CONFIG_DCB)
34#define BCM_DCB
35#endif
Vladislav Zolotarov1ac218c2010-04-19 01:14:18 +000036#if defined(CONFIG_CNIC) || defined(CONFIG_CNIC_MODULE)
37#define BCM_CNIC 1
Dmitry Kravkov5d1e8592010-07-27 12:31:10 +000038#include "../cnic_if.h"
Vladislav Zolotarov1ac218c2010-04-19 01:14:18 +000039#endif
40
Vladislav Zolotarov1ac218c2010-04-19 01:14:18 +000041#ifdef BCM_CNIC
42#define BNX2X_MIN_MSIX_VEC_CNT 3
43#define BNX2X_MSIX_VEC_FP_START 2
44#else
45#define BNX2X_MIN_MSIX_VEC_CNT 2
46#define BNX2X_MSIX_VEC_FP_START 1
47#endif
48
Eilon Greenstein01cd4522009-08-12 08:23:08 +000049#include <linux/mdio.h>
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +000050#include <linux/pci.h>
Eilon Greenstein359d8b12009-02-12 08:38:25 +000051#include "bnx2x_reg.h"
52#include "bnx2x_fw_defs.h"
53#include "bnx2x_hsi.h"
54#include "bnx2x_link.h"
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +000055#include "bnx2x_dcb.h"
Dmitry Kravkov6c719d02010-07-27 12:36:15 +000056#include "bnx2x_stats.h"
Eilon Greenstein359d8b12009-02-12 08:38:25 +000057
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020058/* error/debug prints */
59
Eilon Greenstein34f80b02008-06-23 20:33:01 -070060#define DRV_MODULE_NAME "bnx2x"
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020061
62/* for messages that are currently off */
Eilon Greenstein34f80b02008-06-23 20:33:01 -070063#define BNX2X_MSG_OFF 0
64#define BNX2X_MSG_MCP 0x010000 /* was: NETIF_MSG_HW */
65#define BNX2X_MSG_STATS 0x020000 /* was: NETIF_MSG_TIMER */
66#define BNX2X_MSG_NVM 0x040000 /* was: NETIF_MSG_HW */
67#define BNX2X_MSG_DMAE 0x080000 /* was: NETIF_MSG_HW */
Eliezer Tamirf1410642008-02-28 11:51:50 -080068#define BNX2X_MSG_SP 0x100000 /* was: NETIF_MSG_INTR */
69#define BNX2X_MSG_FP 0x200000 /* was: NETIF_MSG_INTR */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020070
Eilon Greenstein34f80b02008-06-23 20:33:01 -070071#define DP_LEVEL KERN_NOTICE /* was: KERN_DEBUG */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020072
73/* regular debug print */
Joe Perches7995c642010-02-17 15:01:52 +000074#define DP(__mask, __fmt, __args...) \
75do { \
76 if (bp->msg_enable & (__mask)) \
77 printk(DP_LEVEL "[%s:%d(%s)]" __fmt, \
78 __func__, __LINE__, \
79 bp->dev ? (bp->dev->name) : "?", \
80 ##__args); \
81} while (0)
Eilon Greenstein34f80b02008-06-23 20:33:01 -070082
83/* errors debug print */
Joe Perches7995c642010-02-17 15:01:52 +000084#define BNX2X_DBG_ERR(__fmt, __args...) \
85do { \
86 if (netif_msg_probe(bp)) \
87 pr_err("[%s:%d(%s)]" __fmt, \
88 __func__, __LINE__, \
89 bp->dev ? (bp->dev->name) : "?", \
90 ##__args); \
91} while (0)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020092
93/* for errors (never masked) */
Joe Perches7995c642010-02-17 15:01:52 +000094#define BNX2X_ERR(__fmt, __args...) \
95do { \
96 pr_err("[%s:%d(%s)]" __fmt, \
97 __func__, __LINE__, \
98 bp->dev ? (bp->dev->name) : "?", \
99 ##__args); \
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +0000100 } while (0)
101
102#define BNX2X_ERROR(__fmt, __args...) do { \
103 pr_err("[%s:%d]" __fmt, __func__, __LINE__, ##__args); \
104 } while (0)
105
Eliezer Tamirf1410642008-02-28 11:51:50 -0800106
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200107/* before we have a dev->name use dev_info() */
Joe Perches7995c642010-02-17 15:01:52 +0000108#define BNX2X_DEV_INFO(__fmt, __args...) \
109do { \
110 if (netif_msg_probe(bp)) \
111 dev_info(&bp->pdev->dev, __fmt, ##__args); \
112} while (0)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200113
Dmitry Kravkov6c719d02010-07-27 12:36:15 +0000114void bnx2x_panic_dump(struct bnx2x *bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200115
116#ifdef BNX2X_STOP_ON_ERROR
117#define bnx2x_panic() do { \
118 bp->panic = 1; \
119 BNX2X_ERR("driver assert\n"); \
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700120 bnx2x_int_disable(bp); \
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200121 bnx2x_panic_dump(bp); \
122 } while (0)
123#else
124#define bnx2x_panic() do { \
Eilon Greensteine3553b22009-08-12 08:23:31 +0000125 bp->panic = 1; \
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200126 BNX2X_ERR("driver assert\n"); \
127 bnx2x_panic_dump(bp); \
128 } while (0)
129#endif
130
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000131#define bnx2x_mc_addr(ha) ((ha)->addr)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200132
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700133#define U64_LO(x) (u32)(((u64)(x)) & 0xffffffff)
134#define U64_HI(x) (u32)(((u64)(x)) >> 32)
135#define HILO_U64(hi, lo) ((((u64)(hi)) << 32) + (lo))
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200136
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200137
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000138#define REG_ADDR(bp, offset) ((bp->regview) + (offset))
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700139
140#define REG_RD(bp, offset) readl(REG_ADDR(bp, offset))
141#define REG_RD8(bp, offset) readb(REG_ADDR(bp, offset))
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000142#define REG_RD16(bp, offset) readw(REG_ADDR(bp, offset))
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700143
144#define REG_WR(bp, offset, val) writel((u32)val, REG_ADDR(bp, offset))
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200145#define REG_WR8(bp, offset, val) writeb((u8)val, REG_ADDR(bp, offset))
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700146#define REG_WR16(bp, offset, val) writew((u16)val, REG_ADDR(bp, offset))
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200147
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700148#define REG_RD_IND(bp, offset) bnx2x_reg_rd_ind(bp, offset)
149#define REG_WR_IND(bp, offset, val) bnx2x_reg_wr_ind(bp, offset, val)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200150
Yaniv Rosnerc18487e2008-06-23 20:27:52 -0700151#define REG_RD_DMAE(bp, offset, valp, len32) \
152 do { \
153 bnx2x_read_dmae(bp, offset, len32);\
Eilon Greenstein573f2032009-08-12 08:24:14 +0000154 memcpy(valp, bnx2x_sp(bp, wb_data[0]), (len32) * 4); \
Yaniv Rosnerc18487e2008-06-23 20:27:52 -0700155 } while (0)
156
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700157#define REG_WR_DMAE(bp, offset, valp, len32) \
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200158 do { \
Eilon Greenstein573f2032009-08-12 08:24:14 +0000159 memcpy(bnx2x_sp(bp, wb_data[0]), valp, (len32) * 4); \
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200160 bnx2x_write_dmae(bp, bnx2x_sp_mapping(bp, wb_data), \
161 offset, len32); \
162 } while (0)
163
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000164#define REG_WR_DMAE_LEN(bp, offset, valp, len32) \
165 REG_WR_DMAE(bp, offset, valp, len32)
166
Vladislav Zolotarov3359fce2010-02-17 13:35:01 -0800167#define VIRT_WR_DMAE_LEN(bp, data, addr, len32, le32_swap) \
Eilon Greenstein573f2032009-08-12 08:24:14 +0000168 do { \
169 memcpy(GUNZIP_BUF(bp), data, (len32) * 4); \
170 bnx2x_write_big_buf_wb(bp, addr, len32); \
171 } while (0)
172
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700173#define SHMEM_ADDR(bp, field) (bp->common.shmem_base + \
174 offsetof(struct shmem_region, field))
175#define SHMEM_RD(bp, field) REG_RD(bp, SHMEM_ADDR(bp, field))
176#define SHMEM_WR(bp, field, val) REG_WR(bp, SHMEM_ADDR(bp, field), val)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200177
Eilon Greenstein2691d512009-08-12 08:22:08 +0000178#define SHMEM2_ADDR(bp, field) (bp->common.shmem2_base + \
179 offsetof(struct shmem2_region, field))
180#define SHMEM2_RD(bp, field) REG_RD(bp, SHMEM2_ADDR(bp, field))
181#define SHMEM2_WR(bp, field, val) REG_WR(bp, SHMEM2_ADDR(bp, field), val)
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000182#define MF_CFG_ADDR(bp, field) (bp->common.mf_cfg_base + \
183 offsetof(struct mf_cfg, field))
Dmitry Kravkovf85582f2010-10-06 03:34:21 +0000184#define MF2_CFG_ADDR(bp, field) (bp->common.mf2_cfg_base + \
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000185 offsetof(struct mf2_cfg, field))
Eilon Greenstein2691d512009-08-12 08:22:08 +0000186
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000187#define MF_CFG_RD(bp, field) REG_RD(bp, MF_CFG_ADDR(bp, field))
188#define MF_CFG_WR(bp, field, val) REG_WR(bp,\
189 MF_CFG_ADDR(bp, field), (val))
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000190#define MF2_CFG_RD(bp, field) REG_RD(bp, MF2_CFG_ADDR(bp, field))
Dmitry Kravkovf85582f2010-10-06 03:34:21 +0000191
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000192#define SHMEM2_HAS(bp, field) ((bp)->common.shmem2_base && \
193 (SHMEM2_RD((bp), size) > \
194 offsetof(struct shmem2_region, field)))
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +0000195
Eilon Greenstein345b5d52008-08-13 15:58:12 -0700196#define EMAC_RD(bp, reg) REG_RD(bp, emac_base + reg)
Eilon Greenstein3196a882008-08-13 15:58:49 -0700197#define EMAC_WR(bp, reg, val) REG_WR(bp, emac_base + reg, val)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200198
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000199/* SP SB indices */
200
201/* General SP events - stats query, cfc delete, etc */
202#define HC_SP_INDEX_ETH_DEF_CONS 3
203
204/* EQ completions */
205#define HC_SP_INDEX_EQ_CONS 7
206
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +0000207/* FCoE L2 connection completions */
208#define HC_SP_INDEX_ETH_FCOE_TX_CQ_CONS 6
209#define HC_SP_INDEX_ETH_FCOE_RX_CQ_CONS 4
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000210/* iSCSI L2 */
211#define HC_SP_INDEX_ETH_ISCSI_CQ_CONS 5
212#define HC_SP_INDEX_ETH_ISCSI_RX_CQ_CONS 1
213
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +0000214/* Special clients parameters */
215
216/* SB indices */
217/* FCoE L2 */
218#define BNX2X_FCOE_L2_RX_INDEX \
219 (&bp->def_status_blk->sp_sb.\
220 index_values[HC_SP_INDEX_ETH_FCOE_RX_CQ_CONS])
221
222#define BNX2X_FCOE_L2_TX_INDEX \
223 (&bp->def_status_blk->sp_sb.\
224 index_values[HC_SP_INDEX_ETH_FCOE_TX_CQ_CONS])
225
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000226/**
227 * CIDs and CLIDs:
228 * CLIDs below is a CLID for func 0, then the CLID for other
229 * functions will be calculated by the formula:
230 *
231 * FUNC_N_CLID_X = N * NUM_SPECIAL_CLIENTS + FUNC_0_CLID_X
232 *
233 */
234/* iSCSI L2 */
235#define BNX2X_ISCSI_ETH_CL_ID 17
236#define BNX2X_ISCSI_ETH_CID 17
237
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +0000238/* FCoE L2 */
239#define BNX2X_FCOE_ETH_CL_ID 18
240#define BNX2X_FCOE_ETH_CID 18
241
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000242/** Additional rings budgeting */
243#ifdef BCM_CNIC
244#define CNIC_CONTEXT_USE 1
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +0000245#define FCOE_CONTEXT_USE 1
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000246#else
247#define CNIC_CONTEXT_USE 0
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +0000248#define FCOE_CONTEXT_USE 0
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000249#endif /* BCM_CNIC */
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +0000250#define NONE_ETH_CONTEXT_USE (FCOE_CONTEXT_USE)
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000251
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +0000252#define AEU_IN_ATTN_BITS_PXPPCICLOCKCLIENT_PARITY_ERROR \
253 AEU_INPUTS_ATTN_BITS_PXPPCICLOCKCLIENT_PARITY_ERROR
254
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000255#define SM_RX_ID 0
256#define SM_TX_ID 1
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200257
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700258/* fast path */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200259
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200260struct sw_rx_bd {
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700261 struct sk_buff *skb;
FUJITA Tomonori1a983142010-04-04 01:51:03 +0000262 DEFINE_DMA_UNMAP_ADDR(mapping);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200263};
264
265struct sw_tx_bd {
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700266 struct sk_buff *skb;
267 u16 first_bd;
Eilon Greensteinca003922009-08-12 22:53:28 -0700268 u8 flags;
269/* Set on the first BD descriptor when there is a split BD */
270#define BNX2X_TSO_SPLIT_BD (1<<0)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200271};
272
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700273struct sw_rx_page {
274 struct page *page;
FUJITA Tomonori1a983142010-04-04 01:51:03 +0000275 DEFINE_DMA_UNMAP_ADDR(mapping);
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700276};
277
Eilon Greensteinca003922009-08-12 22:53:28 -0700278union db_prod {
279 struct doorbell_set_prod data;
280 u32 raw;
281};
282
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700283
284/* MC hsi */
285#define BCM_PAGE_SHIFT 12
286#define BCM_PAGE_SIZE (1 << BCM_PAGE_SHIFT)
287#define BCM_PAGE_MASK (~(BCM_PAGE_SIZE - 1))
288#define BCM_PAGE_ALIGN(addr) (((addr) + BCM_PAGE_SIZE - 1) & BCM_PAGE_MASK)
289
290#define PAGES_PER_SGE_SHIFT 0
291#define PAGES_PER_SGE (1 << PAGES_PER_SGE_SHIFT)
Eilon Greenstein4f40f2c2009-01-14 21:24:17 -0800292#define SGE_PAGE_SIZE PAGE_SIZE
293#define SGE_PAGE_SHIFT PAGE_SHIFT
Eilon Greenstein5b6402d2009-07-21 05:47:51 +0000294#define SGE_PAGE_ALIGN(addr) PAGE_ALIGN((typeof(PAGE_SIZE))(addr))
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700295
296/* SGE ring related macros */
297#define NUM_RX_SGE_PAGES 2
298#define RX_SGE_CNT (BCM_PAGE_SIZE / sizeof(struct eth_rx_sge))
299#define MAX_RX_SGE_CNT (RX_SGE_CNT - 2)
Eilon Greenstein33471622008-08-13 15:59:08 -0700300/* RX_SGE_CNT is promised to be a power of 2 */
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700301#define RX_SGE_MASK (RX_SGE_CNT - 1)
302#define NUM_RX_SGE (RX_SGE_CNT * NUM_RX_SGE_PAGES)
303#define MAX_RX_SGE (NUM_RX_SGE - 1)
304#define NEXT_SGE_IDX(x) ((((x) & RX_SGE_MASK) == \
305 (MAX_RX_SGE_CNT - 1)) ? (x) + 3 : (x) + 1)
306#define RX_SGE(x) ((x) & MAX_RX_SGE)
307
308/* SGE producer mask related macros */
309/* Number of bits in one sge_mask array element */
310#define RX_SGE_MASK_ELEM_SZ 64
311#define RX_SGE_MASK_ELEM_SHIFT 6
312#define RX_SGE_MASK_ELEM_MASK ((u64)RX_SGE_MASK_ELEM_SZ - 1)
313
314/* Creates a bitmask of all ones in less significant bits.
315 idx - index of the most significant bit in the created mask */
316#define RX_SGE_ONES_MASK(idx) \
317 (((u64)0x1 << (((idx) & RX_SGE_MASK_ELEM_MASK) + 1)) - 1)
318#define RX_SGE_MASK_ELEM_ONE_MASK ((u64)(~0))
319
320/* Number of u64 elements in SGE mask array */
321#define RX_SGE_MASK_LEN ((NUM_RX_SGE_PAGES * RX_SGE_CNT) / \
322 RX_SGE_MASK_ELEM_SZ)
323#define RX_SGE_MASK_LEN_MASK (RX_SGE_MASK_LEN - 1)
324#define NEXT_SGE_MASK_ELEM(el) (((el) + 1) & RX_SGE_MASK_LEN_MASK)
325
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000326union host_hc_status_block {
327 /* pointer to fp status block e1x */
328 struct host_hc_status_block_e1x *e1x_sb;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000329 /* pointer to fp status block e2 */
330 struct host_hc_status_block_e2 *e2_sb;
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000331};
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700332
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200333struct bnx2x_fastpath {
334
Dmitry Kravkovd6214d72010-10-06 03:32:10 +0000335#define BNX2X_NAPI_WEIGHT 128
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700336 struct napi_struct napi;
Dmitry Kravkovf85582f2010-10-06 03:34:21 +0000337 union host_hc_status_block status_blk;
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000338 /* chip independed shortcuts into sb structure */
339 __le16 *sb_index_values;
340 __le16 *sb_running_index;
341 /* chip independed shortcut into rx_prods_offset memory */
342 u32 ustorm_rx_prods_offset;
343
Vladislav Zolotarova8c94b92011-02-06 11:21:02 -0800344 u32 rx_buf_size;
345
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700346 dma_addr_t status_blk_mapping;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200347
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700348 struct sw_tx_bd *tx_buf_ring;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200349
Eilon Greensteinca003922009-08-12 22:53:28 -0700350 union eth_tx_bd_types *tx_desc_ring;
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700351 dma_addr_t tx_desc_mapping;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200352
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700353 struct sw_rx_bd *rx_buf_ring; /* BDs mappings ring */
354 struct sw_rx_page *rx_page_ring; /* SGE pages mappings ring */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200355
356 struct eth_rx_bd *rx_desc_ring;
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700357 dma_addr_t rx_desc_mapping;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200358
359 union eth_rx_cqe *rx_comp_ring;
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700360 dma_addr_t rx_comp_mapping;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200361
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700362 /* SGE ring */
363 struct eth_rx_sge *rx_sge_ring;
364 dma_addr_t rx_sge_mapping;
365
366 u64 sge_mask[RX_SGE_MASK_LEN];
367
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700368 int state;
369#define BNX2X_FP_STATE_CLOSED 0
370#define BNX2X_FP_STATE_IRQ 0x80000
371#define BNX2X_FP_STATE_OPENING 0x90000
372#define BNX2X_FP_STATE_OPEN 0xa0000
373#define BNX2X_FP_STATE_HALTING 0xb0000
374#define BNX2X_FP_STATE_HALTED 0xc0000
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000375#define BNX2X_FP_STATE_TERMINATING 0xd0000
376#define BNX2X_FP_STATE_TERMINATED 0xe0000
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200377
Dmitry Kravkovf85582f2010-10-06 03:34:21 +0000378 u8 index; /* number in fp array */
379 u8 cl_id; /* eth client id */
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000380 u8 cl_qzone_id;
381 u8 fw_sb_id; /* status block number in FW */
382 u8 igu_sb_id; /* status block number in HW */
383 u32 cid;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200384
Eilon Greensteinca003922009-08-12 22:53:28 -0700385 union db_prod tx_db;
386
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700387 u16 tx_pkt_prod;
388 u16 tx_pkt_cons;
389 u16 tx_bd_prod;
390 u16 tx_bd_cons;
Eilon Greenstein4781bfa2009-02-12 08:38:17 +0000391 __le16 *tx_cons_sb;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200392
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000393 __le16 fp_hc_idx;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200394
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700395 u16 rx_bd_prod;
396 u16 rx_bd_cons;
397 u16 rx_comp_prod;
398 u16 rx_comp_cons;
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700399 u16 rx_sge_prod;
400 /* The last maximal completed SGE */
401 u16 last_max_sge;
Eilon Greenstein4781bfa2009-02-12 08:38:17 +0000402 __le16 *rx_cons_sb;
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000403
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700404 unsigned long tx_pkt,
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200405 rx_pkt,
Yitchak Gertner66e855f2008-08-13 15:49:05 -0700406 rx_calls;
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +0000407
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700408 /* TPA related */
409 struct sw_rx_bd tpa_pool[ETH_MAX_AGGREGATION_QUEUES_E1H];
410 u8 tpa_state[ETH_MAX_AGGREGATION_QUEUES_E1H];
411#define BNX2X_TPA_START 1
412#define BNX2X_TPA_STOP 2
413 u8 disable_tpa;
414#ifdef BNX2X_STOP_ON_ERROR
415 u64 tpa_queue_used;
416#endif
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200417
Eilon Greensteinde832a52009-02-12 08:36:33 +0000418 struct tstorm_per_client_stats old_tclient;
419 struct ustorm_per_client_stats old_uclient;
420 struct xstorm_per_client_stats old_xclient;
421 struct bnx2x_eth_q_stats eth_q_stats;
422
Eilon Greensteinca003922009-08-12 22:53:28 -0700423 /* The size is calculated using the following:
424 sizeof name field from netdev structure +
425 4 ('-Xx-' string) +
426 4 (for the digits and to make it DWORD aligned) */
427#define FP_NAME_SIZE (sizeof(((struct net_device *)0)->name) + 8)
428 char name[FP_NAME_SIZE];
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700429 struct bnx2x *bp; /* parent */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200430};
431
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700432#define bnx2x_fp(bp, nr, var) (bp->fp[nr].var)
Vladislav Zolotarova8c94b92011-02-06 11:21:02 -0800433
434/* Use 2500 as a mini-jumbo MTU for FCoE */
435#define BNX2X_FCOE_MINI_JUMBO_MTU 2500
436
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +0000437#ifdef BCM_CNIC
438/* FCoE L2 `fastpath' is right after the eth entries */
439#define FCOE_IDX BNX2X_NUM_ETH_QUEUES(bp)
440#define bnx2x_fcoe_fp(bp) (&bp->fp[FCOE_IDX])
441#define bnx2x_fcoe(bp, var) (bnx2x_fcoe_fp(bp)->var)
442#define IS_FCOE_FP(fp) (fp->index == FCOE_IDX)
443#define IS_FCOE_IDX(idx) ((idx) == FCOE_IDX)
444#else
445#define IS_FCOE_FP(fp) false
446#define IS_FCOE_IDX(idx) false
447#endif
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700448
449
450/* MC hsi */
451#define MAX_FETCH_BD 13 /* HW max BDs per packet */
452#define RX_COPY_THRESH 92
453
454#define NUM_TX_RINGS 16
Eilon Greensteinca003922009-08-12 22:53:28 -0700455#define TX_DESC_CNT (BCM_PAGE_SIZE / sizeof(union eth_tx_bd_types))
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700456#define MAX_TX_DESC_CNT (TX_DESC_CNT - 1)
457#define NUM_TX_BD (TX_DESC_CNT * NUM_TX_RINGS)
458#define MAX_TX_BD (NUM_TX_BD - 1)
459#define MAX_TX_AVAIL (MAX_TX_DESC_CNT * NUM_TX_RINGS - 2)
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000460#define INIT_JUMBO_TX_RING_SIZE MAX_TX_AVAIL
461#define INIT_TX_RING_SIZE MAX_TX_AVAIL
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700462#define NEXT_TX_IDX(x) ((((x) & MAX_TX_DESC_CNT) == \
463 (MAX_TX_DESC_CNT - 1)) ? (x) + 2 : (x) + 1)
464#define TX_BD(x) ((x) & MAX_TX_BD)
465#define TX_BD_POFF(x) ((x) & MAX_TX_DESC_CNT)
466
467/* The RX BD ring is special, each bd is 8 bytes but the last one is 16 */
468#define NUM_RX_RINGS 8
469#define RX_DESC_CNT (BCM_PAGE_SIZE / sizeof(struct eth_rx_bd))
470#define MAX_RX_DESC_CNT (RX_DESC_CNT - 2)
471#define RX_DESC_MASK (RX_DESC_CNT - 1)
472#define NUM_RX_BD (RX_DESC_CNT * NUM_RX_RINGS)
473#define MAX_RX_BD (NUM_RX_BD - 1)
474#define MAX_RX_AVAIL (MAX_RX_DESC_CNT * NUM_RX_RINGS - 2)
Dmitry Kravkov25141582010-09-12 05:48:28 +0000475#define MIN_RX_AVAIL 128
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000476#define INIT_JUMBO_RX_RING_SIZE MAX_RX_AVAIL
477#define INIT_RX_RING_SIZE MAX_RX_AVAIL
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700478#define NEXT_RX_IDX(x) ((((x) & RX_DESC_MASK) == \
479 (MAX_RX_DESC_CNT - 1)) ? (x) + 3 : (x) + 1)
480#define RX_BD(x) ((x) & MAX_RX_BD)
481
482/* As long as CQE is 4 times bigger than BD entry we have to allocate
483 4 times more pages for CQ ring in order to keep it balanced with
484 BD ring */
485#define NUM_RCQ_RINGS (NUM_RX_RINGS * 4)
486#define RCQ_DESC_CNT (BCM_PAGE_SIZE / sizeof(union eth_rx_cqe))
487#define MAX_RCQ_DESC_CNT (RCQ_DESC_CNT - 1)
488#define NUM_RCQ_BD (RCQ_DESC_CNT * NUM_RCQ_RINGS)
489#define MAX_RCQ_BD (NUM_RCQ_BD - 1)
490#define MAX_RCQ_AVAIL (MAX_RCQ_DESC_CNT * NUM_RCQ_RINGS - 2)
491#define NEXT_RCQ_IDX(x) ((((x) & MAX_RCQ_DESC_CNT) == \
492 (MAX_RCQ_DESC_CNT - 1)) ? (x) + 2 : (x) + 1)
493#define RCQ_BD(x) ((x) & MAX_RCQ_BD)
494
495
Eilon Greenstein33471622008-08-13 15:59:08 -0700496/* This is needed for determining of last_max */
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700497#define SUB_S16(a, b) (s16)((s16)(a) - (s16)(b))
498
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700499#define __SGE_MASK_SET_BIT(el, bit) \
500 do { \
501 el = ((el) | ((u64)0x1 << (bit))); \
502 } while (0)
503
504#define __SGE_MASK_CLEAR_BIT(el, bit) \
505 do { \
506 el = ((el) & (~((u64)0x1 << (bit)))); \
507 } while (0)
508
509#define SGE_MASK_SET_BIT(fp, idx) \
510 __SGE_MASK_SET_BIT(fp->sge_mask[(idx) >> RX_SGE_MASK_ELEM_SHIFT], \
511 ((idx) & RX_SGE_MASK_ELEM_MASK))
512
513#define SGE_MASK_CLEAR_BIT(fp, idx) \
514 __SGE_MASK_CLEAR_BIT(fp->sge_mask[(idx) >> RX_SGE_MASK_ELEM_SHIFT], \
515 ((idx) & RX_SGE_MASK_ELEM_MASK))
516
517
518/* used on a CID received from the HW */
519#define SW_CID(x) (le32_to_cpu(x) & \
520 (COMMON_RAMROD_ETH_RX_CQE_CID >> 7))
521#define CQE_CMD(x) (le32_to_cpu(x) >> \
522 COMMON_RAMROD_ETH_RX_CQE_CMD_ID_SHIFT)
523
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -0700524#define BD_UNMAP_ADDR(bd) HILO_U64(le32_to_cpu((bd)->addr_hi), \
525 le32_to_cpu((bd)->addr_lo))
526#define BD_UNMAP_LEN(bd) (le16_to_cpu((bd)->nbytes))
527
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000528#define BNX2X_DB_MIN_SHIFT 3 /* 8 bytes */
529#define BNX2X_DB_SHIFT 7 /* 128 bytes*/
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700530#define DPM_TRIGER_TYPE 0x40
531#define DOORBELL(bp, cid, val) \
532 do { \
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000533 writel((u32)(val), bp->doorbells + (bp->db_size * (cid)) + \
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700534 DPM_TRIGER_TYPE); \
535 } while (0)
536
537
538/* TX CSUM helpers */
539#define SKB_CS_OFF(skb) (offsetof(struct tcphdr, check) - \
540 skb->csum_offset)
541#define SKB_CS(skb) (*(u16 *)(skb_transport_header(skb) + \
542 skb->csum_offset))
543
544#define pbd_tcp_flags(skb) (ntohl(tcp_flag_word(tcp_hdr(skb)))>>16 & 0xff)
545
546#define XMIT_PLAIN 0
547#define XMIT_CSUM_V4 0x1
548#define XMIT_CSUM_V6 0x2
549#define XMIT_CSUM_TCP 0x4
550#define XMIT_GSO_V4 0x8
551#define XMIT_GSO_V6 0x10
552
553#define XMIT_CSUM (XMIT_CSUM_V4 | XMIT_CSUM_V6)
554#define XMIT_GSO (XMIT_GSO_V4 | XMIT_GSO_V6)
555
556
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700557/* stuff added to make the code fit 80Col */
558
559#define CQE_TYPE(cqe_fp_flags) ((cqe_fp_flags) & ETH_FAST_PATH_RX_CQE_TYPE)
560
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700561#define TPA_TYPE_START ETH_FAST_PATH_RX_CQE_START_FLG
562#define TPA_TYPE_END ETH_FAST_PATH_RX_CQE_END_FLG
563#define TPA_TYPE(cqe_fp_flags) ((cqe_fp_flags) & \
564 (TPA_TYPE_START | TPA_TYPE_END))
565
Eilon Greenstein1adcd8b2008-08-13 15:48:29 -0700566#define ETH_RX_ERROR_FALGS ETH_FAST_PATH_RX_CQE_PHY_DECODE_ERR_FLG
567
568#define BNX2X_IP_CSUM_ERR(cqe) \
569 (!((cqe)->fast_path_cqe.status_flags & \
570 ETH_FAST_PATH_RX_CQE_IP_XSUM_NO_VALIDATION_FLG) && \
571 ((cqe)->fast_path_cqe.type_error_flags & \
572 ETH_FAST_PATH_RX_CQE_IP_BAD_XSUM_FLG))
573
574#define BNX2X_L4_CSUM_ERR(cqe) \
575 (!((cqe)->fast_path_cqe.status_flags & \
576 ETH_FAST_PATH_RX_CQE_L4_XSUM_NO_VALIDATION_FLG) && \
577 ((cqe)->fast_path_cqe.type_error_flags & \
578 ETH_FAST_PATH_RX_CQE_L4_BAD_XSUM_FLG))
579
580#define BNX2X_RX_CSUM_OK(cqe) \
581 (!(BNX2X_L4_CSUM_ERR(cqe) || BNX2X_IP_CSUM_ERR(cqe)))
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700582
Eilon Greenstein052a38e2009-02-12 08:37:16 +0000583#define BNX2X_PRS_FLAG_OVERETH_IPV4(flags) \
584 (((le16_to_cpu(flags) & \
585 PARSING_FLAGS_OVER_ETHERNET_PROTOCOL) >> \
586 PARSING_FLAGS_OVER_ETHERNET_PROTOCOL_SHIFT) \
587 == PRS_FLAG_OVERETH_IPV4)
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700588#define BNX2X_RX_SUM_FIX(cqe) \
Eilon Greenstein052a38e2009-02-12 08:37:16 +0000589 BNX2X_PRS_FLAG_OVERETH_IPV4(cqe->fast_path_cqe.pars_flags.flags)
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700590
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000591#define U_SB_ETH_RX_CQ_INDEX 1
592#define U_SB_ETH_RX_BD_INDEX 2
593#define C_SB_ETH_TX_CQ_INDEX 5
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200594
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700595#define BNX2X_RX_SB_INDEX \
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000596 (&fp->sb_index_values[U_SB_ETH_RX_CQ_INDEX])
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200597
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700598#define BNX2X_TX_SB_INDEX \
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000599 (&fp->sb_index_values[C_SB_ETH_TX_CQ_INDEX])
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700600
601/* end of fast path */
602
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700603/* common */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200604
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700605struct bnx2x_common {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200606
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700607 u32 chip_id;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200608/* chip num:16-31, rev:12-15, metal:4-11, bond_id:0-3 */
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700609#define CHIP_ID(bp) (bp->common.chip_id & 0xfffffff0)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200610
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700611#define CHIP_NUM(bp) (bp->common.chip_id >> 16)
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700612#define CHIP_NUM_57710 0x164e
613#define CHIP_NUM_57711 0x164f
614#define CHIP_NUM_57711E 0x1650
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000615#define CHIP_NUM_57712 0x1662
616#define CHIP_NUM_57712E 0x1663
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700617#define CHIP_IS_E1(bp) (CHIP_NUM(bp) == CHIP_NUM_57710)
618#define CHIP_IS_57711(bp) (CHIP_NUM(bp) == CHIP_NUM_57711)
619#define CHIP_IS_57711E(bp) (CHIP_NUM(bp) == CHIP_NUM_57711E)
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000620#define CHIP_IS_57712(bp) (CHIP_NUM(bp) == CHIP_NUM_57712)
621#define CHIP_IS_57712E(bp) (CHIP_NUM(bp) == CHIP_NUM_57712E)
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700622#define CHIP_IS_E1H(bp) (CHIP_IS_57711(bp) || \
623 CHIP_IS_57711E(bp))
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000624#define CHIP_IS_E2(bp) (CHIP_IS_57712(bp) || \
625 CHIP_IS_57712E(bp))
626#define CHIP_IS_E1x(bp) (CHIP_IS_E1((bp)) || CHIP_IS_E1H((bp)))
627#define IS_E1H_OFFSET (CHIP_IS_E1H(bp) || CHIP_IS_E2(bp))
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200628
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700629#define CHIP_REV(bp) (bp->common.chip_id & 0x0000f000)
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700630#define CHIP_REV_Ax 0x00000000
631/* assume maximum 5 revisions */
632#define CHIP_REV_IS_SLOW(bp) (CHIP_REV(bp) > 0x00005000)
633/* Emul versions are A=>0xe, B=>0xc, C=>0xa, D=>8, E=>6 */
634#define CHIP_REV_IS_EMUL(bp) ((CHIP_REV_IS_SLOW(bp)) && \
635 !(CHIP_REV(bp) & 0x00001000))
636/* FPGA versions are A=>0xf, B=>0xd, C=>0xb, D=>9, E=>7 */
637#define CHIP_REV_IS_FPGA(bp) ((CHIP_REV_IS_SLOW(bp)) && \
638 (CHIP_REV(bp) & 0x00001000))
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200639
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700640#define CHIP_TIME(bp) ((CHIP_REV_IS_EMUL(bp)) ? 2000 : \
641 ((CHIP_REV_IS_FPGA(bp)) ? 200 : 1))
642
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700643#define CHIP_METAL(bp) (bp->common.chip_id & 0x00000ff0)
644#define CHIP_BOND_ID(bp) (bp->common.chip_id & 0x0000000f)
Vladislav Zolotarov4a33bc02011-01-09 02:20:04 +0000645#define CHIP_PARITY_ENABLED(bp) (CHIP_IS_E1(bp) || CHIP_IS_E1H(bp))
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200646
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700647 int flash_size;
648#define NVRAM_1MB_SIZE 0x20000 /* 1M bit in bytes */
649#define NVRAM_TIMEOUT_COUNT 30000
650#define NVRAM_PAGE_SIZE 256
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200651
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700652 u32 shmem_base;
Eilon Greenstein2691d512009-08-12 08:22:08 +0000653 u32 shmem2_base;
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000654 u32 mf_cfg_base;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000655 u32 mf2_cfg_base;
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700656
657 u32 hw_config;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200658
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700659 u32 bc_ver;
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000660
661 u8 int_block;
662#define INT_BLOCK_HC 0
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000663#define INT_BLOCK_IGU 1
664#define INT_BLOCK_MODE_NORMAL 0
665#define INT_BLOCK_MODE_BW_COMP 2
666#define CHIP_INT_MODE_IS_NBC(bp) \
667 (CHIP_IS_E2(bp) && \
668 !((bp)->common.int_block & INT_BLOCK_MODE_BW_COMP))
669#define CHIP_INT_MODE_IS_BC(bp) (!CHIP_INT_MODE_IS_NBC(bp))
670
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000671 u8 chip_port_mode;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000672#define CHIP_4_PORT_MODE 0x0
673#define CHIP_2_PORT_MODE 0x1
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000674#define CHIP_PORT_MODE_NONE 0x2
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000675#define CHIP_MODE(bp) (bp->common.chip_port_mode)
676#define CHIP_MODE_IS_4_PORT(bp) (CHIP_MODE(bp) == CHIP_4_PORT_MODE)
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700677};
678
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000679/* IGU MSIX STATISTICS on 57712: 64 for VFs; 4 for PFs; 4 for Attentions */
680#define BNX2X_IGU_STAS_MSG_VF_CNT 64
681#define BNX2X_IGU_STAS_MSG_PF_CNT 4
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700682
683/* end of common */
684
685/* port */
686
687struct bnx2x_port {
688 u32 pmf;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200689
Yaniv Rosnera22f0782010-09-07 11:41:20 +0000690 u32 link_config[LINK_CONFIG_SIZE];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200691
Yaniv Rosnera22f0782010-09-07 11:41:20 +0000692 u32 supported[LINK_CONFIG_SIZE];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200693/* link settings - missing defines */
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700694#define SUPPORTED_2500baseX_Full (1 << 15)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200695
Yaniv Rosnera22f0782010-09-07 11:41:20 +0000696 u32 advertising[LINK_CONFIG_SIZE];
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700697/* link settings - missing defines */
698#define ADVERTISED_2500baseX_Full (1 << 15)
699
700 u32 phy_addr;
Yaniv Rosnerc18487e2008-06-23 20:27:52 -0700701
702 /* used to synchronize phy accesses */
703 struct mutex phy_mutex;
Eilon Greenstein46c6a672009-02-12 08:36:58 +0000704 int need_hw_lock;
Yaniv Rosnerc18487e2008-06-23 20:27:52 -0700705
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700706 u32 port_stx;
707
708 struct nig_stats old_nig_stats;
709};
710
711/* end of port */
712
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000713/* e1h Classification CAM line allocations */
714enum {
715 CAM_ETH_LINE = 0,
716 CAM_ISCSI_ETH_LINE,
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +0000717 CAM_FIP_ETH_LINE,
718 CAM_FIP_MCAST_LINE,
719 CAM_MAX_PF_LINE = CAM_FIP_MCAST_LINE
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000720};
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -0800721/* number of MACs per function in NIG memory - used for SI mode */
722#define NIG_LLH_FUNC_MEM_SIZE 16
723/* number of entries in NIG_REG_LLHX_FUNC_MEM */
724#define NIG_LLH_FUNC_MEM_MAX_OFFSET 8
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -0700725
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000726#define BNX2X_VF_ID_INVALID 0xFF
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700727
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000728/*
729 * The total number of L2 queues, MSIX vectors and HW contexts (CIDs) is
730 * control by the number of fast-path status blocks supported by the
731 * device (HW/FW). Each fast-path status block (FP-SB) aka non-default
732 * status block represents an independent interrupts context that can
733 * serve a regular L2 networking queue. However special L2 queues such
734 * as the FCoE queue do not require a FP-SB and other components like
735 * the CNIC may consume FP-SB reducing the number of possible L2 queues
736 *
737 * If the maximum number of FP-SB available is X then:
738 * a. If CNIC is supported it consumes 1 FP-SB thus the max number of
739 * regular L2 queues is Y=X-1
740 * b. in MF mode the actual number of L2 queues is Y= (X-1/MF_factor)
741 * c. If the FCoE L2 queue is supported the actual number of L2 queues
742 * is Y+1
743 * d. The number of irqs (MSIX vectors) is either Y+1 (one extra for
744 * slow-path interrupts) or Y+2 if CNIC is supported (one additional
745 * FP interrupt context for the CNIC).
746 * e. The number of HW context (CID count) is always X or X+1 if FCoE
747 * L2 queue is supported. the cid for the FCoE L2 queue is always X.
748 */
749
750#define FP_SB_MAX_E1x 16 /* fast-path interrupt contexts E1x */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000751#define FP_SB_MAX_E2 16 /* fast-path interrupt contexts E2 */
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000752
753/*
754 * cid_cnt paramter below refers to the value returned by
755 * 'bnx2x_get_l2_cid_count()' routine
756 */
757
758/*
759 * The number of FP context allocated by the driver == max number of regular
760 * L2 queues + 1 for the FCoE L2 queue
761 */
762#define L2_FP_COUNT(cid_cnt) ((cid_cnt) - CNIC_CONTEXT_USE)
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700763
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +0000764/*
765 * The number of FP-SB allocated by the driver == max number of regular L2
766 * queues + 1 for the CNIC which also consumes an FP-SB
767 */
768#define FP_SB_COUNT(cid_cnt) ((cid_cnt) - FCOE_CONTEXT_USE)
769#define NUM_IGU_SB_REQUIRED(cid_cnt) \
770 (FP_SB_COUNT(cid_cnt) - NONE_ETH_CONTEXT_USE)
771
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700772union cdu_context {
773 struct eth_context eth;
774 char pad[1024];
775};
776
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000777/* CDU host DB constants */
778#define CDU_ILT_PAGE_SZ_HW 3
779#define CDU_ILT_PAGE_SZ (4096 << CDU_ILT_PAGE_SZ_HW) /* 32K */
780#define ILT_PAGE_CIDS (CDU_ILT_PAGE_SZ / sizeof(union cdu_context))
781
782#ifdef BCM_CNIC
783#define CNIC_ISCSI_CID_MAX 256
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +0000784#define CNIC_FCOE_CID_MAX 2048
785#define CNIC_CID_MAX (CNIC_ISCSI_CID_MAX + CNIC_FCOE_CID_MAX)
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000786#define CNIC_ILT_LINES DIV_ROUND_UP(CNIC_CID_MAX, ILT_PAGE_CIDS)
787#endif
788
789#define QM_ILT_PAGE_SZ_HW 3
790#define QM_ILT_PAGE_SZ (4096 << QM_ILT_PAGE_SZ_HW) /* 32K */
791#define QM_CID_ROUND 1024
792
793#ifdef BCM_CNIC
794/* TM (timers) host DB constants */
795#define TM_ILT_PAGE_SZ_HW 2
796#define TM_ILT_PAGE_SZ (4096 << TM_ILT_PAGE_SZ_HW) /* 16K */
797/* #define TM_CONN_NUM (CNIC_STARTING_CID+CNIC_ISCSI_CXT_MAX) */
798#define TM_CONN_NUM 1024
799#define TM_ILT_SZ (8 * TM_CONN_NUM)
800#define TM_ILT_LINES DIV_ROUND_UP(TM_ILT_SZ, TM_ILT_PAGE_SZ)
801
802/* SRC (Searcher) host DB constants */
803#define SRC_ILT_PAGE_SZ_HW 3
804#define SRC_ILT_PAGE_SZ (4096 << SRC_ILT_PAGE_SZ_HW) /* 32K */
805#define SRC_HASH_BITS 10
806#define SRC_CONN_NUM (1 << SRC_HASH_BITS) /* 1024 */
807#define SRC_ILT_SZ (sizeof(struct src_ent) * SRC_CONN_NUM)
808#define SRC_T2_SZ SRC_ILT_SZ
809#define SRC_ILT_LINES DIV_ROUND_UP(SRC_ILT_SZ, SRC_ILT_PAGE_SZ)
810#endif
811
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -0700812#define MAX_DMAE_C 8
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700813
814/* DMA memory not used in fastpath */
815struct bnx2x_slowpath {
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700816 struct eth_stats_query fw_stats;
817 struct mac_configuration_cmd mac_config;
818 struct mac_configuration_cmd mcast_config;
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000819 struct client_init_ramrod_data client_init_data;
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700820
821 /* used by dmae command executer */
822 struct dmae_command dmae[MAX_DMAE_C];
823
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -0700824 u32 stats_comp;
825 union mac_stats mac_stats;
826 struct nig_stats nig_stats;
827 struct host_port_stats port_stats;
828 struct host_func_stats func_stats;
Eilon Greenstein6fe49bb2009-08-12 08:23:17 +0000829 struct host_func_stats func_stats_base;
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700830
831 u32 wb_comp;
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700832 u32 wb_data[4];
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +0000833 /* pfc configuration for DCBX ramrod */
834 struct flow_control_configuration pfc_config;
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700835};
836
837#define bnx2x_sp(bp, var) (&bp->slowpath->var)
838#define bnx2x_sp_mapping(bp, var) \
839 (bp->slowpath_mapping + offsetof(struct bnx2x_slowpath, var))
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200840
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200841
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700842/* attn group wiring */
843#define MAX_DYNAMIC_ATTN_GRPS 8
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200844
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700845struct attn_route {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000846 u32 sig[5];
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700847};
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200848
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000849struct iro {
850 u32 base;
851 u16 m1;
852 u16 m2;
853 u16 m3;
854 u16 size;
855};
856
857struct hw_context {
858 union cdu_context *vcxt;
859 dma_addr_t cxt_mapping;
860 size_t size;
861};
862
863/* forward */
864struct bnx2x_ilt;
865
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +0000866typedef enum {
867 BNX2X_RECOVERY_DONE,
868 BNX2X_RECOVERY_INIT,
869 BNX2X_RECOVERY_WAIT,
870} bnx2x_recovery_state_t;
871
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000872/**
873 * Event queue (EQ or event ring) MC hsi
874 * NUM_EQ_PAGES and EQ_DESC_CNT_PAGE must be power of 2
875 */
876#define NUM_EQ_PAGES 1
877#define EQ_DESC_CNT_PAGE (BCM_PAGE_SIZE / sizeof(union event_ring_elem))
878#define EQ_DESC_MAX_PAGE (EQ_DESC_CNT_PAGE - 1)
879#define NUM_EQ_DESC (EQ_DESC_CNT_PAGE * NUM_EQ_PAGES)
880#define EQ_DESC_MASK (NUM_EQ_DESC - 1)
881#define MAX_EQ_AVAIL (EQ_DESC_MAX_PAGE * NUM_EQ_PAGES - 2)
882
883/* depends on EQ_DESC_CNT_PAGE being a power of 2 */
884#define NEXT_EQ_IDX(x) ((((x) & EQ_DESC_MAX_PAGE) == \
885 (EQ_DESC_MAX_PAGE - 1)) ? (x) + 2 : (x) + 1)
886
887/* depends on the above and on NUM_EQ_PAGES being a power of 2 */
888#define EQ_DESC(x) ((x) & EQ_DESC_MASK)
889
890#define BNX2X_EQ_INDEX \
891 (&bp->def_status_blk->sp_sb.\
892 index_values[HC_SP_INDEX_EQ_CONS])
893
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700894struct bnx2x {
895 /* Fields used in the tx and intr/napi performance paths
896 * are grouped together in the beginning of the structure
897 */
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000898 struct bnx2x_fastpath *fp;
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700899 void __iomem *regview;
900 void __iomem *doorbells;
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000901 u16 db_size;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200902
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700903 struct net_device *dev;
904 struct pci_dev *pdev;
905
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000906 struct iro *iro_arr;
907#define IRO (bp->iro_arr)
908
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700909 atomic_t intr_sem;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +0000910
911 bnx2x_recovery_state_t recovery_state;
912 int is_leader;
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000913 struct msix_entry *msix_table;
Eilon Greenstein8badd272009-02-12 08:36:15 +0000914#define INT_MODE_INTx 1
915#define INT_MODE_MSI 2
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700916
917 int tx_ring_size;
918
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700919 u32 rx_csum;
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000920/* L2 header size + 2*VLANs (8 bytes) + LLC SNAP (8 bytes) */
921#define ETH_OVREHEAD (ETH_HLEN + 8 + 8)
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700922#define ETH_MIN_PACKET_SIZE 60
923#define ETH_MAX_PACKET_SIZE 1500
924#define ETH_MAX_JUMBO_PACKET_SIZE 9600
925
Eilon Greenstein0f008462009-02-12 08:36:18 +0000926 /* Max supported alignment is 256 (8 shift) */
927#define BNX2X_RX_ALIGN_SHIFT ((L1_CACHE_SHIFT < 8) ? \
928 L1_CACHE_SHIFT : 8)
929#define BNX2X_RX_ALIGN (1 << BNX2X_RX_ALIGN_SHIFT)
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000930#define BNX2X_PXP_DRAM_ALIGN (BNX2X_RX_ALIGN_SHIFT - 5)
Eilon Greenstein0f008462009-02-12 08:36:18 +0000931
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000932 struct host_sp_status_block *def_status_blk;
933#define DEF_SB_IGU_ID 16
934#define DEF_SB_ID HC_SP_SB_ID
935 __le16 def_idx;
Eilon Greenstein4781bfa2009-02-12 08:38:17 +0000936 __le16 def_att_idx;
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700937 u32 attn_state;
938 struct attn_route attn_group[MAX_DYNAMIC_ATTN_GRPS];
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700939
940 /* slow path ring */
941 struct eth_spe *spq;
942 dma_addr_t spq_mapping;
943 u16 spq_prod_idx;
944 struct eth_spe *spq_prod_bd;
945 struct eth_spe *spq_last_bd;
Eilon Greenstein4781bfa2009-02-12 08:38:17 +0000946 __le16 *dsb_sp_prod;
Dmitry Kravkov8fe23fb2010-10-06 03:27:41 +0000947 atomic_t spq_left; /* serialize spq */
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700948 /* used to synchronize spq accesses */
949 spinlock_t spq_lock;
950
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000951 /* event queue */
952 union event_ring_elem *eq_ring;
953 dma_addr_t eq_mapping;
954 u16 eq_prod;
955 u16 eq_cons;
956 __le16 *eq_cons_sb;
957
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -0700958 /* Flags for marking that there is a STAT_QUERY or
959 SET_MAC ramrod pending */
Michael Chane665bfd2009-10-10 13:46:54 +0000960 int stats_pending;
961 int set_mac_pending;
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700962
Eilon Greenstein33471622008-08-13 15:59:08 -0700963 /* End of fields used in the performance code paths */
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700964
965 int panic;
Joe Perches7995c642010-02-17 15:01:52 +0000966 int msg_enable;
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700967
968 u32 flags;
969#define PCIX_FLAG 1
970#define PCI_32BIT_FLAG 2
Eilon Greenstein1c063282009-02-12 08:36:43 +0000971#define ONE_PORT_FLAG 4
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700972#define NO_WOL_FLAG 8
973#define USING_DAC_FLAG 0x10
974#define USING_MSIX_FLAG 0x20
Eilon Greenstein8badd272009-02-12 08:36:15 +0000975#define USING_MSI_FLAG 0x40
Dmitry Kravkovd6214d72010-10-06 03:32:10 +0000976
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700977#define TPA_ENABLE_FLAG 0x80
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700978#define NO_MCP_FLAG 0x100
Dmitry Kravkovd6214d72010-10-06 03:32:10 +0000979#define DISABLE_MSI_FLAG 0x200
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700980#define BP_NOMCP(bp) (bp->flags & NO_MCP_FLAG)
Eilon Greensteinf34d28e2009-10-15 00:18:08 -0700981#define MF_FUNC_DIS 0x1000
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +0000982#define FCOE_MACS_SET 0x2000
983#define NO_FCOE_FLAG 0x4000
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +0000984#define NO_ISCSI_OOO_FLAG 0x8000
985#define NO_ISCSI_FLAG 0x10000
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +0000986
987#define NO_FCOE(bp) ((bp)->flags & NO_FCOE_FLAG)
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +0000988#define NO_ISCSI(bp) ((bp)->flags & NO_ISCSI_FLAG)
989#define NO_ISCSI_OOO(bp) ((bp)->flags & NO_ISCSI_OOO_FLAG)
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700990
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000991 int pf_num; /* absolute PF number */
992 int pfid; /* per-path PF number */
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000993 int base_fw_ndsb;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000994#define BP_PATH(bp) (!CHIP_IS_E2(bp) ? \
995 0 : (bp->pf_num & 1))
996#define BP_PORT(bp) (bp->pfid & 1)
997#define BP_FUNC(bp) (bp->pfid)
998#define BP_ABS_FUNC(bp) (bp->pf_num)
999#define BP_E1HVN(bp) (bp->pfid >> 1)
1000#define BP_VN(bp) (CHIP_MODE_IS_4_PORT(bp) ? \
1001 0 : BP_E1HVN(bp))
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001002#define BP_L_ID(bp) (BP_E1HVN(bp) << 2)
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001003#define BP_FW_MB_IDX(bp) (BP_PORT(bp) +\
1004 BP_VN(bp) * (CHIP_IS_E1x(bp) ? 2 : 1))
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001005
Michael Chan37b091b2009-10-10 13:46:55 +00001006#ifdef BCM_CNIC
1007#define BCM_CNIC_CID_START 16
1008#define BCM_ISCSI_ETH_CL_ID 17
1009#endif
1010
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001011 int pm_cap;
1012 int pcie_cap;
Eilon Greenstein8d5726c2009-02-12 08:37:19 +00001013 int mrrs;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001014
Eilon Greenstein1cf167f2009-01-14 21:22:18 -08001015 struct delayed_work sp_task;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00001016 struct delayed_work reset_task;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001017 struct timer_list timer;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001018 int current_interval;
1019
1020 u16 fw_seq;
1021 u16 fw_drv_pulse_wr_seq;
1022 u32 func_stx;
1023
1024 struct link_params link_params;
1025 struct link_vars link_vars;
Eilon Greenstein01cd4522009-08-12 08:23:08 +00001026 struct mdio_if_info mdio;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001027
1028 struct bnx2x_common common;
1029 struct bnx2x_port port;
1030
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00001031 struct cmng_struct_per_port cmng;
1032 u32 vn_weight_sum;
1033
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001034 u32 mf_config[E1HVN_MAX];
1035 u32 mf2_config[E2_FUNC_MAX];
Dmitry Kravkovfb3bff12010-10-06 03:26:40 +00001036 u16 mf_ov;
1037 u8 mf_mode;
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00001038#define IS_MF(bp) (bp->mf_mode != 0)
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08001039#define IS_MF_SI(bp) (bp->mf_mode == MULTI_FUNCTION_SI)
1040#define IS_MF_SD(bp) (bp->mf_mode == MULTI_FUNCTION_SD)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001041
Eliezer Tamirf1410642008-02-28 11:51:50 -08001042 u8 wol;
1043
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001044 int rx_ring_size;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001045
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001046 u16 tx_quick_cons_trip_int;
1047 u16 tx_quick_cons_trip;
1048 u16 tx_ticks_int;
1049 u16 tx_ticks;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001050
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001051 u16 rx_quick_cons_trip_int;
1052 u16 rx_quick_cons_trip;
1053 u16 rx_ticks_int;
1054 u16 rx_ticks;
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00001055/* Maximal coalescing timeout in us */
1056#define BNX2X_MAX_COALESCE_TOUT (0xf0*12)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001057
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001058 u32 lin_cnt;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001059
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001060 int state;
Eilon Greenstein356e2382009-02-12 08:38:32 +00001061#define BNX2X_STATE_CLOSED 0
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001062#define BNX2X_STATE_OPENING_WAIT4_LOAD 0x1000
1063#define BNX2X_STATE_OPENING_WAIT4_PORT 0x2000
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001064#define BNX2X_STATE_OPEN 0x3000
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001065#define BNX2X_STATE_CLOSING_WAIT4_HALT 0x4000
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001066#define BNX2X_STATE_CLOSING_WAIT4_DELETE 0x5000
1067#define BNX2X_STATE_CLOSING_WAIT4_UNLOAD 0x6000
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001068#define BNX2X_STATE_FUNC_STARTED 0x7000
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001069#define BNX2X_STATE_DIAG 0xe000
1070#define BNX2X_STATE_ERROR 0xf000
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001071
Eilon Greenstein555f6c72009-02-12 08:36:11 +00001072 int multi_mode;
Vladislav Zolotarov54b9dda2009-11-16 06:05:58 +00001073 int num_queues;
Dmitry Kravkov5d7cd492010-07-27 12:32:19 +00001074 int disable_tpa;
1075 int int_mode;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001076
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001077 struct tstorm_eth_mac_filter_config mac_filters;
1078#define BNX2X_ACCEPT_NONE 0x0000
1079#define BNX2X_ACCEPT_UNICAST 0x0001
1080#define BNX2X_ACCEPT_MULTICAST 0x0002
1081#define BNX2X_ACCEPT_ALL_UNICAST 0x0004
1082#define BNX2X_ACCEPT_ALL_MULTICAST 0x0008
1083#define BNX2X_ACCEPT_BROADCAST 0x0010
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08001084#define BNX2X_ACCEPT_UNMATCHED_UCAST 0x0020
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001085#define BNX2X_PROMISCUOUS_MODE 0x10000
1086
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001087 u32 rx_mode;
1088#define BNX2X_RX_MODE_NONE 0
1089#define BNX2X_RX_MODE_NORMAL 1
1090#define BNX2X_RX_MODE_ALLMULTI 2
1091#define BNX2X_RX_MODE_PROMISC 3
1092#define BNX2X_MAX_MULTICAST 64
1093#define BNX2X_MAX_EMUL_MULTI 16
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001094
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001095 u8 igu_dsb_id;
1096 u8 igu_base_sb;
1097 u8 igu_sb_cnt;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001098 dma_addr_t def_status_blk_mapping;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001099
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001100 struct bnx2x_slowpath *slowpath;
1101 dma_addr_t slowpath_mapping;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001102 struct hw_context context;
1103
1104 struct bnx2x_ilt *ilt;
1105#define BP_ILT(bp) ((bp)->ilt)
1106#define ILT_MAX_LINES 128
1107
1108 int l2_cid_count;
1109#define L2_ILT_LINES(bp) (DIV_ROUND_UP((bp)->l2_cid_count, \
1110 ILT_PAGE_CIDS))
1111#define BNX2X_DB_SIZE(bp) ((bp)->l2_cid_count * (1 << BNX2X_DB_SHIFT))
1112
1113 int qm_cid_count;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001114
Eilon Greensteina18f5122009-08-12 08:23:26 +00001115 int dropless_fc;
1116
Michael Chan37b091b2009-10-10 13:46:55 +00001117#ifdef BCM_CNIC
1118 u32 cnic_flags;
1119#define BNX2X_CNIC_FLAG_MAC_SET 1
Michael Chan37b091b2009-10-10 13:46:55 +00001120 void *t2;
1121 dma_addr_t t2_mapping;
Eric Dumazet13707f92011-01-26 19:28:23 +00001122 struct cnic_ops __rcu *cnic_ops;
Michael Chan37b091b2009-10-10 13:46:55 +00001123 void *cnic_data;
1124 u32 cnic_tag;
1125 struct cnic_eth_dev cnic_eth_dev;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001126 union host_hc_status_block cnic_sb;
Michael Chan37b091b2009-10-10 13:46:55 +00001127 dma_addr_t cnic_sb_mapping;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001128#define CNIC_SB_ID(bp) ((bp)->base_fw_ndsb + BP_L_ID(bp))
1129#define CNIC_IGU_SB_ID(bp) ((bp)->igu_base_sb)
Michael Chan37b091b2009-10-10 13:46:55 +00001130 struct eth_spe *cnic_kwq;
1131 struct eth_spe *cnic_kwq_prod;
1132 struct eth_spe *cnic_kwq_cons;
1133 struct eth_spe *cnic_kwq_last;
1134 u16 cnic_kwq_pending;
1135 u16 cnic_spq_pending;
1136 struct mutex cnic_mutex;
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00001137 u8 fip_mac[ETH_ALEN];
Michael Chan37b091b2009-10-10 13:46:55 +00001138#endif
1139
Eilon Greensteinad8d3942008-06-23 20:29:02 -07001140 int dmae_ready;
1141 /* used to synchronize dmae accesses */
1142 struct mutex dmae_mutex;
Eilon Greensteinad8d3942008-06-23 20:29:02 -07001143
Eilon Greensteinc4ff7cb2009-10-15 00:18:27 -07001144 /* used to protect the FW mail box */
1145 struct mutex fw_mb_mutex;
1146
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07001147 /* used to synchronize stats collecting */
1148 int stats_state;
Vladislav Zolotarova13773a2010-07-21 05:59:01 +00001149
1150 /* used for synchronization of concurrent threads statistics handling */
1151 spinlock_t stats_lock;
1152
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07001153 /* used by dmae command loader */
1154 struct dmae_command stats_dmae;
1155 int executer_idx;
Eilon Greensteinad8d3942008-06-23 20:29:02 -07001156
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07001157 u16 stats_counter;
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07001158 struct bnx2x_eth_stats eth_stats;
1159
1160 struct z_stream_s *strm;
1161 void *gunzip_buf;
1162 dma_addr_t gunzip_mapping;
1163 int gunzip_outlen;
Eilon Greensteinad8d3942008-06-23 20:29:02 -07001164#define FW_BUF_SIZE 0x8000
Eilon Greenstein573f2032009-08-12 08:24:14 +00001165#define GUNZIP_BUF(bp) (bp->gunzip_buf)
1166#define GUNZIP_PHYS(bp) (bp->gunzip_mapping)
1167#define GUNZIP_OUTLEN(bp) (bp->gunzip_outlen)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001168
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +00001169 struct raw_op *init_ops;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07001170 /* Init blocks offsets inside init_ops */
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +00001171 u16 *init_ops_offsets;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07001172 /* Data blob - has 32 bit granularity */
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +00001173 u32 *init_data;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07001174 /* Zipped PRAM blobs - raw data */
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +00001175 const u8 *tsem_int_table_data;
1176 const u8 *tsem_pram_data;
1177 const u8 *usem_int_table_data;
1178 const u8 *usem_pram_data;
1179 const u8 *xsem_int_table_data;
1180 const u8 *xsem_pram_data;
1181 const u8 *csem_int_table_data;
1182 const u8 *csem_pram_data;
Eilon Greenstein573f2032009-08-12 08:24:14 +00001183#define INIT_OPS(bp) (bp->init_ops)
1184#define INIT_OPS_OFFSETS(bp) (bp->init_ops_offsets)
1185#define INIT_DATA(bp) (bp->init_data)
1186#define INIT_TSEM_INT_TABLE_DATA(bp) (bp->tsem_int_table_data)
1187#define INIT_TSEM_PRAM_DATA(bp) (bp->tsem_pram_data)
1188#define INIT_USEM_INT_TABLE_DATA(bp) (bp->usem_int_table_data)
1189#define INIT_USEM_PRAM_DATA(bp) (bp->usem_pram_data)
1190#define INIT_XSEM_INT_TABLE_DATA(bp) (bp->xsem_int_table_data)
1191#define INIT_XSEM_PRAM_DATA(bp) (bp->xsem_pram_data)
1192#define INIT_CSEM_INT_TABLE_DATA(bp) (bp->csem_int_table_data)
1193#define INIT_CSEM_PRAM_DATA(bp) (bp->csem_pram_data)
1194
Vladislav Zolotarov34f24c72010-04-19 01:13:23 +00001195 char fw_ver[32];
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +00001196 const struct firmware *firmware;
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +00001197 /* LLDP params */
1198 struct bnx2x_config_lldp_params lldp_config_params;
1199
Shmulik Ravid785b9b12010-12-30 06:27:03 +00001200 /* DCB support on/off */
1201 u16 dcb_state;
1202#define BNX2X_DCB_STATE_OFF 0
1203#define BNX2X_DCB_STATE_ON 1
1204
1205 /* DCBX engine mode */
1206 int dcbx_enabled;
1207#define BNX2X_DCBX_ENABLED_OFF 0
1208#define BNX2X_DCBX_ENABLED_ON_NEG_OFF 1
1209#define BNX2X_DCBX_ENABLED_ON_NEG_ON 2
1210#define BNX2X_DCBX_ENABLED_INVALID (-1)
1211
1212 bool dcbx_mode_uset;
1213
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +00001214 struct bnx2x_config_dcbx_params dcbx_config_params;
1215
1216 struct bnx2x_dcbx_port_params dcbx_port_params;
1217 int dcb_version;
1218
1219 /* DCBX Negotation results */
1220 struct dcbx_features dcbx_local_feat;
1221 u32 dcbx_error;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001222};
1223
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001224/**
1225 * Init queue/func interface
1226 */
1227/* queue init flags */
1228#define QUEUE_FLG_TPA 0x0001
1229#define QUEUE_FLG_CACHE_ALIGN 0x0002
1230#define QUEUE_FLG_STATS 0x0004
1231#define QUEUE_FLG_OV 0x0008
1232#define QUEUE_FLG_VLAN 0x0010
1233#define QUEUE_FLG_COS 0x0020
1234#define QUEUE_FLG_HC 0x0040
1235#define QUEUE_FLG_DHC 0x0080
1236#define QUEUE_FLG_OOO 0x0100
1237
1238#define QUEUE_DROP_IP_CS_ERR TSTORM_ETH_CLIENT_CONFIG_DROP_IP_CS_ERR
1239#define QUEUE_DROP_TCP_CS_ERR TSTORM_ETH_CLIENT_CONFIG_DROP_TCP_CS_ERR
1240#define QUEUE_DROP_TTL0 TSTORM_ETH_CLIENT_CONFIG_DROP_TTL0
1241#define QUEUE_DROP_UDP_CS_ERR TSTORM_ETH_CLIENT_CONFIG_DROP_UDP_CS_ERR
1242
1243
1244
1245/* rss capabilities */
1246#define RSS_IPV4_CAP 0x0001
1247#define RSS_IPV4_TCP_CAP 0x0002
1248#define RSS_IPV6_CAP 0x0004
1249#define RSS_IPV6_TCP_CAP 0x0008
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001250
Vladislav Zolotarov54b9dda2009-11-16 06:05:58 +00001251#define BNX2X_NUM_QUEUES(bp) (bp->num_queues)
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00001252#define BNX2X_NUM_ETH_QUEUES(bp) (BNX2X_NUM_QUEUES(bp) - NONE_ETH_CONTEXT_USE)
1253
1254/* ethtool statistics are displayed for all regular ethernet queues and the
1255 * fcoe L2 queue if not disabled
1256 */
1257#define BNX2X_NUM_STAT_QUEUES(bp) (NO_FCOE(bp) ? BNX2X_NUM_ETH_QUEUES(bp) : \
1258 (BNX2X_NUM_ETH_QUEUES(bp) + FCOE_CONTEXT_USE))
1259
Vladislav Zolotarov54b9dda2009-11-16 06:05:58 +00001260#define is_multi(bp) (BNX2X_NUM_QUEUES(bp) > 1)
Eilon Greenstein3196a882008-08-13 15:58:49 -07001261
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001262#define BNX2X_MAX_QUEUES(bp) (bp->igu_sb_cnt - CNIC_CONTEXT_USE)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001263
1264#define RSS_IPV4_CAP_MASK \
1265 TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV4_CAPABILITY
1266
1267#define RSS_IPV4_TCP_CAP_MASK \
1268 TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV4_TCP_CAPABILITY
1269
1270#define RSS_IPV6_CAP_MASK \
1271 TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV6_CAPABILITY
1272
1273#define RSS_IPV6_TCP_CAP_MASK \
1274 TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV6_TCP_CAPABILITY
1275
1276/* func init flags */
Dmitry Kravkov030f3352010-10-17 23:08:53 +00001277#define FUNC_FLG_STATS 0x0001
1278#define FUNC_FLG_TPA 0x0002
1279#define FUNC_FLG_SPQ 0x0004
1280#define FUNC_FLG_LEADING 0x0008 /* PF only */
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001281
1282struct rxq_pause_params {
1283 u16 bd_th_lo;
1284 u16 bd_th_hi;
1285 u16 rcq_th_lo;
1286 u16 rcq_th_hi;
1287 u16 sge_th_lo; /* valid iff QUEUE_FLG_TPA */
1288 u16 sge_th_hi; /* valid iff QUEUE_FLG_TPA */
1289 u16 pri_map;
1290};
1291
1292struct bnx2x_rxq_init_params {
1293 /* cxt*/
1294 struct eth_context *cxt;
1295
1296 /* dma */
1297 dma_addr_t dscr_map;
1298 dma_addr_t sge_map;
1299 dma_addr_t rcq_map;
1300 dma_addr_t rcq_np_map;
1301
1302 u16 flags;
1303 u16 drop_flags;
1304 u16 mtu;
1305 u16 buf_sz;
1306 u16 fw_sb_id;
1307 u16 cl_id;
1308 u16 spcl_id;
1309 u16 cl_qzone_id;
1310
1311 /* valid iff QUEUE_FLG_STATS */
1312 u16 stat_id;
1313
1314 /* valid iff QUEUE_FLG_TPA */
1315 u16 tpa_agg_sz;
1316 u16 sge_buf_sz;
1317 u16 max_sges_pkt;
1318
1319 /* valid iff QUEUE_FLG_CACHE_ALIGN */
1320 u8 cache_line_log;
1321
1322 u8 sb_cq_index;
1323 u32 cid;
1324
1325 /* desired interrupts per sec. valid iff QUEUE_FLG_HC */
1326 u32 hc_rate;
1327};
1328
1329struct bnx2x_txq_init_params {
1330 /* cxt*/
1331 struct eth_context *cxt;
1332
1333 /* dma */
1334 dma_addr_t dscr_map;
1335
1336 u16 flags;
1337 u16 fw_sb_id;
1338 u8 sb_cq_index;
1339 u8 cos; /* valid iff QUEUE_FLG_COS */
1340 u16 stat_id; /* valid iff QUEUE_FLG_STATS */
1341 u16 traffic_type;
1342 u32 cid;
1343 u16 hc_rate; /* desired interrupts per sec.*/
1344 /* valid iff QUEUE_FLG_HC */
1345
1346};
1347
1348struct bnx2x_client_ramrod_params {
1349 int *pstate;
1350 int state;
1351 u16 index;
1352 u16 cl_id;
1353 u32 cid;
1354 u8 poll;
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00001355#define CLIENT_IS_FCOE 0x01
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001356#define CLIENT_IS_LEADING_RSS 0x02
1357 u8 flags;
1358};
1359
1360struct bnx2x_client_init_params {
1361 struct rxq_pause_params pause;
1362 struct bnx2x_rxq_init_params rxq_params;
1363 struct bnx2x_txq_init_params txq_params;
1364 struct bnx2x_client_ramrod_params ramrod_params;
1365};
1366
1367struct bnx2x_rss_params {
1368 int mode;
1369 u16 cap;
1370 u16 result_mask;
1371};
1372
1373struct bnx2x_func_init_params {
1374
1375 /* rss */
1376 struct bnx2x_rss_params *rss; /* valid iff FUNC_FLG_RSS */
1377
1378 /* dma */
1379 dma_addr_t fw_stat_map; /* valid iff FUNC_FLG_STATS */
1380 dma_addr_t spq_map; /* valid iff FUNC_FLG_SPQ */
1381
1382 u16 func_flgs;
1383 u16 func_id; /* abs fid */
1384 u16 pf_id;
1385 u16 spq_prod; /* valid iff FUNC_FLG_SPQ */
1386};
1387
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00001388#define for_each_eth_queue(bp, var) \
1389 for (var = 0; var < BNX2X_NUM_ETH_QUEUES(bp); var++)
Eilon Greenstein3196a882008-08-13 15:58:49 -07001390
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00001391#define for_each_nondefault_eth_queue(bp, var) \
1392 for (var = 1; var < BNX2X_NUM_ETH_QUEUES(bp); var++)
1393
1394#define for_each_napi_queue(bp, var) \
1395 for (var = 0; \
1396 var < BNX2X_NUM_ETH_QUEUES(bp) + FCOE_CONTEXT_USE; var++) \
1397 if (skip_queue(bp, var)) \
1398 continue; \
1399 else
1400
1401#define for_each_queue(bp, var) \
1402 for (var = 0; var < BNX2X_NUM_QUEUES(bp); var++) \
1403 if (skip_queue(bp, var)) \
1404 continue; \
1405 else
1406
1407#define for_each_rx_queue(bp, var) \
1408 for (var = 0; var < BNX2X_NUM_QUEUES(bp); var++) \
1409 if (skip_rx_queue(bp, var)) \
1410 continue; \
1411 else
1412
1413#define for_each_tx_queue(bp, var) \
1414 for (var = 0; var < BNX2X_NUM_QUEUES(bp); var++) \
1415 if (skip_tx_queue(bp, var)) \
1416 continue; \
1417 else
1418
1419#define for_each_nondefault_queue(bp, var) \
1420 for (var = 1; var < BNX2X_NUM_QUEUES(bp); var++) \
1421 if (skip_queue(bp, var)) \
1422 continue; \
1423 else
1424
1425/* skip rx queue
Linus Torvalds008d23e2011-01-13 10:05:56 -08001426 * if FCOE l2 support is disabled and this is the fcoe L2 queue
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00001427 */
1428#define skip_rx_queue(bp, idx) (NO_FCOE(bp) && IS_FCOE_IDX(idx))
1429
1430/* skip tx queue
Linus Torvalds008d23e2011-01-13 10:05:56 -08001431 * if FCOE l2 support is disabled and this is the fcoe L2 queue
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00001432 */
1433#define skip_tx_queue(bp, idx) (NO_FCOE(bp) && IS_FCOE_IDX(idx))
1434
1435#define skip_queue(bp, idx) (NO_FCOE(bp) && IS_FCOE_IDX(idx))
Eilon Greenstein3196a882008-08-13 15:58:49 -07001436
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00001437#define WAIT_RAMROD_POLL 0x01
1438#define WAIT_RAMROD_COMMON 0x02
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00001439
1440/* dmae */
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07001441void bnx2x_read_dmae(struct bnx2x *bp, u32 src_addr, u32 len32);
1442void bnx2x_write_dmae(struct bnx2x *bp, dma_addr_t dma_addr, u32 dst_addr,
1443 u32 len32);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00001444void bnx2x_post_dmae(struct bnx2x *bp, struct dmae_command *dmae, int idx);
1445u32 bnx2x_dmae_opcode_add_comp(u32 opcode, u8 comp_type);
1446u32 bnx2x_dmae_opcode_clr_src_reset(u32 opcode);
1447u32 bnx2x_dmae_opcode(struct bnx2x *bp, u8 src_type, u8 dst_type,
1448 bool with_comp, u8 comp_type);
1449
Eilon Greenstein4acac6a2009-02-12 08:36:52 +00001450int bnx2x_get_gpio(struct bnx2x *bp, int gpio_num, u8 port);
Eilon Greenstein17de50b2008-08-13 15:56:59 -07001451int bnx2x_set_gpio(struct bnx2x *bp, int gpio_num, u32 mode, u8 port);
Eilon Greenstein4acac6a2009-02-12 08:36:52 +00001452int bnx2x_set_gpio_int(struct bnx2x *bp, int gpio_num, u32 mode, u8 port);
Yaniv Rosnera22f0782010-09-07 11:41:20 +00001453u32 bnx2x_fw_command(struct bnx2x *bp, u32 command, u32 param);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00001454
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00001455void bnx2x_calc_fc_adv(struct bnx2x *bp);
1456int bnx2x_sp_post(struct bnx2x *bp, int command, int cid,
1457 u32 data_hi, u32 data_lo, int common);
1458void bnx2x_update_coalesce(struct bnx2x *bp);
Yaniv Rosnera22f0782010-09-07 11:41:20 +00001459int bnx2x_get_link_cfg_idx(struct bnx2x *bp);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00001460
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001461static inline u32 reg_poll(struct bnx2x *bp, u32 reg, u32 expected, int ms,
1462 int wait)
1463{
1464 u32 val;
1465
1466 do {
1467 val = REG_RD(bp, reg);
1468 if (val == expected)
1469 break;
1470 ms -= wait;
1471 msleep(wait);
1472
1473 } while (ms > 0);
1474
1475 return val;
1476}
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00001477
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001478#define BNX2X_ILT_ZALLOC(x, y, size) \
1479 do { \
Vladislav Zolotarovd245a112010-12-08 01:43:17 +00001480 x = dma_alloc_coherent(&bp->pdev->dev, size, y, GFP_KERNEL); \
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001481 if (x) \
1482 memset(x, 0, size); \
1483 } while (0)
1484
1485#define BNX2X_ILT_FREE(x, y, size) \
1486 do { \
1487 if (x) { \
Vladislav Zolotarovd245a112010-12-08 01:43:17 +00001488 dma_free_coherent(&bp->pdev->dev, size, x, y); \
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001489 x = NULL; \
1490 y = 0; \
1491 } \
1492 } while (0)
1493
1494#define ILOG2(x) (ilog2((x)))
1495
1496#define ILT_NUM_PAGE_ENTRIES (3072)
1497/* In 57710/11 we use whole table since we have 8 func
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00001498 * In 57712 we have only 4 func, but use same size per func, then only half of
1499 * the table in use
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001500 */
1501#define ILT_PER_FUNC (ILT_NUM_PAGE_ENTRIES/8)
1502
1503#define FUNC_ILT_BASE(func) (func * ILT_PER_FUNC)
1504/*
1505 * the phys address is shifted right 12 bits and has an added
1506 * 1=valid bit added to the 53rd bit
1507 * then since this is a wide register(TM)
1508 * we split it into two 32 bit writes
1509 */
1510#define ONCHIP_ADDR1(x) ((u32)(((u64)x >> 12) & 0xFFFFFFFF))
1511#define ONCHIP_ADDR2(x) ((u32)((1 << 20) | ((u64)x >> 44)))
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001512
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001513/* load/unload mode */
1514#define LOAD_NORMAL 0
1515#define LOAD_OPEN 1
1516#define LOAD_DIAG 2
1517#define UNLOAD_NORMAL 0
1518#define UNLOAD_CLOSE 1
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00001519#define UNLOAD_RECOVERY 2
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001520
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07001521
Eilon Greensteinad8d3942008-06-23 20:29:02 -07001522/* DMAE command defines */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001523#define DMAE_TIMEOUT -1
1524#define DMAE_PCI_ERROR -2 /* E2 and onward */
1525#define DMAE_NOT_RDY -3
1526#define DMAE_PCI_ERR_FLAG 0x80000000
Eilon Greensteinad8d3942008-06-23 20:29:02 -07001527
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001528#define DMAE_SRC_PCI 0
1529#define DMAE_SRC_GRC 1
Eilon Greensteinad8d3942008-06-23 20:29:02 -07001530
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001531#define DMAE_DST_NONE 0
1532#define DMAE_DST_PCI 1
1533#define DMAE_DST_GRC 2
1534
1535#define DMAE_COMP_PCI 0
1536#define DMAE_COMP_GRC 1
1537
1538/* E2 and onward - PCI error handling in the completion */
1539
1540#define DMAE_COMP_REGULAR 0
1541#define DMAE_COM_SET_ERR 1
1542
1543#define DMAE_CMD_SRC_PCI (DMAE_SRC_PCI << \
1544 DMAE_COMMAND_SRC_SHIFT)
1545#define DMAE_CMD_SRC_GRC (DMAE_SRC_GRC << \
1546 DMAE_COMMAND_SRC_SHIFT)
1547
1548#define DMAE_CMD_DST_PCI (DMAE_DST_PCI << \
1549 DMAE_COMMAND_DST_SHIFT)
1550#define DMAE_CMD_DST_GRC (DMAE_DST_GRC << \
1551 DMAE_COMMAND_DST_SHIFT)
1552
1553#define DMAE_CMD_C_DST_PCI (DMAE_COMP_PCI << \
1554 DMAE_COMMAND_C_DST_SHIFT)
1555#define DMAE_CMD_C_DST_GRC (DMAE_COMP_GRC << \
1556 DMAE_COMMAND_C_DST_SHIFT)
Eilon Greensteinad8d3942008-06-23 20:29:02 -07001557
1558#define DMAE_CMD_C_ENABLE DMAE_COMMAND_C_TYPE_ENABLE
1559
1560#define DMAE_CMD_ENDIANITY_NO_SWAP (0 << DMAE_COMMAND_ENDIANITY_SHIFT)
1561#define DMAE_CMD_ENDIANITY_B_SWAP (1 << DMAE_COMMAND_ENDIANITY_SHIFT)
1562#define DMAE_CMD_ENDIANITY_DW_SWAP (2 << DMAE_COMMAND_ENDIANITY_SHIFT)
1563#define DMAE_CMD_ENDIANITY_B_DW_SWAP (3 << DMAE_COMMAND_ENDIANITY_SHIFT)
1564
1565#define DMAE_CMD_PORT_0 0
1566#define DMAE_CMD_PORT_1 DMAE_COMMAND_PORT
1567
1568#define DMAE_CMD_SRC_RESET DMAE_COMMAND_SRC_RESET
1569#define DMAE_CMD_DST_RESET DMAE_COMMAND_DST_RESET
1570#define DMAE_CMD_E1HVN_SHIFT DMAE_COMMAND_E1HVN_SHIFT
1571
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001572#define DMAE_SRC_PF 0
1573#define DMAE_SRC_VF 1
1574
1575#define DMAE_DST_PF 0
1576#define DMAE_DST_VF 1
1577
1578#define DMAE_C_SRC 0
1579#define DMAE_C_DST 1
1580
Eilon Greensteinad8d3942008-06-23 20:29:02 -07001581#define DMAE_LEN32_RD_MAX 0x80
Vladislav Zolotarov02e3c6c2010-04-19 01:13:33 +00001582#define DMAE_LEN32_WR_MAX(bp) (CHIP_IS_E1(bp) ? 0x400 : 0x2000)
Eilon Greensteinad8d3942008-06-23 20:29:02 -07001583
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001584#define DMAE_COMP_VAL 0x60d0d0ae /* E2 and on - upper bit
1585 indicates eror */
Eilon Greensteinad8d3942008-06-23 20:29:02 -07001586
1587#define MAX_DMAE_C_PER_PORT 8
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +00001588#define INIT_DMAE_C(bp) (BP_PORT(bp) * MAX_DMAE_C_PER_PORT + \
Eilon Greensteinad8d3942008-06-23 20:29:02 -07001589 BP_E1HVN(bp))
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +00001590#define PMF_DMAE_C(bp) (BP_PORT(bp) * MAX_DMAE_C_PER_PORT + \
Eilon Greensteinad8d3942008-06-23 20:29:02 -07001591 E1HVN_MAX)
1592
Eliezer Tamir25047952008-02-28 11:50:16 -08001593/* PCIE link and speed */
1594#define PCICFG_LINK_WIDTH 0x1f00000
1595#define PCICFG_LINK_WIDTH_SHIFT 20
1596#define PCICFG_LINK_SPEED 0xf0000
1597#define PCICFG_LINK_SPEED_SHIFT 16
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001598
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07001599
Eilon Greensteind3d4f492009-02-12 08:36:27 +00001600#define BNX2X_NUM_TESTS 7
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07001601
Eilon Greensteinb5bf9062009-02-12 08:38:08 +00001602#define BNX2X_PHY_LOOPBACK 0
1603#define BNX2X_MAC_LOOPBACK 1
1604#define BNX2X_PHY_LOOPBACK_FAILED 1
1605#define BNX2X_MAC_LOOPBACK_FAILED 2
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07001606#define BNX2X_LOOPBACK_FAILED (BNX2X_MAC_LOOPBACK_FAILED | \
1607 BNX2X_PHY_LOOPBACK_FAILED)
Eliezer Tamir96fc1782008-02-28 11:57:55 -08001608
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001609
1610#define STROM_ASSERT_ARRAY_SIZE 50
1611
Eliezer Tamir96fc1782008-02-28 11:57:55 -08001612
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001613/* must be used on a CID before placing it on a HW ring */
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +00001614#define HW_CID(bp, x) ((BP_PORT(bp) << 23) | \
1615 (BP_E1HVN(bp) << 17) | (x))
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001616
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001617#define SP_DESC_CNT (BCM_PAGE_SIZE / sizeof(struct eth_spe))
1618#define MAX_SP_DESC_CNT (SP_DESC_CNT - 1)
1619
1620
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001621#define BNX2X_BTR 4
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001622#define MAX_SPQ_PENDING 8
1623
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001624
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001625/* CMNG constants
1626 derived from lab experiments, and not from system spec calculations !!! */
1627#define DEF_MIN_RATE 100
1628/* resolution of the rate shaping timer - 100 usec */
1629#define RS_PERIODIC_TIMEOUT_USEC 100
1630/* resolution of fairness algorithm in usecs -
Eilon Greenstein33471622008-08-13 15:59:08 -07001631 coefficient for calculating the actual t fair */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001632#define T_FAIR_COEF 10000000
1633/* number of bytes in single QM arbitration cycle -
Eilon Greenstein33471622008-08-13 15:59:08 -07001634 coefficient for calculating the fairness timer */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001635#define QM_ARB_BYTES 40000
1636#define FAIR_MEM 2
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001637
1638
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001639#define ATTN_NIG_FOR_FUNC (1L << 8)
1640#define ATTN_SW_TIMER_4_FUNC (1L << 9)
1641#define GPIO_2_FUNC (1L << 10)
1642#define GPIO_3_FUNC (1L << 11)
1643#define GPIO_4_FUNC (1L << 12)
1644#define ATTN_GENERAL_ATTN_1 (1L << 13)
1645#define ATTN_GENERAL_ATTN_2 (1L << 14)
1646#define ATTN_GENERAL_ATTN_3 (1L << 15)
1647#define ATTN_GENERAL_ATTN_4 (1L << 13)
1648#define ATTN_GENERAL_ATTN_5 (1L << 14)
1649#define ATTN_GENERAL_ATTN_6 (1L << 15)
1650
1651#define ATTN_HARD_WIRED_MASK 0xff00
1652#define ATTENTION_ID 4
1653
1654
1655/* stuff added to make the code fit 80Col */
1656
1657#define BNX2X_PMF_LINK_ASSERT \
1658 GENERAL_ATTEN_OFFSET(LINK_SYNC_ATTENTION_BIT_FUNC_0 + BP_FUNC(bp))
1659
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001660#define BNX2X_MC_ASSERT_BITS \
1661 (GENERAL_ATTEN_OFFSET(TSTORM_FATAL_ASSERT_ATTENTION_BIT) | \
1662 GENERAL_ATTEN_OFFSET(USTORM_FATAL_ASSERT_ATTENTION_BIT) | \
1663 GENERAL_ATTEN_OFFSET(CSTORM_FATAL_ASSERT_ATTENTION_BIT) | \
1664 GENERAL_ATTEN_OFFSET(XSTORM_FATAL_ASSERT_ATTENTION_BIT))
1665
1666#define BNX2X_MCP_ASSERT \
1667 GENERAL_ATTEN_OFFSET(MCP_FATAL_ASSERT_ATTENTION_BIT)
1668
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001669#define BNX2X_GRC_TIMEOUT GENERAL_ATTEN_OFFSET(LATCHED_ATTN_TIMEOUT_GRC)
1670#define BNX2X_GRC_RSV (GENERAL_ATTEN_OFFSET(LATCHED_ATTN_RBCR) | \
1671 GENERAL_ATTEN_OFFSET(LATCHED_ATTN_RBCT) | \
1672 GENERAL_ATTEN_OFFSET(LATCHED_ATTN_RBCN) | \
1673 GENERAL_ATTEN_OFFSET(LATCHED_ATTN_RBCU) | \
1674 GENERAL_ATTEN_OFFSET(LATCHED_ATTN_RBCP) | \
1675 GENERAL_ATTEN_OFFSET(LATCHED_ATTN_RSVD_GRC))
1676
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001677#define HW_INTERRUT_ASSERT_SET_0 \
1678 (AEU_INPUTS_ATTN_BITS_TSDM_HW_INTERRUPT | \
1679 AEU_INPUTS_ATTN_BITS_TCM_HW_INTERRUPT | \
1680 AEU_INPUTS_ATTN_BITS_TSEMI_HW_INTERRUPT | \
1681 AEU_INPUTS_ATTN_BITS_PBF_HW_INTERRUPT)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001682#define HW_PRTY_ASSERT_SET_0 (AEU_INPUTS_ATTN_BITS_BRB_PARITY_ERROR | \
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001683 AEU_INPUTS_ATTN_BITS_PARSER_PARITY_ERROR | \
1684 AEU_INPUTS_ATTN_BITS_TSDM_PARITY_ERROR | \
1685 AEU_INPUTS_ATTN_BITS_SEARCHER_PARITY_ERROR |\
1686 AEU_INPUTS_ATTN_BITS_TSEMI_PARITY_ERROR)
1687#define HW_INTERRUT_ASSERT_SET_1 \
1688 (AEU_INPUTS_ATTN_BITS_QM_HW_INTERRUPT | \
1689 AEU_INPUTS_ATTN_BITS_TIMERS_HW_INTERRUPT | \
1690 AEU_INPUTS_ATTN_BITS_XSDM_HW_INTERRUPT | \
1691 AEU_INPUTS_ATTN_BITS_XCM_HW_INTERRUPT | \
1692 AEU_INPUTS_ATTN_BITS_XSEMI_HW_INTERRUPT | \
1693 AEU_INPUTS_ATTN_BITS_USDM_HW_INTERRUPT | \
1694 AEU_INPUTS_ATTN_BITS_UCM_HW_INTERRUPT | \
1695 AEU_INPUTS_ATTN_BITS_USEMI_HW_INTERRUPT | \
1696 AEU_INPUTS_ATTN_BITS_UPB_HW_INTERRUPT | \
1697 AEU_INPUTS_ATTN_BITS_CSDM_HW_INTERRUPT | \
1698 AEU_INPUTS_ATTN_BITS_CCM_HW_INTERRUPT)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001699#define HW_PRTY_ASSERT_SET_1 (AEU_INPUTS_ATTN_BITS_PBCLIENT_PARITY_ERROR |\
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001700 AEU_INPUTS_ATTN_BITS_QM_PARITY_ERROR | \
1701 AEU_INPUTS_ATTN_BITS_XSDM_PARITY_ERROR | \
1702 AEU_INPUTS_ATTN_BITS_XSEMI_PARITY_ERROR | \
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +00001703 AEU_INPUTS_ATTN_BITS_DOORBELLQ_PARITY_ERROR |\
1704 AEU_INPUTS_ATTN_BITS_VAUX_PCI_CORE_PARITY_ERROR |\
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001705 AEU_INPUTS_ATTN_BITS_DEBUG_PARITY_ERROR | \
1706 AEU_INPUTS_ATTN_BITS_USDM_PARITY_ERROR | \
1707 AEU_INPUTS_ATTN_BITS_USEMI_PARITY_ERROR | \
1708 AEU_INPUTS_ATTN_BITS_UPB_PARITY_ERROR | \
1709 AEU_INPUTS_ATTN_BITS_CSDM_PARITY_ERROR)
1710#define HW_INTERRUT_ASSERT_SET_2 \
1711 (AEU_INPUTS_ATTN_BITS_CSEMI_HW_INTERRUPT | \
1712 AEU_INPUTS_ATTN_BITS_CDU_HW_INTERRUPT | \
1713 AEU_INPUTS_ATTN_BITS_DMAE_HW_INTERRUPT | \
1714 AEU_INPUTS_ATTN_BITS_PXPPCICLOCKCLIENT_HW_INTERRUPT |\
1715 AEU_INPUTS_ATTN_BITS_MISC_HW_INTERRUPT)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001716#define HW_PRTY_ASSERT_SET_2 (AEU_INPUTS_ATTN_BITS_CSEMI_PARITY_ERROR | \
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001717 AEU_INPUTS_ATTN_BITS_PXP_PARITY_ERROR | \
1718 AEU_INPUTS_ATTN_BITS_PXPPCICLOCKCLIENT_PARITY_ERROR |\
1719 AEU_INPUTS_ATTN_BITS_CFC_PARITY_ERROR | \
1720 AEU_INPUTS_ATTN_BITS_CDU_PARITY_ERROR | \
1721 AEU_INPUTS_ATTN_BITS_IGU_PARITY_ERROR | \
1722 AEU_INPUTS_ATTN_BITS_MISC_PARITY_ERROR)
1723
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00001724#define HW_PRTY_ASSERT_SET_3 (AEU_INPUTS_ATTN_BITS_MCP_LATCHED_ROM_PARITY | \
1725 AEU_INPUTS_ATTN_BITS_MCP_LATCHED_UMP_RX_PARITY | \
1726 AEU_INPUTS_ATTN_BITS_MCP_LATCHED_UMP_TX_PARITY | \
1727 AEU_INPUTS_ATTN_BITS_MCP_LATCHED_SCPAD_PARITY)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001728
Tom Herbertc68ed252010-04-23 00:10:52 -07001729#define RSS_FLAGS(bp) \
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001730 (TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV4_CAPABILITY | \
1731 TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV4_TCP_CAPABILITY | \
1732 TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV6_CAPABILITY | \
1733 TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV6_TCP_CAPABILITY | \
Eilon Greenstein555f6c72009-02-12 08:36:11 +00001734 (bp->multi_mode << \
1735 TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_MODE_SHIFT))
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001736#define MULTI_MASK 0x7f
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001737
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001738#define BNX2X_SP_DSB_INDEX \
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001739 (&bp->def_status_blk->sp_sb.\
1740 index_values[HC_SP_INDEX_ETH_DEF_CONS])
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00001741
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001742#define SET_FLAG(value, mask, flag) \
1743 do {\
1744 (value) &= ~(mask);\
1745 (value) |= ((flag) << (mask##_SHIFT));\
1746 } while (0)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001747
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001748#define GET_FLAG(value, mask) \
1749 (((value) &= (mask)) >> (mask##_SHIFT))
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001750
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001751#define GET_FIELD(value, fname) \
1752 (((value) & (fname##_MASK)) >> (fname##_SHIFT))
1753
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001754#define CAM_IS_INVALID(x) \
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001755 (GET_FLAG(x.flags, \
1756 MAC_CONFIGURATION_ENTRY_ACTION_TYPE) == \
1757 (T_ETH_MAC_COMMAND_INVALIDATE))
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001758
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001759/* Number of u32 elements in MC hash array */
1760#define MC_HASH_SIZE 8
1761#define MC_HASH_OFFSET(bp, i) (BAR_TSTRORM_INTMEM + \
1762 TSTORM_APPROXIMATE_MATCH_MULTICAST_FILTERING_OFFSET(BP_FUNC(bp)) + i*4)
1763
1764
1765#ifndef PXP2_REG_PXP2_INT_STS
1766#define PXP2_REG_PXP2_INT_STS PXP2_REG_PXP2_INT_STS_0
1767#endif
1768
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001769#ifndef ETH_MAX_RX_CLIENTS_E2
1770#define ETH_MAX_RX_CLIENTS_E2 ETH_MAX_RX_CLIENTS_E1H
1771#endif
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00001772
Vladislav Zolotarov34f24c72010-04-19 01:13:23 +00001773#define BNX2X_VPD_LEN 128
1774#define VENDOR_ID_LEN 4
1775
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001776/* Congestion management fairness mode */
1777#define CMNG_FNS_NONE 0
1778#define CMNG_FNS_MINMAX 1
1779
1780#define HC_SEG_ACCESS_DEF 0 /*Driver decision 0-3*/
1781#define HC_SEG_ACCESS_ATTN 4
1782#define HC_SEG_ACCESS_NORM 0 /*Driver decision 0-1*/
1783
Dmitry Kravkovb0efbb92010-07-27 12:33:43 +00001784#ifdef BNX2X_MAIN
1785#define BNX2X_EXTERN
1786#else
1787#define BNX2X_EXTERN extern
1788#endif
1789
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001790BNX2X_EXTERN int load_count[2][3]; /* per path: 0-common, 1-port0, 2-port1 */
Dmitry Kravkovb0efbb92010-07-27 12:33:43 +00001791
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00001792extern void bnx2x_set_ethtool_ops(struct net_device *netdev);
1793
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001794#endif /* bnx2x.h */