Ralf Baechle | 5417673 | 2005-02-07 02:54:29 +0000 | [diff] [blame] | 1 | /* |
| 2 | * This file is subject to the terms and conditions of the GNU General Public |
| 3 | * License. See the file "COPYING" in the main directory of this archive |
| 4 | * for more details. |
| 5 | * |
Ralf Baechle | 937a801 | 2006-10-07 19:44:33 +0100 | [diff] [blame] | 6 | * Copyright (C) 2004, 05, 06 by Ralf Baechle |
Ralf Baechle | 5417673 | 2005-02-07 02:54:29 +0000 | [diff] [blame] | 7 | * Copyright (C) 2005 by MIPS Technologies, Inc. |
| 8 | */ |
| 9 | #include <linux/oprofile.h> |
| 10 | #include <linux/interrupt.h> |
| 11 | #include <linux/smp.h> |
Ralf Baechle | 937a801 | 2006-10-07 19:44:33 +0100 | [diff] [blame] | 12 | #include <asm/irq_regs.h> |
Ralf Baechle | 5417673 | 2005-02-07 02:54:29 +0000 | [diff] [blame] | 13 | |
| 14 | #include "op_impl.h" |
| 15 | |
Ralf Baechle | 92c7b62 | 2006-06-23 18:39:00 +0100 | [diff] [blame] | 16 | #define M_PERFCTL_EXL (1UL << 0) |
| 17 | #define M_PERFCTL_KERNEL (1UL << 1) |
| 18 | #define M_PERFCTL_SUPERVISOR (1UL << 2) |
| 19 | #define M_PERFCTL_USER (1UL << 3) |
| 20 | #define M_PERFCTL_INTERRUPT_ENABLE (1UL << 4) |
Ralf Baechle | 714cfe7 | 2006-10-23 00:44:02 +0100 | [diff] [blame] | 21 | #define M_PERFCTL_EVENT(event) (((event) & 0x3f) << 5) |
Ralf Baechle | 92c7b62 | 2006-06-23 18:39:00 +0100 | [diff] [blame] | 22 | #define M_PERFCTL_VPEID(vpe) ((vpe) << 16) |
| 23 | #define M_PERFCTL_MT_EN(filter) ((filter) << 20) |
| 24 | #define M_TC_EN_ALL M_PERFCTL_MT_EN(0) |
| 25 | #define M_TC_EN_VPE M_PERFCTL_MT_EN(1) |
| 26 | #define M_TC_EN_TC M_PERFCTL_MT_EN(2) |
| 27 | #define M_PERFCTL_TCID(tcid) ((tcid) << 22) |
| 28 | #define M_PERFCTL_WIDE (1UL << 30) |
| 29 | #define M_PERFCTL_MORE (1UL << 31) |
Ralf Baechle | 5417673 | 2005-02-07 02:54:29 +0000 | [diff] [blame] | 30 | |
Ralf Baechle | 92c7b62 | 2006-06-23 18:39:00 +0100 | [diff] [blame] | 31 | #define M_COUNTER_OVERFLOW (1UL << 31) |
| 32 | |
| 33 | #ifdef CONFIG_MIPS_MT_SMP |
Ralf Baechle | be609f3 | 2006-10-23 13:22:06 +0100 | [diff] [blame] | 34 | #define WHAT (M_TC_EN_VPE | M_PERFCTL_VPEID(smp_processor_id())) |
| 35 | #define vpe_id() smp_processor_id() |
Ralf Baechle | 92c7b62 | 2006-06-23 18:39:00 +0100 | [diff] [blame] | 36 | #else |
Ralf Baechle | be609f3 | 2006-10-23 13:22:06 +0100 | [diff] [blame] | 37 | #define WHAT 0 |
| 38 | #define vpe_id() smp_processor_id() |
Ralf Baechle | 92c7b62 | 2006-06-23 18:39:00 +0100 | [diff] [blame] | 39 | #endif |
| 40 | |
| 41 | #define __define_perf_accessors(r, n, np) \ |
| 42 | \ |
| 43 | static inline unsigned int r_c0_ ## r ## n(void) \ |
| 44 | { \ |
Ralf Baechle | be609f3 | 2006-10-23 13:22:06 +0100 | [diff] [blame] | 45 | unsigned int cpu = vpe_id(); \ |
Ralf Baechle | 92c7b62 | 2006-06-23 18:39:00 +0100 | [diff] [blame] | 46 | \ |
| 47 | switch (cpu) { \ |
| 48 | case 0: \ |
| 49 | return read_c0_ ## r ## n(); \ |
| 50 | case 1: \ |
| 51 | return read_c0_ ## r ## np(); \ |
| 52 | default: \ |
| 53 | BUG(); \ |
| 54 | } \ |
Thiemo Seufer | 30f244a | 2006-07-07 10:38:51 +0100 | [diff] [blame] | 55 | return 0; \ |
Ralf Baechle | 92c7b62 | 2006-06-23 18:39:00 +0100 | [diff] [blame] | 56 | } \ |
| 57 | \ |
| 58 | static inline void w_c0_ ## r ## n(unsigned int value) \ |
| 59 | { \ |
Ralf Baechle | be609f3 | 2006-10-23 13:22:06 +0100 | [diff] [blame] | 60 | unsigned int cpu = vpe_id(); \ |
Ralf Baechle | 92c7b62 | 2006-06-23 18:39:00 +0100 | [diff] [blame] | 61 | \ |
| 62 | switch (cpu) { \ |
| 63 | case 0: \ |
| 64 | write_c0_ ## r ## n(value); \ |
| 65 | return; \ |
| 66 | case 1: \ |
| 67 | write_c0_ ## r ## np(value); \ |
| 68 | return; \ |
| 69 | default: \ |
| 70 | BUG(); \ |
| 71 | } \ |
Thiemo Seufer | 30f244a | 2006-07-07 10:38:51 +0100 | [diff] [blame] | 72 | return; \ |
Ralf Baechle | 92c7b62 | 2006-06-23 18:39:00 +0100 | [diff] [blame] | 73 | } \ |
| 74 | |
| 75 | __define_perf_accessors(perfcntr, 0, 2) |
| 76 | __define_perf_accessors(perfcntr, 1, 3) |
| 77 | __define_perf_accessors(perfcntr, 2, 2) |
| 78 | __define_perf_accessors(perfcntr, 3, 2) |
| 79 | |
| 80 | __define_perf_accessors(perfctrl, 0, 2) |
| 81 | __define_perf_accessors(perfctrl, 1, 3) |
| 82 | __define_perf_accessors(perfctrl, 2, 2) |
| 83 | __define_perf_accessors(perfctrl, 3, 2) |
Ralf Baechle | 5417673 | 2005-02-07 02:54:29 +0000 | [diff] [blame] | 84 | |
Atsushi Nemoto | 1acf1ca | 2006-05-23 16:42:38 +0900 | [diff] [blame] | 85 | struct op_mips_model op_model_mipsxx_ops; |
Ralf Baechle | 5417673 | 2005-02-07 02:54:29 +0000 | [diff] [blame] | 86 | |
| 87 | static struct mipsxx_register_config { |
| 88 | unsigned int control[4]; |
| 89 | unsigned int counter[4]; |
| 90 | } reg; |
| 91 | |
| 92 | /* Compute all of the registers in preparation for enabling profiling. */ |
| 93 | |
| 94 | static void mipsxx_reg_setup(struct op_counter_config *ctr) |
| 95 | { |
Atsushi Nemoto | 1acf1ca | 2006-05-23 16:42:38 +0900 | [diff] [blame] | 96 | unsigned int counters = op_model_mipsxx_ops.num_counters; |
Ralf Baechle | 5417673 | 2005-02-07 02:54:29 +0000 | [diff] [blame] | 97 | int i; |
| 98 | |
| 99 | /* Compute the performance counter control word. */ |
| 100 | /* For now count kernel and user mode */ |
| 101 | for (i = 0; i < counters; i++) { |
| 102 | reg.control[i] = 0; |
| 103 | reg.counter[i] = 0; |
| 104 | |
| 105 | if (!ctr[i].enabled) |
| 106 | continue; |
| 107 | |
| 108 | reg.control[i] = M_PERFCTL_EVENT(ctr[i].event) | |
| 109 | M_PERFCTL_INTERRUPT_ENABLE; |
| 110 | if (ctr[i].kernel) |
| 111 | reg.control[i] |= M_PERFCTL_KERNEL; |
| 112 | if (ctr[i].user) |
| 113 | reg.control[i] |= M_PERFCTL_USER; |
| 114 | if (ctr[i].exl) |
| 115 | reg.control[i] |= M_PERFCTL_EXL; |
| 116 | reg.counter[i] = 0x80000000 - ctr[i].count; |
| 117 | } |
| 118 | } |
| 119 | |
| 120 | /* Program all of the registers in preparation for enabling profiling. */ |
| 121 | |
| 122 | static void mipsxx_cpu_setup (void *args) |
| 123 | { |
Atsushi Nemoto | 1acf1ca | 2006-05-23 16:42:38 +0900 | [diff] [blame] | 124 | unsigned int counters = op_model_mipsxx_ops.num_counters; |
Ralf Baechle | 5417673 | 2005-02-07 02:54:29 +0000 | [diff] [blame] | 125 | |
| 126 | switch (counters) { |
| 127 | case 4: |
Ralf Baechle | 92c7b62 | 2006-06-23 18:39:00 +0100 | [diff] [blame] | 128 | w_c0_perfctrl3(0); |
| 129 | w_c0_perfcntr3(reg.counter[3]); |
Ralf Baechle | 5417673 | 2005-02-07 02:54:29 +0000 | [diff] [blame] | 130 | case 3: |
Ralf Baechle | 92c7b62 | 2006-06-23 18:39:00 +0100 | [diff] [blame] | 131 | w_c0_perfctrl2(0); |
| 132 | w_c0_perfcntr2(reg.counter[2]); |
Ralf Baechle | 5417673 | 2005-02-07 02:54:29 +0000 | [diff] [blame] | 133 | case 2: |
Ralf Baechle | 92c7b62 | 2006-06-23 18:39:00 +0100 | [diff] [blame] | 134 | w_c0_perfctrl1(0); |
| 135 | w_c0_perfcntr1(reg.counter[1]); |
Ralf Baechle | 5417673 | 2005-02-07 02:54:29 +0000 | [diff] [blame] | 136 | case 1: |
Ralf Baechle | 92c7b62 | 2006-06-23 18:39:00 +0100 | [diff] [blame] | 137 | w_c0_perfctrl0(0); |
| 138 | w_c0_perfcntr0(reg.counter[0]); |
Ralf Baechle | 5417673 | 2005-02-07 02:54:29 +0000 | [diff] [blame] | 139 | } |
| 140 | } |
| 141 | |
| 142 | /* Start all counters on current CPU */ |
| 143 | static void mipsxx_cpu_start(void *args) |
| 144 | { |
Atsushi Nemoto | 1acf1ca | 2006-05-23 16:42:38 +0900 | [diff] [blame] | 145 | unsigned int counters = op_model_mipsxx_ops.num_counters; |
Ralf Baechle | 5417673 | 2005-02-07 02:54:29 +0000 | [diff] [blame] | 146 | |
| 147 | switch (counters) { |
| 148 | case 4: |
Ralf Baechle | 92c7b62 | 2006-06-23 18:39:00 +0100 | [diff] [blame] | 149 | w_c0_perfctrl3(WHAT | reg.control[3]); |
Ralf Baechle | 5417673 | 2005-02-07 02:54:29 +0000 | [diff] [blame] | 150 | case 3: |
Ralf Baechle | 92c7b62 | 2006-06-23 18:39:00 +0100 | [diff] [blame] | 151 | w_c0_perfctrl2(WHAT | reg.control[2]); |
Ralf Baechle | 5417673 | 2005-02-07 02:54:29 +0000 | [diff] [blame] | 152 | case 2: |
Ralf Baechle | 92c7b62 | 2006-06-23 18:39:00 +0100 | [diff] [blame] | 153 | w_c0_perfctrl1(WHAT | reg.control[1]); |
Ralf Baechle | 5417673 | 2005-02-07 02:54:29 +0000 | [diff] [blame] | 154 | case 1: |
Ralf Baechle | 92c7b62 | 2006-06-23 18:39:00 +0100 | [diff] [blame] | 155 | w_c0_perfctrl0(WHAT | reg.control[0]); |
Ralf Baechle | 5417673 | 2005-02-07 02:54:29 +0000 | [diff] [blame] | 156 | } |
| 157 | } |
| 158 | |
| 159 | /* Stop all counters on current CPU */ |
| 160 | static void mipsxx_cpu_stop(void *args) |
| 161 | { |
Atsushi Nemoto | 1acf1ca | 2006-05-23 16:42:38 +0900 | [diff] [blame] | 162 | unsigned int counters = op_model_mipsxx_ops.num_counters; |
Ralf Baechle | 5417673 | 2005-02-07 02:54:29 +0000 | [diff] [blame] | 163 | |
| 164 | switch (counters) { |
| 165 | case 4: |
Ralf Baechle | 92c7b62 | 2006-06-23 18:39:00 +0100 | [diff] [blame] | 166 | w_c0_perfctrl3(0); |
Ralf Baechle | 5417673 | 2005-02-07 02:54:29 +0000 | [diff] [blame] | 167 | case 3: |
Ralf Baechle | 92c7b62 | 2006-06-23 18:39:00 +0100 | [diff] [blame] | 168 | w_c0_perfctrl2(0); |
Ralf Baechle | 5417673 | 2005-02-07 02:54:29 +0000 | [diff] [blame] | 169 | case 2: |
Ralf Baechle | 92c7b62 | 2006-06-23 18:39:00 +0100 | [diff] [blame] | 170 | w_c0_perfctrl1(0); |
Ralf Baechle | 5417673 | 2005-02-07 02:54:29 +0000 | [diff] [blame] | 171 | case 1: |
Ralf Baechle | 92c7b62 | 2006-06-23 18:39:00 +0100 | [diff] [blame] | 172 | w_c0_perfctrl0(0); |
Ralf Baechle | 5417673 | 2005-02-07 02:54:29 +0000 | [diff] [blame] | 173 | } |
| 174 | } |
| 175 | |
Ralf Baechle | 937a801 | 2006-10-07 19:44:33 +0100 | [diff] [blame] | 176 | static int mipsxx_perfcount_handler(void) |
Ralf Baechle | 5417673 | 2005-02-07 02:54:29 +0000 | [diff] [blame] | 177 | { |
Atsushi Nemoto | 1acf1ca | 2006-05-23 16:42:38 +0900 | [diff] [blame] | 178 | unsigned int counters = op_model_mipsxx_ops.num_counters; |
Ralf Baechle | 5417673 | 2005-02-07 02:54:29 +0000 | [diff] [blame] | 179 | unsigned int control; |
| 180 | unsigned int counter; |
Ralf Baechle | ba339c0 | 2005-12-09 12:29:38 +0000 | [diff] [blame] | 181 | int handled = 0; |
Ralf Baechle | 5417673 | 2005-02-07 02:54:29 +0000 | [diff] [blame] | 182 | |
| 183 | switch (counters) { |
| 184 | #define HANDLE_COUNTER(n) \ |
| 185 | case n + 1: \ |
Ralf Baechle | 92c7b62 | 2006-06-23 18:39:00 +0100 | [diff] [blame] | 186 | control = r_c0_perfctrl ## n(); \ |
| 187 | counter = r_c0_perfcntr ## n(); \ |
Ralf Baechle | 5417673 | 2005-02-07 02:54:29 +0000 | [diff] [blame] | 188 | if ((control & M_PERFCTL_INTERRUPT_ENABLE) && \ |
| 189 | (counter & M_COUNTER_OVERFLOW)) { \ |
Ralf Baechle | 937a801 | 2006-10-07 19:44:33 +0100 | [diff] [blame] | 190 | oprofile_add_sample(get_irq_regs(), n); \ |
Ralf Baechle | 92c7b62 | 2006-06-23 18:39:00 +0100 | [diff] [blame] | 191 | w_c0_perfcntr ## n(reg.counter[n]); \ |
Ralf Baechle | ba339c0 | 2005-12-09 12:29:38 +0000 | [diff] [blame] | 192 | handled = 1; \ |
Ralf Baechle | 5417673 | 2005-02-07 02:54:29 +0000 | [diff] [blame] | 193 | } |
| 194 | HANDLE_COUNTER(3) |
| 195 | HANDLE_COUNTER(2) |
| 196 | HANDLE_COUNTER(1) |
| 197 | HANDLE_COUNTER(0) |
| 198 | } |
Ralf Baechle | ba339c0 | 2005-12-09 12:29:38 +0000 | [diff] [blame] | 199 | |
| 200 | return handled; |
Ralf Baechle | 5417673 | 2005-02-07 02:54:29 +0000 | [diff] [blame] | 201 | } |
| 202 | |
| 203 | #define M_CONFIG1_PC (1 << 4) |
| 204 | |
Ralf Baechle | 92c7b62 | 2006-06-23 18:39:00 +0100 | [diff] [blame] | 205 | static inline int __n_counters(void) |
Ralf Baechle | 5417673 | 2005-02-07 02:54:29 +0000 | [diff] [blame] | 206 | { |
| 207 | if (!(read_c0_config1() & M_CONFIG1_PC)) |
| 208 | return 0; |
Ralf Baechle | 92c7b62 | 2006-06-23 18:39:00 +0100 | [diff] [blame] | 209 | if (!(r_c0_perfctrl0() & M_PERFCTL_MORE)) |
Ralf Baechle | 5417673 | 2005-02-07 02:54:29 +0000 | [diff] [blame] | 210 | return 1; |
Ralf Baechle | 92c7b62 | 2006-06-23 18:39:00 +0100 | [diff] [blame] | 211 | if (!(r_c0_perfctrl1() & M_PERFCTL_MORE)) |
Ralf Baechle | 5417673 | 2005-02-07 02:54:29 +0000 | [diff] [blame] | 212 | return 2; |
Ralf Baechle | 92c7b62 | 2006-06-23 18:39:00 +0100 | [diff] [blame] | 213 | if (!(r_c0_perfctrl2() & M_PERFCTL_MORE)) |
Ralf Baechle | 5417673 | 2005-02-07 02:54:29 +0000 | [diff] [blame] | 214 | return 3; |
| 215 | |
| 216 | return 4; |
| 217 | } |
| 218 | |
Ralf Baechle | 92c7b62 | 2006-06-23 18:39:00 +0100 | [diff] [blame] | 219 | static inline int n_counters(void) |
| 220 | { |
Ralf Baechle | 714cfe7 | 2006-10-23 00:44:02 +0100 | [diff] [blame] | 221 | int counters; |
| 222 | |
| 223 | switch (current_cpu_data.cputype) { |
| 224 | case CPU_R10000: |
| 225 | counters = 2; |
Ralf Baechle | 148171b | 2007-02-28 15:34:22 +0000 | [diff] [blame] | 226 | break; |
Ralf Baechle | 714cfe7 | 2006-10-23 00:44:02 +0100 | [diff] [blame] | 227 | |
| 228 | case CPU_R12000: |
| 229 | case CPU_R14000: |
| 230 | counters = 4; |
Ralf Baechle | 148171b | 2007-02-28 15:34:22 +0000 | [diff] [blame] | 231 | break; |
Ralf Baechle | 714cfe7 | 2006-10-23 00:44:02 +0100 | [diff] [blame] | 232 | |
| 233 | default: |
| 234 | counters = __n_counters(); |
| 235 | } |
Ralf Baechle | 92c7b62 | 2006-06-23 18:39:00 +0100 | [diff] [blame] | 236 | |
Ralf Baechle | ea3df4a | 2006-10-23 23:21:21 +0100 | [diff] [blame] | 237 | #ifdef CONFIG_MIPS_MT_SMP |
Ralf Baechle | 714cfe7 | 2006-10-23 00:44:02 +0100 | [diff] [blame] | 238 | counters >> 1; |
Ralf Baechle | 92c7b62 | 2006-06-23 18:39:00 +0100 | [diff] [blame] | 239 | #endif |
Ralf Baechle | 92c7b62 | 2006-06-23 18:39:00 +0100 | [diff] [blame] | 240 | return counters; |
| 241 | } |
| 242 | |
Ralf Baechle | 5417673 | 2005-02-07 02:54:29 +0000 | [diff] [blame] | 243 | static inline void reset_counters(int counters) |
| 244 | { |
| 245 | switch (counters) { |
| 246 | case 4: |
Ralf Baechle | 92c7b62 | 2006-06-23 18:39:00 +0100 | [diff] [blame] | 247 | w_c0_perfctrl3(0); |
| 248 | w_c0_perfcntr3(0); |
Ralf Baechle | 5417673 | 2005-02-07 02:54:29 +0000 | [diff] [blame] | 249 | case 3: |
Ralf Baechle | 92c7b62 | 2006-06-23 18:39:00 +0100 | [diff] [blame] | 250 | w_c0_perfctrl2(0); |
| 251 | w_c0_perfcntr2(0); |
Ralf Baechle | 5417673 | 2005-02-07 02:54:29 +0000 | [diff] [blame] | 252 | case 2: |
Ralf Baechle | 92c7b62 | 2006-06-23 18:39:00 +0100 | [diff] [blame] | 253 | w_c0_perfctrl1(0); |
| 254 | w_c0_perfcntr1(0); |
Ralf Baechle | 5417673 | 2005-02-07 02:54:29 +0000 | [diff] [blame] | 255 | case 1: |
Ralf Baechle | 92c7b62 | 2006-06-23 18:39:00 +0100 | [diff] [blame] | 256 | w_c0_perfctrl0(0); |
| 257 | w_c0_perfcntr0(0); |
Ralf Baechle | 5417673 | 2005-02-07 02:54:29 +0000 | [diff] [blame] | 258 | } |
| 259 | } |
| 260 | |
| 261 | static int __init mipsxx_init(void) |
| 262 | { |
| 263 | int counters; |
| 264 | |
| 265 | counters = n_counters(); |
Ralf Baechle | 9efeae9 | 2005-12-09 12:34:45 +0000 | [diff] [blame] | 266 | if (counters == 0) { |
| 267 | printk(KERN_ERR "Oprofile: CPU has no performance counters\n"); |
Ralf Baechle | 5417673 | 2005-02-07 02:54:29 +0000 | [diff] [blame] | 268 | return -ENODEV; |
Ralf Baechle | 9efeae9 | 2005-12-09 12:34:45 +0000 | [diff] [blame] | 269 | } |
Ralf Baechle | 5417673 | 2005-02-07 02:54:29 +0000 | [diff] [blame] | 270 | |
| 271 | reset_counters(counters); |
| 272 | |
Atsushi Nemoto | 1acf1ca | 2006-05-23 16:42:38 +0900 | [diff] [blame] | 273 | op_model_mipsxx_ops.num_counters = counters; |
Ralf Baechle | 5417673 | 2005-02-07 02:54:29 +0000 | [diff] [blame] | 274 | switch (current_cpu_data.cputype) { |
Ralf Baechle | 2065988 | 2005-12-09 12:42:13 +0000 | [diff] [blame] | 275 | case CPU_20KC: |
Atsushi Nemoto | 1acf1ca | 2006-05-23 16:42:38 +0900 | [diff] [blame] | 276 | op_model_mipsxx_ops.cpu_type = "mips/20K"; |
Ralf Baechle | 2065988 | 2005-12-09 12:42:13 +0000 | [diff] [blame] | 277 | break; |
| 278 | |
Ralf Baechle | 5417673 | 2005-02-07 02:54:29 +0000 | [diff] [blame] | 279 | case CPU_24K: |
Atsushi Nemoto | 1acf1ca | 2006-05-23 16:42:38 +0900 | [diff] [blame] | 280 | op_model_mipsxx_ops.cpu_type = "mips/24K"; |
Ralf Baechle | 5417673 | 2005-02-07 02:54:29 +0000 | [diff] [blame] | 281 | break; |
| 282 | |
Ralf Baechle | 2065988 | 2005-12-09 12:42:13 +0000 | [diff] [blame] | 283 | case CPU_25KF: |
Atsushi Nemoto | 1acf1ca | 2006-05-23 16:42:38 +0900 | [diff] [blame] | 284 | op_model_mipsxx_ops.cpu_type = "mips/25K"; |
Ralf Baechle | 2065988 | 2005-12-09 12:42:13 +0000 | [diff] [blame] | 285 | break; |
| 286 | |
Ralf Baechle | fcfd980 | 2006-02-01 17:54:30 +0000 | [diff] [blame] | 287 | case CPU_34K: |
Atsushi Nemoto | 1acf1ca | 2006-05-23 16:42:38 +0900 | [diff] [blame] | 288 | op_model_mipsxx_ops.cpu_type = "mips/34K"; |
Ralf Baechle | fcfd980 | 2006-02-01 17:54:30 +0000 | [diff] [blame] | 289 | break; |
Chris Dearman | c620953 | 2006-05-02 14:08:46 +0100 | [diff] [blame] | 290 | |
| 291 | case CPU_74K: |
Atsushi Nemoto | 1acf1ca | 2006-05-23 16:42:38 +0900 | [diff] [blame] | 292 | op_model_mipsxx_ops.cpu_type = "mips/74K"; |
Chris Dearman | c620953 | 2006-05-02 14:08:46 +0100 | [diff] [blame] | 293 | break; |
Ralf Baechle | fcfd980 | 2006-02-01 17:54:30 +0000 | [diff] [blame] | 294 | |
Ralf Baechle | 2065988 | 2005-12-09 12:42:13 +0000 | [diff] [blame] | 295 | case CPU_5KC: |
Atsushi Nemoto | 1acf1ca | 2006-05-23 16:42:38 +0900 | [diff] [blame] | 296 | op_model_mipsxx_ops.cpu_type = "mips/5K"; |
Ralf Baechle | 2065988 | 2005-12-09 12:42:13 +0000 | [diff] [blame] | 297 | break; |
| 298 | |
Ralf Baechle | 714cfe7 | 2006-10-23 00:44:02 +0100 | [diff] [blame] | 299 | case CPU_R10000: |
| 300 | if ((current_cpu_data.processor_id & 0xff) == 0x20) |
| 301 | op_model_mipsxx_ops.cpu_type = "mips/r10000-v2.x"; |
| 302 | else |
| 303 | op_model_mipsxx_ops.cpu_type = "mips/r10000"; |
| 304 | break; |
| 305 | |
| 306 | case CPU_R12000: |
| 307 | case CPU_R14000: |
| 308 | op_model_mipsxx_ops.cpu_type = "mips/r12000"; |
| 309 | break; |
| 310 | |
Mark Mason | c03bc12 | 2006-01-17 12:06:32 -0800 | [diff] [blame] | 311 | case CPU_SB1: |
| 312 | case CPU_SB1A: |
Atsushi Nemoto | 1acf1ca | 2006-05-23 16:42:38 +0900 | [diff] [blame] | 313 | op_model_mipsxx_ops.cpu_type = "mips/sb1"; |
Mark Mason | c03bc12 | 2006-01-17 12:06:32 -0800 | [diff] [blame] | 314 | break; |
| 315 | |
Ralf Baechle | 5417673 | 2005-02-07 02:54:29 +0000 | [diff] [blame] | 316 | default: |
| 317 | printk(KERN_ERR "Profiling unsupported for this CPU\n"); |
| 318 | |
| 319 | return -ENODEV; |
| 320 | } |
| 321 | |
| 322 | perf_irq = mipsxx_perfcount_handler; |
| 323 | |
| 324 | return 0; |
| 325 | } |
| 326 | |
| 327 | static void mipsxx_exit(void) |
| 328 | { |
Atsushi Nemoto | 1acf1ca | 2006-05-23 16:42:38 +0900 | [diff] [blame] | 329 | reset_counters(op_model_mipsxx_ops.num_counters); |
Ralf Baechle | 5417673 | 2005-02-07 02:54:29 +0000 | [diff] [blame] | 330 | |
| 331 | perf_irq = null_perf_irq; |
| 332 | } |
| 333 | |
Atsushi Nemoto | 1acf1ca | 2006-05-23 16:42:38 +0900 | [diff] [blame] | 334 | struct op_mips_model op_model_mipsxx_ops = { |
Ralf Baechle | 5417673 | 2005-02-07 02:54:29 +0000 | [diff] [blame] | 335 | .reg_setup = mipsxx_reg_setup, |
| 336 | .cpu_setup = mipsxx_cpu_setup, |
| 337 | .init = mipsxx_init, |
| 338 | .exit = mipsxx_exit, |
| 339 | .cpu_start = mipsxx_cpu_start, |
| 340 | .cpu_stop = mipsxx_cpu_stop, |
| 341 | }; |