Shawn Guo | 7c1da58 | 2013-02-04 23:09:16 +0800 | [diff] [blame] | 1 | |
| 2 | /* |
| 3 | * Copyright 2013 Freescale Semiconductor, Inc. |
| 4 | * |
| 5 | * This program is free software; you can redistribute it and/or modify |
| 6 | * it under the terms of the GNU General Public License version 2 as |
| 7 | * published by the Free Software Foundation. |
| 8 | * |
| 9 | */ |
| 10 | |
Troy Kisky | e6117ff | 2013-11-14 14:02:10 -0700 | [diff] [blame] | 11 | #include <dt-bindings/interrupt-controller/irq.h> |
Shawn Guo | e164153 | 2013-02-20 10:32:52 +0800 | [diff] [blame] | 12 | #include "imx6q-pinfunc.h" |
Shawn Guo | c56009b2f | 2013-07-11 13:58:36 +0800 | [diff] [blame] | 13 | #include "imx6qdl.dtsi" |
Shawn Guo | 7c1da58 | 2013-02-04 23:09:16 +0800 | [diff] [blame] | 14 | |
| 15 | / { |
Sascha Hauer | a26be0f | 2014-01-16 13:44:19 +0100 | [diff] [blame] | 16 | aliases { |
Philipp Zabel | 41beef3 | 2015-12-02 14:42:22 +0100 | [diff] [blame] | 17 | ipu1 = &ipu2; |
Sascha Hauer | a26be0f | 2014-01-16 13:44:19 +0100 | [diff] [blame] | 18 | spi4 = &ecspi5; |
| 19 | }; |
| 20 | |
Shawn Guo | 7c1da58 | 2013-02-04 23:09:16 +0800 | [diff] [blame] | 21 | cpus { |
| 22 | #address-cells = <1>; |
| 23 | #size-cells = <0>; |
| 24 | |
Bai Ping | 5d62537 | 2016-02-02 18:01:35 +0800 | [diff] [blame] | 25 | cpu0: cpu@0 { |
Shawn Guo | 7c1da58 | 2013-02-04 23:09:16 +0800 | [diff] [blame] | 26 | compatible = "arm,cortex-a9"; |
Lorenzo Pieralisi | 7925e89 | 2013-04-18 18:34:06 +0100 | [diff] [blame] | 27 | device_type = "cpu"; |
Shawn Guo | 7c1da58 | 2013-02-04 23:09:16 +0800 | [diff] [blame] | 28 | reg = <0>; |
| 29 | next-level-cache = <&L2>; |
| 30 | operating-points = < |
| 31 | /* kHz uV */ |
| 32 | 1200000 1275000 |
| 33 | 996000 1250000 |
Anson Huang | 89ef8ef | 2014-02-12 17:57:02 +0800 | [diff] [blame] | 34 | 852000 1250000 |
Anson Huang | eabb322 | 2014-12-05 16:23:48 +0800 | [diff] [blame] | 35 | 792000 1175000 |
Anson Huang | 26ea580 | 2013-12-16 16:07:37 -0500 | [diff] [blame] | 36 | 396000 975000 |
Shawn Guo | 7c1da58 | 2013-02-04 23:09:16 +0800 | [diff] [blame] | 37 | >; |
Anson Huang | 69171ed | 2013-12-19 09:16:48 -0500 | [diff] [blame] | 38 | fsl,soc-operating-points = < |
| 39 | /* ARM kHz SOC-PU uV */ |
| 40 | 1200000 1275000 |
| 41 | 996000 1250000 |
Anson Huang | 89ef8ef | 2014-02-12 17:57:02 +0800 | [diff] [blame] | 42 | 852000 1250000 |
Anson Huang | 69171ed | 2013-12-19 09:16:48 -0500 | [diff] [blame] | 43 | 792000 1175000 |
| 44 | 396000 1175000 |
Shawn Guo | 7c1da58 | 2013-02-04 23:09:16 +0800 | [diff] [blame] | 45 | >; |
| 46 | clock-latency = <61036>; /* two CLK32 periods */ |
Shawn Guo | 8888f65 | 2014-06-15 20:36:50 +0800 | [diff] [blame] | 47 | clocks = <&clks IMX6QDL_CLK_ARM>, |
| 48 | <&clks IMX6QDL_CLK_PLL2_PFD2_396M>, |
| 49 | <&clks IMX6QDL_CLK_STEP>, |
| 50 | <&clks IMX6QDL_CLK_PLL1_SW>, |
| 51 | <&clks IMX6QDL_CLK_PLL1_SYS>; |
Shawn Guo | 7c1da58 | 2013-02-04 23:09:16 +0800 | [diff] [blame] | 52 | clock-names = "arm", "pll2_pfd2_396m", "step", |
| 53 | "pll1_sw", "pll1_sys"; |
| 54 | arm-supply = <®_arm>; |
| 55 | pu-supply = <®_pu>; |
| 56 | soc-supply = <®_soc>; |
| 57 | }; |
| 58 | |
| 59 | cpu@1 { |
| 60 | compatible = "arm,cortex-a9"; |
Lorenzo Pieralisi | 7925e89 | 2013-04-18 18:34:06 +0100 | [diff] [blame] | 61 | device_type = "cpu"; |
Shawn Guo | 7c1da58 | 2013-02-04 23:09:16 +0800 | [diff] [blame] | 62 | reg = <1>; |
| 63 | next-level-cache = <&L2>; |
| 64 | }; |
| 65 | |
| 66 | cpu@2 { |
| 67 | compatible = "arm,cortex-a9"; |
Lorenzo Pieralisi | 7925e89 | 2013-04-18 18:34:06 +0100 | [diff] [blame] | 68 | device_type = "cpu"; |
Shawn Guo | 7c1da58 | 2013-02-04 23:09:16 +0800 | [diff] [blame] | 69 | reg = <2>; |
| 70 | next-level-cache = <&L2>; |
| 71 | }; |
| 72 | |
| 73 | cpu@3 { |
| 74 | compatible = "arm,cortex-a9"; |
Lorenzo Pieralisi | 7925e89 | 2013-04-18 18:34:06 +0100 | [diff] [blame] | 75 | device_type = "cpu"; |
Shawn Guo | 7c1da58 | 2013-02-04 23:09:16 +0800 | [diff] [blame] | 76 | reg = <3>; |
| 77 | next-level-cache = <&L2>; |
| 78 | }; |
| 79 | }; |
| 80 | |
| 81 | soc { |
Shawn Guo | 951ebf5 | 2013-07-23 15:25:13 +0800 | [diff] [blame] | 82 | ocram: sram@00900000 { |
| 83 | compatible = "mmio-sram"; |
| 84 | reg = <0x00900000 0x40000>; |
Shawn Guo | 8888f65 | 2014-06-15 20:36:50 +0800 | [diff] [blame] | 85 | clocks = <&clks IMX6QDL_CLK_OCRAM>; |
Shawn Guo | 951ebf5 | 2013-07-23 15:25:13 +0800 | [diff] [blame] | 86 | }; |
| 87 | |
Shawn Guo | 7c1da58 | 2013-02-04 23:09:16 +0800 | [diff] [blame] | 88 | aips-bus@02000000 { /* AIPS1 */ |
| 89 | spba-bus@02000000 { |
| 90 | ecspi5: ecspi@02018000 { |
| 91 | #address-cells = <1>; |
| 92 | #size-cells = <0>; |
| 93 | compatible = "fsl,imx6q-ecspi", "fsl,imx51-ecspi"; |
| 94 | reg = <0x02018000 0x4000>; |
Troy Kisky | e6117ff | 2013-11-14 14:02:10 -0700 | [diff] [blame] | 95 | interrupts = <0 35 IRQ_TYPE_LEVEL_HIGH>; |
Shawn Guo | 8888f65 | 2014-06-15 20:36:50 +0800 | [diff] [blame] | 96 | clocks = <&clks IMX6Q_CLK_ECSPI5>, |
| 97 | <&clks IMX6Q_CLK_ECSPI5>; |
Shawn Guo | 7c1da58 | 2013-02-04 23:09:16 +0800 | [diff] [blame] | 98 | clock-names = "ipg", "per"; |
Anton Bondarenko | 6779402 | 2015-01-13 19:04:08 +0100 | [diff] [blame] | 99 | dmas = <&sdma 11 7 1>, <&sdma 12 7 2>; |
| 100 | dma-names = "rx", "tx"; |
Shawn Guo | 7c1da58 | 2013-02-04 23:09:16 +0800 | [diff] [blame] | 101 | status = "disabled"; |
| 102 | }; |
| 103 | }; |
| 104 | |
| 105 | iomuxc: iomuxc@020e0000 { |
| 106 | compatible = "fsl,imx6q-iomuxc"; |
Shawn Guo | 7c1da58 | 2013-02-04 23:09:16 +0800 | [diff] [blame] | 107 | }; |
| 108 | }; |
| 109 | |
Richard Zhu | 0fb1f80 | 2013-07-16 11:28:46 +0800 | [diff] [blame] | 110 | sata: sata@02200000 { |
| 111 | compatible = "fsl,imx6q-ahci"; |
| 112 | reg = <0x02200000 0x4000>; |
Troy Kisky | e6117ff | 2013-11-14 14:02:10 -0700 | [diff] [blame] | 113 | interrupts = <0 39 IRQ_TYPE_LEVEL_HIGH>; |
Shawn Guo | 8888f65 | 2014-06-15 20:36:50 +0800 | [diff] [blame] | 114 | clocks = <&clks IMX6QDL_CLK_SATA>, |
| 115 | <&clks IMX6QDL_CLK_SATA_REF_100M>, |
| 116 | <&clks IMX6QDL_CLK_AHB>; |
Richard Zhu | 0fb1f80 | 2013-07-16 11:28:46 +0800 | [diff] [blame] | 117 | clock-names = "sata", "sata_ref", "ahb"; |
| 118 | status = "disabled"; |
| 119 | }; |
| 120 | |
Lucas Stach | 419e202 | 2015-12-15 17:30:09 +0100 | [diff] [blame] | 121 | gpu_vg: gpu@02204000 { |
| 122 | compatible = "vivante,gc"; |
| 123 | reg = <0x02204000 0x4000>; |
| 124 | interrupts = <0 11 IRQ_TYPE_LEVEL_HIGH>; |
| 125 | clocks = <&clks IMX6QDL_CLK_OPENVG_AXI>, |
| 126 | <&clks IMX6QDL_CLK_GPU2D_CORE>; |
| 127 | clock-names = "bus", "core"; |
| 128 | power-domains = <&gpc 1>; |
| 129 | }; |
| 130 | |
Shawn Guo | 7c1da58 | 2013-02-04 23:09:16 +0800 | [diff] [blame] | 131 | ipu2: ipu@02800000 { |
Philipp Zabel | 4520e69 | 2014-03-05 10:21:01 +0100 | [diff] [blame] | 132 | #address-cells = <1>; |
| 133 | #size-cells = <0>; |
Shawn Guo | 7c1da58 | 2013-02-04 23:09:16 +0800 | [diff] [blame] | 134 | compatible = "fsl,imx6q-ipu"; |
| 135 | reg = <0x02800000 0x400000>; |
Troy Kisky | e6117ff | 2013-11-14 14:02:10 -0700 | [diff] [blame] | 136 | interrupts = <0 8 IRQ_TYPE_LEVEL_HIGH>, |
| 137 | <0 7 IRQ_TYPE_LEVEL_HIGH>; |
Shawn Guo | 8888f65 | 2014-06-15 20:36:50 +0800 | [diff] [blame] | 138 | clocks = <&clks IMX6QDL_CLK_IPU2>, |
| 139 | <&clks IMX6QDL_CLK_IPU2_DI0>, |
| 140 | <&clks IMX6QDL_CLK_IPU2_DI1>; |
Shawn Guo | 7c1da58 | 2013-02-04 23:09:16 +0800 | [diff] [blame] | 141 | clock-names = "bus", "di0", "di1"; |
Philipp Zabel | 09ebf36 | 2013-03-28 17:35:20 +0100 | [diff] [blame] | 142 | resets = <&src 4>; |
Philipp Zabel | 4520e69 | 2014-03-05 10:21:01 +0100 | [diff] [blame] | 143 | |
Philipp Zabel | c0470c3 | 2014-05-27 17:26:37 +0200 | [diff] [blame] | 144 | ipu2_csi0: port@0 { |
| 145 | reg = <0>; |
| 146 | }; |
| 147 | |
| 148 | ipu2_csi1: port@1 { |
| 149 | reg = <1>; |
| 150 | }; |
| 151 | |
Philipp Zabel | 4520e69 | 2014-03-05 10:21:01 +0100 | [diff] [blame] | 152 | ipu2_di0: port@2 { |
| 153 | #address-cells = <1>; |
| 154 | #size-cells = <0>; |
| 155 | reg = <2>; |
| 156 | |
Joshua Clayton | 416196c | 2016-04-25 18:09:33 -0700 | [diff] [blame] | 157 | ipu2_di0_disp0: disp0-endpoint { |
Philipp Zabel | 4520e69 | 2014-03-05 10:21:01 +0100 | [diff] [blame] | 158 | }; |
| 159 | |
Joshua Clayton | 416196c | 2016-04-25 18:09:33 -0700 | [diff] [blame] | 160 | ipu2_di0_hdmi: hdmi-endpoint { |
Philipp Zabel | 4520e69 | 2014-03-05 10:21:01 +0100 | [diff] [blame] | 161 | remote-endpoint = <&hdmi_mux_2>; |
| 162 | }; |
| 163 | |
Joshua Clayton | 416196c | 2016-04-25 18:09:33 -0700 | [diff] [blame] | 164 | ipu2_di0_mipi: mipi-endpoint { |
Philipp Zabel | 28f2c11 | 2016-02-24 15:52:46 +0100 | [diff] [blame] | 165 | remote-endpoint = <&mipi_mux_2>; |
Philipp Zabel | 4520e69 | 2014-03-05 10:21:01 +0100 | [diff] [blame] | 166 | }; |
| 167 | |
Joshua Clayton | 416196c | 2016-04-25 18:09:33 -0700 | [diff] [blame] | 168 | ipu2_di0_lvds0: lvds0-endpoint { |
Philipp Zabel | 4520e69 | 2014-03-05 10:21:01 +0100 | [diff] [blame] | 169 | remote-endpoint = <&lvds0_mux_2>; |
| 170 | }; |
| 171 | |
Joshua Clayton | 416196c | 2016-04-25 18:09:33 -0700 | [diff] [blame] | 172 | ipu2_di0_lvds1: lvds1-endpoint { |
Philipp Zabel | 4520e69 | 2014-03-05 10:21:01 +0100 | [diff] [blame] | 173 | remote-endpoint = <&lvds1_mux_2>; |
| 174 | }; |
| 175 | }; |
| 176 | |
| 177 | ipu2_di1: port@3 { |
| 178 | #address-cells = <1>; |
| 179 | #size-cells = <0>; |
| 180 | reg = <3>; |
| 181 | |
Joshua Clayton | 416196c | 2016-04-25 18:09:33 -0700 | [diff] [blame] | 182 | ipu2_di1_hdmi: hdmi-endpoint { |
Philipp Zabel | 4520e69 | 2014-03-05 10:21:01 +0100 | [diff] [blame] | 183 | remote-endpoint = <&hdmi_mux_3>; |
| 184 | }; |
| 185 | |
Joshua Clayton | 416196c | 2016-04-25 18:09:33 -0700 | [diff] [blame] | 186 | ipu2_di1_mipi: mipi-endpoint { |
Philipp Zabel | 28f2c11 | 2016-02-24 15:52:46 +0100 | [diff] [blame] | 187 | remote-endpoint = <&mipi_mux_3>; |
Philipp Zabel | 4520e69 | 2014-03-05 10:21:01 +0100 | [diff] [blame] | 188 | }; |
| 189 | |
Joshua Clayton | 416196c | 2016-04-25 18:09:33 -0700 | [diff] [blame] | 190 | ipu2_di1_lvds0: lvds0-endpoint { |
Philipp Zabel | 4520e69 | 2014-03-05 10:21:01 +0100 | [diff] [blame] | 191 | remote-endpoint = <&lvds0_mux_3>; |
| 192 | }; |
| 193 | |
Joshua Clayton | 416196c | 2016-04-25 18:09:33 -0700 | [diff] [blame] | 194 | ipu2_di1_lvds1: lvds1-endpoint { |
Philipp Zabel | 4520e69 | 2014-03-05 10:21:01 +0100 | [diff] [blame] | 195 | remote-endpoint = <&lvds1_mux_3>; |
| 196 | }; |
| 197 | }; |
| 198 | }; |
| 199 | }; |
| 200 | |
| 201 | display-subsystem { |
| 202 | compatible = "fsl,imx-display-subsystem"; |
| 203 | ports = <&ipu1_di0>, <&ipu1_di1>, <&ipu2_di0>, <&ipu2_di1>; |
| 204 | }; |
Lucas Stach | 419e202 | 2015-12-15 17:30:09 +0100 | [diff] [blame] | 205 | |
| 206 | gpu-subsystem { |
| 207 | compatible = "fsl,imx-gpu-subsystem"; |
| 208 | cores = <&gpu_2d>, <&gpu_3d>, <&gpu_vg>; |
| 209 | }; |
Philipp Zabel | 4520e69 | 2014-03-05 10:21:01 +0100 | [diff] [blame] | 210 | }; |
| 211 | |
Vladimir Zapolskiy | bb728d6 | 2016-09-09 05:02:36 +0300 | [diff] [blame] | 212 | &gpio1 { |
| 213 | gpio-ranges = <&iomuxc 0 136 2>, <&iomuxc 2 141 1>, <&iomuxc 3 139 1>, |
| 214 | <&iomuxc 4 142 2>, <&iomuxc 6 140 1>, <&iomuxc 7 144 2>, |
| 215 | <&iomuxc 9 138 1>, <&iomuxc 10 213 3>, <&iomuxc 13 20 1>, |
| 216 | <&iomuxc 14 19 1>, <&iomuxc 15 21 1>, <&iomuxc 16 208 1>, |
| 217 | <&iomuxc 17 207 1>, <&iomuxc 18 210 3>, <&iomuxc 21 209 1>, |
| 218 | <&iomuxc 22 116 10>; |
| 219 | }; |
| 220 | |
| 221 | &gpio2 { |
| 222 | gpio-ranges = <&iomuxc 0 191 16>, <&iomuxc 16 55 14>, <&iomuxc 30 35 1>, |
| 223 | <&iomuxc 31 44 1>; |
| 224 | }; |
| 225 | |
| 226 | &gpio3 { |
| 227 | gpio-ranges = <&iomuxc 0 69 16>, <&iomuxc 16 36 8>, <&iomuxc 24 45 8>; |
| 228 | }; |
| 229 | |
| 230 | &gpio4 { |
| 231 | gpio-ranges = <&iomuxc 5 149 1>, <&iomuxc 6 126 10>, <&iomuxc 16 87 16>; |
| 232 | }; |
| 233 | |
| 234 | &gpio5 { |
| 235 | gpio-ranges = <&iomuxc 0 85 1>, <&iomuxc 2 34 1>, <&iomuxc 4 53 1>, |
| 236 | <&iomuxc 5 103 13>, <&iomuxc 18 150 14>; |
| 237 | }; |
| 238 | |
| 239 | &gpio6 { |
| 240 | gpio-ranges = <&iomuxc 0 164 6>, <&iomuxc 6 54 1>, <&iomuxc 7 181 5>, |
| 241 | <&iomuxc 14 186 3>, <&iomuxc 17 170 2>, <&iomuxc 19 22 12>, |
| 242 | <&iomuxc 31 86 1>; |
| 243 | }; |
| 244 | |
| 245 | &gpio7 { |
| 246 | gpio-ranges = <&iomuxc 0 172 9>, <&iomuxc 9 189 2>, <&iomuxc 11 146 3>; |
| 247 | }; |
| 248 | |
Philipp Zabel | 4520e69 | 2014-03-05 10:21:01 +0100 | [diff] [blame] | 249 | &hdmi { |
| 250 | compatible = "fsl,imx6q-hdmi"; |
| 251 | |
| 252 | port@2 { |
| 253 | reg = <2>; |
| 254 | |
| 255 | hdmi_mux_2: endpoint { |
| 256 | remote-endpoint = <&ipu2_di0_hdmi>; |
| 257 | }; |
| 258 | }; |
| 259 | |
| 260 | port@3 { |
| 261 | reg = <3>; |
| 262 | |
| 263 | hdmi_mux_3: endpoint { |
| 264 | remote-endpoint = <&ipu2_di1_hdmi>; |
Shawn Guo | 7c1da58 | 2013-02-04 23:09:16 +0800 | [diff] [blame] | 265 | }; |
| 266 | }; |
| 267 | }; |
Steffen Trumtrar | 41c0434 | 2013-03-28 16:23:35 +0100 | [diff] [blame] | 268 | |
| 269 | &ldb { |
Shawn Guo | 8888f65 | 2014-06-15 20:36:50 +0800 | [diff] [blame] | 270 | clocks = <&clks IMX6QDL_CLK_LDB_DI0_SEL>, <&clks IMX6QDL_CLK_LDB_DI1_SEL>, |
| 271 | <&clks IMX6QDL_CLK_IPU1_DI0_SEL>, <&clks IMX6QDL_CLK_IPU1_DI1_SEL>, |
| 272 | <&clks IMX6QDL_CLK_IPU2_DI0_SEL>, <&clks IMX6QDL_CLK_IPU2_DI1_SEL>, |
| 273 | <&clks IMX6QDL_CLK_LDB_DI0>, <&clks IMX6QDL_CLK_LDB_DI1>; |
Steffen Trumtrar | 41c0434 | 2013-03-28 16:23:35 +0100 | [diff] [blame] | 274 | clock-names = "di0_pll", "di1_pll", |
| 275 | "di0_sel", "di1_sel", "di2_sel", "di3_sel", |
| 276 | "di0", "di1"; |
| 277 | |
| 278 | lvds-channel@0 { |
Philipp Zabel | 4520e69 | 2014-03-05 10:21:01 +0100 | [diff] [blame] | 279 | port@2 { |
| 280 | reg = <2>; |
| 281 | |
| 282 | lvds0_mux_2: endpoint { |
| 283 | remote-endpoint = <&ipu2_di0_lvds0>; |
| 284 | }; |
| 285 | }; |
| 286 | |
| 287 | port@3 { |
| 288 | reg = <3>; |
| 289 | |
| 290 | lvds0_mux_3: endpoint { |
| 291 | remote-endpoint = <&ipu2_di1_lvds0>; |
| 292 | }; |
| 293 | }; |
Steffen Trumtrar | 41c0434 | 2013-03-28 16:23:35 +0100 | [diff] [blame] | 294 | }; |
| 295 | |
| 296 | lvds-channel@1 { |
Philipp Zabel | 4520e69 | 2014-03-05 10:21:01 +0100 | [diff] [blame] | 297 | port@2 { |
| 298 | reg = <2>; |
| 299 | |
| 300 | lvds1_mux_2: endpoint { |
| 301 | remote-endpoint = <&ipu2_di0_lvds1>; |
| 302 | }; |
| 303 | }; |
| 304 | |
| 305 | port@3 { |
| 306 | reg = <3>; |
| 307 | |
| 308 | lvds1_mux_3: endpoint { |
| 309 | remote-endpoint = <&ipu2_di1_lvds1>; |
| 310 | }; |
| 311 | }; |
Steffen Trumtrar | 41c0434 | 2013-03-28 16:23:35 +0100 | [diff] [blame] | 312 | }; |
| 313 | }; |
Russell King | 04cec1a | 2013-10-16 10:19:00 +0100 | [diff] [blame] | 314 | |
Philipp Zabel | 4520e69 | 2014-03-05 10:21:01 +0100 | [diff] [blame] | 315 | &mipi_dsi { |
Liu Ying | 70c2652 | 2015-02-12 14:01:31 +0800 | [diff] [blame] | 316 | ports { |
| 317 | port@2 { |
| 318 | reg = <2>; |
Philipp Zabel | 4520e69 | 2014-03-05 10:21:01 +0100 | [diff] [blame] | 319 | |
Liu Ying | 70c2652 | 2015-02-12 14:01:31 +0800 | [diff] [blame] | 320 | mipi_mux_2: endpoint { |
| 321 | remote-endpoint = <&ipu2_di0_mipi>; |
| 322 | }; |
Philipp Zabel | 4520e69 | 2014-03-05 10:21:01 +0100 | [diff] [blame] | 323 | }; |
Philipp Zabel | 4520e69 | 2014-03-05 10:21:01 +0100 | [diff] [blame] | 324 | |
Liu Ying | 70c2652 | 2015-02-12 14:01:31 +0800 | [diff] [blame] | 325 | port@3 { |
| 326 | reg = <3>; |
Philipp Zabel | 4520e69 | 2014-03-05 10:21:01 +0100 | [diff] [blame] | 327 | |
Liu Ying | 70c2652 | 2015-02-12 14:01:31 +0800 | [diff] [blame] | 328 | mipi_mux_3: endpoint { |
| 329 | remote-endpoint = <&ipu2_di1_mipi>; |
| 330 | }; |
Philipp Zabel | 4520e69 | 2014-03-05 10:21:01 +0100 | [diff] [blame] | 331 | }; |
| 332 | }; |
Russell King | 04cec1a | 2013-10-16 10:19:00 +0100 | [diff] [blame] | 333 | }; |
Philipp Zabel | a04a0b6 | 2014-11-11 19:12:47 -0200 | [diff] [blame] | 334 | |
| 335 | &vpu { |
| 336 | compatible = "fsl,imx6q-vpu", "cnm,coda960"; |
| 337 | }; |