blob: 7090fdbce28f537c6299f1077a1e709afe558dab [file] [log] [blame]
Andy Wallsb1526422008-08-30 16:03:44 -03001/*
2 * cx18 driver PCI memory mapped IO access routines
3 *
4 * Copyright (C) 2007 Hans Verkuil <hverkuil@xs4all.nl>
Andy Walls6afdeaf2010-05-23 18:53:35 -03005 * Copyright (C) 2008 Andy Walls <awalls@md.metrocast.net>
Andy Wallsb1526422008-08-30 16:03:44 -03006 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License as published by
9 * the Free Software Foundation; either version 2 of the License, or
10 * (at your option) any later version.
11 *
12 * This program is distributed in the hope that it will be useful,
13 * but WITHOUT ANY WARRANTY; without even the implied warranty of
14 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
15 * GNU General Public License for more details.
Andy Wallsb1526422008-08-30 16:03:44 -030016 */
17
18#include "cx18-driver.h"
Andy Wallsc641d092008-09-01 00:40:41 -030019#include "cx18-io.h"
Andy Wallsb1526422008-08-30 16:03:44 -030020#include "cx18-irq.h"
21
Andy Wallsb1526422008-08-30 16:03:44 -030022void cx18_memset_io(struct cx18 *cx, void __iomem *addr, int val, size_t count)
23{
Hans Verkuil27960732008-09-06 14:02:43 -030024 u8 __iomem *dst = addr;
Andy Wallsc641d092008-09-01 00:40:41 -030025 u16 val2 = val | (val << 8);
26 u32 val4 = val2 | (val2 << 16);
27
28 /* Align writes on the CX23418's addresses */
Andy Wallsac2b97b2008-09-04 13:16:40 -030029 if ((count > 0) && ((unsigned long)dst & 1)) {
30 cx18_writeb(cx, (u8) val, dst);
Andy Wallsc641d092008-09-01 00:40:41 -030031 count--;
Andy Wallsac2b97b2008-09-04 13:16:40 -030032 dst++;
Andy Wallsc641d092008-09-01 00:40:41 -030033 }
Andy Wallsac2b97b2008-09-04 13:16:40 -030034 if ((count > 1) && ((unsigned long)dst & 2)) {
35 cx18_writew(cx, val2, dst);
Andy Wallsc641d092008-09-01 00:40:41 -030036 count -= 2;
Andy Wallsac2b97b2008-09-04 13:16:40 -030037 dst += 2;
Andy Wallsc641d092008-09-01 00:40:41 -030038 }
39 while (count > 3) {
Andy Wallsac2b97b2008-09-04 13:16:40 -030040 cx18_writel(cx, val4, dst);
Andy Wallsc641d092008-09-01 00:40:41 -030041 count -= 4;
Andy Wallsac2b97b2008-09-04 13:16:40 -030042 dst += 4;
Andy Wallsc641d092008-09-01 00:40:41 -030043 }
44 if (count > 1) {
Andy Wallsac2b97b2008-09-04 13:16:40 -030045 cx18_writew(cx, val2, dst);
Andy Wallsc641d092008-09-01 00:40:41 -030046 count -= 2;
Andy Wallsac2b97b2008-09-04 13:16:40 -030047 dst += 2;
Andy Wallsc641d092008-09-01 00:40:41 -030048 }
49 if (count > 0)
Andy Wallsac2b97b2008-09-04 13:16:40 -030050 cx18_writeb(cx, (u8) val, dst);
Andy Wallsb1526422008-08-30 16:03:44 -030051}
52
53void cx18_sw1_irq_enable(struct cx18 *cx, u32 val)
54{
Andy Wallsf056d292008-10-31 20:49:12 -030055 cx18_write_reg_expect(cx, val, SW1_INT_STATUS, ~val, val);
Andy Wallsd6c7e5f2008-11-17 22:48:46 -030056 cx->sw1_irq_mask = cx18_read_reg(cx, SW1_INT_ENABLE_PCI) | val;
57 cx18_write_reg(cx, cx->sw1_irq_mask, SW1_INT_ENABLE_PCI);
Andy Wallsb1526422008-08-30 16:03:44 -030058}
59
60void cx18_sw1_irq_disable(struct cx18 *cx, u32 val)
61{
Andy Wallsd6c7e5f2008-11-17 22:48:46 -030062 cx->sw1_irq_mask = cx18_read_reg(cx, SW1_INT_ENABLE_PCI) & ~val;
63 cx18_write_reg(cx, cx->sw1_irq_mask, SW1_INT_ENABLE_PCI);
Andy Wallsb1526422008-08-30 16:03:44 -030064}
65
66void cx18_sw2_irq_enable(struct cx18 *cx, u32 val)
67{
Andy Wallsf056d292008-10-31 20:49:12 -030068 cx18_write_reg_expect(cx, val, SW2_INT_STATUS, ~val, val);
Andy Wallsd6c7e5f2008-11-17 22:48:46 -030069 cx->sw2_irq_mask = cx18_read_reg(cx, SW2_INT_ENABLE_PCI) | val;
70 cx18_write_reg(cx, cx->sw2_irq_mask, SW2_INT_ENABLE_PCI);
Andy Wallsb1526422008-08-30 16:03:44 -030071}
72
73void cx18_sw2_irq_disable(struct cx18 *cx, u32 val)
74{
Andy Wallsd6c7e5f2008-11-17 22:48:46 -030075 cx->sw2_irq_mask = cx18_read_reg(cx, SW2_INT_ENABLE_PCI) & ~val;
76 cx18_write_reg(cx, cx->sw2_irq_mask, SW2_INT_ENABLE_PCI);
Andy Wallsb1526422008-08-30 16:03:44 -030077}
78
Andy Wallsd20ceec2008-11-09 18:14:07 -030079void cx18_sw2_irq_disable_cpu(struct cx18 *cx, u32 val)
80{
81 u32 r;
82 r = cx18_read_reg(cx, SW2_INT_ENABLE_CPU);
83 cx18_write_reg(cx, r & ~val, SW2_INT_ENABLE_CPU);
84}
85
Andy Wallsb1526422008-08-30 16:03:44 -030086void cx18_setup_page(struct cx18 *cx, u32 addr)
87{
88 u32 val;
89 val = cx18_read_reg(cx, 0xD000F8);
90 val = (val & ~0x1f00) | ((addr >> 17) & 0x1f00);
91 cx18_write_reg(cx, val, 0xD000F8);
92}