blob: 65088ddeeae98da35ab5bbde8b2f81f8a62bdd62 [file] [log] [blame]
Thierry Reding6b6b6042013-11-15 16:06:05 +01001/*
2 * Copyright (C) 2013 NVIDIA Corporation
3 *
4 * This program is free software; you can redistribute it and/or modify
5 * it under the terms of the GNU General Public License version 2 as
6 * published by the Free Software Foundation.
7 */
8
9#include <linux/clk.h>
Thierry Redinga82752e2014-01-31 10:02:15 +010010#include <linux/debugfs.h>
Thierry Reding6fad8f62014-11-28 15:41:34 +010011#include <linux/gpio.h>
Thierry Reding6b6b6042013-11-15 16:06:05 +010012#include <linux/io.h>
13#include <linux/platform_device.h>
14#include <linux/reset.h>
Thierry Reding306a7f92014-07-17 13:17:24 +020015
Thierry Reding72323982014-07-11 13:19:06 +020016#include <soc/tegra/pmc.h>
Thierry Reding6b6b6042013-11-15 16:06:05 +010017
Thierry Reding4aa3df72014-11-24 16:27:13 +010018#include <drm/drm_atomic_helper.h>
Thierry Reding6b6b6042013-11-15 16:06:05 +010019#include <drm/drm_dp_helper.h>
Thierry Reding6fad8f62014-11-28 15:41:34 +010020#include <drm/drm_panel.h>
Thierry Reding6b6b6042013-11-15 16:06:05 +010021
22#include "dc.h"
23#include "drm.h"
24#include "sor.h"
25
26struct tegra_sor {
27 struct host1x_client client;
28 struct tegra_output output;
29 struct device *dev;
30
31 void __iomem *regs;
32
33 struct reset_control *rst;
34 struct clk *clk_parent;
35 struct clk *clk_safe;
36 struct clk *clk_dp;
37 struct clk *clk;
38
39 struct tegra_dpaux *dpaux;
40
Thierry Reding86f5c522014-03-26 11:13:16 +010041 struct mutex lock;
Thierry Reding6b6b6042013-11-15 16:06:05 +010042 bool enabled;
Thierry Redinga82752e2014-01-31 10:02:15 +010043
Thierry Redingdab16332015-01-26 16:04:08 +010044 struct drm_info_list *debugfs_files;
45 struct drm_minor *minor;
Thierry Redinga82752e2014-01-31 10:02:15 +010046 struct dentry *debugfs;
Thierry Reding6b6b6042013-11-15 16:06:05 +010047};
48
Thierry Reding34fa1832014-06-05 16:31:10 +020049struct tegra_sor_config {
50 u32 bits_per_pixel;
51
52 u32 active_polarity;
53 u32 active_count;
54 u32 tu_size;
55 u32 active_frac;
56 u32 watermark;
Thierry Reding7890b572014-06-05 16:12:46 +020057
58 u32 hblank_symbols;
59 u32 vblank_symbols;
Thierry Reding34fa1832014-06-05 16:31:10 +020060};
61
Thierry Reding6b6b6042013-11-15 16:06:05 +010062static inline struct tegra_sor *
63host1x_client_to_sor(struct host1x_client *client)
64{
65 return container_of(client, struct tegra_sor, client);
66}
67
68static inline struct tegra_sor *to_sor(struct tegra_output *output)
69{
70 return container_of(output, struct tegra_sor, output);
71}
72
Thierry Reding28fe2072015-01-26 16:02:48 +010073static inline u32 tegra_sor_readl(struct tegra_sor *sor, unsigned long offset)
Thierry Reding6b6b6042013-11-15 16:06:05 +010074{
75 return readl(sor->regs + (offset << 2));
76}
77
Thierry Reding28fe2072015-01-26 16:02:48 +010078static inline void tegra_sor_writel(struct tegra_sor *sor, u32 value,
Thierry Reding6b6b6042013-11-15 16:06:05 +010079 unsigned long offset)
80{
81 writel(value, sor->regs + (offset << 2));
82}
83
84static int tegra_sor_dp_train_fast(struct tegra_sor *sor,
85 struct drm_dp_link *link)
86{
Thierry Reding6b6b6042013-11-15 16:06:05 +010087 unsigned int i;
88 u8 pattern;
Thierry Reding28fe2072015-01-26 16:02:48 +010089 u32 value;
Thierry Reding6b6b6042013-11-15 16:06:05 +010090 int err;
91
92 /* setup lane parameters */
93 value = SOR_LANE_DRIVE_CURRENT_LANE3(0x40) |
94 SOR_LANE_DRIVE_CURRENT_LANE2(0x40) |
95 SOR_LANE_DRIVE_CURRENT_LANE1(0x40) |
96 SOR_LANE_DRIVE_CURRENT_LANE0(0x40);
Thierry Redinga9a9e4f2015-04-27 15:01:14 +020097 tegra_sor_writel(sor, value, SOR_LANE_DRIVE_CURRENT0);
Thierry Reding6b6b6042013-11-15 16:06:05 +010098
99 value = SOR_LANE_PREEMPHASIS_LANE3(0x0f) |
100 SOR_LANE_PREEMPHASIS_LANE2(0x0f) |
101 SOR_LANE_PREEMPHASIS_LANE1(0x0f) |
102 SOR_LANE_PREEMPHASIS_LANE0(0x0f);
Thierry Redinga9a9e4f2015-04-27 15:01:14 +0200103 tegra_sor_writel(sor, value, SOR_LANE_PREEMPHASIS0);
Thierry Reding6b6b6042013-11-15 16:06:05 +0100104
Thierry Redinga9a9e4f2015-04-27 15:01:14 +0200105 value = SOR_LANE_POSTCURSOR_LANE3(0x00) |
106 SOR_LANE_POSTCURSOR_LANE2(0x00) |
107 SOR_LANE_POSTCURSOR_LANE1(0x00) |
108 SOR_LANE_POSTCURSOR_LANE0(0x00);
109 tegra_sor_writel(sor, value, SOR_LANE_POSTCURSOR0);
Thierry Reding6b6b6042013-11-15 16:06:05 +0100110
111 /* disable LVDS mode */
112 tegra_sor_writel(sor, 0, SOR_LVDS);
113
Thierry Redinga9a9e4f2015-04-27 15:01:14 +0200114 value = tegra_sor_readl(sor, SOR_DP_PADCTL0);
Thierry Reding6b6b6042013-11-15 16:06:05 +0100115 value |= SOR_DP_PADCTL_TX_PU_ENABLE;
116 value &= ~SOR_DP_PADCTL_TX_PU_MASK;
117 value |= SOR_DP_PADCTL_TX_PU(2); /* XXX: don't hardcode? */
Thierry Redinga9a9e4f2015-04-27 15:01:14 +0200118 tegra_sor_writel(sor, value, SOR_DP_PADCTL0);
Thierry Reding6b6b6042013-11-15 16:06:05 +0100119
Thierry Redinga9a9e4f2015-04-27 15:01:14 +0200120 value = tegra_sor_readl(sor, SOR_DP_PADCTL0);
Thierry Reding6b6b6042013-11-15 16:06:05 +0100121 value |= SOR_DP_PADCTL_CM_TXD_3 | SOR_DP_PADCTL_CM_TXD_2 |
122 SOR_DP_PADCTL_CM_TXD_1 | SOR_DP_PADCTL_CM_TXD_0;
Thierry Redinga9a9e4f2015-04-27 15:01:14 +0200123 tegra_sor_writel(sor, value, SOR_DP_PADCTL0);
Thierry Reding6b6b6042013-11-15 16:06:05 +0100124
125 usleep_range(10, 100);
126
Thierry Redinga9a9e4f2015-04-27 15:01:14 +0200127 value = tegra_sor_readl(sor, SOR_DP_PADCTL0);
Thierry Reding6b6b6042013-11-15 16:06:05 +0100128 value &= ~(SOR_DP_PADCTL_CM_TXD_3 | SOR_DP_PADCTL_CM_TXD_2 |
129 SOR_DP_PADCTL_CM_TXD_1 | SOR_DP_PADCTL_CM_TXD_0);
Thierry Redinga9a9e4f2015-04-27 15:01:14 +0200130 tegra_sor_writel(sor, value, SOR_DP_PADCTL0);
Thierry Reding6b6b6042013-11-15 16:06:05 +0100131
132 err = tegra_dpaux_prepare(sor->dpaux, DP_SET_ANSI_8B10B);
133 if (err < 0)
134 return err;
135
136 for (i = 0, value = 0; i < link->num_lanes; i++) {
137 unsigned long lane = SOR_DP_TPG_CHANNEL_CODING |
138 SOR_DP_TPG_SCRAMBLER_NONE |
139 SOR_DP_TPG_PATTERN_TRAIN1;
140 value = (value << 8) | lane;
141 }
142
143 tegra_sor_writel(sor, value, SOR_DP_TPG);
144
145 pattern = DP_TRAINING_PATTERN_1;
146
147 err = tegra_dpaux_train(sor->dpaux, link, pattern);
148 if (err < 0)
149 return err;
150
Thierry Redinga9a9e4f2015-04-27 15:01:14 +0200151 value = tegra_sor_readl(sor, SOR_DP_SPARE0);
Thierry Reding6b6b6042013-11-15 16:06:05 +0100152 value |= SOR_DP_SPARE_SEQ_ENABLE;
153 value &= ~SOR_DP_SPARE_PANEL_INTERNAL;
154 value |= SOR_DP_SPARE_MACRO_SOR_CLK;
Thierry Redinga9a9e4f2015-04-27 15:01:14 +0200155 tegra_sor_writel(sor, value, SOR_DP_SPARE0);
Thierry Reding6b6b6042013-11-15 16:06:05 +0100156
157 for (i = 0, value = 0; i < link->num_lanes; i++) {
158 unsigned long lane = SOR_DP_TPG_CHANNEL_CODING |
159 SOR_DP_TPG_SCRAMBLER_NONE |
160 SOR_DP_TPG_PATTERN_TRAIN2;
161 value = (value << 8) | lane;
162 }
163
164 tegra_sor_writel(sor, value, SOR_DP_TPG);
165
166 pattern = DP_LINK_SCRAMBLING_DISABLE | DP_TRAINING_PATTERN_2;
167
168 err = tegra_dpaux_train(sor->dpaux, link, pattern);
169 if (err < 0)
170 return err;
171
172 for (i = 0, value = 0; i < link->num_lanes; i++) {
173 unsigned long lane = SOR_DP_TPG_CHANNEL_CODING |
174 SOR_DP_TPG_SCRAMBLER_GALIOS |
175 SOR_DP_TPG_PATTERN_NONE;
176 value = (value << 8) | lane;
177 }
178
179 tegra_sor_writel(sor, value, SOR_DP_TPG);
180
181 pattern = DP_TRAINING_PATTERN_DISABLE;
182
183 err = tegra_dpaux_train(sor->dpaux, link, pattern);
184 if (err < 0)
185 return err;
186
187 return 0;
188}
189
190static void tegra_sor_super_update(struct tegra_sor *sor)
191{
Thierry Redinga9a9e4f2015-04-27 15:01:14 +0200192 tegra_sor_writel(sor, 0, SOR_SUPER_STATE0);
193 tegra_sor_writel(sor, 1, SOR_SUPER_STATE0);
194 tegra_sor_writel(sor, 0, SOR_SUPER_STATE0);
Thierry Reding6b6b6042013-11-15 16:06:05 +0100195}
196
197static void tegra_sor_update(struct tegra_sor *sor)
198{
Thierry Redinga9a9e4f2015-04-27 15:01:14 +0200199 tegra_sor_writel(sor, 0, SOR_STATE0);
200 tegra_sor_writel(sor, 1, SOR_STATE0);
201 tegra_sor_writel(sor, 0, SOR_STATE0);
Thierry Reding6b6b6042013-11-15 16:06:05 +0100202}
203
204static int tegra_sor_setup_pwm(struct tegra_sor *sor, unsigned long timeout)
205{
Thierry Reding28fe2072015-01-26 16:02:48 +0100206 u32 value;
Thierry Reding6b6b6042013-11-15 16:06:05 +0100207
208 value = tegra_sor_readl(sor, SOR_PWM_DIV);
209 value &= ~SOR_PWM_DIV_MASK;
210 value |= 0x400; /* period */
211 tegra_sor_writel(sor, value, SOR_PWM_DIV);
212
213 value = tegra_sor_readl(sor, SOR_PWM_CTL);
214 value &= ~SOR_PWM_CTL_DUTY_CYCLE_MASK;
215 value |= 0x400; /* duty cycle */
216 value &= ~SOR_PWM_CTL_CLK_SEL; /* clock source: PCLK */
217 value |= SOR_PWM_CTL_TRIGGER;
218 tegra_sor_writel(sor, value, SOR_PWM_CTL);
219
220 timeout = jiffies + msecs_to_jiffies(timeout);
221
222 while (time_before(jiffies, timeout)) {
223 value = tegra_sor_readl(sor, SOR_PWM_CTL);
224 if ((value & SOR_PWM_CTL_TRIGGER) == 0)
225 return 0;
226
227 usleep_range(25, 100);
228 }
229
230 return -ETIMEDOUT;
231}
232
233static int tegra_sor_attach(struct tegra_sor *sor)
234{
235 unsigned long value, timeout;
236
237 /* wake up in normal mode */
Thierry Redinga9a9e4f2015-04-27 15:01:14 +0200238 value = tegra_sor_readl(sor, SOR_SUPER_STATE1);
Thierry Reding6b6b6042013-11-15 16:06:05 +0100239 value |= SOR_SUPER_STATE_HEAD_MODE_AWAKE;
240 value |= SOR_SUPER_STATE_MODE_NORMAL;
Thierry Redinga9a9e4f2015-04-27 15:01:14 +0200241 tegra_sor_writel(sor, value, SOR_SUPER_STATE1);
Thierry Reding6b6b6042013-11-15 16:06:05 +0100242 tegra_sor_super_update(sor);
243
244 /* attach */
Thierry Redinga9a9e4f2015-04-27 15:01:14 +0200245 value = tegra_sor_readl(sor, SOR_SUPER_STATE1);
Thierry Reding6b6b6042013-11-15 16:06:05 +0100246 value |= SOR_SUPER_STATE_ATTACHED;
Thierry Redinga9a9e4f2015-04-27 15:01:14 +0200247 tegra_sor_writel(sor, value, SOR_SUPER_STATE1);
Thierry Reding6b6b6042013-11-15 16:06:05 +0100248 tegra_sor_super_update(sor);
249
250 timeout = jiffies + msecs_to_jiffies(250);
251
252 while (time_before(jiffies, timeout)) {
253 value = tegra_sor_readl(sor, SOR_TEST);
254 if ((value & SOR_TEST_ATTACHED) != 0)
255 return 0;
256
257 usleep_range(25, 100);
258 }
259
260 return -ETIMEDOUT;
261}
262
263static int tegra_sor_wakeup(struct tegra_sor *sor)
264{
Thierry Reding6b6b6042013-11-15 16:06:05 +0100265 unsigned long value, timeout;
266
Thierry Reding6b6b6042013-11-15 16:06:05 +0100267 timeout = jiffies + msecs_to_jiffies(250);
268
269 /* wait for head to wake up */
270 while (time_before(jiffies, timeout)) {
271 value = tegra_sor_readl(sor, SOR_TEST);
272 value &= SOR_TEST_HEAD_MODE_MASK;
273
274 if (value == SOR_TEST_HEAD_MODE_AWAKE)
275 return 0;
276
277 usleep_range(25, 100);
278 }
279
280 return -ETIMEDOUT;
281}
282
283static int tegra_sor_power_up(struct tegra_sor *sor, unsigned long timeout)
284{
Thierry Reding28fe2072015-01-26 16:02:48 +0100285 u32 value;
Thierry Reding6b6b6042013-11-15 16:06:05 +0100286
287 value = tegra_sor_readl(sor, SOR_PWR);
288 value |= SOR_PWR_TRIGGER | SOR_PWR_NORMAL_STATE_PU;
289 tegra_sor_writel(sor, value, SOR_PWR);
290
291 timeout = jiffies + msecs_to_jiffies(timeout);
292
293 while (time_before(jiffies, timeout)) {
294 value = tegra_sor_readl(sor, SOR_PWR);
295 if ((value & SOR_PWR_TRIGGER) == 0)
296 return 0;
297
298 usleep_range(25, 100);
299 }
300
301 return -ETIMEDOUT;
302}
303
Thierry Reding34fa1832014-06-05 16:31:10 +0200304struct tegra_sor_params {
305 /* number of link clocks per line */
306 unsigned int num_clocks;
307 /* ratio between input and output */
308 u64 ratio;
309 /* precision factor */
310 u64 precision;
311
312 unsigned int active_polarity;
313 unsigned int active_count;
314 unsigned int active_frac;
315 unsigned int tu_size;
316 unsigned int error;
317};
318
319static int tegra_sor_compute_params(struct tegra_sor *sor,
320 struct tegra_sor_params *params,
321 unsigned int tu_size)
322{
323 u64 active_sym, active_count, frac, approx;
324 u32 active_polarity, active_frac = 0;
325 const u64 f = params->precision;
326 s64 error;
327
328 active_sym = params->ratio * tu_size;
329 active_count = div_u64(active_sym, f) * f;
330 frac = active_sym - active_count;
331
332 /* fraction < 0.5 */
333 if (frac >= (f / 2)) {
334 active_polarity = 1;
335 frac = f - frac;
336 } else {
337 active_polarity = 0;
338 }
339
340 if (frac != 0) {
341 frac = div_u64(f * f, frac); /* 1/fraction */
342 if (frac <= (15 * f)) {
343 active_frac = div_u64(frac, f);
344
345 /* round up */
346 if (active_polarity)
347 active_frac++;
348 } else {
349 active_frac = active_polarity ? 1 : 15;
350 }
351 }
352
353 if (active_frac == 1)
354 active_polarity = 0;
355
356 if (active_polarity == 1) {
357 if (active_frac) {
358 approx = active_count + (active_frac * (f - 1)) * f;
359 approx = div_u64(approx, active_frac * f);
360 } else {
361 approx = active_count + f;
362 }
363 } else {
364 if (active_frac)
365 approx = active_count + div_u64(f, active_frac);
366 else
367 approx = active_count;
368 }
369
370 error = div_s64(active_sym - approx, tu_size);
371 error *= params->num_clocks;
372
373 if (error <= 0 && abs64(error) < params->error) {
374 params->active_count = div_u64(active_count, f);
375 params->active_polarity = active_polarity;
376 params->active_frac = active_frac;
377 params->error = abs64(error);
378 params->tu_size = tu_size;
379
380 if (error == 0)
381 return true;
382 }
383
384 return false;
385}
386
387static int tegra_sor_calc_config(struct tegra_sor *sor,
388 struct drm_display_mode *mode,
389 struct tegra_sor_config *config,
390 struct drm_dp_link *link)
391{
392 const u64 f = 100000, link_rate = link->rate * 1000;
393 const u64 pclk = mode->clock * 1000;
Thierry Reding7890b572014-06-05 16:12:46 +0200394 u64 input, output, watermark, num;
Thierry Reding34fa1832014-06-05 16:31:10 +0200395 struct tegra_sor_params params;
Thierry Reding34fa1832014-06-05 16:31:10 +0200396 u32 num_syms_per_line;
397 unsigned int i;
398
399 if (!link_rate || !link->num_lanes || !pclk || !config->bits_per_pixel)
400 return -EINVAL;
401
402 output = link_rate * 8 * link->num_lanes;
403 input = pclk * config->bits_per_pixel;
404
405 if (input >= output)
406 return -ERANGE;
407
408 memset(&params, 0, sizeof(params));
409 params.ratio = div64_u64(input * f, output);
410 params.num_clocks = div_u64(link_rate * mode->hdisplay, pclk);
411 params.precision = f;
412 params.error = 64 * f;
413 params.tu_size = 64;
414
415 for (i = params.tu_size; i >= 32; i--)
416 if (tegra_sor_compute_params(sor, &params, i))
417 break;
418
419 if (params.active_frac == 0) {
420 config->active_polarity = 0;
421 config->active_count = params.active_count;
422
423 if (!params.active_polarity)
424 config->active_count--;
425
426 config->tu_size = params.tu_size;
427 config->active_frac = 1;
428 } else {
429 config->active_polarity = params.active_polarity;
430 config->active_count = params.active_count;
431 config->active_frac = params.active_frac;
432 config->tu_size = params.tu_size;
433 }
434
435 dev_dbg(sor->dev,
436 "polarity: %d active count: %d tu size: %d active frac: %d\n",
437 config->active_polarity, config->active_count,
438 config->tu_size, config->active_frac);
439
440 watermark = params.ratio * config->tu_size * (f - params.ratio);
441 watermark = div_u64(watermark, f);
442
443 watermark = div_u64(watermark + params.error, f);
444 config->watermark = watermark + (config->bits_per_pixel / 8) + 2;
445 num_syms_per_line = (mode->hdisplay * config->bits_per_pixel) *
446 (link->num_lanes * 8);
447
448 if (config->watermark > 30) {
449 config->watermark = 30;
450 dev_err(sor->dev,
451 "unable to compute TU size, forcing watermark to %u\n",
452 config->watermark);
453 } else if (config->watermark > num_syms_per_line) {
454 config->watermark = num_syms_per_line;
455 dev_err(sor->dev, "watermark too high, forcing to %u\n",
456 config->watermark);
457 }
458
Thierry Reding7890b572014-06-05 16:12:46 +0200459 /* compute the number of symbols per horizontal blanking interval */
460 num = ((mode->htotal - mode->hdisplay) - 7) * link_rate;
461 config->hblank_symbols = div_u64(num, pclk);
462
463 if (link->capabilities & DP_LINK_CAP_ENHANCED_FRAMING)
464 config->hblank_symbols -= 3;
465
466 config->hblank_symbols -= 12 / link->num_lanes;
467
468 /* compute the number of symbols per vertical blanking interval */
469 num = (mode->hdisplay - 25) * link_rate;
470 config->vblank_symbols = div_u64(num, pclk);
471 config->vblank_symbols -= 36 / link->num_lanes + 4;
472
473 dev_dbg(sor->dev, "blank symbols: H:%u V:%u\n", config->hblank_symbols,
474 config->vblank_symbols);
475
Thierry Reding34fa1832014-06-05 16:31:10 +0200476 return 0;
477}
478
Thierry Reding6fad8f62014-11-28 15:41:34 +0100479static int tegra_sor_detach(struct tegra_sor *sor)
Thierry Reding6b6b6042013-11-15 16:06:05 +0100480{
Thierry Reding6fad8f62014-11-28 15:41:34 +0100481 unsigned long value, timeout;
482
483 /* switch to safe mode */
Thierry Redinga9a9e4f2015-04-27 15:01:14 +0200484 value = tegra_sor_readl(sor, SOR_SUPER_STATE1);
Thierry Reding6fad8f62014-11-28 15:41:34 +0100485 value &= ~SOR_SUPER_STATE_MODE_NORMAL;
Thierry Redinga9a9e4f2015-04-27 15:01:14 +0200486 tegra_sor_writel(sor, value, SOR_SUPER_STATE1);
Thierry Reding6fad8f62014-11-28 15:41:34 +0100487 tegra_sor_super_update(sor);
488
489 timeout = jiffies + msecs_to_jiffies(250);
490
491 while (time_before(jiffies, timeout)) {
492 value = tegra_sor_readl(sor, SOR_PWR);
493 if (value & SOR_PWR_MODE_SAFE)
494 break;
495 }
496
497 if ((value & SOR_PWR_MODE_SAFE) == 0)
498 return -ETIMEDOUT;
499
500 /* go to sleep */
Thierry Redinga9a9e4f2015-04-27 15:01:14 +0200501 value = tegra_sor_readl(sor, SOR_SUPER_STATE1);
Thierry Reding6fad8f62014-11-28 15:41:34 +0100502 value &= ~SOR_SUPER_STATE_HEAD_MODE_MASK;
Thierry Redinga9a9e4f2015-04-27 15:01:14 +0200503 tegra_sor_writel(sor, value, SOR_SUPER_STATE1);
Thierry Reding6fad8f62014-11-28 15:41:34 +0100504 tegra_sor_super_update(sor);
505
506 /* detach */
Thierry Redinga9a9e4f2015-04-27 15:01:14 +0200507 value = tegra_sor_readl(sor, SOR_SUPER_STATE1);
Thierry Reding6fad8f62014-11-28 15:41:34 +0100508 value &= ~SOR_SUPER_STATE_ATTACHED;
Thierry Redinga9a9e4f2015-04-27 15:01:14 +0200509 tegra_sor_writel(sor, value, SOR_SUPER_STATE1);
Thierry Reding6fad8f62014-11-28 15:41:34 +0100510 tegra_sor_super_update(sor);
511
512 timeout = jiffies + msecs_to_jiffies(250);
513
514 while (time_before(jiffies, timeout)) {
515 value = tegra_sor_readl(sor, SOR_TEST);
516 if ((value & SOR_TEST_ATTACHED) == 0)
517 break;
518
519 usleep_range(25, 100);
520 }
521
522 if ((value & SOR_TEST_ATTACHED) != 0)
523 return -ETIMEDOUT;
524
525 return 0;
526}
527
528static int tegra_sor_power_down(struct tegra_sor *sor)
529{
530 unsigned long value, timeout;
531 int err;
532
533 value = tegra_sor_readl(sor, SOR_PWR);
534 value &= ~SOR_PWR_NORMAL_STATE_PU;
535 value |= SOR_PWR_TRIGGER;
536 tegra_sor_writel(sor, value, SOR_PWR);
537
538 timeout = jiffies + msecs_to_jiffies(250);
539
540 while (time_before(jiffies, timeout)) {
541 value = tegra_sor_readl(sor, SOR_PWR);
542 if ((value & SOR_PWR_TRIGGER) == 0)
543 return 0;
544
545 usleep_range(25, 100);
546 }
547
548 if ((value & SOR_PWR_TRIGGER) != 0)
549 return -ETIMEDOUT;
550
551 err = clk_set_parent(sor->clk, sor->clk_safe);
552 if (err < 0)
553 dev_err(sor->dev, "failed to set safe parent clock: %d\n", err);
554
Thierry Redinga9a9e4f2015-04-27 15:01:14 +0200555 value = tegra_sor_readl(sor, SOR_DP_PADCTL0);
Thierry Reding6fad8f62014-11-28 15:41:34 +0100556 value &= ~(SOR_DP_PADCTL_PD_TXD_3 | SOR_DP_PADCTL_PD_TXD_0 |
557 SOR_DP_PADCTL_PD_TXD_1 | SOR_DP_PADCTL_PD_TXD_2);
Thierry Redinga9a9e4f2015-04-27 15:01:14 +0200558 tegra_sor_writel(sor, value, SOR_DP_PADCTL0);
Thierry Reding6fad8f62014-11-28 15:41:34 +0100559
560 /* stop lane sequencer */
561 value = SOR_LANE_SEQ_CTL_TRIGGER | SOR_LANE_SEQ_CTL_SEQUENCE_UP |
562 SOR_LANE_SEQ_CTL_POWER_STATE_DOWN;
563 tegra_sor_writel(sor, value, SOR_LANE_SEQ_CTL);
564
565 timeout = jiffies + msecs_to_jiffies(250);
566
567 while (time_before(jiffies, timeout)) {
568 value = tegra_sor_readl(sor, SOR_LANE_SEQ_CTL);
569 if ((value & SOR_LANE_SEQ_CTL_TRIGGER) == 0)
570 break;
571
572 usleep_range(25, 100);
573 }
574
575 if ((value & SOR_LANE_SEQ_CTL_TRIGGER) != 0)
576 return -ETIMEDOUT;
577
Thierry Redinga9a9e4f2015-04-27 15:01:14 +0200578 value = tegra_sor_readl(sor, SOR_PLL2);
579 value |= SOR_PLL2_PORT_POWERDOWN;
580 tegra_sor_writel(sor, value, SOR_PLL2);
Thierry Reding6fad8f62014-11-28 15:41:34 +0100581
582 usleep_range(20, 100);
583
Thierry Redinga9a9e4f2015-04-27 15:01:14 +0200584 value = tegra_sor_readl(sor, SOR_PLL0);
585 value |= SOR_PLL0_VCOPD | SOR_PLL0_PWR;
586 tegra_sor_writel(sor, value, SOR_PLL0);
Thierry Reding6fad8f62014-11-28 15:41:34 +0100587
Thierry Redinga9a9e4f2015-04-27 15:01:14 +0200588 value = tegra_sor_readl(sor, SOR_PLL2);
589 value |= SOR_PLL2_SEQ_PLLCAPPD;
590 value |= SOR_PLL2_SEQ_PLLCAPPD_ENFORCE;
591 tegra_sor_writel(sor, value, SOR_PLL2);
Thierry Reding6fad8f62014-11-28 15:41:34 +0100592
593 usleep_range(20, 100);
594
595 return 0;
596}
597
598static int tegra_sor_crc_open(struct inode *inode, struct file *file)
599{
600 file->private_data = inode->i_private;
601
602 return 0;
603}
604
605static int tegra_sor_crc_release(struct inode *inode, struct file *file)
606{
607 return 0;
608}
609
610static int tegra_sor_crc_wait(struct tegra_sor *sor, unsigned long timeout)
611{
612 u32 value;
613
614 timeout = jiffies + msecs_to_jiffies(timeout);
615
616 while (time_before(jiffies, timeout)) {
Thierry Redinga9a9e4f2015-04-27 15:01:14 +0200617 value = tegra_sor_readl(sor, SOR_CRCA);
618 if (value & SOR_CRCA_VALID)
Thierry Reding6fad8f62014-11-28 15:41:34 +0100619 return 0;
620
621 usleep_range(100, 200);
622 }
623
624 return -ETIMEDOUT;
625}
626
627static ssize_t tegra_sor_crc_read(struct file *file, char __user *buffer,
628 size_t size, loff_t *ppos)
629{
630 struct tegra_sor *sor = file->private_data;
631 ssize_t num, err;
632 char buf[10];
633 u32 value;
634
635 mutex_lock(&sor->lock);
636
637 if (!sor->enabled) {
638 err = -EAGAIN;
639 goto unlock;
640 }
641
Thierry Redinga9a9e4f2015-04-27 15:01:14 +0200642 value = tegra_sor_readl(sor, SOR_STATE1);
Thierry Reding6fad8f62014-11-28 15:41:34 +0100643 value &= ~SOR_STATE_ASY_CRC_MODE_MASK;
Thierry Redinga9a9e4f2015-04-27 15:01:14 +0200644 tegra_sor_writel(sor, value, SOR_STATE1);
Thierry Reding6fad8f62014-11-28 15:41:34 +0100645
646 value = tegra_sor_readl(sor, SOR_CRC_CNTRL);
647 value |= SOR_CRC_CNTRL_ENABLE;
648 tegra_sor_writel(sor, value, SOR_CRC_CNTRL);
649
650 value = tegra_sor_readl(sor, SOR_TEST);
651 value &= ~SOR_TEST_CRC_POST_SERIALIZE;
652 tegra_sor_writel(sor, value, SOR_TEST);
653
654 err = tegra_sor_crc_wait(sor, 100);
655 if (err < 0)
656 goto unlock;
657
Thierry Redinga9a9e4f2015-04-27 15:01:14 +0200658 tegra_sor_writel(sor, SOR_CRCA_RESET, SOR_CRCA);
659 value = tegra_sor_readl(sor, SOR_CRCB);
Thierry Reding6fad8f62014-11-28 15:41:34 +0100660
661 num = scnprintf(buf, sizeof(buf), "%08x\n", value);
662
663 err = simple_read_from_buffer(buffer, size, ppos, buf, num);
664
665unlock:
666 mutex_unlock(&sor->lock);
667 return err;
668}
669
670static const struct file_operations tegra_sor_crc_fops = {
671 .owner = THIS_MODULE,
672 .open = tegra_sor_crc_open,
673 .read = tegra_sor_crc_read,
674 .release = tegra_sor_crc_release,
675};
676
Thierry Redingdab16332015-01-26 16:04:08 +0100677static int tegra_sor_show_regs(struct seq_file *s, void *data)
678{
679 struct drm_info_node *node = s->private;
680 struct tegra_sor *sor = node->info_ent->data;
681
682#define DUMP_REG(name) \
683 seq_printf(s, "%-38s %#05x %08x\n", #name, name, \
684 tegra_sor_readl(sor, name))
685
686 DUMP_REG(SOR_CTXSW);
Thierry Redinga9a9e4f2015-04-27 15:01:14 +0200687 DUMP_REG(SOR_SUPER_STATE0);
688 DUMP_REG(SOR_SUPER_STATE1);
689 DUMP_REG(SOR_STATE0);
690 DUMP_REG(SOR_STATE1);
691 DUMP_REG(SOR_HEAD_STATE0(0));
692 DUMP_REG(SOR_HEAD_STATE0(1));
693 DUMP_REG(SOR_HEAD_STATE1(0));
694 DUMP_REG(SOR_HEAD_STATE1(1));
695 DUMP_REG(SOR_HEAD_STATE2(0));
696 DUMP_REG(SOR_HEAD_STATE2(1));
697 DUMP_REG(SOR_HEAD_STATE3(0));
698 DUMP_REG(SOR_HEAD_STATE3(1));
699 DUMP_REG(SOR_HEAD_STATE4(0));
700 DUMP_REG(SOR_HEAD_STATE4(1));
701 DUMP_REG(SOR_HEAD_STATE5(0));
702 DUMP_REG(SOR_HEAD_STATE5(1));
Thierry Redingdab16332015-01-26 16:04:08 +0100703 DUMP_REG(SOR_CRC_CNTRL);
704 DUMP_REG(SOR_DP_DEBUG_MVID);
705 DUMP_REG(SOR_CLK_CNTRL);
706 DUMP_REG(SOR_CAP);
707 DUMP_REG(SOR_PWR);
708 DUMP_REG(SOR_TEST);
Thierry Redinga9a9e4f2015-04-27 15:01:14 +0200709 DUMP_REG(SOR_PLL0);
710 DUMP_REG(SOR_PLL1);
711 DUMP_REG(SOR_PLL2);
712 DUMP_REG(SOR_PLL3);
Thierry Redingdab16332015-01-26 16:04:08 +0100713 DUMP_REG(SOR_CSTM);
714 DUMP_REG(SOR_LVDS);
Thierry Redinga9a9e4f2015-04-27 15:01:14 +0200715 DUMP_REG(SOR_CRCA);
716 DUMP_REG(SOR_CRCB);
Thierry Redingdab16332015-01-26 16:04:08 +0100717 DUMP_REG(SOR_BLANK);
718 DUMP_REG(SOR_SEQ_CTL);
719 DUMP_REG(SOR_LANE_SEQ_CTL);
720 DUMP_REG(SOR_SEQ_INST(0));
721 DUMP_REG(SOR_SEQ_INST(1));
722 DUMP_REG(SOR_SEQ_INST(2));
723 DUMP_REG(SOR_SEQ_INST(3));
724 DUMP_REG(SOR_SEQ_INST(4));
725 DUMP_REG(SOR_SEQ_INST(5));
726 DUMP_REG(SOR_SEQ_INST(6));
727 DUMP_REG(SOR_SEQ_INST(7));
728 DUMP_REG(SOR_SEQ_INST(8));
729 DUMP_REG(SOR_SEQ_INST(9));
730 DUMP_REG(SOR_SEQ_INST(10));
731 DUMP_REG(SOR_SEQ_INST(11));
732 DUMP_REG(SOR_SEQ_INST(12));
733 DUMP_REG(SOR_SEQ_INST(13));
734 DUMP_REG(SOR_SEQ_INST(14));
735 DUMP_REG(SOR_SEQ_INST(15));
736 DUMP_REG(SOR_PWM_DIV);
737 DUMP_REG(SOR_PWM_CTL);
Thierry Redinga9a9e4f2015-04-27 15:01:14 +0200738 DUMP_REG(SOR_VCRC_A0);
739 DUMP_REG(SOR_VCRC_A1);
740 DUMP_REG(SOR_VCRC_B0);
741 DUMP_REG(SOR_VCRC_B1);
742 DUMP_REG(SOR_CCRC_A0);
743 DUMP_REG(SOR_CCRC_A1);
744 DUMP_REG(SOR_CCRC_B0);
745 DUMP_REG(SOR_CCRC_B1);
746 DUMP_REG(SOR_EDATA_A0);
747 DUMP_REG(SOR_EDATA_A1);
748 DUMP_REG(SOR_EDATA_B0);
749 DUMP_REG(SOR_EDATA_B1);
750 DUMP_REG(SOR_COUNT_A0);
751 DUMP_REG(SOR_COUNT_A1);
752 DUMP_REG(SOR_COUNT_B0);
753 DUMP_REG(SOR_COUNT_B1);
754 DUMP_REG(SOR_DEBUG_A0);
755 DUMP_REG(SOR_DEBUG_A1);
756 DUMP_REG(SOR_DEBUG_B0);
757 DUMP_REG(SOR_DEBUG_B1);
Thierry Redingdab16332015-01-26 16:04:08 +0100758 DUMP_REG(SOR_TRIG);
759 DUMP_REG(SOR_MSCHECK);
760 DUMP_REG(SOR_XBAR_CTRL);
761 DUMP_REG(SOR_XBAR_POL);
Thierry Redinga9a9e4f2015-04-27 15:01:14 +0200762 DUMP_REG(SOR_DP_LINKCTL0);
763 DUMP_REG(SOR_DP_LINKCTL1);
764 DUMP_REG(SOR_LANE_DRIVE_CURRENT0);
765 DUMP_REG(SOR_LANE_DRIVE_CURRENT1);
766 DUMP_REG(SOR_LANE4_DRIVE_CURRENT0);
767 DUMP_REG(SOR_LANE4_DRIVE_CURRENT1);
768 DUMP_REG(SOR_LANE_PREEMPHASIS0);
769 DUMP_REG(SOR_LANE_PREEMPHASIS1);
770 DUMP_REG(SOR_LANE4_PREEMPHASIS0);
771 DUMP_REG(SOR_LANE4_PREEMPHASIS1);
772 DUMP_REG(SOR_LANE_POSTCURSOR0);
773 DUMP_REG(SOR_LANE_POSTCURSOR1);
774 DUMP_REG(SOR_DP_CONFIG0);
775 DUMP_REG(SOR_DP_CONFIG1);
776 DUMP_REG(SOR_DP_MN0);
777 DUMP_REG(SOR_DP_MN1);
778 DUMP_REG(SOR_DP_PADCTL0);
779 DUMP_REG(SOR_DP_PADCTL1);
780 DUMP_REG(SOR_DP_DEBUG0);
781 DUMP_REG(SOR_DP_DEBUG1);
782 DUMP_REG(SOR_DP_SPARE0);
783 DUMP_REG(SOR_DP_SPARE1);
Thierry Redingdab16332015-01-26 16:04:08 +0100784 DUMP_REG(SOR_DP_AUDIO_CTRL);
785 DUMP_REG(SOR_DP_AUDIO_HBLANK_SYMBOLS);
786 DUMP_REG(SOR_DP_AUDIO_VBLANK_SYMBOLS);
787 DUMP_REG(SOR_DP_GENERIC_INFOFRAME_HEADER);
Thierry Redinga9a9e4f2015-04-27 15:01:14 +0200788 DUMP_REG(SOR_DP_GENERIC_INFOFRAME_SUBPACK0);
789 DUMP_REG(SOR_DP_GENERIC_INFOFRAME_SUBPACK1);
790 DUMP_REG(SOR_DP_GENERIC_INFOFRAME_SUBPACK2);
791 DUMP_REG(SOR_DP_GENERIC_INFOFRAME_SUBPACK3);
792 DUMP_REG(SOR_DP_GENERIC_INFOFRAME_SUBPACK4);
793 DUMP_REG(SOR_DP_GENERIC_INFOFRAME_SUBPACK5);
794 DUMP_REG(SOR_DP_GENERIC_INFOFRAME_SUBPACK6);
Thierry Redingdab16332015-01-26 16:04:08 +0100795 DUMP_REG(SOR_DP_TPG);
796 DUMP_REG(SOR_DP_TPG_CONFIG);
Thierry Redinga9a9e4f2015-04-27 15:01:14 +0200797 DUMP_REG(SOR_DP_LQ_CSTM0);
798 DUMP_REG(SOR_DP_LQ_CSTM1);
799 DUMP_REG(SOR_DP_LQ_CSTM2);
Thierry Redingdab16332015-01-26 16:04:08 +0100800
801#undef DUMP_REG
802
803 return 0;
804}
805
806static const struct drm_info_list debugfs_files[] = {
807 { "regs", tegra_sor_show_regs, 0, NULL },
808};
809
Thierry Reding6fad8f62014-11-28 15:41:34 +0100810static int tegra_sor_debugfs_init(struct tegra_sor *sor,
811 struct drm_minor *minor)
812{
813 struct dentry *entry;
Thierry Redingdab16332015-01-26 16:04:08 +0100814 unsigned int i;
Thierry Reding6fad8f62014-11-28 15:41:34 +0100815 int err = 0;
816
817 sor->debugfs = debugfs_create_dir("sor", minor->debugfs_root);
818 if (!sor->debugfs)
819 return -ENOMEM;
820
Thierry Redingdab16332015-01-26 16:04:08 +0100821 sor->debugfs_files = kmemdup(debugfs_files, sizeof(debugfs_files),
822 GFP_KERNEL);
823 if (!sor->debugfs_files) {
Thierry Reding6fad8f62014-11-28 15:41:34 +0100824 err = -ENOMEM;
825 goto remove;
826 }
827
Thierry Redingdab16332015-01-26 16:04:08 +0100828 for (i = 0; i < ARRAY_SIZE(debugfs_files); i++)
829 sor->debugfs_files[i].data = sor;
830
831 err = drm_debugfs_create_files(sor->debugfs_files,
832 ARRAY_SIZE(debugfs_files),
833 sor->debugfs, minor);
834 if (err < 0)
835 goto free;
836
837 entry = debugfs_create_file("crc", 0644, sor->debugfs, sor,
838 &tegra_sor_crc_fops);
839 if (!entry) {
840 err = -ENOMEM;
841 goto free;
842 }
843
Thierry Reding6fad8f62014-11-28 15:41:34 +0100844 return err;
845
Thierry Redingdab16332015-01-26 16:04:08 +0100846free:
847 kfree(sor->debugfs_files);
848 sor->debugfs_files = NULL;
Thierry Reding6fad8f62014-11-28 15:41:34 +0100849remove:
Thierry Redingdab16332015-01-26 16:04:08 +0100850 debugfs_remove_recursive(sor->debugfs);
Thierry Reding6fad8f62014-11-28 15:41:34 +0100851 sor->debugfs = NULL;
852 return err;
853}
854
Thierry Reding4009c222014-12-19 15:47:30 +0100855static void tegra_sor_debugfs_exit(struct tegra_sor *sor)
Thierry Reding6fad8f62014-11-28 15:41:34 +0100856{
Thierry Redingdab16332015-01-26 16:04:08 +0100857 drm_debugfs_remove_files(sor->debugfs_files, ARRAY_SIZE(debugfs_files),
858 sor->minor);
859 sor->minor = NULL;
860
861 kfree(sor->debugfs_files);
Thierry Reding6fad8f62014-11-28 15:41:34 +0100862 sor->debugfs = NULL;
Thierry Redingdab16332015-01-26 16:04:08 +0100863
864 debugfs_remove_recursive(sor->debugfs);
865 sor->debugfs_files = NULL;
Thierry Reding6fad8f62014-11-28 15:41:34 +0100866}
867
868static void tegra_sor_connector_dpms(struct drm_connector *connector, int mode)
869{
870}
871
872static enum drm_connector_status
873tegra_sor_connector_detect(struct drm_connector *connector, bool force)
874{
875 struct tegra_output *output = connector_to_output(connector);
876 struct tegra_sor *sor = to_sor(output);
877
878 if (sor->dpaux)
879 return tegra_dpaux_detect(sor->dpaux);
880
881 return connector_status_unknown;
882}
883
884static const struct drm_connector_funcs tegra_sor_connector_funcs = {
885 .dpms = tegra_sor_connector_dpms,
Thierry Reding9d441892014-11-24 17:02:53 +0100886 .reset = drm_atomic_helper_connector_reset,
Thierry Reding6fad8f62014-11-28 15:41:34 +0100887 .detect = tegra_sor_connector_detect,
888 .fill_modes = drm_helper_probe_single_connector_modes,
889 .destroy = tegra_output_connector_destroy,
Thierry Reding9d441892014-11-24 17:02:53 +0100890 .atomic_duplicate_state = drm_atomic_helper_connector_duplicate_state,
Thierry Reding4aa3df72014-11-24 16:27:13 +0100891 .atomic_destroy_state = drm_atomic_helper_connector_destroy_state,
Thierry Reding6fad8f62014-11-28 15:41:34 +0100892};
893
894static int tegra_sor_connector_get_modes(struct drm_connector *connector)
895{
896 struct tegra_output *output = connector_to_output(connector);
897 struct tegra_sor *sor = to_sor(output);
898 int err;
899
900 if (sor->dpaux)
901 tegra_dpaux_enable(sor->dpaux);
902
903 err = tegra_output_connector_get_modes(connector);
904
905 if (sor->dpaux)
906 tegra_dpaux_disable(sor->dpaux);
907
908 return err;
909}
910
911static enum drm_mode_status
912tegra_sor_connector_mode_valid(struct drm_connector *connector,
913 struct drm_display_mode *mode)
914{
915 return MODE_OK;
916}
917
918static const struct drm_connector_helper_funcs tegra_sor_connector_helper_funcs = {
919 .get_modes = tegra_sor_connector_get_modes,
920 .mode_valid = tegra_sor_connector_mode_valid,
921 .best_encoder = tegra_output_connector_best_encoder,
922};
923
924static const struct drm_encoder_funcs tegra_sor_encoder_funcs = {
925 .destroy = tegra_output_encoder_destroy,
926};
927
928static void tegra_sor_encoder_dpms(struct drm_encoder *encoder, int mode)
929{
930}
931
Thierry Reding6fad8f62014-11-28 15:41:34 +0100932static void tegra_sor_encoder_prepare(struct drm_encoder *encoder)
933{
934}
935
936static void tegra_sor_encoder_commit(struct drm_encoder *encoder)
937{
938}
939
940static void tegra_sor_encoder_mode_set(struct drm_encoder *encoder,
941 struct drm_display_mode *mode,
942 struct drm_display_mode *adjusted)
943{
944 struct tegra_output *output = encoder_to_output(encoder);
945 struct tegra_dc *dc = to_tegra_dc(encoder->crtc);
Thierry Reding6b6b6042013-11-15 16:06:05 +0100946 unsigned int vbe, vse, hbe, hse, vbs, hbs, i;
947 struct tegra_sor *sor = to_sor(output);
Thierry Reding34fa1832014-06-05 16:31:10 +0200948 struct tegra_sor_config config;
949 struct drm_dp_link link;
950 struct drm_dp_aux *aux;
Thierry Reding86f5c522014-03-26 11:13:16 +0100951 int err = 0;
Thierry Reding28fe2072015-01-26 16:02:48 +0100952 u32 value;
Thierry Reding86f5c522014-03-26 11:13:16 +0100953
954 mutex_lock(&sor->lock);
Thierry Reding6b6b6042013-11-15 16:06:05 +0100955
956 if (sor->enabled)
Thierry Reding86f5c522014-03-26 11:13:16 +0100957 goto unlock;
Thierry Reding6b6b6042013-11-15 16:06:05 +0100958
959 err = clk_prepare_enable(sor->clk);
960 if (err < 0)
Thierry Reding86f5c522014-03-26 11:13:16 +0100961 goto unlock;
Thierry Reding6b6b6042013-11-15 16:06:05 +0100962
963 reset_control_deassert(sor->rst);
964
Thierry Reding6fad8f62014-11-28 15:41:34 +0100965 if (output->panel)
966 drm_panel_prepare(output->panel);
967
Thierry Reding34fa1832014-06-05 16:31:10 +0200968 /* FIXME: properly convert to struct drm_dp_aux */
969 aux = (struct drm_dp_aux *)sor->dpaux;
970
Thierry Reding6b6b6042013-11-15 16:06:05 +0100971 if (sor->dpaux) {
972 err = tegra_dpaux_enable(sor->dpaux);
973 if (err < 0)
974 dev_err(sor->dev, "failed to enable DP: %d\n", err);
Thierry Reding34fa1832014-06-05 16:31:10 +0200975
976 err = drm_dp_link_probe(aux, &link);
977 if (err < 0) {
978 dev_err(sor->dev, "failed to probe eDP link: %d\n",
979 err);
Dan Carpenter2263c462014-06-11 10:06:09 +0300980 goto unlock;
Thierry Reding34fa1832014-06-05 16:31:10 +0200981 }
Thierry Reding6b6b6042013-11-15 16:06:05 +0100982 }
983
984 err = clk_set_parent(sor->clk, sor->clk_safe);
985 if (err < 0)
986 dev_err(sor->dev, "failed to set safe parent clock: %d\n", err);
987
Thierry Reding34fa1832014-06-05 16:31:10 +0200988 memset(&config, 0, sizeof(config));
Stéphane Marchesin054b1bd2014-06-19 18:18:29 -0700989 config.bits_per_pixel = output->connector.display_info.bpc * 3;
Thierry Reding34fa1832014-06-05 16:31:10 +0200990
991 err = tegra_sor_calc_config(sor, mode, &config, &link);
992 if (err < 0)
993 dev_err(sor->dev, "failed to compute link configuration: %d\n",
994 err);
995
Thierry Reding6b6b6042013-11-15 16:06:05 +0100996 value = tegra_sor_readl(sor, SOR_CLK_CNTRL);
997 value &= ~SOR_CLK_CNTRL_DP_CLK_SEL_MASK;
998 value |= SOR_CLK_CNTRL_DP_CLK_SEL_SINGLE_DPCLK;
999 tegra_sor_writel(sor, value, SOR_CLK_CNTRL);
1000
Thierry Redinga9a9e4f2015-04-27 15:01:14 +02001001 value = tegra_sor_readl(sor, SOR_PLL2);
1002 value &= ~SOR_PLL2_BANDGAP_POWERDOWN;
1003 tegra_sor_writel(sor, value, SOR_PLL2);
Thierry Reding6b6b6042013-11-15 16:06:05 +01001004 usleep_range(20, 100);
1005
Thierry Redinga9a9e4f2015-04-27 15:01:14 +02001006 value = tegra_sor_readl(sor, SOR_PLL3);
1007 value |= SOR_PLL3_PLL_VDD_MODE_3V3;
1008 tegra_sor_writel(sor, value, SOR_PLL3);
Thierry Reding6b6b6042013-11-15 16:06:05 +01001009
Thierry Redinga9a9e4f2015-04-27 15:01:14 +02001010 value = SOR_PLL0_ICHPMP(0xf) | SOR_PLL0_VCOCAP_RST |
1011 SOR_PLL0_PLLREG_LEVEL_V45 | SOR_PLL0_RESISTOR_EXT;
1012 tegra_sor_writel(sor, value, SOR_PLL0);
Thierry Reding6b6b6042013-11-15 16:06:05 +01001013
Thierry Redinga9a9e4f2015-04-27 15:01:14 +02001014 value = tegra_sor_readl(sor, SOR_PLL2);
1015 value |= SOR_PLL2_SEQ_PLLCAPPD;
1016 value &= ~SOR_PLL2_SEQ_PLLCAPPD_ENFORCE;
1017 value |= SOR_PLL2_LVDS_ENABLE;
1018 tegra_sor_writel(sor, value, SOR_PLL2);
Thierry Reding6b6b6042013-11-15 16:06:05 +01001019
Thierry Redinga9a9e4f2015-04-27 15:01:14 +02001020 value = SOR_PLL1_TERM_COMPOUT | SOR_PLL1_TMDS_TERM;
1021 tegra_sor_writel(sor, value, SOR_PLL1);
Thierry Reding6b6b6042013-11-15 16:06:05 +01001022
1023 while (true) {
Thierry Redinga9a9e4f2015-04-27 15:01:14 +02001024 value = tegra_sor_readl(sor, SOR_PLL2);
1025 if ((value & SOR_PLL2_SEQ_PLLCAPPD_ENFORCE) == 0)
Thierry Reding6b6b6042013-11-15 16:06:05 +01001026 break;
1027
1028 usleep_range(250, 1000);
1029 }
1030
Thierry Redinga9a9e4f2015-04-27 15:01:14 +02001031 value = tegra_sor_readl(sor, SOR_PLL2);
1032 value &= ~SOR_PLL2_POWERDOWN_OVERRIDE;
1033 value &= ~SOR_PLL2_PORT_POWERDOWN;
1034 tegra_sor_writel(sor, value, SOR_PLL2);
Thierry Reding6b6b6042013-11-15 16:06:05 +01001035
1036 /*
1037 * power up
1038 */
1039
1040 /* set safe link bandwidth (1.62 Gbps) */
1041 value = tegra_sor_readl(sor, SOR_CLK_CNTRL);
1042 value &= ~SOR_CLK_CNTRL_DP_LINK_SPEED_MASK;
1043 value |= SOR_CLK_CNTRL_DP_LINK_SPEED_G1_62;
1044 tegra_sor_writel(sor, value, SOR_CLK_CNTRL);
1045
1046 /* step 1 */
Thierry Redinga9a9e4f2015-04-27 15:01:14 +02001047 value = tegra_sor_readl(sor, SOR_PLL2);
1048 value |= SOR_PLL2_SEQ_PLLCAPPD_ENFORCE | SOR_PLL2_PORT_POWERDOWN |
1049 SOR_PLL2_BANDGAP_POWERDOWN;
1050 tegra_sor_writel(sor, value, SOR_PLL2);
Thierry Reding6b6b6042013-11-15 16:06:05 +01001051
Thierry Redinga9a9e4f2015-04-27 15:01:14 +02001052 value = tegra_sor_readl(sor, SOR_PLL0);
1053 value |= SOR_PLL0_VCOPD | SOR_PLL0_PWR;
1054 tegra_sor_writel(sor, value, SOR_PLL0);
Thierry Reding6b6b6042013-11-15 16:06:05 +01001055
Thierry Redinga9a9e4f2015-04-27 15:01:14 +02001056 value = tegra_sor_readl(sor, SOR_DP_PADCTL0);
Thierry Reding6b6b6042013-11-15 16:06:05 +01001057 value &= ~SOR_DP_PADCTL_PAD_CAL_PD;
Thierry Redinga9a9e4f2015-04-27 15:01:14 +02001058 tegra_sor_writel(sor, value, SOR_DP_PADCTL0);
Thierry Reding6b6b6042013-11-15 16:06:05 +01001059
1060 /* step 2 */
1061 err = tegra_io_rail_power_on(TEGRA_IO_RAIL_LVDS);
1062 if (err < 0) {
1063 dev_err(sor->dev, "failed to power on I/O rail: %d\n", err);
Thierry Reding86f5c522014-03-26 11:13:16 +01001064 goto unlock;
Thierry Reding6b6b6042013-11-15 16:06:05 +01001065 }
1066
1067 usleep_range(5, 100);
1068
1069 /* step 3 */
Thierry Redinga9a9e4f2015-04-27 15:01:14 +02001070 value = tegra_sor_readl(sor, SOR_PLL2);
1071 value &= ~SOR_PLL2_BANDGAP_POWERDOWN;
1072 tegra_sor_writel(sor, value, SOR_PLL2);
Thierry Reding6b6b6042013-11-15 16:06:05 +01001073
1074 usleep_range(20, 100);
1075
1076 /* step 4 */
Thierry Redinga9a9e4f2015-04-27 15:01:14 +02001077 value = tegra_sor_readl(sor, SOR_PLL0);
1078 value &= ~SOR_PLL0_VCOPD;
1079 value &= ~SOR_PLL0_PWR;
1080 tegra_sor_writel(sor, value, SOR_PLL0);
Thierry Reding6b6b6042013-11-15 16:06:05 +01001081
Thierry Redinga9a9e4f2015-04-27 15:01:14 +02001082 value = tegra_sor_readl(sor, SOR_PLL2);
1083 value &= ~SOR_PLL2_SEQ_PLLCAPPD_ENFORCE;
1084 tegra_sor_writel(sor, value, SOR_PLL2);
Thierry Reding6b6b6042013-11-15 16:06:05 +01001085
1086 usleep_range(200, 1000);
1087
1088 /* step 5 */
Thierry Redinga9a9e4f2015-04-27 15:01:14 +02001089 value = tegra_sor_readl(sor, SOR_PLL2);
1090 value &= ~SOR_PLL2_PORT_POWERDOWN;
1091 tegra_sor_writel(sor, value, SOR_PLL2);
Thierry Reding6b6b6042013-11-15 16:06:05 +01001092
1093 /* switch to DP clock */
1094 err = clk_set_parent(sor->clk, sor->clk_dp);
1095 if (err < 0)
1096 dev_err(sor->dev, "failed to set DP parent clock: %d\n", err);
1097
Thierry Reding899451b2014-06-05 16:19:48 +02001098 /* power DP lanes */
Thierry Redinga9a9e4f2015-04-27 15:01:14 +02001099 value = tegra_sor_readl(sor, SOR_DP_PADCTL0);
Thierry Reding899451b2014-06-05 16:19:48 +02001100
1101 if (link.num_lanes <= 2)
1102 value &= ~(SOR_DP_PADCTL_PD_TXD_3 | SOR_DP_PADCTL_PD_TXD_2);
1103 else
1104 value |= SOR_DP_PADCTL_PD_TXD_3 | SOR_DP_PADCTL_PD_TXD_2;
1105
1106 if (link.num_lanes <= 1)
1107 value &= ~SOR_DP_PADCTL_PD_TXD_1;
1108 else
1109 value |= SOR_DP_PADCTL_PD_TXD_1;
1110
1111 if (link.num_lanes == 0)
1112 value &= ~SOR_DP_PADCTL_PD_TXD_0;
1113 else
1114 value |= SOR_DP_PADCTL_PD_TXD_0;
1115
Thierry Redinga9a9e4f2015-04-27 15:01:14 +02001116 tegra_sor_writel(sor, value, SOR_DP_PADCTL0);
Thierry Reding6b6b6042013-11-15 16:06:05 +01001117
Thierry Redinga9a9e4f2015-04-27 15:01:14 +02001118 value = tegra_sor_readl(sor, SOR_DP_LINKCTL0);
Thierry Reding6b6b6042013-11-15 16:06:05 +01001119 value &= ~SOR_DP_LINKCTL_LANE_COUNT_MASK;
Thierry Reding0c90a182014-06-05 16:29:46 +02001120 value |= SOR_DP_LINKCTL_LANE_COUNT(link.num_lanes);
Thierry Redinga9a9e4f2015-04-27 15:01:14 +02001121 tegra_sor_writel(sor, value, SOR_DP_LINKCTL0);
Thierry Reding6b6b6042013-11-15 16:06:05 +01001122
1123 /* start lane sequencer */
1124 value = SOR_LANE_SEQ_CTL_TRIGGER | SOR_LANE_SEQ_CTL_SEQUENCE_DOWN |
1125 SOR_LANE_SEQ_CTL_POWER_STATE_UP;
1126 tegra_sor_writel(sor, value, SOR_LANE_SEQ_CTL);
1127
1128 while (true) {
1129 value = tegra_sor_readl(sor, SOR_LANE_SEQ_CTL);
1130 if ((value & SOR_LANE_SEQ_CTL_TRIGGER) == 0)
1131 break;
1132
1133 usleep_range(250, 1000);
1134 }
1135
Thierry Redinga4263fe2014-06-05 16:16:23 +02001136 /* set link bandwidth */
Thierry Reding6b6b6042013-11-15 16:06:05 +01001137 value = tegra_sor_readl(sor, SOR_CLK_CNTRL);
1138 value &= ~SOR_CLK_CNTRL_DP_LINK_SPEED_MASK;
Thierry Redinga4263fe2014-06-05 16:16:23 +02001139 value |= drm_dp_link_rate_to_bw_code(link.rate) << 2;
Thierry Reding6b6b6042013-11-15 16:06:05 +01001140 tegra_sor_writel(sor, value, SOR_CLK_CNTRL);
1141
1142 /* set linkctl */
Thierry Redinga9a9e4f2015-04-27 15:01:14 +02001143 value = tegra_sor_readl(sor, SOR_DP_LINKCTL0);
Thierry Reding6b6b6042013-11-15 16:06:05 +01001144 value |= SOR_DP_LINKCTL_ENABLE;
1145
1146 value &= ~SOR_DP_LINKCTL_TU_SIZE_MASK;
Thierry Reding34fa1832014-06-05 16:31:10 +02001147 value |= SOR_DP_LINKCTL_TU_SIZE(config.tu_size);
Thierry Reding6b6b6042013-11-15 16:06:05 +01001148
1149 value |= SOR_DP_LINKCTL_ENHANCED_FRAME;
Thierry Redinga9a9e4f2015-04-27 15:01:14 +02001150 tegra_sor_writel(sor, value, SOR_DP_LINKCTL0);
Thierry Reding6b6b6042013-11-15 16:06:05 +01001151
1152 for (i = 0, value = 0; i < 4; i++) {
1153 unsigned long lane = SOR_DP_TPG_CHANNEL_CODING |
1154 SOR_DP_TPG_SCRAMBLER_GALIOS |
1155 SOR_DP_TPG_PATTERN_NONE;
1156 value = (value << 8) | lane;
1157 }
1158
1159 tegra_sor_writel(sor, value, SOR_DP_TPG);
1160
Thierry Redinga9a9e4f2015-04-27 15:01:14 +02001161 value = tegra_sor_readl(sor, SOR_DP_CONFIG0);
Thierry Reding6b6b6042013-11-15 16:06:05 +01001162 value &= ~SOR_DP_CONFIG_WATERMARK_MASK;
Thierry Reding34fa1832014-06-05 16:31:10 +02001163 value |= SOR_DP_CONFIG_WATERMARK(config.watermark);
Thierry Reding6b6b6042013-11-15 16:06:05 +01001164
1165 value &= ~SOR_DP_CONFIG_ACTIVE_SYM_COUNT_MASK;
Thierry Reding34fa1832014-06-05 16:31:10 +02001166 value |= SOR_DP_CONFIG_ACTIVE_SYM_COUNT(config.active_count);
Thierry Reding6b6b6042013-11-15 16:06:05 +01001167
1168 value &= ~SOR_DP_CONFIG_ACTIVE_SYM_FRAC_MASK;
Thierry Reding34fa1832014-06-05 16:31:10 +02001169 value |= SOR_DP_CONFIG_ACTIVE_SYM_FRAC(config.active_frac);
Thierry Reding6b6b6042013-11-15 16:06:05 +01001170
Thierry Reding34fa1832014-06-05 16:31:10 +02001171 if (config.active_polarity)
1172 value |= SOR_DP_CONFIG_ACTIVE_SYM_POLARITY;
1173 else
1174 value &= ~SOR_DP_CONFIG_ACTIVE_SYM_POLARITY;
Thierry Reding6b6b6042013-11-15 16:06:05 +01001175
1176 value |= SOR_DP_CONFIG_ACTIVE_SYM_ENABLE;
Thierry Reding1f64ae72014-06-05 16:20:27 +02001177 value |= SOR_DP_CONFIG_DISPARITY_NEGATIVE;
Thierry Redinga9a9e4f2015-04-27 15:01:14 +02001178 tegra_sor_writel(sor, value, SOR_DP_CONFIG0);
Thierry Reding6b6b6042013-11-15 16:06:05 +01001179
1180 value = tegra_sor_readl(sor, SOR_DP_AUDIO_HBLANK_SYMBOLS);
1181 value &= ~SOR_DP_AUDIO_HBLANK_SYMBOLS_MASK;
Thierry Reding7890b572014-06-05 16:12:46 +02001182 value |= config.hblank_symbols & 0xffff;
Thierry Reding6b6b6042013-11-15 16:06:05 +01001183 tegra_sor_writel(sor, value, SOR_DP_AUDIO_HBLANK_SYMBOLS);
1184
1185 value = tegra_sor_readl(sor, SOR_DP_AUDIO_VBLANK_SYMBOLS);
1186 value &= ~SOR_DP_AUDIO_VBLANK_SYMBOLS_MASK;
Thierry Reding7890b572014-06-05 16:12:46 +02001187 value |= config.vblank_symbols & 0xffff;
Thierry Reding6b6b6042013-11-15 16:06:05 +01001188 tegra_sor_writel(sor, value, SOR_DP_AUDIO_VBLANK_SYMBOLS);
1189
1190 /* enable pad calibration logic */
Thierry Redinga9a9e4f2015-04-27 15:01:14 +02001191 value = tegra_sor_readl(sor, SOR_DP_PADCTL0);
Thierry Reding6b6b6042013-11-15 16:06:05 +01001192 value |= SOR_DP_PADCTL_PAD_CAL_PD;
Thierry Redinga9a9e4f2015-04-27 15:01:14 +02001193 tegra_sor_writel(sor, value, SOR_DP_PADCTL0);
Thierry Reding6b6b6042013-11-15 16:06:05 +01001194
1195 if (sor->dpaux) {
Thierry Reding6b6b6042013-11-15 16:06:05 +01001196 u8 rate, lanes;
1197
1198 err = drm_dp_link_probe(aux, &link);
1199 if (err < 0) {
1200 dev_err(sor->dev, "failed to probe eDP link: %d\n",
1201 err);
Thierry Reding86f5c522014-03-26 11:13:16 +01001202 goto unlock;
Thierry Reding6b6b6042013-11-15 16:06:05 +01001203 }
1204
1205 err = drm_dp_link_power_up(aux, &link);
1206 if (err < 0) {
1207 dev_err(sor->dev, "failed to power up eDP link: %d\n",
1208 err);
Thierry Reding86f5c522014-03-26 11:13:16 +01001209 goto unlock;
Thierry Reding6b6b6042013-11-15 16:06:05 +01001210 }
1211
1212 err = drm_dp_link_configure(aux, &link);
1213 if (err < 0) {
1214 dev_err(sor->dev, "failed to configure eDP link: %d\n",
1215 err);
Thierry Reding86f5c522014-03-26 11:13:16 +01001216 goto unlock;
Thierry Reding6b6b6042013-11-15 16:06:05 +01001217 }
1218
1219 rate = drm_dp_link_rate_to_bw_code(link.rate);
1220 lanes = link.num_lanes;
1221
1222 value = tegra_sor_readl(sor, SOR_CLK_CNTRL);
1223 value &= ~SOR_CLK_CNTRL_DP_LINK_SPEED_MASK;
1224 value |= SOR_CLK_CNTRL_DP_LINK_SPEED(rate);
1225 tegra_sor_writel(sor, value, SOR_CLK_CNTRL);
1226
Thierry Redinga9a9e4f2015-04-27 15:01:14 +02001227 value = tegra_sor_readl(sor, SOR_DP_LINKCTL0);
Thierry Reding6b6b6042013-11-15 16:06:05 +01001228 value &= ~SOR_DP_LINKCTL_LANE_COUNT_MASK;
1229 value |= SOR_DP_LINKCTL_LANE_COUNT(lanes);
1230
1231 if (link.capabilities & DP_LINK_CAP_ENHANCED_FRAMING)
1232 value |= SOR_DP_LINKCTL_ENHANCED_FRAME;
1233
Thierry Redinga9a9e4f2015-04-27 15:01:14 +02001234 tegra_sor_writel(sor, value, SOR_DP_LINKCTL0);
Thierry Reding6b6b6042013-11-15 16:06:05 +01001235
1236 /* disable training pattern generator */
1237
1238 for (i = 0; i < link.num_lanes; i++) {
1239 unsigned long lane = SOR_DP_TPG_CHANNEL_CODING |
1240 SOR_DP_TPG_SCRAMBLER_GALIOS |
1241 SOR_DP_TPG_PATTERN_NONE;
1242 value = (value << 8) | lane;
1243 }
1244
1245 tegra_sor_writel(sor, value, SOR_DP_TPG);
1246
1247 err = tegra_sor_dp_train_fast(sor, &link);
1248 if (err < 0) {
1249 dev_err(sor->dev, "DP fast link training failed: %d\n",
1250 err);
Thierry Reding86f5c522014-03-26 11:13:16 +01001251 goto unlock;
Thierry Reding6b6b6042013-11-15 16:06:05 +01001252 }
1253
1254 dev_dbg(sor->dev, "fast link training succeeded\n");
1255 }
1256
1257 err = tegra_sor_power_up(sor, 250);
1258 if (err < 0) {
1259 dev_err(sor->dev, "failed to power up SOR: %d\n", err);
Thierry Reding86f5c522014-03-26 11:13:16 +01001260 goto unlock;
Thierry Reding6b6b6042013-11-15 16:06:05 +01001261 }
1262
Thierry Reding6b6b6042013-11-15 16:06:05 +01001263 /*
1264 * configure panel (24bpp, vsync-, hsync-, DP-A protocol, complete
1265 * raster, associate with display controller)
1266 */
Thierry Reding3f4f3b52014-07-07 15:35:06 +02001267 value = SOR_STATE_ASY_PROTOCOL_DP_A |
Thierry Reding6b6b6042013-11-15 16:06:05 +01001268 SOR_STATE_ASY_CRC_MODE_COMPLETE |
1269 SOR_STATE_ASY_OWNER(dc->pipe + 1);
Thierry Reding34fa1832014-06-05 16:31:10 +02001270
Thierry Reding3f4f3b52014-07-07 15:35:06 +02001271 if (mode->flags & DRM_MODE_FLAG_PHSYNC)
1272 value &= ~SOR_STATE_ASY_HSYNCPOL;
1273
1274 if (mode->flags & DRM_MODE_FLAG_NHSYNC)
1275 value |= SOR_STATE_ASY_HSYNCPOL;
1276
1277 if (mode->flags & DRM_MODE_FLAG_PVSYNC)
1278 value &= ~SOR_STATE_ASY_VSYNCPOL;
1279
1280 if (mode->flags & DRM_MODE_FLAG_NVSYNC)
1281 value |= SOR_STATE_ASY_VSYNCPOL;
1282
Thierry Reding34fa1832014-06-05 16:31:10 +02001283 switch (config.bits_per_pixel) {
1284 case 24:
1285 value |= SOR_STATE_ASY_PIXELDEPTH_BPP_24_444;
1286 break;
1287
1288 case 18:
1289 value |= SOR_STATE_ASY_PIXELDEPTH_BPP_18_444;
1290 break;
1291
1292 default:
1293 BUG();
1294 break;
1295 }
1296
Thierry Redinga9a9e4f2015-04-27 15:01:14 +02001297 tegra_sor_writel(sor, value, SOR_STATE1);
Thierry Reding6b6b6042013-11-15 16:06:05 +01001298
1299 /*
1300 * TODO: The video timing programming below doesn't seem to match the
1301 * register definitions.
1302 */
1303
1304 value = ((mode->vtotal & 0x7fff) << 16) | (mode->htotal & 0x7fff);
Thierry Redinga9a9e4f2015-04-27 15:01:14 +02001305 tegra_sor_writel(sor, value, SOR_HEAD_STATE1(0));
Thierry Reding6b6b6042013-11-15 16:06:05 +01001306
1307 vse = mode->vsync_end - mode->vsync_start - 1;
1308 hse = mode->hsync_end - mode->hsync_start - 1;
1309
1310 value = ((vse & 0x7fff) << 16) | (hse & 0x7fff);
Thierry Redinga9a9e4f2015-04-27 15:01:14 +02001311 tegra_sor_writel(sor, value, SOR_HEAD_STATE2(0));
Thierry Reding6b6b6042013-11-15 16:06:05 +01001312
1313 vbe = vse + (mode->vsync_start - mode->vdisplay);
1314 hbe = hse + (mode->hsync_start - mode->hdisplay);
1315
1316 value = ((vbe & 0x7fff) << 16) | (hbe & 0x7fff);
Thierry Redinga9a9e4f2015-04-27 15:01:14 +02001317 tegra_sor_writel(sor, value, SOR_HEAD_STATE3(0));
Thierry Reding6b6b6042013-11-15 16:06:05 +01001318
1319 vbs = vbe + mode->vdisplay;
1320 hbs = hbe + mode->hdisplay;
1321
1322 value = ((vbs & 0x7fff) << 16) | (hbs & 0x7fff);
Thierry Redinga9a9e4f2015-04-27 15:01:14 +02001323 tegra_sor_writel(sor, value, SOR_HEAD_STATE4(0));
Thierry Reding6b6b6042013-11-15 16:06:05 +01001324
Thierry Reding6b6b6042013-11-15 16:06:05 +01001325 /* CSTM (LVDS, link A/B, upper) */
Stéphane Marchesin143b1df2014-05-22 20:32:47 -07001326 value = SOR_CSTM_LVDS | SOR_CSTM_LINK_ACT_A | SOR_CSTM_LINK_ACT_B |
Thierry Reding6b6b6042013-11-15 16:06:05 +01001327 SOR_CSTM_UPPER;
1328 tegra_sor_writel(sor, value, SOR_CSTM);
1329
1330 /* PWM setup */
1331 err = tegra_sor_setup_pwm(sor, 250);
1332 if (err < 0) {
1333 dev_err(sor->dev, "failed to setup PWM: %d\n", err);
Thierry Reding86f5c522014-03-26 11:13:16 +01001334 goto unlock;
Thierry Reding6b6b6042013-11-15 16:06:05 +01001335 }
1336
Thierry Reding666cb872014-12-08 16:32:47 +01001337 tegra_sor_update(sor);
1338
Thierry Reding6b6b6042013-11-15 16:06:05 +01001339 value = tegra_dc_readl(dc, DC_DISP_DISP_WIN_OPTIONS);
1340 value |= SOR_ENABLE;
1341 tegra_dc_writel(dc, value, DC_DISP_DISP_WIN_OPTIONS);
1342
Thierry Reding666cb872014-12-08 16:32:47 +01001343 tegra_dc_commit(dc);
Thierry Reding6b6b6042013-11-15 16:06:05 +01001344
1345 err = tegra_sor_attach(sor);
1346 if (err < 0) {
1347 dev_err(sor->dev, "failed to attach SOR: %d\n", err);
Thierry Reding86f5c522014-03-26 11:13:16 +01001348 goto unlock;
Thierry Reding6b6b6042013-11-15 16:06:05 +01001349 }
1350
1351 err = tegra_sor_wakeup(sor);
1352 if (err < 0) {
1353 dev_err(sor->dev, "failed to enable DC: %d\n", err);
Thierry Reding86f5c522014-03-26 11:13:16 +01001354 goto unlock;
Thierry Reding6b6b6042013-11-15 16:06:05 +01001355 }
1356
Thierry Reding6fad8f62014-11-28 15:41:34 +01001357 if (output->panel)
1358 drm_panel_enable(output->panel);
1359
Thierry Reding6b6b6042013-11-15 16:06:05 +01001360 sor->enabled = true;
1361
Thierry Reding86f5c522014-03-26 11:13:16 +01001362unlock:
1363 mutex_unlock(&sor->lock);
Thierry Reding6b6b6042013-11-15 16:06:05 +01001364}
1365
Thierry Reding6fad8f62014-11-28 15:41:34 +01001366static void tegra_sor_encoder_disable(struct drm_encoder *encoder)
Thierry Reding6b6b6042013-11-15 16:06:05 +01001367{
Thierry Reding6fad8f62014-11-28 15:41:34 +01001368 struct tegra_output *output = encoder_to_output(encoder);
1369 struct tegra_dc *dc = to_tegra_dc(encoder->crtc);
Thierry Reding6b6b6042013-11-15 16:06:05 +01001370 struct tegra_sor *sor = to_sor(output);
Thierry Reding6fad8f62014-11-28 15:41:34 +01001371 u32 value;
1372 int err;
Thierry Reding86f5c522014-03-26 11:13:16 +01001373
1374 mutex_lock(&sor->lock);
Thierry Reding6b6b6042013-11-15 16:06:05 +01001375
1376 if (!sor->enabled)
Thierry Reding86f5c522014-03-26 11:13:16 +01001377 goto unlock;
Thierry Reding6b6b6042013-11-15 16:06:05 +01001378
Thierry Reding6fad8f62014-11-28 15:41:34 +01001379 if (output->panel)
1380 drm_panel_disable(output->panel);
1381
Thierry Reding6b6b6042013-11-15 16:06:05 +01001382 err = tegra_sor_detach(sor);
1383 if (err < 0) {
1384 dev_err(sor->dev, "failed to detach SOR: %d\n", err);
Thierry Reding86f5c522014-03-26 11:13:16 +01001385 goto unlock;
Thierry Reding6b6b6042013-11-15 16:06:05 +01001386 }
1387
Thierry Redinga9a9e4f2015-04-27 15:01:14 +02001388 tegra_sor_writel(sor, 0, SOR_STATE1);
Thierry Reding6b6b6042013-11-15 16:06:05 +01001389 tegra_sor_update(sor);
1390
1391 /*
1392 * The following accesses registers of the display controller, so make
1393 * sure it's only executed when the output is attached to one.
1394 */
1395 if (dc) {
Thierry Reding6b6b6042013-11-15 16:06:05 +01001396 value = tegra_dc_readl(dc, DC_DISP_DISP_WIN_OPTIONS);
1397 value &= ~SOR_ENABLE;
1398 tegra_dc_writel(dc, value, DC_DISP_DISP_WIN_OPTIONS);
1399
Thierry Reding62b9e062014-11-21 17:33:33 +01001400 tegra_dc_commit(dc);
Thierry Reding6b6b6042013-11-15 16:06:05 +01001401 }
1402
1403 err = tegra_sor_power_down(sor);
1404 if (err < 0) {
1405 dev_err(sor->dev, "failed to power down SOR: %d\n", err);
Thierry Reding86f5c522014-03-26 11:13:16 +01001406 goto unlock;
Thierry Reding6b6b6042013-11-15 16:06:05 +01001407 }
1408
1409 if (sor->dpaux) {
1410 err = tegra_dpaux_disable(sor->dpaux);
1411 if (err < 0) {
1412 dev_err(sor->dev, "failed to disable DP: %d\n", err);
Thierry Reding86f5c522014-03-26 11:13:16 +01001413 goto unlock;
Thierry Reding6b6b6042013-11-15 16:06:05 +01001414 }
1415 }
1416
1417 err = tegra_io_rail_power_off(TEGRA_IO_RAIL_LVDS);
1418 if (err < 0) {
1419 dev_err(sor->dev, "failed to power off I/O rail: %d\n", err);
Thierry Reding86f5c522014-03-26 11:13:16 +01001420 goto unlock;
Thierry Reding6b6b6042013-11-15 16:06:05 +01001421 }
1422
Thierry Reding6fad8f62014-11-28 15:41:34 +01001423 if (output->panel)
1424 drm_panel_unprepare(output->panel);
1425
Thierry Reding6b6b6042013-11-15 16:06:05 +01001426 clk_disable_unprepare(sor->clk);
Thierry Reding6fad8f62014-11-28 15:41:34 +01001427 reset_control_assert(sor->rst);
Thierry Reding6b6b6042013-11-15 16:06:05 +01001428
1429 sor->enabled = false;
1430
Thierry Reding86f5c522014-03-26 11:13:16 +01001431unlock:
1432 mutex_unlock(&sor->lock);
Thierry Reding6b6b6042013-11-15 16:06:05 +01001433}
1434
Thierry Reding82f15112014-12-08 17:26:46 +01001435static int
1436tegra_sor_encoder_atomic_check(struct drm_encoder *encoder,
1437 struct drm_crtc_state *crtc_state,
1438 struct drm_connector_state *conn_state)
1439{
1440 struct tegra_output *output = encoder_to_output(encoder);
1441 struct tegra_dc *dc = to_tegra_dc(conn_state->crtc);
1442 unsigned long pclk = crtc_state->mode.clock * 1000;
1443 struct tegra_sor *sor = to_sor(output);
1444 int err;
1445
1446 err = tegra_dc_state_setup_clock(dc, crtc_state, sor->clk_parent,
1447 pclk, 0);
1448 if (err < 0) {
1449 dev_err(output->dev, "failed to setup CRTC state: %d\n", err);
1450 return err;
1451 }
1452
1453 return 0;
1454}
1455
Thierry Reding6fad8f62014-11-28 15:41:34 +01001456static const struct drm_encoder_helper_funcs tegra_sor_encoder_helper_funcs = {
1457 .dpms = tegra_sor_encoder_dpms,
Thierry Reding6fad8f62014-11-28 15:41:34 +01001458 .prepare = tegra_sor_encoder_prepare,
1459 .commit = tegra_sor_encoder_commit,
1460 .mode_set = tegra_sor_encoder_mode_set,
1461 .disable = tegra_sor_encoder_disable,
Thierry Reding82f15112014-12-08 17:26:46 +01001462 .atomic_check = tegra_sor_encoder_atomic_check,
Thierry Reding6b6b6042013-11-15 16:06:05 +01001463};
1464
1465static int tegra_sor_init(struct host1x_client *client)
1466{
Thierry Reding9910f5c2014-05-22 09:57:15 +02001467 struct drm_device *drm = dev_get_drvdata(client->parent);
Thierry Reding6b6b6042013-11-15 16:06:05 +01001468 struct tegra_sor *sor = host1x_client_to_sor(client);
1469 int err;
1470
1471 if (!sor->dpaux)
1472 return -ENODEV;
1473
Thierry Reding6b6b6042013-11-15 16:06:05 +01001474 sor->output.dev = sor->dev;
Thierry Reding6b6b6042013-11-15 16:06:05 +01001475
Thierry Reding6fad8f62014-11-28 15:41:34 +01001476 drm_connector_init(drm, &sor->output.connector,
1477 &tegra_sor_connector_funcs,
1478 DRM_MODE_CONNECTOR_eDP);
1479 drm_connector_helper_add(&sor->output.connector,
1480 &tegra_sor_connector_helper_funcs);
1481 sor->output.connector.dpms = DRM_MODE_DPMS_OFF;
1482
Thierry Reding6fad8f62014-11-28 15:41:34 +01001483 drm_encoder_init(drm, &sor->output.encoder, &tegra_sor_encoder_funcs,
1484 DRM_MODE_ENCODER_TMDS);
1485 drm_encoder_helper_add(&sor->output.encoder,
1486 &tegra_sor_encoder_helper_funcs);
1487
1488 drm_mode_connector_attach_encoder(&sor->output.connector,
1489 &sor->output.encoder);
1490 drm_connector_register(&sor->output.connector);
1491
Thierry Redingea130b22014-12-19 15:51:35 +01001492 err = tegra_output_init(drm, &sor->output);
1493 if (err < 0) {
1494 dev_err(client->dev, "failed to initialize output: %d\n", err);
1495 return err;
1496 }
Thierry Reding6fad8f62014-11-28 15:41:34 +01001497
Thierry Redingea130b22014-12-19 15:51:35 +01001498 sor->output.encoder.possible_crtcs = 0x3;
Thierry Reding6b6b6042013-11-15 16:06:05 +01001499
Thierry Redinga82752e2014-01-31 10:02:15 +01001500 if (IS_ENABLED(CONFIG_DEBUG_FS)) {
Thierry Reding1b0c7b42014-05-28 13:46:12 +02001501 err = tegra_sor_debugfs_init(sor, drm->primary);
Thierry Redinga82752e2014-01-31 10:02:15 +01001502 if (err < 0)
1503 dev_err(sor->dev, "debugfs setup failed: %d\n", err);
1504 }
1505
Thierry Reding6b6b6042013-11-15 16:06:05 +01001506 if (sor->dpaux) {
1507 err = tegra_dpaux_attach(sor->dpaux, &sor->output);
1508 if (err < 0) {
1509 dev_err(sor->dev, "failed to attach DP: %d\n", err);
1510 return err;
1511 }
1512 }
1513
Tomeu Vizoso535a65d2015-03-30 10:33:03 +02001514 /*
1515 * XXX: Remove this reset once proper hand-over from firmware to
1516 * kernel is possible.
1517 */
1518 err = reset_control_assert(sor->rst);
1519 if (err < 0) {
1520 dev_err(sor->dev, "failed to assert SOR reset: %d\n", err);
1521 return err;
1522 }
1523
Thierry Reding6fad8f62014-11-28 15:41:34 +01001524 err = clk_prepare_enable(sor->clk);
1525 if (err < 0) {
1526 dev_err(sor->dev, "failed to enable clock: %d\n", err);
1527 return err;
1528 }
1529
Tomeu Vizoso535a65d2015-03-30 10:33:03 +02001530 usleep_range(1000, 3000);
1531
1532 err = reset_control_deassert(sor->rst);
1533 if (err < 0) {
1534 dev_err(sor->dev, "failed to deassert SOR reset: %d\n", err);
1535 return err;
1536 }
1537
Thierry Reding6fad8f62014-11-28 15:41:34 +01001538 err = clk_prepare_enable(sor->clk_safe);
1539 if (err < 0)
1540 return err;
1541
1542 err = clk_prepare_enable(sor->clk_dp);
1543 if (err < 0)
1544 return err;
1545
Thierry Reding6b6b6042013-11-15 16:06:05 +01001546 return 0;
1547}
1548
1549static int tegra_sor_exit(struct host1x_client *client)
1550{
1551 struct tegra_sor *sor = host1x_client_to_sor(client);
1552 int err;
1553
Thierry Reding328ec692014-12-19 15:55:08 +01001554 tegra_output_exit(&sor->output);
1555
Thierry Reding6b6b6042013-11-15 16:06:05 +01001556 if (sor->dpaux) {
1557 err = tegra_dpaux_detach(sor->dpaux);
1558 if (err < 0) {
1559 dev_err(sor->dev, "failed to detach DP: %d\n", err);
1560 return err;
1561 }
1562 }
1563
Thierry Reding6fad8f62014-11-28 15:41:34 +01001564 clk_disable_unprepare(sor->clk_safe);
1565 clk_disable_unprepare(sor->clk_dp);
1566 clk_disable_unprepare(sor->clk);
1567
Thierry Reding4009c222014-12-19 15:47:30 +01001568 if (IS_ENABLED(CONFIG_DEBUG_FS))
1569 tegra_sor_debugfs_exit(sor);
Thierry Redinga82752e2014-01-31 10:02:15 +01001570
Thierry Reding6b6b6042013-11-15 16:06:05 +01001571 return 0;
1572}
1573
1574static const struct host1x_client_ops sor_client_ops = {
1575 .init = tegra_sor_init,
1576 .exit = tegra_sor_exit,
1577};
1578
1579static int tegra_sor_probe(struct platform_device *pdev)
1580{
1581 struct device_node *np;
1582 struct tegra_sor *sor;
1583 struct resource *regs;
1584 int err;
1585
1586 sor = devm_kzalloc(&pdev->dev, sizeof(*sor), GFP_KERNEL);
1587 if (!sor)
1588 return -ENOMEM;
1589
1590 sor->output.dev = sor->dev = &pdev->dev;
1591
1592 np = of_parse_phandle(pdev->dev.of_node, "nvidia,dpaux", 0);
1593 if (np) {
1594 sor->dpaux = tegra_dpaux_find_by_of_node(np);
1595 of_node_put(np);
1596
1597 if (!sor->dpaux)
1598 return -EPROBE_DEFER;
1599 }
1600
1601 err = tegra_output_probe(&sor->output);
1602 if (err < 0)
1603 return err;
1604
1605 regs = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1606 sor->regs = devm_ioremap_resource(&pdev->dev, regs);
1607 if (IS_ERR(sor->regs))
1608 return PTR_ERR(sor->regs);
1609
1610 sor->rst = devm_reset_control_get(&pdev->dev, "sor");
1611 if (IS_ERR(sor->rst))
1612 return PTR_ERR(sor->rst);
1613
1614 sor->clk = devm_clk_get(&pdev->dev, NULL);
1615 if (IS_ERR(sor->clk))
1616 return PTR_ERR(sor->clk);
1617
1618 sor->clk_parent = devm_clk_get(&pdev->dev, "parent");
1619 if (IS_ERR(sor->clk_parent))
1620 return PTR_ERR(sor->clk_parent);
1621
Thierry Reding6b6b6042013-11-15 16:06:05 +01001622 sor->clk_safe = devm_clk_get(&pdev->dev, "safe");
1623 if (IS_ERR(sor->clk_safe))
1624 return PTR_ERR(sor->clk_safe);
1625
Thierry Reding6b6b6042013-11-15 16:06:05 +01001626 sor->clk_dp = devm_clk_get(&pdev->dev, "dp");
1627 if (IS_ERR(sor->clk_dp))
1628 return PTR_ERR(sor->clk_dp);
1629
Thierry Reding6b6b6042013-11-15 16:06:05 +01001630 INIT_LIST_HEAD(&sor->client.list);
1631 sor->client.ops = &sor_client_ops;
1632 sor->client.dev = &pdev->dev;
1633
Thierry Reding86f5c522014-03-26 11:13:16 +01001634 mutex_init(&sor->lock);
1635
Thierry Reding6b6b6042013-11-15 16:06:05 +01001636 err = host1x_client_register(&sor->client);
1637 if (err < 0) {
1638 dev_err(&pdev->dev, "failed to register host1x client: %d\n",
1639 err);
1640 return err;
1641 }
1642
1643 platform_set_drvdata(pdev, sor);
1644
1645 return 0;
1646}
1647
1648static int tegra_sor_remove(struct platform_device *pdev)
1649{
1650 struct tegra_sor *sor = platform_get_drvdata(pdev);
1651 int err;
1652
1653 err = host1x_client_unregister(&sor->client);
1654 if (err < 0) {
1655 dev_err(&pdev->dev, "failed to unregister host1x client: %d\n",
1656 err);
1657 return err;
1658 }
1659
Thierry Reding328ec692014-12-19 15:55:08 +01001660 tegra_output_remove(&sor->output);
Thierry Reding6b6b6042013-11-15 16:06:05 +01001661
1662 return 0;
1663}
1664
1665static const struct of_device_id tegra_sor_of_match[] = {
1666 { .compatible = "nvidia,tegra124-sor", },
1667 { },
1668};
Stephen Warrenef707282014-06-18 16:21:55 -06001669MODULE_DEVICE_TABLE(of, tegra_sor_of_match);
Thierry Reding6b6b6042013-11-15 16:06:05 +01001670
1671struct platform_driver tegra_sor_driver = {
1672 .driver = {
1673 .name = "tegra-sor",
1674 .of_match_table = tegra_sor_of_match,
1675 },
1676 .probe = tegra_sor_probe,
1677 .remove = tegra_sor_remove,
1678};