blob: 6df52dc014bea2f618097602315ee63dbfb8abf6 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * linux/arch/arm/mm/cache-v3.S
3 *
4 * Copyright (C) 1997-2002 Russell king
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License version 2 as
8 * published by the Free Software Foundation.
9 */
10#include <linux/linkage.h>
11#include <linux/init.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070012#include <asm/page.h>
13#include "proc-macros.S"
14
15/*
16 * flush_user_cache_all()
17 *
18 * Invalidate all cache entries in a particular address
19 * space.
20 *
21 * - mm - mm_struct describing address space
22 */
23ENTRY(v3_flush_user_cache_all)
24 /* FALLTHROUGH */
25/*
26 * flush_kern_cache_all()
27 *
28 * Clean and invalidate the entire cache.
29 */
30ENTRY(v3_flush_kern_cache_all)
31 /* FALLTHROUGH */
32
33/*
34 * flush_user_cache_range(start, end, flags)
35 *
36 * Invalidate a range of cache entries in the specified
37 * address space.
38 *
39 * - start - start address (may not be aligned)
40 * - end - end address (exclusive, may not be aligned)
41 * - flags - vma_area_struct flags describing address space
42 */
43ENTRY(v3_flush_user_cache_range)
44 mov ip, #0
45 mcreq p15, 0, ip, c7, c0, 0 @ flush ID cache
46 mov pc, lr
47
48/*
49 * coherent_kern_range(start, end)
50 *
51 * Ensure coherency between the Icache and the Dcache in the
52 * region described by start. If you have non-snooping
53 * Harvard caches, you need to implement this function.
54 *
55 * - start - virtual start address
56 * - end - virtual end address
57 */
58ENTRY(v3_coherent_kern_range)
59 /* FALLTHROUGH */
60
61/*
62 * coherent_user_range(start, end)
63 *
64 * Ensure coherency between the Icache and the Dcache in the
65 * region described by start. If you have non-snooping
66 * Harvard caches, you need to implement this function.
67 *
68 * - start - virtual start address
69 * - end - virtual end address
70 */
71ENTRY(v3_coherent_user_range)
72 mov pc, lr
73
74/*
Russell King2c9b9c82009-11-26 12:56:21 +000075 * flush_kern_dcache_area(void *page, size_t size)
Linus Torvalds1da177e2005-04-16 15:20:36 -070076 *
77 * Ensure no D cache aliasing occurs, either with itself or
78 * the I cache
79 *
Russell King2c9b9c82009-11-26 12:56:21 +000080 * - addr - kernel address
81 * - size - region size
Linus Torvalds1da177e2005-04-16 15:20:36 -070082 */
Russell King2c9b9c82009-11-26 12:56:21 +000083ENTRY(v3_flush_kern_dcache_area)
Linus Torvalds1da177e2005-04-16 15:20:36 -070084 /* FALLTHROUGH */
85
86/*
87 * dma_inv_range(start, end)
88 *
89 * Invalidate (discard) the specified virtual address range.
90 * May not write back any entries. If 'start' or 'end'
91 * are not cache line aligned, those lines must be written
92 * back.
93 *
94 * - start - virtual start address
95 * - end - virtual end address
96 */
97ENTRY(v3_dma_inv_range)
98 /* FALLTHROUGH */
99
100/*
101 * dma_flush_range(start, end)
102 *
103 * Clean and invalidate the specified virtual address range.
104 *
105 * - start - virtual start address
106 * - end - virtual end address
107 */
108ENTRY(v3_dma_flush_range)
109 mov r0, #0
110 mcr p15, 0, r0, c7, c0, 0 @ flush ID cache
111 /* FALLTHROUGH */
112
113/*
114 * dma_clean_range(start, end)
115 *
116 * Clean (write back) the specified virtual address range.
117 *
118 * - start - virtual start address
119 * - end - virtual end address
120 */
121ENTRY(v3_dma_clean_range)
122 mov pc, lr
123
Russell Kinga9c91472009-11-26 16:19:58 +0000124/*
125 * dma_unmap_area(start, size, dir)
126 * - start - kernel virtual start address
127 * - size - size of region
128 * - dir - DMA direction
129 */
130ENTRY(v3_dma_unmap_area)
131 teq r2, #DMA_TO_DEVICE
132 bne v3_dma_inv_range
133 /* FALLTHROUGH */
134
135/*
136 * dma_map_area(start, size, dir)
137 * - start - kernel virtual start address
138 * - size - size of region
139 * - dir - DMA direction
140 */
141ENTRY(v3_dma_map_area)
142 mov pc, lr
143ENDPROC(v3_dma_unmap_area)
144ENDPROC(v3_dma_map_area)
145
Linus Torvalds1da177e2005-04-16 15:20:36 -0700146 __INITDATA
147
148 .type v3_cache_fns, #object
149ENTRY(v3_cache_fns)
150 .long v3_flush_kern_cache_all
151 .long v3_flush_user_cache_all
152 .long v3_flush_user_cache_range
153 .long v3_coherent_kern_range
154 .long v3_coherent_user_range
Russell King2c9b9c82009-11-26 12:56:21 +0000155 .long v3_flush_kern_dcache_area
Russell Kinga9c91472009-11-26 16:19:58 +0000156 .long v3_dma_map_area
157 .long v3_dma_unmap_area
Linus Torvalds1da177e2005-04-16 15:20:36 -0700158 .long v3_dma_inv_range
159 .long v3_dma_clean_range
160 .long v3_dma_flush_range
161 .size v3_cache_fns, . - v3_cache_fns