blob: f15dc5484f314245a4d671bc81fef7341a0617f9 [file] [log] [blame]
Liviu Dudauad49f862016-03-07 10:00:53 +00001/*
2 * (C) COPYRIGHT 2016 ARM Limited. All rights reserved.
3 * Author: Liviu Dudau <Liviu.Dudau@arm.com>
4 *
5 * This program is free software and is provided to you under the terms of the
6 * GNU General Public License version 2 as published by the Free Software
7 * Foundation, and any use by you of this program is subject to the terms
8 * of such GNU licence.
9 *
10 * ARM Mali DP500/DP550/DP650 KMS/DRM driver
11 */
12
13#include <linux/module.h>
14#include <linux/clk.h>
15#include <linux/component.h>
16#include <linux/of_device.h>
17#include <linux/of_graph.h>
18#include <linux/of_reserved_mem.h>
19
20#include <drm/drmP.h>
21#include <drm/drm_atomic.h>
22#include <drm/drm_atomic_helper.h>
23#include <drm/drm_crtc.h>
24#include <drm/drm_crtc_helper.h>
25#include <drm/drm_fb_helper.h>
26#include <drm/drm_fb_cma_helper.h>
27#include <drm/drm_gem_cma_helper.h>
28#include <drm/drm_of.h>
29
30#include "malidp_drv.h"
31#include "malidp_regs.h"
32#include "malidp_hw.h"
33
34#define MALIDP_CONF_VALID_TIMEOUT 250
35
36/*
37 * set the "config valid" bit and wait until the hardware acts on it
38 */
39static int malidp_set_and_wait_config_valid(struct drm_device *drm)
40{
41 struct malidp_drm *malidp = drm->dev_private;
42 struct malidp_hw_device *hwdev = malidp->dev;
43 int ret;
44
Liviu Dudauaad38962016-07-21 16:09:38 +010045 atomic_set(&malidp->config_valid, 0);
Liviu Dudauad49f862016-03-07 10:00:53 +000046 hwdev->set_config_valid(hwdev);
47 /* don't wait for config_valid flag if we are in config mode */
48 if (hwdev->in_config_mode(hwdev))
49 return 0;
50
51 ret = wait_event_interruptible_timeout(malidp->wq,
52 atomic_read(&malidp->config_valid) == 1,
53 msecs_to_jiffies(MALIDP_CONF_VALID_TIMEOUT));
54
55 return (ret > 0) ? 0 : -ETIMEDOUT;
56}
57
58static void malidp_output_poll_changed(struct drm_device *drm)
59{
60 struct malidp_drm *malidp = drm->dev_private;
61
62 drm_fbdev_cma_hotplug_event(malidp->fbdev);
63}
64
65static void malidp_atomic_commit_hw_done(struct drm_atomic_state *state)
66{
67 struct drm_pending_vblank_event *event;
68 struct drm_device *drm = state->dev;
69 struct malidp_drm *malidp = drm->dev_private;
70 int ret = malidp_set_and_wait_config_valid(drm);
71
72 if (ret)
73 DRM_DEBUG_DRIVER("timed out waiting for updated configuration\n");
74
75 event = malidp->crtc.state->event;
76 if (event) {
77 malidp->crtc.state->event = NULL;
78
79 spin_lock_irq(&drm->event_lock);
80 if (drm_crtc_vblank_get(&malidp->crtc) == 0)
81 drm_crtc_arm_vblank_event(&malidp->crtc, event);
82 else
83 drm_crtc_send_vblank_event(&malidp->crtc, event);
84 spin_unlock_irq(&drm->event_lock);
85 }
86 drm_atomic_helper_commit_hw_done(state);
87}
88
89static void malidp_atomic_commit_tail(struct drm_atomic_state *state)
90{
91 struct drm_device *drm = state->dev;
92
93 drm_atomic_helper_commit_modeset_disables(drm, state);
94 drm_atomic_helper_commit_modeset_enables(drm, state);
Liu Ying2b58e982016-08-29 17:12:03 +080095 drm_atomic_helper_commit_planes(drm, state,
96 DRM_PLANE_COMMIT_ACTIVE_ONLY);
Liviu Dudauad49f862016-03-07 10:00:53 +000097
98 malidp_atomic_commit_hw_done(state);
99
100 drm_atomic_helper_wait_for_vblanks(drm, state);
101
102 drm_atomic_helper_cleanup_planes(drm, state);
103}
104
105static struct drm_mode_config_helper_funcs malidp_mode_config_helpers = {
106 .atomic_commit_tail = malidp_atomic_commit_tail,
107};
108
109static const struct drm_mode_config_funcs malidp_mode_config_funcs = {
110 .fb_create = drm_fb_cma_create,
111 .output_poll_changed = malidp_output_poll_changed,
112 .atomic_check = drm_atomic_helper_check,
113 .atomic_commit = drm_atomic_helper_commit,
114};
115
116static int malidp_enable_vblank(struct drm_device *drm, unsigned int crtc)
117{
118 struct malidp_drm *malidp = drm->dev_private;
119 struct malidp_hw_device *hwdev = malidp->dev;
120
121 malidp_hw_enable_irq(hwdev, MALIDP_DE_BLOCK,
122 hwdev->map.de_irq_map.vsync_irq);
123 return 0;
124}
125
126static void malidp_disable_vblank(struct drm_device *drm, unsigned int pipe)
127{
128 struct malidp_drm *malidp = drm->dev_private;
129 struct malidp_hw_device *hwdev = malidp->dev;
130
131 malidp_hw_disable_irq(hwdev, MALIDP_DE_BLOCK,
132 hwdev->map.de_irq_map.vsync_irq);
133}
134
135static int malidp_init(struct drm_device *drm)
136{
137 int ret;
138 struct malidp_drm *malidp = drm->dev_private;
139 struct malidp_hw_device *hwdev = malidp->dev;
140
141 drm_mode_config_init(drm);
142
143 drm->mode_config.min_width = hwdev->min_line_size;
144 drm->mode_config.min_height = hwdev->min_line_size;
145 drm->mode_config.max_width = hwdev->max_line_size;
146 drm->mode_config.max_height = hwdev->max_line_size;
147 drm->mode_config.funcs = &malidp_mode_config_funcs;
148 drm->mode_config.helper_private = &malidp_mode_config_helpers;
149
150 ret = malidp_crtc_init(drm);
151 if (ret) {
152 drm_mode_config_cleanup(drm);
153 return ret;
154 }
155
156 return 0;
157}
158
159static int malidp_irq_init(struct platform_device *pdev)
160{
161 int irq_de, irq_se, ret = 0;
162 struct drm_device *drm = dev_get_drvdata(&pdev->dev);
163
164 /* fetch the interrupts from DT */
165 irq_de = platform_get_irq_byname(pdev, "DE");
166 if (irq_de < 0) {
167 DRM_ERROR("no 'DE' IRQ specified!\n");
168 return irq_de;
169 }
170 irq_se = platform_get_irq_byname(pdev, "SE");
171 if (irq_se < 0) {
172 DRM_ERROR("no 'SE' IRQ specified!\n");
173 return irq_se;
174 }
175
176 ret = malidp_de_irq_init(drm, irq_de);
177 if (ret)
178 return ret;
179
180 ret = malidp_se_irq_init(drm, irq_se);
181 if (ret) {
182 malidp_de_irq_fini(drm);
183 return ret;
184 }
185
186 return 0;
187}
188
189static void malidp_lastclose(struct drm_device *drm)
190{
191 struct malidp_drm *malidp = drm->dev_private;
192
193 drm_fbdev_cma_restore_mode(malidp->fbdev);
194}
195
196static const struct file_operations fops = {
197 .owner = THIS_MODULE,
198 .open = drm_open,
199 .release = drm_release,
200 .unlocked_ioctl = drm_ioctl,
201#ifdef CONFIG_COMPAT
202 .compat_ioctl = drm_compat_ioctl,
203#endif
204 .poll = drm_poll,
205 .read = drm_read,
206 .llseek = noop_llseek,
207 .mmap = drm_gem_cma_mmap,
208};
209
210static struct drm_driver malidp_driver = {
211 .driver_features = DRIVER_GEM | DRIVER_MODESET | DRIVER_ATOMIC |
212 DRIVER_PRIME,
213 .lastclose = malidp_lastclose,
214 .get_vblank_counter = drm_vblank_no_hw_counter,
215 .enable_vblank = malidp_enable_vblank,
216 .disable_vblank = malidp_disable_vblank,
217 .gem_free_object_unlocked = drm_gem_cma_free_object,
218 .gem_vm_ops = &drm_gem_cma_vm_ops,
219 .dumb_create = drm_gem_cma_dumb_create,
220 .dumb_map_offset = drm_gem_cma_dumb_map_offset,
221 .dumb_destroy = drm_gem_dumb_destroy,
222 .prime_handle_to_fd = drm_gem_prime_handle_to_fd,
223 .prime_fd_to_handle = drm_gem_prime_fd_to_handle,
224 .gem_prime_export = drm_gem_prime_export,
225 .gem_prime_import = drm_gem_prime_import,
226 .gem_prime_get_sg_table = drm_gem_cma_prime_get_sg_table,
227 .gem_prime_import_sg_table = drm_gem_cma_prime_import_sg_table,
228 .gem_prime_vmap = drm_gem_cma_prime_vmap,
229 .gem_prime_vunmap = drm_gem_cma_prime_vunmap,
230 .gem_prime_mmap = drm_gem_cma_prime_mmap,
231 .fops = &fops,
232 .name = "mali-dp",
233 .desc = "ARM Mali Display Processor driver",
234 .date = "20160106",
235 .major = 1,
236 .minor = 0,
237};
238
239static const struct of_device_id malidp_drm_of_match[] = {
240 {
241 .compatible = "arm,mali-dp500",
242 .data = &malidp_device[MALIDP_500]
243 },
244 {
245 .compatible = "arm,mali-dp550",
246 .data = &malidp_device[MALIDP_550]
247 },
248 {
249 .compatible = "arm,mali-dp650",
250 .data = &malidp_device[MALIDP_650]
251 },
252 {},
253};
254MODULE_DEVICE_TABLE(of, malidp_drm_of_match);
255
256#define MAX_OUTPUT_CHANNELS 3
257
258static int malidp_bind(struct device *dev)
259{
260 struct resource *res;
261 struct drm_device *drm;
Brian Starkey3c317602016-07-26 17:15:25 +0100262 struct device_node *ep;
Liviu Dudauad49f862016-03-07 10:00:53 +0000263 struct malidp_drm *malidp;
264 struct malidp_hw_device *hwdev;
265 struct platform_device *pdev = to_platform_device(dev);
266 /* number of lines for the R, G and B output */
267 u8 output_width[MAX_OUTPUT_CHANNELS];
268 int ret = 0, i;
269 u32 version, out_depth = 0;
270
271 malidp = devm_kzalloc(dev, sizeof(*malidp), GFP_KERNEL);
272 if (!malidp)
273 return -ENOMEM;
274
275 hwdev = devm_kzalloc(dev, sizeof(*hwdev), GFP_KERNEL);
276 if (!hwdev)
277 return -ENOMEM;
278
279 /*
280 * copy the associated data from malidp_drm_of_match to avoid
281 * having to keep a reference to the OF node after binding
282 */
283 memcpy(hwdev, of_device_get_match_data(dev), sizeof(*hwdev));
284 malidp->dev = hwdev;
285
286 INIT_LIST_HEAD(&malidp->event_list);
287
288 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
289 hwdev->regs = devm_ioremap_resource(dev, res);
Wei Yongjun1a9d71f2016-07-28 02:09:13 +0000290 if (IS_ERR(hwdev->regs))
Liviu Dudauad49f862016-03-07 10:00:53 +0000291 return PTR_ERR(hwdev->regs);
Liviu Dudauad49f862016-03-07 10:00:53 +0000292
293 hwdev->pclk = devm_clk_get(dev, "pclk");
294 if (IS_ERR(hwdev->pclk))
295 return PTR_ERR(hwdev->pclk);
296
297 hwdev->aclk = devm_clk_get(dev, "aclk");
298 if (IS_ERR(hwdev->aclk))
299 return PTR_ERR(hwdev->aclk);
300
301 hwdev->mclk = devm_clk_get(dev, "mclk");
302 if (IS_ERR(hwdev->mclk))
303 return PTR_ERR(hwdev->mclk);
304
305 hwdev->pxlclk = devm_clk_get(dev, "pxlclk");
306 if (IS_ERR(hwdev->pxlclk))
307 return PTR_ERR(hwdev->pxlclk);
308
309 /* Get the optional framebuffer memory resource */
310 ret = of_reserved_mem_device_init(dev);
311 if (ret && ret != -ENODEV)
312 return ret;
313
314 drm = drm_dev_alloc(&malidp_driver, dev);
Tom Gundersen0f288602016-09-21 16:59:19 +0200315 if (IS_ERR(drm)) {
316 ret = PTR_ERR(drm);
Liviu Dudauad49f862016-03-07 10:00:53 +0000317 goto alloc_fail;
318 }
319
320 /* Enable APB clock in order to get access to the registers */
321 clk_prepare_enable(hwdev->pclk);
322 /*
323 * Enable AXI clock and main clock so that prefetch can start once
324 * the registers are set
325 */
326 clk_prepare_enable(hwdev->aclk);
327 clk_prepare_enable(hwdev->mclk);
328
329 ret = hwdev->query_hw(hwdev);
330 if (ret) {
331 DRM_ERROR("Invalid HW configuration\n");
332 goto query_hw_fail;
333 }
334
335 version = malidp_hw_read(hwdev, hwdev->map.dc_base + MALIDP_DE_CORE_ID);
336 DRM_INFO("found ARM Mali-DP%3x version r%dp%d\n", version >> 16,
337 (version >> 12) & 0xf, (version >> 8) & 0xf);
338
339 /* set the number of lines used for output of RGB data */
340 ret = of_property_read_u8_array(dev->of_node,
341 "arm,malidp-output-port-lines",
342 output_width, MAX_OUTPUT_CHANNELS);
343 if (ret)
344 goto query_hw_fail;
345
346 for (i = 0; i < MAX_OUTPUT_CHANNELS; i++)
347 out_depth = (out_depth << 8) | (output_width[i] & 0xf);
348 malidp_hw_write(hwdev, out_depth, hwdev->map.out_depth_base);
349
350 drm->dev_private = malidp;
351 dev_set_drvdata(dev, drm);
352 atomic_set(&malidp->config_valid, 0);
353 init_waitqueue_head(&malidp->wq);
354
355 ret = malidp_init(drm);
356 if (ret < 0)
357 goto init_fail;
358
359 ret = drm_dev_register(drm, 0);
360 if (ret)
361 goto register_fail;
362
363 /* Set the CRTC's port so that the encoder component can find it */
Brian Starkey3c317602016-07-26 17:15:25 +0100364 ep = of_graph_get_next_endpoint(dev->of_node, NULL);
Wei Yongjun12ae57a2016-07-28 02:14:26 +0000365 if (!ep) {
366 ret = -EINVAL;
Brian Starkey3c317602016-07-26 17:15:25 +0100367 goto port_fail;
Wei Yongjun12ae57a2016-07-28 02:14:26 +0000368 }
Brian Starkey3c317602016-07-26 17:15:25 +0100369 malidp->crtc.port = of_get_next_parent(ep);
Liviu Dudauad49f862016-03-07 10:00:53 +0000370
371 ret = component_bind_all(dev, drm);
Liviu Dudauad49f862016-03-07 10:00:53 +0000372 if (ret) {
373 DRM_ERROR("Failed to bind all components\n");
374 goto bind_fail;
375 }
376
377 ret = malidp_irq_init(pdev);
378 if (ret < 0)
379 goto irq_init_fail;
380
381 ret = drm_vblank_init(drm, drm->mode_config.num_crtc);
382 if (ret < 0) {
383 DRM_ERROR("failed to initialise vblank\n");
384 goto vblank_fail;
385 }
386
387 drm_mode_config_reset(drm);
388
389 malidp->fbdev = drm_fbdev_cma_init(drm, 32, drm->mode_config.num_crtc,
390 drm->mode_config.num_connector);
391
392 if (IS_ERR(malidp->fbdev)) {
393 ret = PTR_ERR(malidp->fbdev);
394 malidp->fbdev = NULL;
395 goto fbdev_fail;
396 }
397
398 drm_kms_helper_poll_init(drm);
399 return 0;
400
401fbdev_fail:
402 drm_vblank_cleanup(drm);
403vblank_fail:
404 malidp_se_irq_fini(drm);
405 malidp_de_irq_fini(drm);
406irq_init_fail:
407 component_unbind_all(dev, drm);
408bind_fail:
Brian Starkey3c317602016-07-26 17:15:25 +0100409 of_node_put(malidp->crtc.port);
410 malidp->crtc.port = NULL;
411port_fail:
Liviu Dudauad49f862016-03-07 10:00:53 +0000412 drm_dev_unregister(drm);
413register_fail:
414 malidp_de_planes_destroy(drm);
415 drm_mode_config_cleanup(drm);
416init_fail:
417 drm->dev_private = NULL;
418 dev_set_drvdata(dev, NULL);
419query_hw_fail:
420 clk_disable_unprepare(hwdev->mclk);
421 clk_disable_unprepare(hwdev->aclk);
422 clk_disable_unprepare(hwdev->pclk);
423 drm_dev_unref(drm);
424alloc_fail:
425 of_reserved_mem_device_release(dev);
426
427 return ret;
428}
429
430static void malidp_unbind(struct device *dev)
431{
432 struct drm_device *drm = dev_get_drvdata(dev);
433 struct malidp_drm *malidp = drm->dev_private;
434 struct malidp_hw_device *hwdev = malidp->dev;
435
436 if (malidp->fbdev) {
437 drm_fbdev_cma_fini(malidp->fbdev);
438 malidp->fbdev = NULL;
439 }
440 drm_kms_helper_poll_fini(drm);
441 malidp_se_irq_fini(drm);
442 malidp_de_irq_fini(drm);
443 drm_vblank_cleanup(drm);
444 component_unbind_all(dev, drm);
Brian Starkey3c317602016-07-26 17:15:25 +0100445 of_node_put(malidp->crtc.port);
446 malidp->crtc.port = NULL;
Liviu Dudauad49f862016-03-07 10:00:53 +0000447 drm_dev_unregister(drm);
448 malidp_de_planes_destroy(drm);
449 drm_mode_config_cleanup(drm);
450 drm->dev_private = NULL;
451 dev_set_drvdata(dev, NULL);
452 clk_disable_unprepare(hwdev->mclk);
453 clk_disable_unprepare(hwdev->aclk);
454 clk_disable_unprepare(hwdev->pclk);
455 drm_dev_unref(drm);
456 of_reserved_mem_device_release(dev);
457}
458
459static const struct component_master_ops malidp_master_ops = {
460 .bind = malidp_bind,
461 .unbind = malidp_unbind,
462};
463
464static int malidp_compare_dev(struct device *dev, void *data)
465{
466 struct device_node *np = data;
467
468 return dev->of_node == np;
469}
470
471static int malidp_platform_probe(struct platform_device *pdev)
472{
473 struct device_node *port, *ep;
474 struct component_match *match = NULL;
475
476 if (!pdev->dev.of_node)
477 return -ENODEV;
478
479 /* there is only one output port inside each device, find it */
480 ep = of_graph_get_next_endpoint(pdev->dev.of_node, NULL);
481 if (!ep)
482 return -ENODEV;
483
484 if (!of_device_is_available(ep)) {
485 of_node_put(ep);
486 return -ENODEV;
487 }
488
489 /* add the remote encoder port as component */
490 port = of_graph_get_remote_port_parent(ep);
491 of_node_put(ep);
492 if (!port || !of_device_is_available(port)) {
493 of_node_put(port);
494 return -EAGAIN;
495 }
496
Russell King97ac0e42016-10-19 11:28:27 +0100497 drm_of_component_match_add(&pdev->dev, &match, malidp_compare_dev,
498 port);
499 of_node_put(port);
Liviu Dudauad49f862016-03-07 10:00:53 +0000500 return component_master_add_with_match(&pdev->dev, &malidp_master_ops,
501 match);
502}
503
504static int malidp_platform_remove(struct platform_device *pdev)
505{
506 component_master_del(&pdev->dev, &malidp_master_ops);
507 return 0;
508}
509
510static struct platform_driver malidp_platform_driver = {
511 .probe = malidp_platform_probe,
512 .remove = malidp_platform_remove,
513 .driver = {
514 .name = "mali-dp",
515 .of_match_table = malidp_drm_of_match,
516 },
517};
518
519module_platform_driver(malidp_platform_driver);
520
521MODULE_AUTHOR("Liviu Dudau <Liviu.Dudau@arm.com>");
522MODULE_DESCRIPTION("ARM Mali DP DRM driver");
523MODULE_LICENSE("GPL v2");