blob: 999f0d3623c515dc86e297c512f5cf320597817c [file] [log] [blame]
Amit Kucheriaa329b482010-02-04 12:21:53 -08001/*
Dinh Nguyenb66ff7a2010-11-15 11:30:00 -06002 * Copyright 2008-2010 Freescale Semiconductor, Inc. All Rights Reserved.
Amit Kucheriaa329b482010-02-04 12:21:53 -08003 *
4 * The code contained herein is licensed under the GNU General Public
5 * License. You may obtain a copy of the GNU General Public License
6 * Version 2 or later at the following locations:
7 *
8 * http://www.opensource.org/licenses/gpl-license.html
9 * http://www.gnu.org/copyleft/gpl.html
10 *
11 * Create static mapping between physical to virtual memory.
12 */
13
14#include <linux/mm.h>
15#include <linux/init.h>
16
17#include <asm/mach/map.h>
18
19#include <mach/hardware.h>
20#include <mach/common.h>
Shawn Guo36223602011-06-22 22:41:30 +080021#include <mach/devices-common.h>
Amit Kucheriaa329b482010-02-04 12:21:53 -080022#include <mach/iomux-v3.h>
23
24/*
Jason Liuabca2e12011-09-09 17:17:47 +080025 * Define the MX50 memory map.
26 */
27static struct map_desc mx50_io_desc[] __initdata = {
28 imx_map_entry(MX50, TZIC, MT_DEVICE),
29 imx_map_entry(MX50, SPBA0, MT_DEVICE),
30 imx_map_entry(MX50, AIPS1, MT_DEVICE),
31 imx_map_entry(MX50, AIPS2, MT_DEVICE),
32};
33
34/*
Amit Kucheriaa329b482010-02-04 12:21:53 -080035 * Define the MX51 memory map.
36 */
Uwe Kleine-König08ff97b2010-10-25 15:38:09 +020037static struct map_desc mx51_io_desc[] __initdata = {
38 imx_map_entry(MX51, IRAM, MT_DEVICE),
39 imx_map_entry(MX51, DEBUG, MT_DEVICE),
40 imx_map_entry(MX51, AIPS1, MT_DEVICE),
41 imx_map_entry(MX51, SPBA0, MT_DEVICE),
42 imx_map_entry(MX51, AIPS2, MT_DEVICE),
Amit Kucheriaa329b482010-02-04 12:21:53 -080043};
44
45/*
Dinh Nguyenb66ff7a2010-11-15 11:30:00 -060046 * Define the MX53 memory map.
47 */
48static struct map_desc mx53_io_desc[] __initdata = {
49 imx_map_entry(MX53, AIPS1, MT_DEVICE),
50 imx_map_entry(MX53, SPBA0, MT_DEVICE),
51 imx_map_entry(MX53, AIPS2, MT_DEVICE),
52};
53
54/*
Amit Kucheriaa329b482010-02-04 12:21:53 -080055 * This function initializes the memory map. It is called during the
56 * system startup to create static physical to virtual memory mappings
57 * for the IO modules.
58 */
Jason Liuabca2e12011-09-09 17:17:47 +080059void __init mx50_map_io(void)
60{
61 iotable_init(mx50_io_desc, ARRAY_SIZE(mx50_io_desc));
62}
63
Amit Kucheriaa329b482010-02-04 12:21:53 -080064void __init mx51_map_io(void)
65{
Uwe Kleine-Königab1304212011-02-07 16:35:21 +010066 iotable_init(mx51_io_desc, ARRAY_SIZE(mx51_io_desc));
67}
68
Jason Liuabca2e12011-09-09 17:17:47 +080069void __init mx53_map_io(void)
70{
71 iotable_init(mx53_io_desc, ARRAY_SIZE(mx53_io_desc));
72}
73
74void __init imx50_init_early(void)
75{
76 mxc_set_cpu_type(MXC_CPU_MX50);
77 mxc_iomux_v3_init(MX50_IO_ADDRESS(MX50_IOMUXC_BASE_ADDR));
78 mxc_arch_reset_init(MX50_IO_ADDRESS(MX50_WDOG_BASE_ADDR));
79}
80
Uwe Kleine-Königab1304212011-02-07 16:35:21 +010081void __init imx51_init_early(void)
82{
Amit Kucheriaa329b482010-02-04 12:21:53 -080083 mxc_set_cpu_type(MXC_CPU_MX51);
84 mxc_iomux_v3_init(MX51_IO_ADDRESS(MX51_IOMUXC_BASE_ADDR));
Fabio Estevam8c2efec2010-12-06 16:38:32 -020085 mxc_arch_reset_init(MX51_IO_ADDRESS(MX51_WDOG1_BASE_ADDR));
Amit Kucheriaa329b482010-02-04 12:21:53 -080086}
87
Uwe Kleine-Königab1304212011-02-07 16:35:21 +010088void __init imx53_init_early(void)
89{
Dinh Nguyenb66ff7a2010-11-15 11:30:00 -060090 mxc_set_cpu_type(MXC_CPU_MX53);
91 mxc_iomux_v3_init(MX53_IO_ADDRESS(MX53_IOMUXC_BASE_ADDR));
Fabio Estevam78c73592011-02-17 18:09:52 -020092 mxc_arch_reset_init(MX53_IO_ADDRESS(MX53_WDOG1_BASE_ADDR));
Dinh Nguyenb66ff7a2010-11-15 11:30:00 -060093}
94
Jason Liuabca2e12011-09-09 17:17:47 +080095void __init mx50_init_irq(void)
96{
97 tzic_init_irq(MX50_IO_ADDRESS(MX50_TZIC_BASE_ADDR));
98}
99
Amit Kucheriaa329b482010-02-04 12:21:53 -0800100void __init mx51_init_irq(void)
101{
Sascha Hauer3d1bc862010-03-18 16:56:30 +0100102 unsigned long tzic_addr;
103 void __iomem *tzic_virt;
104
Dinh Nguyen9ab46502010-11-15 11:30:01 -0600105 if (mx51_revision() < IMX_CHIP_REVISION_2_0)
Sascha Hauer3d1bc862010-03-18 16:56:30 +0100106 tzic_addr = MX51_TZIC_BASE_ADDR_TO1;
107 else
108 tzic_addr = MX51_TZIC_BASE_ADDR;
109
110 tzic_virt = ioremap(tzic_addr, SZ_16K);
111 if (!tzic_virt)
112 panic("unable to map TZIC interrupt controller\n");
113
114 tzic_init_irq(tzic_virt);
Amit Kucheriaa329b482010-02-04 12:21:53 -0800115}
Dinh Nguyenc0abefd2010-11-15 11:29:59 -0600116
Dinh Nguyenc0abefd2010-11-15 11:29:59 -0600117void __init mx53_init_irq(void)
118{
119 unsigned long tzic_addr;
120 void __iomem *tzic_virt;
121
122 tzic_addr = MX53_TZIC_BASE_ADDR;
123
124 tzic_virt = ioremap(tzic_addr, SZ_16K);
125 if (!tzic_virt)
126 panic("unable to map TZIC interrupt controller\n");
127
128 tzic_init_irq(tzic_virt);
Shawn Guob78d8e52011-06-06 00:07:55 +0800129}
130
Shawn Guo36223602011-06-22 22:41:30 +0800131static struct sdma_script_start_addrs imx51_sdma_script __initdata = {
132 .ap_2_ap_addr = 642,
133 .uart_2_mcu_addr = 817,
134 .mcu_2_app_addr = 747,
135 .mcu_2_shp_addr = 961,
136 .ata_2_mcu_addr = 1473,
137 .mcu_2_ata_addr = 1392,
138 .app_2_per_addr = 1033,
139 .app_2_mcu_addr = 683,
140 .shp_2_per_addr = 1251,
141 .shp_2_mcu_addr = 892,
142};
143
144static struct sdma_platform_data imx51_sdma_pdata __initdata = {
Shawn Guo2e534b22011-06-22 22:41:31 +0800145 .fw_name = "sdma-imx51.bin",
Shawn Guo36223602011-06-22 22:41:30 +0800146 .script_addrs = &imx51_sdma_script,
147};
148
149static struct sdma_script_start_addrs imx53_sdma_script __initdata = {
150 .ap_2_ap_addr = 642,
151 .app_2_mcu_addr = 683,
152 .mcu_2_app_addr = 747,
153 .uart_2_mcu_addr = 817,
154 .shp_2_mcu_addr = 891,
155 .mcu_2_shp_addr = 960,
156 .uartsh_2_mcu_addr = 1032,
157 .spdif_2_mcu_addr = 1100,
158 .mcu_2_spdif_addr = 1134,
159 .firi_2_mcu_addr = 1193,
160 .mcu_2_firi_addr = 1290,
161};
162
163static struct sdma_platform_data imx53_sdma_pdata __initdata = {
Shawn Guo2e534b22011-06-22 22:41:31 +0800164 .fw_name = "sdma-imx53.bin",
Shawn Guo36223602011-06-22 22:41:30 +0800165 .script_addrs = &imx53_sdma_script,
166};
167
Jason Liuabca2e12011-09-09 17:17:47 +0800168void __init imx50_soc_init(void)
169{
170 /* i.mx50 has the i.mx31 type gpio */
171 mxc_register_gpio("imx31-gpio", 0, MX50_GPIO1_BASE_ADDR, SZ_16K, MX50_INT_GPIO1_LOW, MX50_INT_GPIO1_HIGH);
172 mxc_register_gpio("imx31-gpio", 1, MX50_GPIO2_BASE_ADDR, SZ_16K, MX50_INT_GPIO2_LOW, MX50_INT_GPIO2_HIGH);
173 mxc_register_gpio("imx31-gpio", 2, MX50_GPIO3_BASE_ADDR, SZ_16K, MX50_INT_GPIO3_LOW, MX50_INT_GPIO3_HIGH);
174 mxc_register_gpio("imx31-gpio", 3, MX50_GPIO4_BASE_ADDR, SZ_16K, MX50_INT_GPIO4_LOW, MX50_INT_GPIO4_HIGH);
175 mxc_register_gpio("imx31-gpio", 4, MX50_GPIO5_BASE_ADDR, SZ_16K, MX50_INT_GPIO5_LOW, MX50_INT_GPIO5_HIGH);
176 mxc_register_gpio("imx31-gpio", 5, MX50_GPIO6_BASE_ADDR, SZ_16K, MX50_INT_GPIO6_LOW, MX50_INT_GPIO6_HIGH);
177}
178
Shawn Guob78d8e52011-06-06 00:07:55 +0800179void __init imx51_soc_init(void)
180{
Shawn Guoe7fc6ae2011-07-07 00:37:41 +0800181 /* i.mx51 has the i.mx31 type gpio */
182 mxc_register_gpio("imx31-gpio", 0, MX51_GPIO1_BASE_ADDR, SZ_16K, MX51_MXC_INT_GPIO1_LOW, MX51_MXC_INT_GPIO1_HIGH);
183 mxc_register_gpio("imx31-gpio", 1, MX51_GPIO2_BASE_ADDR, SZ_16K, MX51_MXC_INT_GPIO2_LOW, MX51_MXC_INT_GPIO2_HIGH);
184 mxc_register_gpio("imx31-gpio", 2, MX51_GPIO3_BASE_ADDR, SZ_16K, MX51_MXC_INT_GPIO3_LOW, MX51_MXC_INT_GPIO3_HIGH);
185 mxc_register_gpio("imx31-gpio", 3, MX51_GPIO4_BASE_ADDR, SZ_16K, MX51_MXC_INT_GPIO4_LOW, MX51_MXC_INT_GPIO4_HIGH);
Shawn Guo36223602011-06-22 22:41:30 +0800186
Shawn Guo62550cd2011-07-13 21:33:17 +0800187 /* i.mx51 has the i.mx35 type sdma */
188 imx_add_imx_sdma("imx35-sdma", MX51_SDMA_BASE_ADDR, MX51_INT_SDMA, &imx51_sdma_pdata);
Shawn Guob78d8e52011-06-06 00:07:55 +0800189}
190
191void __init imx53_soc_init(void)
192{
Shawn Guoe7fc6ae2011-07-07 00:37:41 +0800193 /* i.mx53 has the i.mx31 type gpio */
194 mxc_register_gpio("imx31-gpio", 0, MX53_GPIO1_BASE_ADDR, SZ_16K, MX53_INT_GPIO1_LOW, MX53_INT_GPIO1_HIGH);
195 mxc_register_gpio("imx31-gpio", 1, MX53_GPIO2_BASE_ADDR, SZ_16K, MX53_INT_GPIO2_LOW, MX53_INT_GPIO2_HIGH);
196 mxc_register_gpio("imx31-gpio", 2, MX53_GPIO3_BASE_ADDR, SZ_16K, MX53_INT_GPIO3_LOW, MX53_INT_GPIO3_HIGH);
197 mxc_register_gpio("imx31-gpio", 3, MX53_GPIO4_BASE_ADDR, SZ_16K, MX53_INT_GPIO4_LOW, MX53_INT_GPIO4_HIGH);
198 mxc_register_gpio("imx31-gpio", 4, MX53_GPIO5_BASE_ADDR, SZ_16K, MX53_INT_GPIO5_LOW, MX53_INT_GPIO5_HIGH);
199 mxc_register_gpio("imx31-gpio", 5, MX53_GPIO6_BASE_ADDR, SZ_16K, MX53_INT_GPIO6_LOW, MX53_INT_GPIO6_HIGH);
200 mxc_register_gpio("imx31-gpio", 6, MX53_GPIO7_BASE_ADDR, SZ_16K, MX53_INT_GPIO7_LOW, MX53_INT_GPIO7_HIGH);
Shawn Guo36223602011-06-22 22:41:30 +0800201
Shawn Guo62550cd2011-07-13 21:33:17 +0800202 /* i.mx53 has the i.mx35 type sdma */
203 imx_add_imx_sdma("imx35-sdma", MX53_SDMA_BASE_ADDR, MX53_INT_SDMA, &imx53_sdma_pdata);
Dinh Nguyenc0abefd2010-11-15 11:29:59 -0600204}