blob: 527fea50e5999215cb8cf36d718c4849ab9340e9 [file] [log] [blame]
Eugeni Dodonov45244b82012-05-09 15:37:20 -03001/*
2 * Copyright © 2012 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eugeni Dodonov <eugeni.dodonov@intel.com>
25 *
26 */
27
28#include "i915_drv.h"
29#include "intel_drv.h"
30
31/* HDMI/DVI modes ignore everything but the last 2 items. So we share
32 * them for both DP and FDI transports, allowing those ports to
33 * automatically adapt to HDMI connections as well
34 */
35static const u32 hsw_ddi_translations_dp[] = {
36 0x00FFFFFF, 0x0006000E, /* DP parameters */
37 0x00D75FFF, 0x0005000A,
38 0x00C30FFF, 0x00040006,
39 0x80AAAFFF, 0x000B0000,
40 0x00FFFFFF, 0x0005000A,
41 0x00D75FFF, 0x000C0004,
42 0x80C30FFF, 0x000B0000,
43 0x00FFFFFF, 0x00040006,
44 0x80D75FFF, 0x000B0000,
Eugeni Dodonov45244b82012-05-09 15:37:20 -030045};
46
47static const u32 hsw_ddi_translations_fdi[] = {
48 0x00FFFFFF, 0x0007000E, /* FDI parameters */
49 0x00D75FFF, 0x000F000A,
50 0x00C30FFF, 0x00060006,
51 0x00AAAFFF, 0x001E0000,
52 0x00FFFFFF, 0x000F000A,
53 0x00D75FFF, 0x00160004,
54 0x00C30FFF, 0x001E0000,
55 0x00FFFFFF, 0x00060006,
56 0x00D75FFF, 0x001E0000,
Paulo Zanoni6acab152013-09-12 17:06:24 -030057};
58
59static const u32 hsw_ddi_translations_hdmi[] = {
60 /* Idx NT mV diff T mV diff db */
61 0x00FFFFFF, 0x0006000E, /* 0: 400 400 0 */
62 0x00E79FFF, 0x000E000C, /* 1: 400 500 2 */
63 0x00D75FFF, 0x0005000A, /* 2: 400 600 3.5 */
64 0x00FFFFFF, 0x0005000A, /* 3: 600 600 0 */
65 0x00E79FFF, 0x001D0007, /* 4: 600 750 2 */
66 0x00D75FFF, 0x000C0004, /* 5: 600 900 3.5 */
67 0x00FFFFFF, 0x00040006, /* 6: 800 800 0 */
68 0x80E79FFF, 0x00030002, /* 7: 800 1000 2 */
69 0x00FFFFFF, 0x00140005, /* 8: 850 850 0 */
70 0x00FFFFFF, 0x000C0004, /* 9: 900 900 0 */
71 0x00FFFFFF, 0x001C0003, /* 10: 950 950 0 */
72 0x80FFFFFF, 0x00030002, /* 11: 1000 1000 0 */
Eugeni Dodonov45244b82012-05-09 15:37:20 -030073};
74
Paulo Zanoni300644c2013-11-02 21:07:42 -070075static const u32 bdw_ddi_translations_edp[] = {
Damien Lespiaue1b22732013-12-03 13:46:58 +000076 0x00FFFFFF, 0x00000012, /* eDP parameters */
Paulo Zanoni300644c2013-11-02 21:07:42 -070077 0x00EBAFFF, 0x00020011,
78 0x00C71FFF, 0x0006000F,
79 0x00FFFFFF, 0x00020011,
80 0x00DB6FFF, 0x0005000F,
81 0x00BEEFFF, 0x000A000C,
82 0x00FFFFFF, 0x0005000F,
83 0x00DB6FFF, 0x000A000C,
84 0x00FFFFFF, 0x000A000C,
85 0x00FFFFFF, 0x00140006 /* HDMI parameters 800mV 0dB*/
86};
87
Art Runyane58623c2013-11-02 21:07:41 -070088static const u32 bdw_ddi_translations_dp[] = {
89 0x00FFFFFF, 0x0007000E, /* DP parameters */
90 0x00D75FFF, 0x000E000A,
91 0x00BEFFFF, 0x00140006,
92 0x00FFFFFF, 0x000E000A,
93 0x00D75FFF, 0x00180004,
94 0x80CB2FFF, 0x001B0002,
95 0x00F7DFFF, 0x00180004,
96 0x80D75FFF, 0x001B0002,
97 0x80FFFFFF, 0x001B0002,
98 0x00FFFFFF, 0x00140006 /* HDMI parameters 800mV 0dB*/
99};
100
101static const u32 bdw_ddi_translations_fdi[] = {
102 0x00FFFFFF, 0x0001000E, /* FDI parameters */
103 0x00D75FFF, 0x0004000A,
104 0x00C30FFF, 0x00070006,
105 0x00AAAFFF, 0x000C0000,
106 0x00FFFFFF, 0x0004000A,
107 0x00D75FFF, 0x00090004,
108 0x00C30FFF, 0x000C0000,
109 0x00FFFFFF, 0x00070006,
110 0x00D75FFF, 0x000C0000,
111 0x00FFFFFF, 0x00140006 /* HDMI parameters 800mV 0dB*/
112};
113
Jani Nikula20f4dbe2013-08-30 19:40:28 +0300114enum port intel_ddi_get_encoder_port(struct intel_encoder *intel_encoder)
Paulo Zanonifc914632012-10-05 12:05:54 -0300115{
Paulo Zanoni0bdee302012-10-15 15:51:38 -0300116 struct drm_encoder *encoder = &intel_encoder->base;
Paulo Zanonifc914632012-10-05 12:05:54 -0300117 int type = intel_encoder->type;
118
Paulo Zanoni174edf12012-10-26 19:05:50 -0200119 if (type == INTEL_OUTPUT_DISPLAYPORT || type == INTEL_OUTPUT_EDP ||
Paulo Zanoni00c09d72012-10-26 19:05:52 -0200120 type == INTEL_OUTPUT_HDMI || type == INTEL_OUTPUT_UNKNOWN) {
Paulo Zanoni174edf12012-10-26 19:05:50 -0200121 struct intel_digital_port *intel_dig_port =
122 enc_to_dig_port(encoder);
123 return intel_dig_port->port;
Paulo Zanoni0bdee302012-10-15 15:51:38 -0300124
Paulo Zanonifc914632012-10-05 12:05:54 -0300125 } else if (type == INTEL_OUTPUT_ANALOG) {
126 return PORT_E;
Paulo Zanoni0bdee302012-10-15 15:51:38 -0300127
Paulo Zanonifc914632012-10-05 12:05:54 -0300128 } else {
129 DRM_ERROR("Invalid DDI encoder type %d\n", type);
130 BUG();
131 }
132}
133
Art Runyane58623c2013-11-02 21:07:41 -0700134/*
135 * Starting with Haswell, DDI port buffers must be programmed with correct
136 * values in advance. The buffer values are different for FDI and DP modes,
Eugeni Dodonov45244b82012-05-09 15:37:20 -0300137 * but the HDMI/DVI fields are shared among those. So we program the DDI
138 * in either FDI or DP modes only, as HDMI connections will work with both
139 * of those
140 */
Paulo Zanoniad8d2702013-08-05 17:25:56 -0300141static void intel_prepare_ddi_buffers(struct drm_device *dev, enum port port)
Eugeni Dodonov45244b82012-05-09 15:37:20 -0300142{
143 struct drm_i915_private *dev_priv = dev->dev_private;
144 u32 reg;
145 int i;
Paulo Zanoni6acab152013-09-12 17:06:24 -0300146 int hdmi_level = dev_priv->vbt.ddi_port_info[port].hdmi_level_shift;
Art Runyane58623c2013-11-02 21:07:41 -0700147 const u32 *ddi_translations_fdi;
148 const u32 *ddi_translations_dp;
Paulo Zanoni300644c2013-11-02 21:07:42 -0700149 const u32 *ddi_translations_edp;
Art Runyane58623c2013-11-02 21:07:41 -0700150 const u32 *ddi_translations;
151
152 if (IS_BROADWELL(dev)) {
153 ddi_translations_fdi = bdw_ddi_translations_fdi;
154 ddi_translations_dp = bdw_ddi_translations_dp;
Paulo Zanoni300644c2013-11-02 21:07:42 -0700155 ddi_translations_edp = bdw_ddi_translations_edp;
Art Runyane58623c2013-11-02 21:07:41 -0700156 } else if (IS_HASWELL(dev)) {
157 ddi_translations_fdi = hsw_ddi_translations_fdi;
158 ddi_translations_dp = hsw_ddi_translations_dp;
Paulo Zanoni300644c2013-11-02 21:07:42 -0700159 ddi_translations_edp = hsw_ddi_translations_dp;
Art Runyane58623c2013-11-02 21:07:41 -0700160 } else {
161 WARN(1, "ddi translation table missing\n");
Paulo Zanoni300644c2013-11-02 21:07:42 -0700162 ddi_translations_edp = bdw_ddi_translations_dp;
Art Runyane58623c2013-11-02 21:07:41 -0700163 ddi_translations_fdi = bdw_ddi_translations_fdi;
164 ddi_translations_dp = bdw_ddi_translations_dp;
165 }
166
Paulo Zanoni300644c2013-11-02 21:07:42 -0700167 switch (port) {
168 case PORT_A:
169 ddi_translations = ddi_translations_edp;
170 break;
171 case PORT_B:
172 case PORT_C:
Paulo Zanoni300644c2013-11-02 21:07:42 -0700173 ddi_translations = ddi_translations_dp;
174 break;
Paulo Zanoni77d8d002013-11-02 21:07:45 -0700175 case PORT_D:
Ville Syrjälä5d8a7752013-11-01 18:22:39 +0200176 if (intel_dp_is_edp(dev, PORT_D))
Paulo Zanoni77d8d002013-11-02 21:07:45 -0700177 ddi_translations = ddi_translations_edp;
178 else
179 ddi_translations = ddi_translations_dp;
180 break;
Paulo Zanoni300644c2013-11-02 21:07:42 -0700181 case PORT_E:
182 ddi_translations = ddi_translations_fdi;
183 break;
184 default:
185 BUG();
186 }
Eugeni Dodonov45244b82012-05-09 15:37:20 -0300187
Paulo Zanonif72d19f2013-08-05 17:25:55 -0300188 for (i = 0, reg = DDI_BUF_TRANS(port);
189 i < ARRAY_SIZE(hsw_ddi_translations_fdi); i++) {
Eugeni Dodonov45244b82012-05-09 15:37:20 -0300190 I915_WRITE(reg, ddi_translations[i]);
191 reg += 4;
192 }
Paulo Zanoni6acab152013-09-12 17:06:24 -0300193 /* Entry 9 is for HDMI: */
194 for (i = 0; i < 2; i++) {
195 I915_WRITE(reg, hsw_ddi_translations_hdmi[hdmi_level * 2 + i]);
196 reg += 4;
197 }
Eugeni Dodonov45244b82012-05-09 15:37:20 -0300198}
199
200/* Program DDI buffers translations for DP. By default, program ports A-D in DP
201 * mode and port E for FDI.
202 */
203void intel_prepare_ddi(struct drm_device *dev)
204{
205 int port;
206
Paulo Zanoni0d536cb2012-11-23 16:46:41 -0200207 if (!HAS_DDI(dev))
208 return;
Eugeni Dodonov45244b82012-05-09 15:37:20 -0300209
Paulo Zanoniad8d2702013-08-05 17:25:56 -0300210 for (port = PORT_A; port <= PORT_E; port++)
211 intel_prepare_ddi_buffers(dev, port);
Eugeni Dodonov45244b82012-05-09 15:37:20 -0300212}
Eugeni Dodonovc82e4d22012-05-09 15:37:21 -0300213
214static const long hsw_ddi_buf_ctl_values[] = {
215 DDI_BUF_EMP_400MV_0DB_HSW,
216 DDI_BUF_EMP_400MV_3_5DB_HSW,
217 DDI_BUF_EMP_400MV_6DB_HSW,
218 DDI_BUF_EMP_400MV_9_5DB_HSW,
219 DDI_BUF_EMP_600MV_0DB_HSW,
220 DDI_BUF_EMP_600MV_3_5DB_HSW,
221 DDI_BUF_EMP_600MV_6DB_HSW,
222 DDI_BUF_EMP_800MV_0DB_HSW,
223 DDI_BUF_EMP_800MV_3_5DB_HSW
224};
225
Paulo Zanoni248138b2012-11-29 11:29:31 -0200226static void intel_wait_ddi_buf_idle(struct drm_i915_private *dev_priv,
227 enum port port)
228{
229 uint32_t reg = DDI_BUF_CTL(port);
230 int i;
231
232 for (i = 0; i < 8; i++) {
233 udelay(1);
234 if (I915_READ(reg) & DDI_BUF_IS_IDLE)
235 return;
236 }
237 DRM_ERROR("Timeout waiting for DDI BUF %c idle bit\n", port_name(port));
238}
Eugeni Dodonovc82e4d22012-05-09 15:37:21 -0300239
240/* Starting with Haswell, different DDI ports can work in FDI mode for
241 * connection to the PCH-located connectors. For this, it is necessary to train
242 * both the DDI port and PCH receiver for the desired DDI buffer settings.
243 *
244 * The recommended port to work in FDI mode is DDI E, which we use here. Also,
245 * please note that when FDI mode is active on DDI E, it shares 2 lines with
246 * DDI A (which is used for eDP)
247 */
248
249void hsw_fdi_link_train(struct drm_crtc *crtc)
250{
251 struct drm_device *dev = crtc->dev;
252 struct drm_i915_private *dev_priv = dev->dev_private;
253 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni04945642012-11-01 21:00:59 -0200254 u32 temp, i, rx_ctl_val;
Eugeni Dodonovc82e4d22012-05-09 15:37:21 -0300255
Paulo Zanoni04945642012-11-01 21:00:59 -0200256 /* Set the FDI_RX_MISC pwrdn lanes and the 2 workarounds listed at the
257 * mode set "sequence for CRT port" document:
258 * - TP1 to TP2 time with the default value
259 * - FDI delay to 90h
Damien Lespiau8693a822013-05-03 18:48:11 +0100260 *
261 * WaFDIAutoLinkSetTimingOverrride:hsw
Paulo Zanoni04945642012-11-01 21:00:59 -0200262 */
263 I915_WRITE(_FDI_RXA_MISC, FDI_RX_PWRDN_LANE1_VAL(2) |
264 FDI_RX_PWRDN_LANE0_VAL(2) |
265 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
266
267 /* Enable the PCH Receiver FDI PLL */
Damien Lespiau3e683202012-12-11 18:48:29 +0000268 rx_ctl_val = dev_priv->fdi_rx_config | FDI_RX_ENHANCE_FRAME_ENABLE |
Daniel Vetter33d29b12013-02-13 18:04:45 +0100269 FDI_RX_PLL_ENABLE |
Daniel Vetter627eb5a2013-04-29 19:33:42 +0200270 FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
Paulo Zanoni04945642012-11-01 21:00:59 -0200271 I915_WRITE(_FDI_RXA_CTL, rx_ctl_val);
272 POSTING_READ(_FDI_RXA_CTL);
273 udelay(220);
274
275 /* Switch from Rawclk to PCDclk */
276 rx_ctl_val |= FDI_PCDCLK;
277 I915_WRITE(_FDI_RXA_CTL, rx_ctl_val);
278
279 /* Configure Port Clock Select */
280 I915_WRITE(PORT_CLK_SEL(PORT_E), intel_crtc->ddi_pll_sel);
281
282 /* Start the training iterating through available voltages and emphasis,
283 * testing each value twice. */
284 for (i = 0; i < ARRAY_SIZE(hsw_ddi_buf_ctl_values) * 2; i++) {
Eugeni Dodonovc82e4d22012-05-09 15:37:21 -0300285 /* Configure DP_TP_CTL with auto-training */
286 I915_WRITE(DP_TP_CTL(PORT_E),
287 DP_TP_CTL_FDI_AUTOTRAIN |
288 DP_TP_CTL_ENHANCED_FRAME_ENABLE |
289 DP_TP_CTL_LINK_TRAIN_PAT1 |
290 DP_TP_CTL_ENABLE);
291
Damien Lespiau876a8cd2012-12-11 18:48:30 +0000292 /* Configure and enable DDI_BUF_CTL for DDI E with next voltage.
293 * DDI E does not support port reversal, the functionality is
294 * achieved on the PCH side in FDI_RX_CTL, so no need to set the
295 * port reversal bit */
Eugeni Dodonovc82e4d22012-05-09 15:37:21 -0300296 I915_WRITE(DDI_BUF_CTL(PORT_E),
Paulo Zanoni04945642012-11-01 21:00:59 -0200297 DDI_BUF_CTL_ENABLE |
Daniel Vetter33d29b12013-02-13 18:04:45 +0100298 ((intel_crtc->config.fdi_lanes - 1) << 1) |
Paulo Zanoni04945642012-11-01 21:00:59 -0200299 hsw_ddi_buf_ctl_values[i / 2]);
300 POSTING_READ(DDI_BUF_CTL(PORT_E));
Eugeni Dodonovc82e4d22012-05-09 15:37:21 -0300301
302 udelay(600);
303
Paulo Zanoni04945642012-11-01 21:00:59 -0200304 /* Program PCH FDI Receiver TU */
305 I915_WRITE(_FDI_RXA_TUSIZE1, TU_SIZE(64));
Eugeni Dodonov4acf5182012-07-04 20:15:16 -0300306
Paulo Zanoni04945642012-11-01 21:00:59 -0200307 /* Enable PCH FDI Receiver with auto-training */
308 rx_ctl_val |= FDI_RX_ENABLE | FDI_LINK_TRAIN_AUTO;
309 I915_WRITE(_FDI_RXA_CTL, rx_ctl_val);
310 POSTING_READ(_FDI_RXA_CTL);
311
312 /* Wait for FDI receiver lane calibration */
313 udelay(30);
314
315 /* Unset FDI_RX_MISC pwrdn lanes */
316 temp = I915_READ(_FDI_RXA_MISC);
317 temp &= ~(FDI_RX_PWRDN_LANE1_MASK | FDI_RX_PWRDN_LANE0_MASK);
318 I915_WRITE(_FDI_RXA_MISC, temp);
319 POSTING_READ(_FDI_RXA_MISC);
320
321 /* Wait for FDI auto training time */
322 udelay(5);
Eugeni Dodonovc82e4d22012-05-09 15:37:21 -0300323
324 temp = I915_READ(DP_TP_STATUS(PORT_E));
325 if (temp & DP_TP_STATUS_AUTOTRAIN_DONE) {
Paulo Zanoni04945642012-11-01 21:00:59 -0200326 DRM_DEBUG_KMS("FDI link training done on step %d\n", i);
Eugeni Dodonovc82e4d22012-05-09 15:37:21 -0300327
328 /* Enable normal pixel sending for FDI */
329 I915_WRITE(DP_TP_CTL(PORT_E),
Paulo Zanoni04945642012-11-01 21:00:59 -0200330 DP_TP_CTL_FDI_AUTOTRAIN |
331 DP_TP_CTL_LINK_TRAIN_NORMAL |
332 DP_TP_CTL_ENHANCED_FRAME_ENABLE |
333 DP_TP_CTL_ENABLE);
Eugeni Dodonovc82e4d22012-05-09 15:37:21 -0300334
Paulo Zanoni04945642012-11-01 21:00:59 -0200335 return;
Eugeni Dodonovc82e4d22012-05-09 15:37:21 -0300336 }
Paulo Zanoni04945642012-11-01 21:00:59 -0200337
Paulo Zanoni248138b2012-11-29 11:29:31 -0200338 temp = I915_READ(DDI_BUF_CTL(PORT_E));
339 temp &= ~DDI_BUF_CTL_ENABLE;
340 I915_WRITE(DDI_BUF_CTL(PORT_E), temp);
341 POSTING_READ(DDI_BUF_CTL(PORT_E));
342
Paulo Zanoni04945642012-11-01 21:00:59 -0200343 /* Disable DP_TP_CTL and FDI_RX_CTL and retry */
Paulo Zanoni248138b2012-11-29 11:29:31 -0200344 temp = I915_READ(DP_TP_CTL(PORT_E));
345 temp &= ~(DP_TP_CTL_ENABLE | DP_TP_CTL_LINK_TRAIN_MASK);
346 temp |= DP_TP_CTL_LINK_TRAIN_PAT1;
347 I915_WRITE(DP_TP_CTL(PORT_E), temp);
348 POSTING_READ(DP_TP_CTL(PORT_E));
349
350 intel_wait_ddi_buf_idle(dev_priv, PORT_E);
Paulo Zanoni04945642012-11-01 21:00:59 -0200351
352 rx_ctl_val &= ~FDI_RX_ENABLE;
353 I915_WRITE(_FDI_RXA_CTL, rx_ctl_val);
Paulo Zanoni248138b2012-11-29 11:29:31 -0200354 POSTING_READ(_FDI_RXA_CTL);
Paulo Zanoni04945642012-11-01 21:00:59 -0200355
356 /* Reset FDI_RX_MISC pwrdn lanes */
357 temp = I915_READ(_FDI_RXA_MISC);
358 temp &= ~(FDI_RX_PWRDN_LANE1_MASK | FDI_RX_PWRDN_LANE0_MASK);
359 temp |= FDI_RX_PWRDN_LANE1_VAL(2) | FDI_RX_PWRDN_LANE0_VAL(2);
360 I915_WRITE(_FDI_RXA_MISC, temp);
Paulo Zanoni248138b2012-11-29 11:29:31 -0200361 POSTING_READ(_FDI_RXA_MISC);
Eugeni Dodonovc82e4d22012-05-09 15:37:21 -0300362 }
363
Paulo Zanoni04945642012-11-01 21:00:59 -0200364 DRM_ERROR("FDI link training failed!\n");
Eugeni Dodonovc82e4d22012-05-09 15:37:21 -0300365}
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -0300366
Daniel Vetterc7d8be32013-07-21 21:37:07 +0200367static void intel_ddi_mode_set(struct intel_encoder *encoder)
Eugeni Dodonov72662e12012-05-09 15:37:31 -0300368{
Daniel Vetterc7d8be32013-07-21 21:37:07 +0200369 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
370 int port = intel_ddi_get_encoder_port(encoder);
371 int pipe = crtc->pipe;
372 int type = encoder->type;
373 struct drm_display_mode *adjusted_mode = &crtc->config.adjusted_mode;
Eugeni Dodonov72662e12012-05-09 15:37:31 -0300374
Damien Lespiaubf98a722013-04-19 14:27:31 +0100375 DRM_DEBUG_KMS("Preparing DDI mode on port %c, pipe %c\n",
Paulo Zanoni247d89f2012-10-15 15:51:33 -0300376 port_name(port), pipe_name(pipe));
Eugeni Dodonov72662e12012-05-09 15:37:31 -0300377
Daniel Vetterc7d8be32013-07-21 21:37:07 +0200378 crtc->eld_vld = false;
Paulo Zanoni247d89f2012-10-15 15:51:33 -0300379 if (type == INTEL_OUTPUT_DISPLAYPORT || type == INTEL_OUTPUT_EDP) {
Daniel Vetterc7d8be32013-07-21 21:37:07 +0200380 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Damien Lespiau876a8cd2012-12-11 18:48:30 +0000381 struct intel_digital_port *intel_dig_port =
Daniel Vetterc7d8be32013-07-21 21:37:07 +0200382 enc_to_dig_port(&encoder->base);
Wang Xingchao4f078542012-08-09 16:52:16 +0800383
Stéphane Marchesinbcf53de2013-07-12 13:54:41 -0700384 intel_dp->DP = intel_dig_port->saved_port_bits |
Damien Lespiau876a8cd2012-12-11 18:48:30 +0000385 DDI_BUF_CTL_ENABLE | DDI_BUF_EMP_400MV_0DB_HSW;
Daniel Vetter17aa6be2013-04-30 14:01:40 +0200386 intel_dp->DP |= DDI_PORT_WIDTH(intel_dp->lane_count);
Paulo Zanoni247d89f2012-10-15 15:51:33 -0300387
Takashi Iwai8fed6192012-11-19 18:06:51 +0100388 if (intel_dp->has_audio) {
389 DRM_DEBUG_DRIVER("DP audio on pipe %c on DDI\n",
Daniel Vetterc7d8be32013-07-21 21:37:07 +0200390 pipe_name(crtc->pipe));
Takashi Iwai8fed6192012-11-19 18:06:51 +0100391
392 /* write eld */
393 DRM_DEBUG_DRIVER("DP audio: write eld information\n");
Daniel Vetterc7d8be32013-07-21 21:37:07 +0200394 intel_write_eld(&encoder->base, adjusted_mode);
Takashi Iwai8fed6192012-11-19 18:06:51 +0100395 }
Paulo Zanoni247d89f2012-10-15 15:51:33 -0300396 } else if (type == INTEL_OUTPUT_HDMI) {
Daniel Vetterc7d8be32013-07-21 21:37:07 +0200397 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
Paulo Zanoni247d89f2012-10-15 15:51:33 -0300398
399 if (intel_hdmi->has_audio) {
400 /* Proper support for digital audio needs a new logic
401 * and a new set of registers, so we leave it for future
402 * patch bombing.
403 */
404 DRM_DEBUG_DRIVER("HDMI audio on pipe %c on DDI\n",
Daniel Vetterc7d8be32013-07-21 21:37:07 +0200405 pipe_name(crtc->pipe));
Paulo Zanoni247d89f2012-10-15 15:51:33 -0300406
407 /* write eld */
408 DRM_DEBUG_DRIVER("HDMI audio: write eld information\n");
Daniel Vetterc7d8be32013-07-21 21:37:07 +0200409 intel_write_eld(&encoder->base, adjusted_mode);
Paulo Zanoni247d89f2012-10-15 15:51:33 -0300410 }
411
Daniel Vetter6897b4b2014-04-24 23:54:47 +0200412 intel_hdmi->set_infoframes(&encoder->base,
413 crtc->config.has_hdmi_sink,
414 adjusted_mode);
Eugeni Dodonov72662e12012-05-09 15:37:31 -0300415 }
Paulo Zanoni8d9ddbc2012-10-05 12:05:53 -0300416}
417
418static struct intel_encoder *
419intel_ddi_get_crtc_encoder(struct drm_crtc *crtc)
420{
421 struct drm_device *dev = crtc->dev;
422 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
423 struct intel_encoder *intel_encoder, *ret = NULL;
424 int num_encoders = 0;
425
426 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
427 ret = intel_encoder;
428 num_encoders++;
429 }
430
431 if (num_encoders != 1)
Ville Syrjälä84f44ce2013-04-17 17:48:49 +0300432 WARN(1, "%d encoders on crtc for pipe %c\n", num_encoders,
433 pipe_name(intel_crtc->pipe));
Paulo Zanoni8d9ddbc2012-10-05 12:05:53 -0300434
435 BUG_ON(ret == NULL);
436 return ret;
437}
438
Paulo Zanoni6441ab52012-10-05 12:05:58 -0300439void intel_ddi_put_crtc_pll(struct drm_crtc *crtc)
440{
441 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
442 struct intel_ddi_plls *plls = &dev_priv->ddi_plls;
443 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
444 uint32_t val;
445
446 switch (intel_crtc->ddi_pll_sel) {
447 case PORT_CLK_SEL_SPLL:
448 plls->spll_refcount--;
449 if (plls->spll_refcount == 0) {
450 DRM_DEBUG_KMS("Disabling SPLL\n");
451 val = I915_READ(SPLL_CTL);
452 WARN_ON(!(val & SPLL_PLL_ENABLE));
453 I915_WRITE(SPLL_CTL, val & ~SPLL_PLL_ENABLE);
454 POSTING_READ(SPLL_CTL);
455 }
456 break;
457 case PORT_CLK_SEL_WRPLL1:
458 plls->wrpll1_refcount--;
459 if (plls->wrpll1_refcount == 0) {
460 DRM_DEBUG_KMS("Disabling WRPLL 1\n");
461 val = I915_READ(WRPLL_CTL1);
462 WARN_ON(!(val & WRPLL_PLL_ENABLE));
463 I915_WRITE(WRPLL_CTL1, val & ~WRPLL_PLL_ENABLE);
464 POSTING_READ(WRPLL_CTL1);
465 }
466 break;
467 case PORT_CLK_SEL_WRPLL2:
468 plls->wrpll2_refcount--;
469 if (plls->wrpll2_refcount == 0) {
470 DRM_DEBUG_KMS("Disabling WRPLL 2\n");
471 val = I915_READ(WRPLL_CTL2);
472 WARN_ON(!(val & WRPLL_PLL_ENABLE));
473 I915_WRITE(WRPLL_CTL2, val & ~WRPLL_PLL_ENABLE);
474 POSTING_READ(WRPLL_CTL2);
475 }
476 break;
477 }
478
479 WARN(plls->spll_refcount < 0, "Invalid SPLL refcount\n");
480 WARN(plls->wrpll1_refcount < 0, "Invalid WRPLL1 refcount\n");
481 WARN(plls->wrpll2_refcount < 0, "Invalid WRPLL2 refcount\n");
482
483 intel_crtc->ddi_pll_sel = PORT_CLK_SEL_NONE;
484}
485
Damien Lespiau1c0b85c2013-05-10 14:01:51 +0100486#define LC_FREQ 2700
487#define LC_FREQ_2K (LC_FREQ * 2000)
488
489#define P_MIN 2
490#define P_MAX 64
491#define P_INC 2
492
493/* Constraints for PLL good behavior */
494#define REF_MIN 48
495#define REF_MAX 400
496#define VCO_MIN 2400
497#define VCO_MAX 4800
498
499#define ABS_DIFF(a, b) ((a > b) ? (a - b) : (b - a))
500
501struct wrpll_rnp {
502 unsigned p, n2, r2;
503};
504
505static unsigned wrpll_get_budget_for_freq(int clock)
Paulo Zanoni6441ab52012-10-05 12:05:58 -0300506{
Damien Lespiau1c0b85c2013-05-10 14:01:51 +0100507 unsigned budget;
Paulo Zanoni6441ab52012-10-05 12:05:58 -0300508
Damien Lespiau1c0b85c2013-05-10 14:01:51 +0100509 switch (clock) {
510 case 25175000:
511 case 25200000:
512 case 27000000:
513 case 27027000:
514 case 37762500:
515 case 37800000:
516 case 40500000:
517 case 40541000:
518 case 54000000:
519 case 54054000:
520 case 59341000:
521 case 59400000:
522 case 72000000:
523 case 74176000:
524 case 74250000:
525 case 81000000:
526 case 81081000:
527 case 89012000:
528 case 89100000:
529 case 108000000:
530 case 108108000:
531 case 111264000:
532 case 111375000:
533 case 148352000:
534 case 148500000:
535 case 162000000:
536 case 162162000:
537 case 222525000:
538 case 222750000:
539 case 296703000:
540 case 297000000:
541 budget = 0;
542 break;
543 case 233500000:
544 case 245250000:
545 case 247750000:
546 case 253250000:
547 case 298000000:
548 budget = 1500;
549 break;
550 case 169128000:
551 case 169500000:
552 case 179500000:
553 case 202000000:
554 budget = 2000;
555 break;
556 case 256250000:
557 case 262500000:
558 case 270000000:
559 case 272500000:
560 case 273750000:
561 case 280750000:
562 case 281250000:
563 case 286000000:
564 case 291750000:
565 budget = 4000;
566 break;
567 case 267250000:
568 case 268500000:
569 budget = 5000;
570 break;
571 default:
572 budget = 1000;
573 break;
574 }
Paulo Zanoni6441ab52012-10-05 12:05:58 -0300575
Damien Lespiau1c0b85c2013-05-10 14:01:51 +0100576 return budget;
577}
Paulo Zanoni6441ab52012-10-05 12:05:58 -0300578
Damien Lespiau1c0b85c2013-05-10 14:01:51 +0100579static void wrpll_update_rnp(uint64_t freq2k, unsigned budget,
580 unsigned r2, unsigned n2, unsigned p,
581 struct wrpll_rnp *best)
582{
583 uint64_t a, b, c, d, diff, diff_best;
Paulo Zanoni6441ab52012-10-05 12:05:58 -0300584
Damien Lespiau1c0b85c2013-05-10 14:01:51 +0100585 /* No best (r,n,p) yet */
586 if (best->p == 0) {
587 best->p = p;
588 best->n2 = n2;
589 best->r2 = r2;
590 return;
591 }
Paulo Zanoni6441ab52012-10-05 12:05:58 -0300592
Damien Lespiau1c0b85c2013-05-10 14:01:51 +0100593 /*
594 * Output clock is (LC_FREQ_2K / 2000) * N / (P * R), which compares to
595 * freq2k.
596 *
597 * delta = 1e6 *
598 * abs(freq2k - (LC_FREQ_2K * n2/(p * r2))) /
599 * freq2k;
600 *
601 * and we would like delta <= budget.
602 *
603 * If the discrepancy is above the PPM-based budget, always prefer to
604 * improve upon the previous solution. However, if you're within the
605 * budget, try to maximize Ref * VCO, that is N / (P * R^2).
606 */
607 a = freq2k * budget * p * r2;
608 b = freq2k * budget * best->p * best->r2;
609 diff = ABS_DIFF((freq2k * p * r2), (LC_FREQ_2K * n2));
610 diff_best = ABS_DIFF((freq2k * best->p * best->r2),
611 (LC_FREQ_2K * best->n2));
612 c = 1000000 * diff;
613 d = 1000000 * diff_best;
614
615 if (a < c && b < d) {
616 /* If both are above the budget, pick the closer */
617 if (best->p * best->r2 * diff < p * r2 * diff_best) {
618 best->p = p;
619 best->n2 = n2;
620 best->r2 = r2;
621 }
622 } else if (a >= c && b < d) {
623 /* If A is below the threshold but B is above it? Update. */
624 best->p = p;
625 best->n2 = n2;
626 best->r2 = r2;
627 } else if (a >= c && b >= d) {
628 /* Both are below the limit, so pick the higher n2/(r2*r2) */
629 if (n2 * best->r2 * best->r2 > best->n2 * r2 * r2) {
630 best->p = p;
631 best->n2 = n2;
632 best->r2 = r2;
633 }
634 }
635 /* Otherwise a < c && b >= d, do nothing */
636}
637
Jesse Barnes11578552014-01-21 12:42:10 -0800638static int intel_ddi_calc_wrpll_link(struct drm_i915_private *dev_priv,
639 int reg)
640{
641 int refclk = LC_FREQ;
642 int n, p, r;
643 u32 wrpll;
644
645 wrpll = I915_READ(reg);
646 switch (wrpll & SPLL_PLL_REF_MASK) {
647 case SPLL_PLL_SSC:
648 case SPLL_PLL_NON_SSC:
649 /*
650 * We could calculate spread here, but our checking
651 * code only cares about 5% accuracy, and spread is a max of
652 * 0.5% downspread.
653 */
654 refclk = 135;
655 break;
656 case SPLL_PLL_LCPLL:
657 refclk = LC_FREQ;
658 break;
659 default:
660 WARN(1, "bad wrpll refclk\n");
661 return 0;
662 }
663
664 r = wrpll & WRPLL_DIVIDER_REF_MASK;
665 p = (wrpll & WRPLL_DIVIDER_POST_MASK) >> WRPLL_DIVIDER_POST_SHIFT;
666 n = (wrpll & WRPLL_DIVIDER_FB_MASK) >> WRPLL_DIVIDER_FB_SHIFT;
667
Jesse Barnes20f0ec12014-01-22 12:58:04 -0800668 /* Convert to KHz, p & r have a fixed point portion */
669 return (refclk * n * 100) / (p * r);
Jesse Barnes11578552014-01-21 12:42:10 -0800670}
671
672static void intel_ddi_clock_get(struct intel_encoder *encoder,
673 struct intel_crtc_config *pipe_config)
674{
675 struct drm_i915_private *dev_priv = encoder->base.dev->dev_private;
676 enum port port = intel_ddi_get_encoder_port(encoder);
677 int link_clock = 0;
678 u32 val, pll;
679
680 val = I915_READ(PORT_CLK_SEL(port));
681 switch (val & PORT_CLK_SEL_MASK) {
682 case PORT_CLK_SEL_LCPLL_810:
683 link_clock = 81000;
684 break;
685 case PORT_CLK_SEL_LCPLL_1350:
686 link_clock = 135000;
687 break;
688 case PORT_CLK_SEL_LCPLL_2700:
689 link_clock = 270000;
690 break;
691 case PORT_CLK_SEL_WRPLL1:
692 link_clock = intel_ddi_calc_wrpll_link(dev_priv, WRPLL_CTL1);
693 break;
694 case PORT_CLK_SEL_WRPLL2:
695 link_clock = intel_ddi_calc_wrpll_link(dev_priv, WRPLL_CTL2);
696 break;
697 case PORT_CLK_SEL_SPLL:
698 pll = I915_READ(SPLL_CTL) & SPLL_PLL_FREQ_MASK;
699 if (pll == SPLL_PLL_FREQ_810MHz)
700 link_clock = 81000;
701 else if (pll == SPLL_PLL_FREQ_1350MHz)
702 link_clock = 135000;
703 else if (pll == SPLL_PLL_FREQ_2700MHz)
704 link_clock = 270000;
705 else {
706 WARN(1, "bad spll freq\n");
707 return;
708 }
709 break;
710 default:
711 WARN(1, "bad port clock sel\n");
712 return;
713 }
714
715 pipe_config->port_clock = link_clock * 2;
716
717 if (pipe_config->has_pch_encoder)
718 pipe_config->adjusted_mode.crtc_clock =
719 intel_dotclock_calculate(pipe_config->port_clock,
720 &pipe_config->fdi_m_n);
721 else if (pipe_config->has_dp_encoder)
722 pipe_config->adjusted_mode.crtc_clock =
723 intel_dotclock_calculate(pipe_config->port_clock,
724 &pipe_config->dp_m_n);
725 else
726 pipe_config->adjusted_mode.crtc_clock = pipe_config->port_clock;
727}
728
Damien Lespiau1c0b85c2013-05-10 14:01:51 +0100729static void
730intel_ddi_calculate_wrpll(int clock /* in Hz */,
731 unsigned *r2_out, unsigned *n2_out, unsigned *p_out)
732{
733 uint64_t freq2k;
734 unsigned p, n2, r2;
735 struct wrpll_rnp best = { 0, 0, 0 };
736 unsigned budget;
737
738 freq2k = clock / 100;
739
740 budget = wrpll_get_budget_for_freq(clock);
741
742 /* Special case handling for 540 pixel clock: bypass WR PLL entirely
743 * and directly pass the LC PLL to it. */
744 if (freq2k == 5400000) {
745 *n2_out = 2;
746 *p_out = 1;
747 *r2_out = 2;
748 return;
749 }
750
751 /*
752 * Ref = LC_FREQ / R, where Ref is the actual reference input seen by
753 * the WR PLL.
754 *
755 * We want R so that REF_MIN <= Ref <= REF_MAX.
756 * Injecting R2 = 2 * R gives:
757 * REF_MAX * r2 > LC_FREQ * 2 and
758 * REF_MIN * r2 < LC_FREQ * 2
759 *
760 * Which means the desired boundaries for r2 are:
761 * LC_FREQ * 2 / REF_MAX < r2 < LC_FREQ * 2 / REF_MIN
762 *
763 */
764 for (r2 = LC_FREQ * 2 / REF_MAX + 1;
765 r2 <= LC_FREQ * 2 / REF_MIN;
766 r2++) {
767
768 /*
769 * VCO = N * Ref, that is: VCO = N * LC_FREQ / R
770 *
771 * Once again we want VCO_MIN <= VCO <= VCO_MAX.
772 * Injecting R2 = 2 * R and N2 = 2 * N, we get:
773 * VCO_MAX * r2 > n2 * LC_FREQ and
774 * VCO_MIN * r2 < n2 * LC_FREQ)
775 *
776 * Which means the desired boundaries for n2 are:
777 * VCO_MIN * r2 / LC_FREQ < n2 < VCO_MAX * r2 / LC_FREQ
778 */
779 for (n2 = VCO_MIN * r2 / LC_FREQ + 1;
780 n2 <= VCO_MAX * r2 / LC_FREQ;
781 n2++) {
782
783 for (p = P_MIN; p <= P_MAX; p += P_INC)
784 wrpll_update_rnp(freq2k, budget,
785 r2, n2, p, &best);
786 }
787 }
788
789 *n2_out = best.n2;
790 *p_out = best.p;
791 *r2_out = best.r2;
Paulo Zanoni6441ab52012-10-05 12:05:58 -0300792}
793
Paulo Zanoni566b7342013-11-25 15:27:08 -0200794/*
795 * Tries to find a PLL for the CRTC. If it finds, it increases the refcount and
796 * stores it in intel_crtc->ddi_pll_sel, so other mode sets won't be able to
797 * steal the selected PLL. You need to call intel_ddi_pll_enable to actually
798 * enable the PLL.
799 */
800bool intel_ddi_pll_select(struct intel_crtc *intel_crtc)
Paulo Zanoni6441ab52012-10-05 12:05:58 -0300801{
Paulo Zanoni566b7342013-11-25 15:27:08 -0200802 struct drm_crtc *crtc = &intel_crtc->base;
Paulo Zanoni6441ab52012-10-05 12:05:58 -0300803 struct intel_encoder *intel_encoder = intel_ddi_get_crtc_encoder(crtc);
Paulo Zanoni068759b2012-10-15 15:51:31 -0300804 struct drm_encoder *encoder = &intel_encoder->base;
Paulo Zanoni6441ab52012-10-05 12:05:58 -0300805 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
806 struct intel_ddi_plls *plls = &dev_priv->ddi_plls;
807 int type = intel_encoder->type;
808 enum pipe pipe = intel_crtc->pipe;
Daniel Vetterff9a6752013-06-01 17:16:21 +0200809 int clock = intel_crtc->config.port_clock;
Paulo Zanoni6441ab52012-10-05 12:05:58 -0300810
Paulo Zanoni6441ab52012-10-05 12:05:58 -0300811 intel_ddi_put_crtc_pll(crtc);
812
Paulo Zanoni068759b2012-10-15 15:51:31 -0300813 if (type == INTEL_OUTPUT_DISPLAYPORT || type == INTEL_OUTPUT_EDP) {
814 struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
815
816 switch (intel_dp->link_bw) {
817 case DP_LINK_BW_1_62:
818 intel_crtc->ddi_pll_sel = PORT_CLK_SEL_LCPLL_810;
819 break;
820 case DP_LINK_BW_2_7:
821 intel_crtc->ddi_pll_sel = PORT_CLK_SEL_LCPLL_1350;
822 break;
823 case DP_LINK_BW_5_4:
824 intel_crtc->ddi_pll_sel = PORT_CLK_SEL_LCPLL_2700;
825 break;
826 default:
827 DRM_ERROR("Link bandwidth %d unsupported\n",
828 intel_dp->link_bw);
829 return false;
830 }
831
Paulo Zanoni068759b2012-10-15 15:51:31 -0300832 } else if (type == INTEL_OUTPUT_HDMI) {
Paulo Zanoni566b7342013-11-25 15:27:08 -0200833 uint32_t reg, val;
Damien Lespiau1c0b85c2013-05-10 14:01:51 +0100834 unsigned p, n2, r2;
Paulo Zanoni6441ab52012-10-05 12:05:58 -0300835
Damien Lespiau1c0b85c2013-05-10 14:01:51 +0100836 intel_ddi_calculate_wrpll(clock * 1000, &r2, &n2, &p);
Paulo Zanoni6441ab52012-10-05 12:05:58 -0300837
838 val = WRPLL_PLL_ENABLE | WRPLL_PLL_SELECT_LCPLL_2700 |
839 WRPLL_DIVIDER_REFERENCE(r2) | WRPLL_DIVIDER_FEEDBACK(n2) |
840 WRPLL_DIVIDER_POST(p);
841
Paulo Zanoni06940012013-10-30 18:27:43 -0200842 if (val == I915_READ(WRPLL_CTL1)) {
843 DRM_DEBUG_KMS("Reusing WRPLL 1 on pipe %c\n",
844 pipe_name(pipe));
845 reg = WRPLL_CTL1;
846 } else if (val == I915_READ(WRPLL_CTL2)) {
847 DRM_DEBUG_KMS("Reusing WRPLL 2 on pipe %c\n",
848 pipe_name(pipe));
849 reg = WRPLL_CTL2;
850 } else if (plls->wrpll1_refcount == 0) {
851 DRM_DEBUG_KMS("Using WRPLL 1 on pipe %c\n",
852 pipe_name(pipe));
853 reg = WRPLL_CTL1;
854 } else if (plls->wrpll2_refcount == 0) {
855 DRM_DEBUG_KMS("Using WRPLL 2 on pipe %c\n",
856 pipe_name(pipe));
857 reg = WRPLL_CTL2;
858 } else {
859 DRM_ERROR("No WRPLLs available!\n");
860 return false;
861 }
862
Paulo Zanoni566b7342013-11-25 15:27:08 -0200863 DRM_DEBUG_KMS("WRPLL: %dKHz refresh rate with p=%d, n2=%d r2=%d\n",
864 clock, p, n2, r2);
865
Paulo Zanoni06940012013-10-30 18:27:43 -0200866 if (reg == WRPLL_CTL1) {
867 plls->wrpll1_refcount++;
868 intel_crtc->ddi_pll_sel = PORT_CLK_SEL_WRPLL1;
869 } else {
870 plls->wrpll2_refcount++;
871 intel_crtc->ddi_pll_sel = PORT_CLK_SEL_WRPLL2;
872 }
873
Paulo Zanoni6441ab52012-10-05 12:05:58 -0300874 } else if (type == INTEL_OUTPUT_ANALOG) {
875 if (plls->spll_refcount == 0) {
876 DRM_DEBUG_KMS("Using SPLL on pipe %c\n",
877 pipe_name(pipe));
878 plls->spll_refcount++;
Paulo Zanoni6441ab52012-10-05 12:05:58 -0300879 intel_crtc->ddi_pll_sel = PORT_CLK_SEL_SPLL;
Damien Lespiau00037c22013-03-07 15:30:25 +0000880 } else {
881 DRM_ERROR("SPLL already in use\n");
882 return false;
Paulo Zanoni6441ab52012-10-05 12:05:58 -0300883 }
884
Paulo Zanoni6441ab52012-10-05 12:05:58 -0300885 } else {
886 WARN(1, "Invalid DDI encoder type %d\n", type);
887 return false;
888 }
889
Paulo Zanoni6441ab52012-10-05 12:05:58 -0300890 return true;
891}
892
Paulo Zanoni566b7342013-11-25 15:27:08 -0200893/*
894 * To be called after intel_ddi_pll_select(). That one selects the PLL to be
895 * used, this one actually enables the PLL.
896 */
897void intel_ddi_pll_enable(struct intel_crtc *crtc)
898{
899 struct drm_device *dev = crtc->base.dev;
900 struct drm_i915_private *dev_priv = dev->dev_private;
901 struct intel_ddi_plls *plls = &dev_priv->ddi_plls;
902 int clock = crtc->config.port_clock;
903 uint32_t reg, cur_val, new_val;
904 int refcount;
905 const char *pll_name;
906 uint32_t enable_bit = (1 << 31);
907 unsigned int p, n2, r2;
908
909 BUILD_BUG_ON(enable_bit != SPLL_PLL_ENABLE);
910 BUILD_BUG_ON(enable_bit != WRPLL_PLL_ENABLE);
911
912 switch (crtc->ddi_pll_sel) {
913 case PORT_CLK_SEL_LCPLL_2700:
914 case PORT_CLK_SEL_LCPLL_1350:
915 case PORT_CLK_SEL_LCPLL_810:
916 /*
917 * LCPLL should always be enabled at this point of the mode set
918 * sequence, so nothing to do.
919 */
920 return;
921
922 case PORT_CLK_SEL_SPLL:
923 pll_name = "SPLL";
924 reg = SPLL_CTL;
925 refcount = plls->spll_refcount;
926 new_val = SPLL_PLL_ENABLE | SPLL_PLL_FREQ_1350MHz |
927 SPLL_PLL_SSC;
928 break;
929
930 case PORT_CLK_SEL_WRPLL1:
931 case PORT_CLK_SEL_WRPLL2:
932 if (crtc->ddi_pll_sel == PORT_CLK_SEL_WRPLL1) {
933 pll_name = "WRPLL1";
934 reg = WRPLL_CTL1;
935 refcount = plls->wrpll1_refcount;
936 } else {
937 pll_name = "WRPLL2";
938 reg = WRPLL_CTL2;
939 refcount = plls->wrpll2_refcount;
940 }
941
942 intel_ddi_calculate_wrpll(clock * 1000, &r2, &n2, &p);
943
944 new_val = WRPLL_PLL_ENABLE | WRPLL_PLL_SELECT_LCPLL_2700 |
945 WRPLL_DIVIDER_REFERENCE(r2) |
946 WRPLL_DIVIDER_FEEDBACK(n2) | WRPLL_DIVIDER_POST(p);
947
948 break;
949
950 case PORT_CLK_SEL_NONE:
951 WARN(1, "Bad selected pll: PORT_CLK_SEL_NONE\n");
952 return;
953 default:
954 WARN(1, "Bad selected pll: 0x%08x\n", crtc->ddi_pll_sel);
955 return;
956 }
957
958 cur_val = I915_READ(reg);
959
960 WARN(refcount < 1, "Bad %s refcount: %d\n", pll_name, refcount);
961 if (refcount == 1) {
962 WARN(cur_val & enable_bit, "%s already enabled\n", pll_name);
963 I915_WRITE(reg, new_val);
964 POSTING_READ(reg);
965 udelay(20);
966 } else {
967 WARN((cur_val & enable_bit) == 0, "%s disabled\n", pll_name);
968 }
969}
970
Paulo Zanonidae84792012-10-15 15:51:30 -0300971void intel_ddi_set_pipe_settings(struct drm_crtc *crtc)
972{
973 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
974 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
975 struct intel_encoder *intel_encoder = intel_ddi_get_crtc_encoder(crtc);
Daniel Vetter3b117c82013-04-17 20:15:07 +0200976 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Paulo Zanonidae84792012-10-15 15:51:30 -0300977 int type = intel_encoder->type;
978 uint32_t temp;
979
980 if (type == INTEL_OUTPUT_DISPLAYPORT || type == INTEL_OUTPUT_EDP) {
981
Paulo Zanonic9809792012-10-23 18:30:00 -0200982 temp = TRANS_MSA_SYNC_CLK;
Daniel Vetter965e0c42013-03-27 00:44:57 +0100983 switch (intel_crtc->config.pipe_bpp) {
Paulo Zanonidae84792012-10-15 15:51:30 -0300984 case 18:
Paulo Zanonic9809792012-10-23 18:30:00 -0200985 temp |= TRANS_MSA_6_BPC;
Paulo Zanonidae84792012-10-15 15:51:30 -0300986 break;
987 case 24:
Paulo Zanonic9809792012-10-23 18:30:00 -0200988 temp |= TRANS_MSA_8_BPC;
Paulo Zanonidae84792012-10-15 15:51:30 -0300989 break;
990 case 30:
Paulo Zanonic9809792012-10-23 18:30:00 -0200991 temp |= TRANS_MSA_10_BPC;
Paulo Zanonidae84792012-10-15 15:51:30 -0300992 break;
993 case 36:
Paulo Zanonic9809792012-10-23 18:30:00 -0200994 temp |= TRANS_MSA_12_BPC;
Paulo Zanonidae84792012-10-15 15:51:30 -0300995 break;
996 default:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +0100997 BUG();
Paulo Zanonidae84792012-10-15 15:51:30 -0300998 }
Paulo Zanonic9809792012-10-23 18:30:00 -0200999 I915_WRITE(TRANS_MSA_MISC(cpu_transcoder), temp);
Paulo Zanonidae84792012-10-15 15:51:30 -03001000 }
1001}
1002
Damien Lespiau8228c252013-03-07 15:30:27 +00001003void intel_ddi_enable_transcoder_func(struct drm_crtc *crtc)
Paulo Zanoni8d9ddbc2012-10-05 12:05:53 -03001004{
1005 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1006 struct intel_encoder *intel_encoder = intel_ddi_get_crtc_encoder(crtc);
Paulo Zanoni7739c332012-10-15 15:51:29 -03001007 struct drm_encoder *encoder = &intel_encoder->base;
Paulo Zanonic7670b12013-11-02 21:07:37 -07001008 struct drm_device *dev = crtc->dev;
1009 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni8d9ddbc2012-10-05 12:05:53 -03001010 enum pipe pipe = intel_crtc->pipe;
Daniel Vetter3b117c82013-04-17 20:15:07 +02001011 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Paulo Zanoni174edf12012-10-26 19:05:50 -02001012 enum port port = intel_ddi_get_encoder_port(intel_encoder);
Paulo Zanoni7739c332012-10-15 15:51:29 -03001013 int type = intel_encoder->type;
Paulo Zanoni8d9ddbc2012-10-05 12:05:53 -03001014 uint32_t temp;
1015
Paulo Zanoniad80a812012-10-24 16:06:19 -02001016 /* Enable TRANS_DDI_FUNC_CTL for the pipe to work in HDMI mode */
1017 temp = TRANS_DDI_FUNC_ENABLE;
Paulo Zanoni174edf12012-10-26 19:05:50 -02001018 temp |= TRANS_DDI_SELECT_PORT(port);
Paulo Zanonidfcef252012-08-08 14:15:29 -03001019
Daniel Vetter965e0c42013-03-27 00:44:57 +01001020 switch (intel_crtc->config.pipe_bpp) {
Paulo Zanonidfcef252012-08-08 14:15:29 -03001021 case 18:
Paulo Zanoniad80a812012-10-24 16:06:19 -02001022 temp |= TRANS_DDI_BPC_6;
Paulo Zanonidfcef252012-08-08 14:15:29 -03001023 break;
1024 case 24:
Paulo Zanoniad80a812012-10-24 16:06:19 -02001025 temp |= TRANS_DDI_BPC_8;
Paulo Zanonidfcef252012-08-08 14:15:29 -03001026 break;
1027 case 30:
Paulo Zanoniad80a812012-10-24 16:06:19 -02001028 temp |= TRANS_DDI_BPC_10;
Paulo Zanonidfcef252012-08-08 14:15:29 -03001029 break;
1030 case 36:
Paulo Zanoniad80a812012-10-24 16:06:19 -02001031 temp |= TRANS_DDI_BPC_12;
Paulo Zanonidfcef252012-08-08 14:15:29 -03001032 break;
1033 default:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01001034 BUG();
Paulo Zanonidfcef252012-08-08 14:15:29 -03001035 }
Eugeni Dodonov72662e12012-05-09 15:37:31 -03001036
Ville Syrjäläa6662832013-09-10 17:03:41 +03001037 if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_PVSYNC)
Paulo Zanoniad80a812012-10-24 16:06:19 -02001038 temp |= TRANS_DDI_PVSYNC;
Ville Syrjäläa6662832013-09-10 17:03:41 +03001039 if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_PHSYNC)
Paulo Zanoniad80a812012-10-24 16:06:19 -02001040 temp |= TRANS_DDI_PHSYNC;
Paulo Zanonif63eb7c42012-08-08 14:15:28 -03001041
Paulo Zanonie6f0bfc2012-10-23 18:30:04 -02001042 if (cpu_transcoder == TRANSCODER_EDP) {
1043 switch (pipe) {
1044 case PIPE_A:
Paulo Zanonic7670b12013-11-02 21:07:37 -07001045 /* On Haswell, can only use the always-on power well for
1046 * eDP when not using the panel fitter, and when not
1047 * using motion blur mitigation (which we don't
1048 * support). */
1049 if (IS_HASWELL(dev) && intel_crtc->config.pch_pfit.enabled)
Daniel Vetterd6dd9eb2013-01-29 16:35:20 -02001050 temp |= TRANS_DDI_EDP_INPUT_A_ONOFF;
1051 else
1052 temp |= TRANS_DDI_EDP_INPUT_A_ON;
Paulo Zanonie6f0bfc2012-10-23 18:30:04 -02001053 break;
1054 case PIPE_B:
1055 temp |= TRANS_DDI_EDP_INPUT_B_ONOFF;
1056 break;
1057 case PIPE_C:
1058 temp |= TRANS_DDI_EDP_INPUT_C_ONOFF;
1059 break;
1060 default:
1061 BUG();
1062 break;
1063 }
1064 }
1065
Paulo Zanoni7739c332012-10-15 15:51:29 -03001066 if (type == INTEL_OUTPUT_HDMI) {
Daniel Vetter6897b4b2014-04-24 23:54:47 +02001067 if (intel_crtc->config.has_hdmi_sink)
Paulo Zanoniad80a812012-10-24 16:06:19 -02001068 temp |= TRANS_DDI_MODE_SELECT_HDMI;
Paulo Zanoni8d9ddbc2012-10-05 12:05:53 -03001069 else
Paulo Zanoniad80a812012-10-24 16:06:19 -02001070 temp |= TRANS_DDI_MODE_SELECT_DVI;
Paulo Zanoni8d9ddbc2012-10-05 12:05:53 -03001071
Paulo Zanoni7739c332012-10-15 15:51:29 -03001072 } else if (type == INTEL_OUTPUT_ANALOG) {
Paulo Zanoniad80a812012-10-24 16:06:19 -02001073 temp |= TRANS_DDI_MODE_SELECT_FDI;
Daniel Vetter33d29b12013-02-13 18:04:45 +01001074 temp |= (intel_crtc->config.fdi_lanes - 1) << 1;
Paulo Zanoni7739c332012-10-15 15:51:29 -03001075
1076 } else if (type == INTEL_OUTPUT_DISPLAYPORT ||
1077 type == INTEL_OUTPUT_EDP) {
1078 struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
1079
Paulo Zanoniad80a812012-10-24 16:06:19 -02001080 temp |= TRANS_DDI_MODE_SELECT_DP_SST;
Paulo Zanoni7739c332012-10-15 15:51:29 -03001081
Daniel Vetter17aa6be2013-04-30 14:01:40 +02001082 temp |= DDI_PORT_WIDTH(intel_dp->lane_count);
Paulo Zanoni8d9ddbc2012-10-05 12:05:53 -03001083 } else {
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03001084 WARN(1, "Invalid encoder type %d for pipe %c\n",
1085 intel_encoder->type, pipe_name(pipe));
Paulo Zanoni8d9ddbc2012-10-05 12:05:53 -03001086 }
1087
Paulo Zanoniad80a812012-10-24 16:06:19 -02001088 I915_WRITE(TRANS_DDI_FUNC_CTL(cpu_transcoder), temp);
Paulo Zanoni8d9ddbc2012-10-05 12:05:53 -03001089}
1090
Paulo Zanoniad80a812012-10-24 16:06:19 -02001091void intel_ddi_disable_transcoder_func(struct drm_i915_private *dev_priv,
1092 enum transcoder cpu_transcoder)
Paulo Zanoni8d9ddbc2012-10-05 12:05:53 -03001093{
Paulo Zanoniad80a812012-10-24 16:06:19 -02001094 uint32_t reg = TRANS_DDI_FUNC_CTL(cpu_transcoder);
Paulo Zanoni8d9ddbc2012-10-05 12:05:53 -03001095 uint32_t val = I915_READ(reg);
1096
Paulo Zanoniad80a812012-10-24 16:06:19 -02001097 val &= ~(TRANS_DDI_FUNC_ENABLE | TRANS_DDI_PORT_MASK);
1098 val |= TRANS_DDI_PORT_NONE;
Paulo Zanoni8d9ddbc2012-10-05 12:05:53 -03001099 I915_WRITE(reg, val);
Eugeni Dodonov72662e12012-05-09 15:37:31 -03001100}
1101
Paulo Zanonibcbc8892012-10-26 19:05:51 -02001102bool intel_ddi_connector_get_hw_state(struct intel_connector *intel_connector)
1103{
1104 struct drm_device *dev = intel_connector->base.dev;
1105 struct drm_i915_private *dev_priv = dev->dev_private;
1106 struct intel_encoder *intel_encoder = intel_connector->encoder;
1107 int type = intel_connector->base.connector_type;
1108 enum port port = intel_ddi_get_encoder_port(intel_encoder);
1109 enum pipe pipe = 0;
1110 enum transcoder cpu_transcoder;
Paulo Zanoni882244a2014-04-01 14:55:12 -03001111 enum intel_display_power_domain power_domain;
Paulo Zanonibcbc8892012-10-26 19:05:51 -02001112 uint32_t tmp;
1113
Paulo Zanoni882244a2014-04-01 14:55:12 -03001114 power_domain = intel_display_port_power_domain(intel_encoder);
1115 if (!intel_display_power_enabled(dev_priv, power_domain))
1116 return false;
1117
Paulo Zanonibcbc8892012-10-26 19:05:51 -02001118 if (!intel_encoder->get_hw_state(intel_encoder, &pipe))
1119 return false;
1120
1121 if (port == PORT_A)
1122 cpu_transcoder = TRANSCODER_EDP;
1123 else
Daniel Vetter1a240d42012-11-29 22:18:51 +01001124 cpu_transcoder = (enum transcoder) pipe;
Paulo Zanonibcbc8892012-10-26 19:05:51 -02001125
1126 tmp = I915_READ(TRANS_DDI_FUNC_CTL(cpu_transcoder));
1127
1128 switch (tmp & TRANS_DDI_MODE_SELECT_MASK) {
1129 case TRANS_DDI_MODE_SELECT_HDMI:
1130 case TRANS_DDI_MODE_SELECT_DVI:
1131 return (type == DRM_MODE_CONNECTOR_HDMIA);
1132
1133 case TRANS_DDI_MODE_SELECT_DP_SST:
1134 if (type == DRM_MODE_CONNECTOR_eDP)
1135 return true;
1136 case TRANS_DDI_MODE_SELECT_DP_MST:
1137 return (type == DRM_MODE_CONNECTOR_DisplayPort);
1138
1139 case TRANS_DDI_MODE_SELECT_FDI:
1140 return (type == DRM_MODE_CONNECTOR_VGA);
1141
1142 default:
1143 return false;
1144 }
1145}
1146
Daniel Vetter85234cd2012-07-02 13:27:29 +02001147bool intel_ddi_get_hw_state(struct intel_encoder *encoder,
1148 enum pipe *pipe)
1149{
1150 struct drm_device *dev = encoder->base.dev;
1151 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonife43d3f2012-10-15 15:51:39 -03001152 enum port port = intel_ddi_get_encoder_port(encoder);
Imre Deak6d129be2014-03-05 16:20:54 +02001153 enum intel_display_power_domain power_domain;
Daniel Vetter85234cd2012-07-02 13:27:29 +02001154 u32 tmp;
1155 int i;
1156
Imre Deak6d129be2014-03-05 16:20:54 +02001157 power_domain = intel_display_port_power_domain(encoder);
1158 if (!intel_display_power_enabled(dev_priv, power_domain))
1159 return false;
1160
Paulo Zanonife43d3f2012-10-15 15:51:39 -03001161 tmp = I915_READ(DDI_BUF_CTL(port));
Daniel Vetter85234cd2012-07-02 13:27:29 +02001162
1163 if (!(tmp & DDI_BUF_CTL_ENABLE))
1164 return false;
1165
Paulo Zanoniad80a812012-10-24 16:06:19 -02001166 if (port == PORT_A) {
1167 tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
Daniel Vetter85234cd2012-07-02 13:27:29 +02001168
Paulo Zanoniad80a812012-10-24 16:06:19 -02001169 switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
1170 case TRANS_DDI_EDP_INPUT_A_ON:
1171 case TRANS_DDI_EDP_INPUT_A_ONOFF:
1172 *pipe = PIPE_A;
1173 break;
1174 case TRANS_DDI_EDP_INPUT_B_ONOFF:
1175 *pipe = PIPE_B;
1176 break;
1177 case TRANS_DDI_EDP_INPUT_C_ONOFF:
1178 *pipe = PIPE_C;
1179 break;
1180 }
1181
1182 return true;
1183 } else {
1184 for (i = TRANSCODER_A; i <= TRANSCODER_C; i++) {
1185 tmp = I915_READ(TRANS_DDI_FUNC_CTL(i));
1186
1187 if ((tmp & TRANS_DDI_PORT_MASK)
1188 == TRANS_DDI_SELECT_PORT(port)) {
1189 *pipe = i;
1190 return true;
1191 }
Daniel Vetter85234cd2012-07-02 13:27:29 +02001192 }
1193 }
1194
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03001195 DRM_DEBUG_KMS("No pipe for ddi port %c found\n", port_name(port));
Daniel Vetter85234cd2012-07-02 13:27:29 +02001196
Jesse Barnes22f9fe52013-04-02 10:03:55 -07001197 return false;
Daniel Vetter85234cd2012-07-02 13:27:29 +02001198}
1199
Paulo Zanoni6441ab52012-10-05 12:05:58 -03001200static uint32_t intel_ddi_get_crtc_pll(struct drm_i915_private *dev_priv,
1201 enum pipe pipe)
1202{
1203 uint32_t temp, ret;
Damien Lespiaua42f7042013-03-25 15:16:14 +00001204 enum port port = I915_MAX_PORTS;
Paulo Zanoniad80a812012-10-24 16:06:19 -02001205 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1206 pipe);
Paulo Zanoni6441ab52012-10-05 12:05:58 -03001207 int i;
1208
Paulo Zanoniad80a812012-10-24 16:06:19 -02001209 if (cpu_transcoder == TRANSCODER_EDP) {
1210 port = PORT_A;
1211 } else {
1212 temp = I915_READ(TRANS_DDI_FUNC_CTL(cpu_transcoder));
1213 temp &= TRANS_DDI_PORT_MASK;
1214
1215 for (i = PORT_B; i <= PORT_E; i++)
1216 if (temp == TRANS_DDI_SELECT_PORT(i))
1217 port = i;
1218 }
Paulo Zanoni6441ab52012-10-05 12:05:58 -03001219
Damien Lespiaua42f7042013-03-25 15:16:14 +00001220 if (port == I915_MAX_PORTS) {
1221 WARN(1, "Pipe %c enabled on an unknown port\n",
1222 pipe_name(pipe));
1223 ret = PORT_CLK_SEL_NONE;
1224 } else {
1225 ret = I915_READ(PORT_CLK_SEL(port));
1226 DRM_DEBUG_KMS("Pipe %c connected to port %c using clock "
1227 "0x%08x\n", pipe_name(pipe), port_name(port),
1228 ret);
1229 }
Paulo Zanoni6441ab52012-10-05 12:05:58 -03001230
1231 return ret;
1232}
1233
1234void intel_ddi_setup_hw_pll_state(struct drm_device *dev)
1235{
1236 struct drm_i915_private *dev_priv = dev->dev_private;
1237 enum pipe pipe;
1238 struct intel_crtc *intel_crtc;
1239
Paulo Zanoni0882dae2014-01-08 11:12:27 -02001240 dev_priv->ddi_plls.spll_refcount = 0;
1241 dev_priv->ddi_plls.wrpll1_refcount = 0;
1242 dev_priv->ddi_plls.wrpll2_refcount = 0;
1243
Paulo Zanoni6441ab52012-10-05 12:05:58 -03001244 for_each_pipe(pipe) {
1245 intel_crtc =
1246 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
1247
Paulo Zanoni0882dae2014-01-08 11:12:27 -02001248 if (!intel_crtc->active) {
1249 intel_crtc->ddi_pll_sel = PORT_CLK_SEL_NONE;
Paulo Zanoni6441ab52012-10-05 12:05:58 -03001250 continue;
Paulo Zanoni0882dae2014-01-08 11:12:27 -02001251 }
Paulo Zanoni6441ab52012-10-05 12:05:58 -03001252
1253 intel_crtc->ddi_pll_sel = intel_ddi_get_crtc_pll(dev_priv,
1254 pipe);
1255
1256 switch (intel_crtc->ddi_pll_sel) {
1257 case PORT_CLK_SEL_SPLL:
1258 dev_priv->ddi_plls.spll_refcount++;
1259 break;
1260 case PORT_CLK_SEL_WRPLL1:
1261 dev_priv->ddi_plls.wrpll1_refcount++;
1262 break;
1263 case PORT_CLK_SEL_WRPLL2:
1264 dev_priv->ddi_plls.wrpll2_refcount++;
1265 break;
1266 }
1267 }
1268}
1269
Paulo Zanonifc914632012-10-05 12:05:54 -03001270void intel_ddi_enable_pipe_clock(struct intel_crtc *intel_crtc)
1271{
1272 struct drm_crtc *crtc = &intel_crtc->base;
1273 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
1274 struct intel_encoder *intel_encoder = intel_ddi_get_crtc_encoder(crtc);
1275 enum port port = intel_ddi_get_encoder_port(intel_encoder);
Daniel Vetter3b117c82013-04-17 20:15:07 +02001276 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Paulo Zanonifc914632012-10-05 12:05:54 -03001277
Paulo Zanonibb523fc2012-10-23 18:29:56 -02001278 if (cpu_transcoder != TRANSCODER_EDP)
1279 I915_WRITE(TRANS_CLK_SEL(cpu_transcoder),
1280 TRANS_CLK_SEL_PORT(port));
Paulo Zanonifc914632012-10-05 12:05:54 -03001281}
1282
1283void intel_ddi_disable_pipe_clock(struct intel_crtc *intel_crtc)
1284{
1285 struct drm_i915_private *dev_priv = intel_crtc->base.dev->dev_private;
Daniel Vetter3b117c82013-04-17 20:15:07 +02001286 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Paulo Zanonifc914632012-10-05 12:05:54 -03001287
Paulo Zanonibb523fc2012-10-23 18:29:56 -02001288 if (cpu_transcoder != TRANSCODER_EDP)
1289 I915_WRITE(TRANS_CLK_SEL(cpu_transcoder),
1290 TRANS_CLK_SEL_DISABLED);
Paulo Zanonifc914632012-10-05 12:05:54 -03001291}
1292
Paulo Zanoni00c09d72012-10-26 19:05:52 -02001293static void intel_ddi_pre_enable(struct intel_encoder *intel_encoder)
Paulo Zanoni6441ab52012-10-05 12:05:58 -03001294{
Paulo Zanonic19b0662012-10-15 15:51:41 -03001295 struct drm_encoder *encoder = &intel_encoder->base;
1296 struct drm_crtc *crtc = encoder->crtc;
1297 struct drm_i915_private *dev_priv = encoder->dev->dev_private;
Paulo Zanoni6441ab52012-10-05 12:05:58 -03001298 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1299 enum port port = intel_ddi_get_encoder_port(intel_encoder);
Paulo Zanoni82a4d9c2012-10-23 18:30:07 -02001300 int type = intel_encoder->type;
1301
1302 if (type == INTEL_OUTPUT_EDP) {
1303 struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
Daniel Vetter4be73782014-01-17 14:39:48 +01001304 intel_edp_panel_on(intel_dp);
Paulo Zanoni82a4d9c2012-10-23 18:30:07 -02001305 }
Paulo Zanoni6441ab52012-10-05 12:05:58 -03001306
1307 WARN_ON(intel_crtc->ddi_pll_sel == PORT_CLK_SEL_NONE);
Paulo Zanoni6441ab52012-10-05 12:05:58 -03001308 I915_WRITE(PORT_CLK_SEL(port), intel_crtc->ddi_pll_sel);
Paulo Zanonic19b0662012-10-15 15:51:41 -03001309
Paulo Zanoni82a4d9c2012-10-23 18:30:07 -02001310 if (type == INTEL_OUTPUT_DISPLAYPORT || type == INTEL_OUTPUT_EDP) {
Paulo Zanonic19b0662012-10-15 15:51:41 -03001311 struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
1312
1313 intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_ON);
1314 intel_dp_start_link_train(intel_dp);
1315 intel_dp_complete_link_train(intel_dp);
Imre Deak3ab9c632013-05-03 12:57:41 +03001316 if (port != PORT_A)
1317 intel_dp_stop_link_train(intel_dp);
Paulo Zanonic19b0662012-10-15 15:51:41 -03001318 }
Paulo Zanoni6441ab52012-10-05 12:05:58 -03001319}
1320
Paulo Zanoni00c09d72012-10-26 19:05:52 -02001321static void intel_ddi_post_disable(struct intel_encoder *intel_encoder)
Paulo Zanoni6441ab52012-10-05 12:05:58 -03001322{
1323 struct drm_encoder *encoder = &intel_encoder->base;
1324 struct drm_i915_private *dev_priv = encoder->dev->dev_private;
1325 enum port port = intel_ddi_get_encoder_port(intel_encoder);
Paulo Zanoni82a4d9c2012-10-23 18:30:07 -02001326 int type = intel_encoder->type;
Paulo Zanoni2886e932012-10-05 12:06:00 -03001327 uint32_t val;
Paulo Zanonia836bdf2012-10-15 15:51:32 -03001328 bool wait = false;
Paulo Zanoni2886e932012-10-05 12:06:00 -03001329
1330 val = I915_READ(DDI_BUF_CTL(port));
1331 if (val & DDI_BUF_CTL_ENABLE) {
1332 val &= ~DDI_BUF_CTL_ENABLE;
1333 I915_WRITE(DDI_BUF_CTL(port), val);
Paulo Zanonia836bdf2012-10-15 15:51:32 -03001334 wait = true;
Paulo Zanoni2886e932012-10-05 12:06:00 -03001335 }
Paulo Zanoni6441ab52012-10-05 12:05:58 -03001336
Paulo Zanonia836bdf2012-10-15 15:51:32 -03001337 val = I915_READ(DP_TP_CTL(port));
1338 val &= ~(DP_TP_CTL_ENABLE | DP_TP_CTL_LINK_TRAIN_MASK);
1339 val |= DP_TP_CTL_LINK_TRAIN_PAT1;
1340 I915_WRITE(DP_TP_CTL(port), val);
1341
1342 if (wait)
1343 intel_wait_ddi_buf_idle(dev_priv, port);
1344
Jani Nikula76bb80e2013-11-15 15:29:57 +02001345 if (type == INTEL_OUTPUT_DISPLAYPORT || type == INTEL_OUTPUT_EDP) {
Paulo Zanoni82a4d9c2012-10-23 18:30:07 -02001346 struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
Jani Nikula76bb80e2013-11-15 15:29:57 +02001347 intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_OFF);
Jani Nikula24f3e092014-03-17 16:43:36 +02001348 intel_edp_panel_vdd_on(intel_dp);
Daniel Vetter4be73782014-01-17 14:39:48 +01001349 intel_edp_panel_off(intel_dp);
Paulo Zanoni82a4d9c2012-10-23 18:30:07 -02001350 }
1351
Paulo Zanoni6441ab52012-10-05 12:05:58 -03001352 I915_WRITE(PORT_CLK_SEL(port), PORT_CLK_SEL_NONE);
1353}
1354
Paulo Zanoni00c09d72012-10-26 19:05:52 -02001355static void intel_enable_ddi(struct intel_encoder *intel_encoder)
Eugeni Dodonov72662e12012-05-09 15:37:31 -03001356{
Paulo Zanoni6547fef2012-10-15 15:51:40 -03001357 struct drm_encoder *encoder = &intel_encoder->base;
Wang Xingchao7b9f35a2013-01-22 23:25:25 +08001358 struct drm_crtc *crtc = encoder->crtc;
1359 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1360 int pipe = intel_crtc->pipe;
Paulo Zanoni6547fef2012-10-15 15:51:40 -03001361 struct drm_device *dev = encoder->dev;
Eugeni Dodonov72662e12012-05-09 15:37:31 -03001362 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni6547fef2012-10-15 15:51:40 -03001363 enum port port = intel_ddi_get_encoder_port(intel_encoder);
1364 int type = intel_encoder->type;
Wang Xingchao7b9f35a2013-01-22 23:25:25 +08001365 uint32_t tmp;
Eugeni Dodonov72662e12012-05-09 15:37:31 -03001366
Paulo Zanoni6547fef2012-10-15 15:51:40 -03001367 if (type == INTEL_OUTPUT_HDMI) {
Damien Lespiau876a8cd2012-12-11 18:48:30 +00001368 struct intel_digital_port *intel_dig_port =
1369 enc_to_dig_port(encoder);
1370
Paulo Zanoni6547fef2012-10-15 15:51:40 -03001371 /* In HDMI/DVI mode, the port width, and swing/emphasis values
1372 * are ignored so nothing special needs to be done besides
1373 * enabling the port.
1374 */
Damien Lespiau876a8cd2012-12-11 18:48:30 +00001375 I915_WRITE(DDI_BUF_CTL(port),
Stéphane Marchesinbcf53de2013-07-12 13:54:41 -07001376 intel_dig_port->saved_port_bits |
1377 DDI_BUF_CTL_ENABLE);
Paulo Zanonid6c50ff2012-10-23 18:30:06 -02001378 } else if (type == INTEL_OUTPUT_EDP) {
1379 struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
1380
Imre Deak3ab9c632013-05-03 12:57:41 +03001381 if (port == PORT_A)
1382 intel_dp_stop_link_train(intel_dp);
1383
Daniel Vetter4be73782014-01-17 14:39:48 +01001384 intel_edp_backlight_on(intel_dp);
Rodrigo Vivi49065572013-07-11 18:45:05 -03001385 intel_edp_psr_enable(intel_dp);
Paulo Zanoni6547fef2012-10-15 15:51:40 -03001386 }
Wang Xingchao7b9f35a2013-01-22 23:25:25 +08001387
Paulo Zanonic77bf562013-05-03 12:15:40 -03001388 if (intel_crtc->eld_vld && type != INTEL_OUTPUT_EDP) {
Wang Xingchao7b9f35a2013-01-22 23:25:25 +08001389 tmp = I915_READ(HSW_AUD_PIN_ELD_CP_VLD);
1390 tmp |= ((AUDIO_OUTPUT_ENABLE_A | AUDIO_ELD_VALID_A) << (pipe * 4));
1391 I915_WRITE(HSW_AUD_PIN_ELD_CP_VLD, tmp);
1392 }
Daniel Vetter5ab432e2012-06-30 08:59:56 +02001393}
1394
Paulo Zanoni00c09d72012-10-26 19:05:52 -02001395static void intel_disable_ddi(struct intel_encoder *intel_encoder)
Daniel Vetter5ab432e2012-06-30 08:59:56 +02001396{
Paulo Zanonid6c50ff2012-10-23 18:30:06 -02001397 struct drm_encoder *encoder = &intel_encoder->base;
Wang Xingchao7b9f35a2013-01-22 23:25:25 +08001398 struct drm_crtc *crtc = encoder->crtc;
1399 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1400 int pipe = intel_crtc->pipe;
Paulo Zanonid6c50ff2012-10-23 18:30:06 -02001401 int type = intel_encoder->type;
Wang Xingchao7b9f35a2013-01-22 23:25:25 +08001402 struct drm_device *dev = encoder->dev;
1403 struct drm_i915_private *dev_priv = dev->dev_private;
1404 uint32_t tmp;
Paulo Zanonid6c50ff2012-10-23 18:30:06 -02001405
Daniel Vetteracfa75b2014-04-24 23:54:51 +02001406 tmp = I915_READ(HSW_AUD_PIN_ELD_CP_VLD);
1407 tmp &= ~((AUDIO_OUTPUT_ENABLE_A | AUDIO_ELD_VALID_A) <<
1408 (pipe * 4));
1409 I915_WRITE(HSW_AUD_PIN_ELD_CP_VLD, tmp);
Paulo Zanoni2831d8422013-03-06 20:03:09 -03001410
Paulo Zanonid6c50ff2012-10-23 18:30:06 -02001411 if (type == INTEL_OUTPUT_EDP) {
1412 struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
1413
Rodrigo Vivi49065572013-07-11 18:45:05 -03001414 intel_edp_psr_disable(intel_dp);
Daniel Vetter4be73782014-01-17 14:39:48 +01001415 intel_edp_backlight_off(intel_dp);
Paulo Zanonid6c50ff2012-10-23 18:30:06 -02001416 }
Eugeni Dodonov72662e12012-05-09 15:37:31 -03001417}
Paulo Zanoni79f689a2012-10-05 12:05:52 -03001418
Paulo Zanonib8fc2f62012-10-23 18:30:05 -02001419int intel_ddi_get_cdclk_freq(struct drm_i915_private *dev_priv)
Paulo Zanoni79f689a2012-10-05 12:05:52 -03001420{
Paulo Zanonie39bf982013-11-02 21:07:36 -07001421 struct drm_device *dev = dev_priv->dev;
Paulo Zanonia4006642013-08-06 18:57:11 -03001422 uint32_t lcpll = I915_READ(LCPLL_CTL);
Paulo Zanonie39bf982013-11-02 21:07:36 -07001423 uint32_t freq = lcpll & LCPLL_CLK_FREQ_MASK;
Paulo Zanonia4006642013-08-06 18:57:11 -03001424
Paulo Zanonie39bf982013-11-02 21:07:36 -07001425 if (lcpll & LCPLL_CD_SOURCE_FCLK) {
Paulo Zanonia4006642013-08-06 18:57:11 -03001426 return 800000;
Damien Lespiaue3589902014-02-07 19:12:50 +00001427 } else if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT) {
Paulo Zanonib2b877f2013-05-03 17:23:42 -03001428 return 450000;
Paulo Zanonie39bf982013-11-02 21:07:36 -07001429 } else if (freq == LCPLL_CLK_FREQ_450) {
Paulo Zanonib2b877f2013-05-03 17:23:42 -03001430 return 450000;
Paulo Zanonie39bf982013-11-02 21:07:36 -07001431 } else if (IS_HASWELL(dev)) {
1432 if (IS_ULT(dev))
1433 return 337500;
1434 else
1435 return 540000;
1436 } else {
1437 if (freq == LCPLL_CLK_FREQ_54O_BDW)
1438 return 540000;
1439 else if (freq == LCPLL_CLK_FREQ_337_5_BDW)
1440 return 337500;
1441 else
1442 return 675000;
1443 }
Paulo Zanoni79f689a2012-10-05 12:05:52 -03001444}
1445
1446void intel_ddi_pll_init(struct drm_device *dev)
1447{
1448 struct drm_i915_private *dev_priv = dev->dev_private;
1449 uint32_t val = I915_READ(LCPLL_CTL);
1450
1451 /* The LCPLL register should be turned on by the BIOS. For now let's
1452 * just check its state and print errors in case something is wrong.
1453 * Don't even try to turn it on.
1454 */
1455
Paulo Zanonib2b877f2013-05-03 17:23:42 -03001456 DRM_DEBUG_KMS("CDCLK running at %dKHz\n",
Paulo Zanoni79f689a2012-10-05 12:05:52 -03001457 intel_ddi_get_cdclk_freq(dev_priv));
1458
1459 if (val & LCPLL_CD_SOURCE_FCLK)
1460 DRM_ERROR("CDCLK source is not LCPLL\n");
1461
1462 if (val & LCPLL_PLL_DISABLE)
1463 DRM_ERROR("LCPLL is disabled\n");
1464}
Paulo Zanonic19b0662012-10-15 15:51:41 -03001465
1466void intel_ddi_prepare_link_retrain(struct drm_encoder *encoder)
1467{
Paulo Zanoni174edf12012-10-26 19:05:50 -02001468 struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
1469 struct intel_dp *intel_dp = &intel_dig_port->dp;
Paulo Zanonic19b0662012-10-15 15:51:41 -03001470 struct drm_i915_private *dev_priv = encoder->dev->dev_private;
Paulo Zanoni174edf12012-10-26 19:05:50 -02001471 enum port port = intel_dig_port->port;
Paulo Zanonic19b0662012-10-15 15:51:41 -03001472 uint32_t val;
Syam Sidhardhanf3e227d2013-02-25 04:05:38 +05301473 bool wait = false;
Paulo Zanonic19b0662012-10-15 15:51:41 -03001474
1475 if (I915_READ(DP_TP_CTL(port)) & DP_TP_CTL_ENABLE) {
1476 val = I915_READ(DDI_BUF_CTL(port));
1477 if (val & DDI_BUF_CTL_ENABLE) {
1478 val &= ~DDI_BUF_CTL_ENABLE;
1479 I915_WRITE(DDI_BUF_CTL(port), val);
1480 wait = true;
1481 }
1482
1483 val = I915_READ(DP_TP_CTL(port));
1484 val &= ~(DP_TP_CTL_ENABLE | DP_TP_CTL_LINK_TRAIN_MASK);
1485 val |= DP_TP_CTL_LINK_TRAIN_PAT1;
1486 I915_WRITE(DP_TP_CTL(port), val);
1487 POSTING_READ(DP_TP_CTL(port));
1488
1489 if (wait)
1490 intel_wait_ddi_buf_idle(dev_priv, port);
1491 }
1492
1493 val = DP_TP_CTL_ENABLE | DP_TP_CTL_MODE_SST |
1494 DP_TP_CTL_LINK_TRAIN_PAT1 | DP_TP_CTL_SCRAMBLE_DISABLE;
Jani Nikula6aba5b62013-10-04 15:08:10 +03001495 if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
Paulo Zanonic19b0662012-10-15 15:51:41 -03001496 val |= DP_TP_CTL_ENHANCED_FRAME_ENABLE;
1497 I915_WRITE(DP_TP_CTL(port), val);
1498 POSTING_READ(DP_TP_CTL(port));
1499
1500 intel_dp->DP |= DDI_BUF_CTL_ENABLE;
1501 I915_WRITE(DDI_BUF_CTL(port), intel_dp->DP);
1502 POSTING_READ(DDI_BUF_CTL(port));
1503
1504 udelay(600);
1505}
Paulo Zanoni00c09d72012-10-26 19:05:52 -02001506
Paulo Zanoni1ad960f2012-11-01 21:05:05 -02001507void intel_ddi_fdi_disable(struct drm_crtc *crtc)
1508{
1509 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
1510 struct intel_encoder *intel_encoder = intel_ddi_get_crtc_encoder(crtc);
1511 uint32_t val;
1512
1513 intel_ddi_post_disable(intel_encoder);
1514
1515 val = I915_READ(_FDI_RXA_CTL);
1516 val &= ~FDI_RX_ENABLE;
1517 I915_WRITE(_FDI_RXA_CTL, val);
1518
1519 val = I915_READ(_FDI_RXA_MISC);
1520 val &= ~(FDI_RX_PWRDN_LANE1_MASK | FDI_RX_PWRDN_LANE0_MASK);
1521 val |= FDI_RX_PWRDN_LANE1_VAL(2) | FDI_RX_PWRDN_LANE0_VAL(2);
1522 I915_WRITE(_FDI_RXA_MISC, val);
1523
1524 val = I915_READ(_FDI_RXA_CTL);
1525 val &= ~FDI_PCDCLK;
1526 I915_WRITE(_FDI_RXA_CTL, val);
1527
1528 val = I915_READ(_FDI_RXA_CTL);
1529 val &= ~FDI_RX_PLL_ENABLE;
1530 I915_WRITE(_FDI_RXA_CTL, val);
1531}
1532
Paulo Zanoni00c09d72012-10-26 19:05:52 -02001533static void intel_ddi_hot_plug(struct intel_encoder *intel_encoder)
1534{
1535 struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
1536 int type = intel_encoder->type;
1537
1538 if (type == INTEL_OUTPUT_DISPLAYPORT || type == INTEL_OUTPUT_EDP)
1539 intel_dp_check_link_status(intel_dp);
1540}
1541
Ville Syrjälä6801c182013-09-24 14:24:05 +03001542void intel_ddi_get_config(struct intel_encoder *encoder,
1543 struct intel_crtc_config *pipe_config)
Jesse Barnes045ac3b2013-05-14 17:08:26 -07001544{
1545 struct drm_i915_private *dev_priv = encoder->base.dev->dev_private;
1546 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->base.crtc);
1547 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
1548 u32 temp, flags = 0;
1549
1550 temp = I915_READ(TRANS_DDI_FUNC_CTL(cpu_transcoder));
1551 if (temp & TRANS_DDI_PHSYNC)
1552 flags |= DRM_MODE_FLAG_PHSYNC;
1553 else
1554 flags |= DRM_MODE_FLAG_NHSYNC;
1555 if (temp & TRANS_DDI_PVSYNC)
1556 flags |= DRM_MODE_FLAG_PVSYNC;
1557 else
1558 flags |= DRM_MODE_FLAG_NVSYNC;
1559
1560 pipe_config->adjusted_mode.flags |= flags;
Ville Syrjälä42571ae2013-09-06 23:29:00 +03001561
1562 switch (temp & TRANS_DDI_BPC_MASK) {
1563 case TRANS_DDI_BPC_6:
1564 pipe_config->pipe_bpp = 18;
1565 break;
1566 case TRANS_DDI_BPC_8:
1567 pipe_config->pipe_bpp = 24;
1568 break;
1569 case TRANS_DDI_BPC_10:
1570 pipe_config->pipe_bpp = 30;
1571 break;
1572 case TRANS_DDI_BPC_12:
1573 pipe_config->pipe_bpp = 36;
1574 break;
1575 default:
1576 break;
1577 }
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03001578
1579 switch (temp & TRANS_DDI_MODE_SELECT_MASK) {
1580 case TRANS_DDI_MODE_SELECT_HDMI:
Daniel Vetter6897b4b2014-04-24 23:54:47 +02001581 pipe_config->has_hdmi_sink = true;
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03001582 case TRANS_DDI_MODE_SELECT_DVI:
1583 case TRANS_DDI_MODE_SELECT_FDI:
1584 break;
1585 case TRANS_DDI_MODE_SELECT_DP_SST:
1586 case TRANS_DDI_MODE_SELECT_DP_MST:
1587 pipe_config->has_dp_encoder = true;
1588 intel_dp_get_m_n(intel_crtc, pipe_config);
1589 break;
1590 default:
1591 break;
1592 }
Daniel Vetter10214422013-11-18 07:38:16 +01001593
1594 if (encoder->type == INTEL_OUTPUT_EDP && dev_priv->vbt.edp_bpp &&
1595 pipe_config->pipe_bpp > dev_priv->vbt.edp_bpp) {
1596 /*
1597 * This is a big fat ugly hack.
1598 *
1599 * Some machines in UEFI boot mode provide us a VBT that has 18
1600 * bpp and 1.62 GHz link bandwidth for eDP, which for reasons
1601 * unknown we fail to light up. Yet the same BIOS boots up with
1602 * 24 bpp and 2.7 GHz link. Use the same bpp as the BIOS uses as
1603 * max, not what it tells us to use.
1604 *
1605 * Note: This will still be broken if the eDP panel is not lit
1606 * up by the BIOS, and thus we can't get the mode at module
1607 * load.
1608 */
1609 DRM_DEBUG_KMS("pipe has %d bpp for eDP panel, overriding BIOS-provided max %d bpp\n",
1610 pipe_config->pipe_bpp, dev_priv->vbt.edp_bpp);
1611 dev_priv->vbt.edp_bpp = pipe_config->pipe_bpp;
1612 }
Jesse Barnes11578552014-01-21 12:42:10 -08001613
1614 intel_ddi_clock_get(encoder, pipe_config);
Jesse Barnes045ac3b2013-05-14 17:08:26 -07001615}
1616
Paulo Zanoni00c09d72012-10-26 19:05:52 -02001617static void intel_ddi_destroy(struct drm_encoder *encoder)
1618{
1619 /* HDMI has nothing special to destroy, so we can go with this. */
1620 intel_dp_encoder_destroy(encoder);
1621}
1622
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01001623static bool intel_ddi_compute_config(struct intel_encoder *encoder,
1624 struct intel_crtc_config *pipe_config)
Paulo Zanoni00c09d72012-10-26 19:05:52 -02001625{
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01001626 int type = encoder->type;
Daniel Vettereccb1402013-05-22 00:50:22 +02001627 int port = intel_ddi_get_encoder_port(encoder);
Paulo Zanoni00c09d72012-10-26 19:05:52 -02001628
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01001629 WARN(type == INTEL_OUTPUT_UNKNOWN, "compute_config() on unknown output!\n");
Paulo Zanoni00c09d72012-10-26 19:05:52 -02001630
Daniel Vettereccb1402013-05-22 00:50:22 +02001631 if (port == PORT_A)
1632 pipe_config->cpu_transcoder = TRANSCODER_EDP;
1633
Paulo Zanoni00c09d72012-10-26 19:05:52 -02001634 if (type == INTEL_OUTPUT_HDMI)
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01001635 return intel_hdmi_compute_config(encoder, pipe_config);
Paulo Zanoni00c09d72012-10-26 19:05:52 -02001636 else
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01001637 return intel_dp_compute_config(encoder, pipe_config);
Paulo Zanoni00c09d72012-10-26 19:05:52 -02001638}
1639
1640static const struct drm_encoder_funcs intel_ddi_funcs = {
1641 .destroy = intel_ddi_destroy,
1642};
1643
Paulo Zanoni4a28ae52013-10-09 13:52:36 -03001644static struct intel_connector *
1645intel_ddi_init_dp_connector(struct intel_digital_port *intel_dig_port)
1646{
1647 struct intel_connector *connector;
1648 enum port port = intel_dig_port->port;
1649
1650 connector = kzalloc(sizeof(*connector), GFP_KERNEL);
1651 if (!connector)
1652 return NULL;
1653
1654 intel_dig_port->dp.output_reg = DDI_BUF_CTL(port);
1655 if (!intel_dp_init_connector(intel_dig_port, connector)) {
1656 kfree(connector);
1657 return NULL;
1658 }
1659
1660 return connector;
1661}
1662
1663static struct intel_connector *
1664intel_ddi_init_hdmi_connector(struct intel_digital_port *intel_dig_port)
1665{
1666 struct intel_connector *connector;
1667 enum port port = intel_dig_port->port;
1668
1669 connector = kzalloc(sizeof(*connector), GFP_KERNEL);
1670 if (!connector)
1671 return NULL;
1672
1673 intel_dig_port->hdmi.hdmi_reg = DDI_BUF_CTL(port);
1674 intel_hdmi_init_connector(intel_dig_port, connector);
1675
1676 return connector;
1677}
1678
Paulo Zanoni00c09d72012-10-26 19:05:52 -02001679void intel_ddi_init(struct drm_device *dev, enum port port)
1680{
Damien Lespiau876a8cd2012-12-11 18:48:30 +00001681 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni00c09d72012-10-26 19:05:52 -02001682 struct intel_digital_port *intel_dig_port;
1683 struct intel_encoder *intel_encoder;
1684 struct drm_encoder *encoder;
1685 struct intel_connector *hdmi_connector = NULL;
1686 struct intel_connector *dp_connector = NULL;
Paulo Zanoni311a2092013-09-12 17:12:18 -03001687 bool init_hdmi, init_dp;
1688
1689 init_hdmi = (dev_priv->vbt.ddi_port_info[port].supports_dvi ||
1690 dev_priv->vbt.ddi_port_info[port].supports_hdmi);
1691 init_dp = dev_priv->vbt.ddi_port_info[port].supports_dp;
1692 if (!init_dp && !init_hdmi) {
1693 DRM_DEBUG_KMS("VBT says port %c is not DVI/HDMI/DP compatible\n",
1694 port_name(port));
1695 init_hdmi = true;
1696 init_dp = true;
1697 }
Paulo Zanoni00c09d72012-10-26 19:05:52 -02001698
Daniel Vetterb14c5672013-09-19 12:18:32 +02001699 intel_dig_port = kzalloc(sizeof(*intel_dig_port), GFP_KERNEL);
Paulo Zanoni00c09d72012-10-26 19:05:52 -02001700 if (!intel_dig_port)
1701 return;
1702
Paulo Zanoni00c09d72012-10-26 19:05:52 -02001703 intel_encoder = &intel_dig_port->base;
1704 encoder = &intel_encoder->base;
1705
1706 drm_encoder_init(dev, encoder, &intel_ddi_funcs,
1707 DRM_MODE_ENCODER_TMDS);
Paulo Zanoni00c09d72012-10-26 19:05:52 -02001708
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01001709 intel_encoder->compute_config = intel_ddi_compute_config;
Daniel Vetterc7d8be32013-07-21 21:37:07 +02001710 intel_encoder->mode_set = intel_ddi_mode_set;
Paulo Zanoni00c09d72012-10-26 19:05:52 -02001711 intel_encoder->enable = intel_enable_ddi;
1712 intel_encoder->pre_enable = intel_ddi_pre_enable;
1713 intel_encoder->disable = intel_disable_ddi;
1714 intel_encoder->post_disable = intel_ddi_post_disable;
1715 intel_encoder->get_hw_state = intel_ddi_get_hw_state;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07001716 intel_encoder->get_config = intel_ddi_get_config;
Paulo Zanoni00c09d72012-10-26 19:05:52 -02001717
1718 intel_dig_port->port = port;
Stéphane Marchesinbcf53de2013-07-12 13:54:41 -07001719 intel_dig_port->saved_port_bits = I915_READ(DDI_BUF_CTL(port)) &
1720 (DDI_BUF_PORT_REVERSAL |
1721 DDI_A_4_LANES);
Paulo Zanoni00c09d72012-10-26 19:05:52 -02001722
1723 intel_encoder->type = INTEL_OUTPUT_UNKNOWN;
1724 intel_encoder->crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
Ville Syrjäläbc079e82014-03-03 16:15:28 +02001725 intel_encoder->cloneable = 0;
Paulo Zanoni00c09d72012-10-26 19:05:52 -02001726 intel_encoder->hot_plug = intel_ddi_hot_plug;
1727
Paulo Zanoni4a28ae52013-10-09 13:52:36 -03001728 if (init_dp)
1729 dp_connector = intel_ddi_init_dp_connector(intel_dig_port);
Daniel Vetter21a8e6a2013-04-10 23:28:35 +02001730
Paulo Zanoni311a2092013-09-12 17:12:18 -03001731 /* In theory we don't need the encoder->type check, but leave it just in
1732 * case we have some really bad VBTs... */
Paulo Zanoni4a28ae52013-10-09 13:52:36 -03001733 if (intel_encoder->type != INTEL_OUTPUT_EDP && init_hdmi)
1734 hdmi_connector = intel_ddi_init_hdmi_connector(intel_dig_port);
Daniel Vetter21a8e6a2013-04-10 23:28:35 +02001735
Paulo Zanoni4a28ae52013-10-09 13:52:36 -03001736 if (!dp_connector && !hdmi_connector) {
1737 drm_encoder_cleanup(encoder);
1738 kfree(intel_dig_port);
Daniel Vetter21a8e6a2013-04-10 23:28:35 +02001739 }
Paulo Zanoni00c09d72012-10-26 19:05:52 -02001740}