blob: e5c24b47dba5dd1cb9e78a33e1278fdd55d6907b [file] [log] [blame]
Catalin Marinasb3901d52012-03-05 11:49:28 +00001/*
2 * Based on arch/arm/include/asm/mmu_context.h
3 *
4 * Copyright (C) 1996 Russell King.
5 * Copyright (C) 2012 ARM Ltd.
6 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License version 2 as
9 * published by the Free Software Foundation.
10 *
11 * This program is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14 * GNU General Public License for more details.
15 *
16 * You should have received a copy of the GNU General Public License
17 * along with this program. If not, see <http://www.gnu.org/licenses/>.
18 */
19#ifndef __ASM_MMU_CONTEXT_H
20#define __ASM_MMU_CONTEXT_H
21
22#include <linux/compiler.h>
23#include <linux/sched.h>
24
25#include <asm/cacheflush.h>
26#include <asm/proc-fns.h>
27#include <asm-generic/mm_hooks.h>
28#include <asm/cputype.h>
29#include <asm/pgtable.h>
Mark Rutlandadf75892016-09-08 13:55:38 +010030#include <asm/sysreg.h>
Mark Rutland9e8e8652016-01-25 11:44:58 +000031#include <asm/tlbflush.h>
Catalin Marinasb3901d52012-03-05 11:49:28 +000032
Will Deaconec45d1c2013-01-17 12:31:45 +000033#ifdef CONFIG_PID_IN_CONTEXTIDR
34static inline void contextidr_thread_switch(struct task_struct *next)
35{
Mark Rutlandadf75892016-09-08 13:55:38 +010036 write_sysreg(task_pid_nr(next), contextidr_el1);
37 isb();
Will Deaconec45d1c2013-01-17 12:31:45 +000038}
39#else
40static inline void contextidr_thread_switch(struct task_struct *next)
41{
42}
43#endif
44
Catalin Marinasb3901d52012-03-05 11:49:28 +000045/*
46 * Set TTBR0 to empty_zero_page. No translations will be possible via TTBR0.
47 */
48static inline void cpu_set_reserved_ttbr0(void)
49{
Mark Rutland5227cfa2016-01-25 11:44:57 +000050 unsigned long ttbr = virt_to_phys(empty_zero_page);
Catalin Marinasb3901d52012-03-05 11:49:28 +000051
Mark Rutlandadf75892016-09-08 13:55:38 +010052 write_sysreg(ttbr, ttbr0_el1);
53 isb();
Catalin Marinasb3901d52012-03-05 11:49:28 +000054}
55
Ard Biesheuveldd006da2015-03-19 16:42:27 +000056/*
57 * TCR.T0SZ value to use when the ID map is active. Usually equals
58 * TCR_T0SZ(VA_BITS), unless system RAM is positioned very high in
59 * physical memory, in which case it will be smaller.
60 */
61extern u64 idmap_t0sz;
62
63static inline bool __cpu_uses_extended_idmap(void)
64{
65 return (!IS_ENABLED(CONFIG_ARM64_VA_BITS_48) &&
66 unlikely(idmap_t0sz != TCR_T0SZ(VA_BITS)));
67}
68
Ard Biesheuveldd006da2015-03-19 16:42:27 +000069/*
70 * Set TCR.T0SZ to its default value (based on VA_BITS)
71 */
Mark Rutland609116d2016-01-25 11:45:00 +000072static inline void __cpu_set_tcr_t0sz(unsigned long t0sz)
Ard Biesheuveldd006da2015-03-19 16:42:27 +000073{
Will Deaconc51e97d2015-10-06 18:46:21 +010074 unsigned long tcr;
75
76 if (!__cpu_uses_extended_idmap())
77 return;
78
Mark Rutlandadf75892016-09-08 13:55:38 +010079 tcr = read_sysreg(tcr_el1);
80 tcr &= ~TCR_T0SZ_MASK;
81 tcr |= t0sz << TCR_T0SZ_OFFSET;
82 write_sysreg(tcr, tcr_el1);
83 isb();
Ard Biesheuveldd006da2015-03-19 16:42:27 +000084}
85
Mark Rutland609116d2016-01-25 11:45:00 +000086#define cpu_set_default_tcr_t0sz() __cpu_set_tcr_t0sz(TCR_T0SZ(VA_BITS))
87#define cpu_set_idmap_tcr_t0sz() __cpu_set_tcr_t0sz(idmap_t0sz)
88
Will Deacon5aec7152015-10-06 18:46:24 +010089/*
Mark Rutland9e8e8652016-01-25 11:44:58 +000090 * Remove the idmap from TTBR0_EL1 and install the pgd of the active mm.
91 *
92 * The idmap lives in the same VA range as userspace, but uses global entries
93 * and may use a different TCR_EL1.T0SZ. To avoid issues resulting from
94 * speculative TLB fetches, we must temporarily install the reserved page
95 * tables while we invalidate the TLBs and set up the correct TCR_EL1.T0SZ.
96 *
97 * If current is a not a user task, the mm covers the TTBR1_EL1 page tables,
98 * which should not be installed in TTBR0_EL1. In this case we can leave the
99 * reserved page tables in place.
100 */
101static inline void cpu_uninstall_idmap(void)
102{
103 struct mm_struct *mm = current->active_mm;
104
105 cpu_set_reserved_ttbr0();
106 local_flush_tlb_all();
107 cpu_set_default_tcr_t0sz();
108
109 if (mm != &init_mm)
110 cpu_switch_mm(mm->pgd, mm);
111}
112
Mark Rutland609116d2016-01-25 11:45:00 +0000113static inline void cpu_install_idmap(void)
114{
115 cpu_set_reserved_ttbr0();
116 local_flush_tlb_all();
117 cpu_set_idmap_tcr_t0sz();
118
119 cpu_switch_mm(idmap_pg_dir, &init_mm);
120}
121
Mark Rutland9e8e8652016-01-25 11:44:58 +0000122/*
Mark Rutland50e18812016-01-25 11:45:01 +0000123 * Atomically replaces the active TTBR1_EL1 PGD with a new VA-compatible PGD,
124 * avoiding the possibility of conflicting TLB entries being allocated.
125 */
126static inline void cpu_replace_ttbr1(pgd_t *pgd)
127{
128 typedef void (ttbr_replace_func)(phys_addr_t);
129 extern ttbr_replace_func idmap_cpu_replace_ttbr1;
130 ttbr_replace_func *replace_phys;
131
132 phys_addr_t pgd_phys = virt_to_phys(pgd);
133
134 replace_phys = (void *)virt_to_phys(idmap_cpu_replace_ttbr1);
135
136 cpu_install_idmap();
137 replace_phys(pgd_phys);
138 cpu_uninstall_idmap();
139}
140
141/*
Will Deacon5aec7152015-10-06 18:46:24 +0100142 * It would be nice to return ASIDs back to the allocator, but unfortunately
143 * that introduces a race with a generation rollover where we could erroneously
144 * free an ASID allocated in a future generation. We could workaround this by
145 * freeing the ASID from the context of the dying mm (e.g. in arch_exit_mmap),
146 * but we'd then need to make sure that we didn't dirty any TLBs afterwards.
147 * Setting a reserved TTBR0 or EPD0 would work, but it all gets ugly when you
148 * take CPU migration into account.
149 */
Catalin Marinasb3901d52012-03-05 11:49:28 +0000150#define destroy_context(mm) do { } while(0)
Will Deacon5aec7152015-10-06 18:46:24 +0100151void check_and_switch_context(struct mm_struct *mm, unsigned int cpu);
Catalin Marinasb3901d52012-03-05 11:49:28 +0000152
Ard Biesheuvel65da0a8e2015-11-17 09:53:31 +0100153#define init_new_context(tsk,mm) ({ atomic64_set(&(mm)->context.id, 0); 0; })
Catalin Marinasb3901d52012-03-05 11:49:28 +0000154
155/*
156 * This is called when "tsk" is about to enter lazy TLB mode.
157 *
158 * mm: describes the currently active mm context
159 * tsk: task which is entering lazy tlb
160 * cpu: cpu number which is entering lazy tlb
161 *
162 * tsk->mm will be NULL
163 */
164static inline void
165enter_lazy_tlb(struct mm_struct *mm, struct task_struct *tsk)
166{
167}
168
169/*
170 * This is the actual mm switch as far as the scheduler
171 * is concerned. No registers are touched. We avoid
172 * calling the CPU specific function when the mm hasn't
173 * actually changed.
174 */
175static inline void
176switch_mm(struct mm_struct *prev, struct mm_struct *next,
177 struct task_struct *tsk)
178{
179 unsigned int cpu = smp_processor_id();
180
Will Deaconc2775b22015-10-06 18:46:27 +0100181 if (prev == next)
182 return;
183
Catalin Marinase53f21b2015-03-23 15:06:50 +0000184 /*
185 * init_mm.pgd does not contain any user mappings and it is always
186 * active for kernel addresses in TTBR1. Just set the reserved TTBR0.
187 */
188 if (next == &init_mm) {
189 cpu_set_reserved_ttbr0();
190 return;
191 }
192
Will Deaconc2775b22015-10-06 18:46:27 +0100193 check_and_switch_context(next, cpu);
Catalin Marinasb3901d52012-03-05 11:49:28 +0000194}
195
196#define deactivate_mm(tsk,mm) do { } while (0)
197#define activate_mm(prev,next) switch_mm(prev, next, NULL)
198
Suzuki K Poulose13f417f2016-02-23 10:31:45 +0000199void verify_cpu_asid_bits(void);
200
Catalin Marinasb3901d52012-03-05 11:49:28 +0000201#endif