Catalin Marinas | b3901d5 | 2012-03-05 11:49:28 +0000 | [diff] [blame] | 1 | /* |
| 2 | * Based on arch/arm/include/asm/mmu_context.h |
| 3 | * |
| 4 | * Copyright (C) 1996 Russell King. |
| 5 | * Copyright (C) 2012 ARM Ltd. |
| 6 | * |
| 7 | * This program is free software; you can redistribute it and/or modify |
| 8 | * it under the terms of the GNU General Public License version 2 as |
| 9 | * published by the Free Software Foundation. |
| 10 | * |
| 11 | * This program is distributed in the hope that it will be useful, |
| 12 | * but WITHOUT ANY WARRANTY; without even the implied warranty of |
| 13 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the |
| 14 | * GNU General Public License for more details. |
| 15 | * |
| 16 | * You should have received a copy of the GNU General Public License |
| 17 | * along with this program. If not, see <http://www.gnu.org/licenses/>. |
| 18 | */ |
| 19 | #ifndef __ASM_MMU_CONTEXT_H |
| 20 | #define __ASM_MMU_CONTEXT_H |
| 21 | |
| 22 | #include <linux/compiler.h> |
| 23 | #include <linux/sched.h> |
| 24 | |
| 25 | #include <asm/cacheflush.h> |
| 26 | #include <asm/proc-fns.h> |
| 27 | #include <asm-generic/mm_hooks.h> |
| 28 | #include <asm/cputype.h> |
| 29 | #include <asm/pgtable.h> |
Mark Rutland | adf7589 | 2016-09-08 13:55:38 +0100 | [diff] [blame^] | 30 | #include <asm/sysreg.h> |
Mark Rutland | 9e8e865 | 2016-01-25 11:44:58 +0000 | [diff] [blame] | 31 | #include <asm/tlbflush.h> |
Catalin Marinas | b3901d5 | 2012-03-05 11:49:28 +0000 | [diff] [blame] | 32 | |
Will Deacon | ec45d1c | 2013-01-17 12:31:45 +0000 | [diff] [blame] | 33 | #ifdef CONFIG_PID_IN_CONTEXTIDR |
| 34 | static inline void contextidr_thread_switch(struct task_struct *next) |
| 35 | { |
Mark Rutland | adf7589 | 2016-09-08 13:55:38 +0100 | [diff] [blame^] | 36 | write_sysreg(task_pid_nr(next), contextidr_el1); |
| 37 | isb(); |
Will Deacon | ec45d1c | 2013-01-17 12:31:45 +0000 | [diff] [blame] | 38 | } |
| 39 | #else |
| 40 | static inline void contextidr_thread_switch(struct task_struct *next) |
| 41 | { |
| 42 | } |
| 43 | #endif |
| 44 | |
Catalin Marinas | b3901d5 | 2012-03-05 11:49:28 +0000 | [diff] [blame] | 45 | /* |
| 46 | * Set TTBR0 to empty_zero_page. No translations will be possible via TTBR0. |
| 47 | */ |
| 48 | static inline void cpu_set_reserved_ttbr0(void) |
| 49 | { |
Mark Rutland | 5227cfa | 2016-01-25 11:44:57 +0000 | [diff] [blame] | 50 | unsigned long ttbr = virt_to_phys(empty_zero_page); |
Catalin Marinas | b3901d5 | 2012-03-05 11:49:28 +0000 | [diff] [blame] | 51 | |
Mark Rutland | adf7589 | 2016-09-08 13:55:38 +0100 | [diff] [blame^] | 52 | write_sysreg(ttbr, ttbr0_el1); |
| 53 | isb(); |
Catalin Marinas | b3901d5 | 2012-03-05 11:49:28 +0000 | [diff] [blame] | 54 | } |
| 55 | |
Ard Biesheuvel | dd006da | 2015-03-19 16:42:27 +0000 | [diff] [blame] | 56 | /* |
| 57 | * TCR.T0SZ value to use when the ID map is active. Usually equals |
| 58 | * TCR_T0SZ(VA_BITS), unless system RAM is positioned very high in |
| 59 | * physical memory, in which case it will be smaller. |
| 60 | */ |
| 61 | extern u64 idmap_t0sz; |
| 62 | |
| 63 | static inline bool __cpu_uses_extended_idmap(void) |
| 64 | { |
| 65 | return (!IS_ENABLED(CONFIG_ARM64_VA_BITS_48) && |
| 66 | unlikely(idmap_t0sz != TCR_T0SZ(VA_BITS))); |
| 67 | } |
| 68 | |
Ard Biesheuvel | dd006da | 2015-03-19 16:42:27 +0000 | [diff] [blame] | 69 | /* |
| 70 | * Set TCR.T0SZ to its default value (based on VA_BITS) |
| 71 | */ |
Mark Rutland | 609116d | 2016-01-25 11:45:00 +0000 | [diff] [blame] | 72 | static inline void __cpu_set_tcr_t0sz(unsigned long t0sz) |
Ard Biesheuvel | dd006da | 2015-03-19 16:42:27 +0000 | [diff] [blame] | 73 | { |
Will Deacon | c51e97d | 2015-10-06 18:46:21 +0100 | [diff] [blame] | 74 | unsigned long tcr; |
| 75 | |
| 76 | if (!__cpu_uses_extended_idmap()) |
| 77 | return; |
| 78 | |
Mark Rutland | adf7589 | 2016-09-08 13:55:38 +0100 | [diff] [blame^] | 79 | tcr = read_sysreg(tcr_el1); |
| 80 | tcr &= ~TCR_T0SZ_MASK; |
| 81 | tcr |= t0sz << TCR_T0SZ_OFFSET; |
| 82 | write_sysreg(tcr, tcr_el1); |
| 83 | isb(); |
Ard Biesheuvel | dd006da | 2015-03-19 16:42:27 +0000 | [diff] [blame] | 84 | } |
| 85 | |
Mark Rutland | 609116d | 2016-01-25 11:45:00 +0000 | [diff] [blame] | 86 | #define cpu_set_default_tcr_t0sz() __cpu_set_tcr_t0sz(TCR_T0SZ(VA_BITS)) |
| 87 | #define cpu_set_idmap_tcr_t0sz() __cpu_set_tcr_t0sz(idmap_t0sz) |
| 88 | |
Will Deacon | 5aec715 | 2015-10-06 18:46:24 +0100 | [diff] [blame] | 89 | /* |
Mark Rutland | 9e8e865 | 2016-01-25 11:44:58 +0000 | [diff] [blame] | 90 | * Remove the idmap from TTBR0_EL1 and install the pgd of the active mm. |
| 91 | * |
| 92 | * The idmap lives in the same VA range as userspace, but uses global entries |
| 93 | * and may use a different TCR_EL1.T0SZ. To avoid issues resulting from |
| 94 | * speculative TLB fetches, we must temporarily install the reserved page |
| 95 | * tables while we invalidate the TLBs and set up the correct TCR_EL1.T0SZ. |
| 96 | * |
| 97 | * If current is a not a user task, the mm covers the TTBR1_EL1 page tables, |
| 98 | * which should not be installed in TTBR0_EL1. In this case we can leave the |
| 99 | * reserved page tables in place. |
| 100 | */ |
| 101 | static inline void cpu_uninstall_idmap(void) |
| 102 | { |
| 103 | struct mm_struct *mm = current->active_mm; |
| 104 | |
| 105 | cpu_set_reserved_ttbr0(); |
| 106 | local_flush_tlb_all(); |
| 107 | cpu_set_default_tcr_t0sz(); |
| 108 | |
| 109 | if (mm != &init_mm) |
| 110 | cpu_switch_mm(mm->pgd, mm); |
| 111 | } |
| 112 | |
Mark Rutland | 609116d | 2016-01-25 11:45:00 +0000 | [diff] [blame] | 113 | static inline void cpu_install_idmap(void) |
| 114 | { |
| 115 | cpu_set_reserved_ttbr0(); |
| 116 | local_flush_tlb_all(); |
| 117 | cpu_set_idmap_tcr_t0sz(); |
| 118 | |
| 119 | cpu_switch_mm(idmap_pg_dir, &init_mm); |
| 120 | } |
| 121 | |
Mark Rutland | 9e8e865 | 2016-01-25 11:44:58 +0000 | [diff] [blame] | 122 | /* |
Mark Rutland | 50e1881 | 2016-01-25 11:45:01 +0000 | [diff] [blame] | 123 | * Atomically replaces the active TTBR1_EL1 PGD with a new VA-compatible PGD, |
| 124 | * avoiding the possibility of conflicting TLB entries being allocated. |
| 125 | */ |
| 126 | static inline void cpu_replace_ttbr1(pgd_t *pgd) |
| 127 | { |
| 128 | typedef void (ttbr_replace_func)(phys_addr_t); |
| 129 | extern ttbr_replace_func idmap_cpu_replace_ttbr1; |
| 130 | ttbr_replace_func *replace_phys; |
| 131 | |
| 132 | phys_addr_t pgd_phys = virt_to_phys(pgd); |
| 133 | |
| 134 | replace_phys = (void *)virt_to_phys(idmap_cpu_replace_ttbr1); |
| 135 | |
| 136 | cpu_install_idmap(); |
| 137 | replace_phys(pgd_phys); |
| 138 | cpu_uninstall_idmap(); |
| 139 | } |
| 140 | |
| 141 | /* |
Will Deacon | 5aec715 | 2015-10-06 18:46:24 +0100 | [diff] [blame] | 142 | * It would be nice to return ASIDs back to the allocator, but unfortunately |
| 143 | * that introduces a race with a generation rollover where we could erroneously |
| 144 | * free an ASID allocated in a future generation. We could workaround this by |
| 145 | * freeing the ASID from the context of the dying mm (e.g. in arch_exit_mmap), |
| 146 | * but we'd then need to make sure that we didn't dirty any TLBs afterwards. |
| 147 | * Setting a reserved TTBR0 or EPD0 would work, but it all gets ugly when you |
| 148 | * take CPU migration into account. |
| 149 | */ |
Catalin Marinas | b3901d5 | 2012-03-05 11:49:28 +0000 | [diff] [blame] | 150 | #define destroy_context(mm) do { } while(0) |
Will Deacon | 5aec715 | 2015-10-06 18:46:24 +0100 | [diff] [blame] | 151 | void check_and_switch_context(struct mm_struct *mm, unsigned int cpu); |
Catalin Marinas | b3901d5 | 2012-03-05 11:49:28 +0000 | [diff] [blame] | 152 | |
Ard Biesheuvel | 65da0a8e | 2015-11-17 09:53:31 +0100 | [diff] [blame] | 153 | #define init_new_context(tsk,mm) ({ atomic64_set(&(mm)->context.id, 0); 0; }) |
Catalin Marinas | b3901d5 | 2012-03-05 11:49:28 +0000 | [diff] [blame] | 154 | |
| 155 | /* |
| 156 | * This is called when "tsk" is about to enter lazy TLB mode. |
| 157 | * |
| 158 | * mm: describes the currently active mm context |
| 159 | * tsk: task which is entering lazy tlb |
| 160 | * cpu: cpu number which is entering lazy tlb |
| 161 | * |
| 162 | * tsk->mm will be NULL |
| 163 | */ |
| 164 | static inline void |
| 165 | enter_lazy_tlb(struct mm_struct *mm, struct task_struct *tsk) |
| 166 | { |
| 167 | } |
| 168 | |
| 169 | /* |
| 170 | * This is the actual mm switch as far as the scheduler |
| 171 | * is concerned. No registers are touched. We avoid |
| 172 | * calling the CPU specific function when the mm hasn't |
| 173 | * actually changed. |
| 174 | */ |
| 175 | static inline void |
| 176 | switch_mm(struct mm_struct *prev, struct mm_struct *next, |
| 177 | struct task_struct *tsk) |
| 178 | { |
| 179 | unsigned int cpu = smp_processor_id(); |
| 180 | |
Will Deacon | c2775b2 | 2015-10-06 18:46:27 +0100 | [diff] [blame] | 181 | if (prev == next) |
| 182 | return; |
| 183 | |
Catalin Marinas | e53f21b | 2015-03-23 15:06:50 +0000 | [diff] [blame] | 184 | /* |
| 185 | * init_mm.pgd does not contain any user mappings and it is always |
| 186 | * active for kernel addresses in TTBR1. Just set the reserved TTBR0. |
| 187 | */ |
| 188 | if (next == &init_mm) { |
| 189 | cpu_set_reserved_ttbr0(); |
| 190 | return; |
| 191 | } |
| 192 | |
Will Deacon | c2775b2 | 2015-10-06 18:46:27 +0100 | [diff] [blame] | 193 | check_and_switch_context(next, cpu); |
Catalin Marinas | b3901d5 | 2012-03-05 11:49:28 +0000 | [diff] [blame] | 194 | } |
| 195 | |
| 196 | #define deactivate_mm(tsk,mm) do { } while (0) |
| 197 | #define activate_mm(prev,next) switch_mm(prev, next, NULL) |
| 198 | |
Suzuki K Poulose | 13f417f | 2016-02-23 10:31:45 +0000 | [diff] [blame] | 199 | void verify_cpu_asid_bits(void); |
| 200 | |
Catalin Marinas | b3901d5 | 2012-03-05 11:49:28 +0000 | [diff] [blame] | 201 | #endif |