blob: 0b0aeee5c5f0cddaff0558c600aa7008781bc645 [file] [log] [blame]
Philipp Zabelfcbc51e2013-04-08 18:04:38 +02001/*
2 * i.MX drm driver - Television Encoder (TVEv2)
3 *
4 * Copyright (C) 2013 Philipp Zabel, Pengutronix
5 *
6 * This program is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU General Public License
8 * as published by the Free Software Foundation; either version 2
9 * of the License, or (at your option) any later version.
10 * This program is distributed in the hope that it will be useful,
11 * but WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
Philipp Zabelfcbc51e2013-04-08 18:04:38 +020014 */
15
16#include <linux/clk.h>
17#include <linux/clk-provider.h>
Russell King17b50012013-11-03 11:23:34 +000018#include <linux/component.h>
Philipp Zabelfcbc51e2013-04-08 18:04:38 +020019#include <linux/module.h>
Wolfram Sang687b81d2013-07-11 12:56:15 +010020#include <linux/i2c.h>
Philipp Zabelfcbc51e2013-04-08 18:04:38 +020021#include <linux/regmap.h>
22#include <linux/regulator/consumer.h>
23#include <linux/spinlock.h>
24#include <linux/videodev2.h>
25#include <drm/drmP.h>
Liu Ying255c35f2016-07-08 17:40:56 +080026#include <drm/drm_atomic_helper.h>
Philipp Zabelfcbc51e2013-04-08 18:04:38 +020027#include <drm/drm_fb_helper.h>
28#include <drm/drm_crtc_helper.h>
Philipp Zabel39b90042013-09-30 16:13:39 +020029#include <video/imx-ipu-v3.h>
Philipp Zabelfcbc51e2013-04-08 18:04:38 +020030
31#include "imx-drm.h"
32
33#define TVE_COM_CONF_REG 0x00
34#define TVE_TVDAC0_CONT_REG 0x28
35#define TVE_TVDAC1_CONT_REG 0x2c
36#define TVE_TVDAC2_CONT_REG 0x30
37#define TVE_CD_CONT_REG 0x34
38#define TVE_INT_CONT_REG 0x64
39#define TVE_STAT_REG 0x68
40#define TVE_TST_MODE_REG 0x6c
41#define TVE_MV_CONT_REG 0xdc
42
43/* TVE_COM_CONF_REG */
44#define TVE_SYNC_CH_2_EN BIT(22)
45#define TVE_SYNC_CH_1_EN BIT(21)
46#define TVE_SYNC_CH_0_EN BIT(20)
47#define TVE_TV_OUT_MODE_MASK (0x7 << 12)
48#define TVE_TV_OUT_DISABLE (0x0 << 12)
49#define TVE_TV_OUT_CVBS_0 (0x1 << 12)
50#define TVE_TV_OUT_CVBS_2 (0x2 << 12)
51#define TVE_TV_OUT_CVBS_0_2 (0x3 << 12)
52#define TVE_TV_OUT_SVIDEO_0_1 (0x4 << 12)
53#define TVE_TV_OUT_SVIDEO_0_1_CVBS2_2 (0x5 << 12)
54#define TVE_TV_OUT_YPBPR (0x6 << 12)
55#define TVE_TV_OUT_RGB (0x7 << 12)
56#define TVE_TV_STAND_MASK (0xf << 8)
57#define TVE_TV_STAND_HD_1080P30 (0xc << 8)
58#define TVE_P2I_CONV_EN BIT(7)
59#define TVE_INP_VIDEO_FORM BIT(6)
60#define TVE_INP_YCBCR_422 (0x0 << 6)
61#define TVE_INP_YCBCR_444 (0x1 << 6)
62#define TVE_DATA_SOURCE_MASK (0x3 << 4)
63#define TVE_DATA_SOURCE_BUS1 (0x0 << 4)
64#define TVE_DATA_SOURCE_BUS2 (0x1 << 4)
65#define TVE_DATA_SOURCE_EXT (0x2 << 4)
66#define TVE_DATA_SOURCE_TESTGEN (0x3 << 4)
67#define TVE_IPU_CLK_EN_OFS 3
68#define TVE_IPU_CLK_EN BIT(3)
69#define TVE_DAC_SAMP_RATE_OFS 1
70#define TVE_DAC_SAMP_RATE_WIDTH 2
71#define TVE_DAC_SAMP_RATE_MASK (0x3 << 1)
72#define TVE_DAC_FULL_RATE (0x0 << 1)
73#define TVE_DAC_DIV2_RATE (0x1 << 1)
74#define TVE_DAC_DIV4_RATE (0x2 << 1)
75#define TVE_EN BIT(0)
76
77/* TVE_TVDACx_CONT_REG */
78#define TVE_TVDAC_GAIN_MASK (0x3f << 0)
79
80/* TVE_CD_CONT_REG */
81#define TVE_CD_CH_2_SM_EN BIT(22)
82#define TVE_CD_CH_1_SM_EN BIT(21)
83#define TVE_CD_CH_0_SM_EN BIT(20)
84#define TVE_CD_CH_2_LM_EN BIT(18)
85#define TVE_CD_CH_1_LM_EN BIT(17)
86#define TVE_CD_CH_0_LM_EN BIT(16)
87#define TVE_CD_CH_2_REF_LVL BIT(10)
88#define TVE_CD_CH_1_REF_LVL BIT(9)
89#define TVE_CD_CH_0_REF_LVL BIT(8)
90#define TVE_CD_EN BIT(0)
91
92/* TVE_INT_CONT_REG */
93#define TVE_FRAME_END_IEN BIT(13)
94#define TVE_CD_MON_END_IEN BIT(2)
95#define TVE_CD_SM_IEN BIT(1)
96#define TVE_CD_LM_IEN BIT(0)
97
98/* TVE_TST_MODE_REG */
99#define TVE_TVDAC_TEST_MODE_MASK (0x7 << 0)
100
101#define con_to_tve(x) container_of(x, struct imx_tve, connector)
102#define enc_to_tve(x) container_of(x, struct imx_tve, encoder)
103
104enum {
105 TVE_MODE_TVOUT,
106 TVE_MODE_VGA,
107};
108
109struct imx_tve {
110 struct drm_connector connector;
Philipp Zabelfcbc51e2013-04-08 18:04:38 +0200111 struct drm_encoder encoder;
Philipp Zabelfcbc51e2013-04-08 18:04:38 +0200112 struct device *dev;
Philipp Zabelfcbc51e2013-04-08 18:04:38 +0200113 spinlock_t lock; /* register lock */
114 bool enabled;
115 int mode;
116
117 struct regmap *regmap;
118 struct regulator *dac_reg;
119 struct i2c_adapter *ddc;
120 struct clk *clk;
121 struct clk *di_sel_clk;
122 struct clk_hw clk_hw_di;
123 struct clk *di_clk;
124 int vsync_pin;
125 int hsync_pin;
126};
127
128static void tve_lock(void *__tve)
Fabio Estevam5d78bf82013-07-16 02:16:14 -0300129__acquires(&tve->lock)
Philipp Zabelfcbc51e2013-04-08 18:04:38 +0200130{
131 struct imx_tve *tve = __tve;
Quentin Lambert63bc51642014-08-04 21:07:07 +0200132
Philipp Zabelfcbc51e2013-04-08 18:04:38 +0200133 spin_lock(&tve->lock);
134}
135
136static void tve_unlock(void *__tve)
Fabio Estevam5d78bf82013-07-16 02:16:14 -0300137__releases(&tve->lock)
Philipp Zabelfcbc51e2013-04-08 18:04:38 +0200138{
139 struct imx_tve *tve = __tve;
Quentin Lambert63bc51642014-08-04 21:07:07 +0200140
Philipp Zabelfcbc51e2013-04-08 18:04:38 +0200141 spin_unlock(&tve->lock);
142}
143
144static void tve_enable(struct imx_tve *tve)
145{
Philipp Zabelfcbc51e2013-04-08 18:04:38 +0200146 int ret;
147
Philipp Zabelfcbc51e2013-04-08 18:04:38 +0200148 if (!tve->enabled) {
Valentina Manea89bc5be2013-10-25 11:52:20 +0300149 tve->enabled = true;
Philipp Zabelfcbc51e2013-04-08 18:04:38 +0200150 clk_prepare_enable(tve->clk);
151 ret = regmap_update_bits(tve->regmap, TVE_COM_CONF_REG,
152 TVE_IPU_CLK_EN | TVE_EN,
153 TVE_IPU_CLK_EN | TVE_EN);
154 }
155
156 /* clear interrupt status register */
157 regmap_write(tve->regmap, TVE_STAT_REG, 0xffffffff);
158
159 /* cable detection irq disabled in VGA mode, enabled in TVOUT mode */
160 if (tve->mode == TVE_MODE_VGA)
161 regmap_write(tve->regmap, TVE_INT_CONT_REG, 0);
162 else
163 regmap_write(tve->regmap, TVE_INT_CONT_REG,
Andreas Werner89911e52013-08-11 17:20:23 +0200164 TVE_CD_SM_IEN |
165 TVE_CD_LM_IEN |
166 TVE_CD_MON_END_IEN);
Philipp Zabelfcbc51e2013-04-08 18:04:38 +0200167}
168
169static void tve_disable(struct imx_tve *tve)
170{
Philipp Zabelfcbc51e2013-04-08 18:04:38 +0200171 int ret;
172
Philipp Zabelfcbc51e2013-04-08 18:04:38 +0200173 if (tve->enabled) {
Valentina Manea89bc5be2013-10-25 11:52:20 +0300174 tve->enabled = false;
Philipp Zabelfcbc51e2013-04-08 18:04:38 +0200175 ret = regmap_update_bits(tve->regmap, TVE_COM_CONF_REG,
176 TVE_IPU_CLK_EN | TVE_EN, 0);
177 clk_disable_unprepare(tve->clk);
178 }
Philipp Zabelfcbc51e2013-04-08 18:04:38 +0200179}
180
181static int tve_setup_tvout(struct imx_tve *tve)
182{
183 return -ENOTSUPP;
184}
185
186static int tve_setup_vga(struct imx_tve *tve)
187{
188 unsigned int mask;
189 unsigned int val;
190 int ret;
191
192 /* set gain to (1 + 10/128) to provide 0.7V peak-to-peak amplitude */
193 ret = regmap_update_bits(tve->regmap, TVE_TVDAC0_CONT_REG,
194 TVE_TVDAC_GAIN_MASK, 0x0a);
Fabio Estevamf555e7e2015-01-20 20:44:07 -0200195 if (ret)
196 return ret;
197
Philipp Zabelfcbc51e2013-04-08 18:04:38 +0200198 ret = regmap_update_bits(tve->regmap, TVE_TVDAC1_CONT_REG,
199 TVE_TVDAC_GAIN_MASK, 0x0a);
Fabio Estevamf555e7e2015-01-20 20:44:07 -0200200 if (ret)
201 return ret;
202
Philipp Zabelfcbc51e2013-04-08 18:04:38 +0200203 ret = regmap_update_bits(tve->regmap, TVE_TVDAC2_CONT_REG,
204 TVE_TVDAC_GAIN_MASK, 0x0a);
Fabio Estevamf555e7e2015-01-20 20:44:07 -0200205 if (ret)
206 return ret;
Philipp Zabelfcbc51e2013-04-08 18:04:38 +0200207
208 /* set configuration register */
209 mask = TVE_DATA_SOURCE_MASK | TVE_INP_VIDEO_FORM;
210 val = TVE_DATA_SOURCE_BUS2 | TVE_INP_YCBCR_444;
211 mask |= TVE_TV_STAND_MASK | TVE_P2I_CONV_EN;
212 val |= TVE_TV_STAND_HD_1080P30 | 0;
213 mask |= TVE_TV_OUT_MODE_MASK | TVE_SYNC_CH_0_EN;
214 val |= TVE_TV_OUT_RGB | TVE_SYNC_CH_0_EN;
215 ret = regmap_update_bits(tve->regmap, TVE_COM_CONF_REG, mask, val);
Fabio Estevamf555e7e2015-01-20 20:44:07 -0200216 if (ret)
Philipp Zabelfcbc51e2013-04-08 18:04:38 +0200217 return ret;
Philipp Zabelfcbc51e2013-04-08 18:04:38 +0200218
219 /* set test mode (as documented) */
Fabio Estevamf555e7e2015-01-20 20:44:07 -0200220 return regmap_update_bits(tve->regmap, TVE_TST_MODE_REG,
Philipp Zabelfcbc51e2013-04-08 18:04:38 +0200221 TVE_TVDAC_TEST_MODE_MASK, 1);
Philipp Zabelfcbc51e2013-04-08 18:04:38 +0200222}
223
224static enum drm_connector_status imx_tve_connector_detect(
225 struct drm_connector *connector, bool force)
226{
227 return connector_status_connected;
228}
229
Philipp Zabelfcbc51e2013-04-08 18:04:38 +0200230static int imx_tve_connector_get_modes(struct drm_connector *connector)
231{
232 struct imx_tve *tve = con_to_tve(connector);
233 struct edid *edid;
234 int ret = 0;
235
236 if (!tve->ddc)
237 return 0;
238
239 edid = drm_get_edid(connector, tve->ddc);
240 if (edid) {
241 drm_mode_connector_update_edid_property(connector, edid);
242 ret = drm_add_edid_modes(connector, edid);
243 kfree(edid);
244 }
245
246 return ret;
247}
248
249static int imx_tve_connector_mode_valid(struct drm_connector *connector,
250 struct drm_display_mode *mode)
251{
252 struct imx_tve *tve = con_to_tve(connector);
253 unsigned long rate;
Russell Kingbaa68c42013-11-09 11:20:55 +0000254
Philipp Zabelfcbc51e2013-04-08 18:04:38 +0200255 /* pixel clock with 2x oversampling */
256 rate = clk_round_rate(tve->clk, 2000UL * mode->clock) / 2000;
257 if (rate == mode->clock)
258 return MODE_OK;
259
260 /* pixel clock without oversampling */
261 rate = clk_round_rate(tve->clk, 1000UL * mode->clock) / 1000;
262 if (rate == mode->clock)
263 return MODE_OK;
264
265 dev_warn(tve->dev, "ignoring mode %dx%d\n",
266 mode->hdisplay, mode->vdisplay);
267
268 return MODE_BAD;
269}
270
271static struct drm_encoder *imx_tve_connector_best_encoder(
272 struct drm_connector *connector)
273{
274 struct imx_tve *tve = con_to_tve(connector);
275
276 return &tve->encoder;
277}
278
279static void imx_tve_encoder_dpms(struct drm_encoder *encoder, int mode)
280{
281 struct imx_tve *tve = enc_to_tve(encoder);
282 int ret;
283
284 ret = regmap_update_bits(tve->regmap, TVE_COM_CONF_REG,
285 TVE_TV_OUT_MODE_MASK, TVE_TV_OUT_DISABLE);
286 if (ret < 0)
287 dev_err(tve->dev, "failed to disable TVOUT: %d\n", ret);
288}
289
Philipp Zabelfcbc51e2013-04-08 18:04:38 +0200290static void imx_tve_encoder_prepare(struct drm_encoder *encoder)
291{
292 struct imx_tve *tve = enc_to_tve(encoder);
293
294 tve_disable(tve);
295
296 switch (tve->mode) {
297 case TVE_MODE_VGA:
Philipp Zabel4ed094f2016-05-09 17:02:13 +0200298 imx_drm_set_bus_config(encoder, MEDIA_BUS_FMT_GBR888_1X24,
299 tve->hsync_pin, tve->vsync_pin,
300 DRM_BUS_FLAG_DE_HIGH |
301 DRM_BUS_FLAG_PIXDATA_NEGEDGE);
Philipp Zabelfcbc51e2013-04-08 18:04:38 +0200302 break;
303 case TVE_MODE_TVOUT:
Philipp Zabel2872c802015-02-02 17:25:59 +0100304 imx_drm_set_bus_format(encoder, MEDIA_BUS_FMT_YUV8_1X24);
Philipp Zabelfcbc51e2013-04-08 18:04:38 +0200305 break;
306 }
307}
308
309static void imx_tve_encoder_mode_set(struct drm_encoder *encoder,
Steve Longerbeameb10d632014-12-18 18:00:24 -0800310 struct drm_display_mode *orig_mode,
311 struct drm_display_mode *mode)
Philipp Zabelfcbc51e2013-04-08 18:04:38 +0200312{
313 struct imx_tve *tve = enc_to_tve(encoder);
314 unsigned long rounded_rate;
315 unsigned long rate;
316 int div = 1;
317 int ret;
318
319 /*
320 * FIXME
321 * we should try 4k * mode->clock first,
322 * and enable 4x oversampling for lower resolutions
323 */
324 rate = 2000UL * mode->clock;
325 clk_set_rate(tve->clk, rate);
326 rounded_rate = clk_get_rate(tve->clk);
327 if (rounded_rate >= rate)
328 div = 2;
329 clk_set_rate(tve->di_clk, rounded_rate / div);
330
331 ret = clk_set_parent(tve->di_sel_clk, tve->di_clk);
332 if (ret < 0) {
333 dev_err(tve->dev, "failed to set di_sel parent to tve_di: %d\n",
334 ret);
335 }
336
337 if (tve->mode == TVE_MODE_VGA)
Fabio Estevamf555e7e2015-01-20 20:44:07 -0200338 ret = tve_setup_vga(tve);
Philipp Zabelfcbc51e2013-04-08 18:04:38 +0200339 else
Fabio Estevamf555e7e2015-01-20 20:44:07 -0200340 ret = tve_setup_tvout(tve);
341 if (ret)
342 dev_err(tve->dev, "failed to set configuration: %d\n", ret);
Philipp Zabelfcbc51e2013-04-08 18:04:38 +0200343}
344
345static void imx_tve_encoder_commit(struct drm_encoder *encoder)
346{
347 struct imx_tve *tve = enc_to_tve(encoder);
348
349 tve_enable(tve);
350}
351
352static void imx_tve_encoder_disable(struct drm_encoder *encoder)
353{
354 struct imx_tve *tve = enc_to_tve(encoder);
355
356 tve_disable(tve);
357}
358
Ville Syrjälä7ae847d2015-12-15 12:21:09 +0100359static const struct drm_connector_funcs imx_tve_connector_funcs = {
Philipp Zabelfcbc51e2013-04-08 18:04:38 +0200360 .dpms = drm_helper_connector_dpms,
361 .fill_modes = drm_helper_probe_single_connector_modes,
362 .detect = imx_tve_connector_detect,
Russell King1b3f7672013-11-03 13:30:48 +0000363 .destroy = imx_drm_connector_destroy,
Liu Ying255c35f2016-07-08 17:40:56 +0800364 .reset = drm_atomic_helper_connector_reset,
365 .atomic_duplicate_state = drm_atomic_helper_connector_duplicate_state,
366 .atomic_destroy_state = drm_atomic_helper_connector_destroy_state,
Philipp Zabelfcbc51e2013-04-08 18:04:38 +0200367};
368
Ville Syrjälä7ae847d2015-12-15 12:21:09 +0100369static const struct drm_connector_helper_funcs imx_tve_connector_helper_funcs = {
Philipp Zabelfcbc51e2013-04-08 18:04:38 +0200370 .get_modes = imx_tve_connector_get_modes,
371 .best_encoder = imx_tve_connector_best_encoder,
372 .mode_valid = imx_tve_connector_mode_valid,
373};
374
Ville Syrjälä7ae847d2015-12-15 12:21:09 +0100375static const struct drm_encoder_funcs imx_tve_encoder_funcs = {
Russell King1b3f7672013-11-03 13:30:48 +0000376 .destroy = imx_drm_encoder_destroy,
Philipp Zabelfcbc51e2013-04-08 18:04:38 +0200377};
378
Ville Syrjälä7ae847d2015-12-15 12:21:09 +0100379static const struct drm_encoder_helper_funcs imx_tve_encoder_helper_funcs = {
Philipp Zabelfcbc51e2013-04-08 18:04:38 +0200380 .dpms = imx_tve_encoder_dpms,
Philipp Zabelfcbc51e2013-04-08 18:04:38 +0200381 .prepare = imx_tve_encoder_prepare,
382 .mode_set = imx_tve_encoder_mode_set,
383 .commit = imx_tve_encoder_commit,
384 .disable = imx_tve_encoder_disable,
385};
386
387static irqreturn_t imx_tve_irq_handler(int irq, void *data)
388{
389 struct imx_tve *tve = data;
390 unsigned int val;
391
392 regmap_read(tve->regmap, TVE_STAT_REG, &val);
393
394 /* clear interrupt status register */
395 regmap_write(tve->regmap, TVE_STAT_REG, 0xffffffff);
396
397 return IRQ_HANDLED;
398}
399
400static unsigned long clk_tve_di_recalc_rate(struct clk_hw *hw,
401 unsigned long parent_rate)
402{
403 struct imx_tve *tve = container_of(hw, struct imx_tve, clk_hw_di);
404 unsigned int val;
405 int ret;
406
407 ret = regmap_read(tve->regmap, TVE_COM_CONF_REG, &val);
408 if (ret < 0)
409 return 0;
410
411 switch (val & TVE_DAC_SAMP_RATE_MASK) {
412 case TVE_DAC_DIV4_RATE:
413 return parent_rate / 4;
414 case TVE_DAC_DIV2_RATE:
415 return parent_rate / 2;
416 case TVE_DAC_FULL_RATE:
417 default:
418 return parent_rate;
419 }
420
421 return 0;
422}
423
424static long clk_tve_di_round_rate(struct clk_hw *hw, unsigned long rate,
425 unsigned long *prate)
426{
427 unsigned long div;
428
429 div = *prate / rate;
430 if (div >= 4)
431 return *prate / 4;
432 else if (div >= 2)
433 return *prate / 2;
Catalina Mocanu7557b6e2014-09-24 14:27:36 -0700434 return *prate;
Philipp Zabelfcbc51e2013-04-08 18:04:38 +0200435}
436
437static int clk_tve_di_set_rate(struct clk_hw *hw, unsigned long rate,
438 unsigned long parent_rate)
439{
440 struct imx_tve *tve = container_of(hw, struct imx_tve, clk_hw_di);
441 unsigned long div;
442 u32 val;
443 int ret;
444
445 div = parent_rate / rate;
446 if (div >= 4)
447 val = TVE_DAC_DIV4_RATE;
448 else if (div >= 2)
449 val = TVE_DAC_DIV2_RATE;
450 else
451 val = TVE_DAC_FULL_RATE;
452
Andreas Werner89911e52013-08-11 17:20:23 +0200453 ret = regmap_update_bits(tve->regmap, TVE_COM_CONF_REG,
454 TVE_DAC_SAMP_RATE_MASK, val);
455
Philipp Zabelfcbc51e2013-04-08 18:04:38 +0200456 if (ret < 0) {
457 dev_err(tve->dev, "failed to set divider: %d\n", ret);
458 return ret;
459 }
460
461 return 0;
462}
463
464static struct clk_ops clk_tve_di_ops = {
465 .round_rate = clk_tve_di_round_rate,
466 .set_rate = clk_tve_di_set_rate,
467 .recalc_rate = clk_tve_di_recalc_rate,
468};
469
470static int tve_clk_init(struct imx_tve *tve, void __iomem *base)
471{
472 const char *tve_di_parent[1];
473 struct clk_init_data init = {
474 .name = "tve_di",
475 .ops = &clk_tve_di_ops,
476 .num_parents = 1,
477 .flags = 0,
478 };
479
480 tve_di_parent[0] = __clk_get_name(tve->clk);
481 init.parent_names = (const char **)&tve_di_parent;
482
483 tve->clk_hw_di.init = &init;
484 tve->di_clk = clk_register(tve->dev, &tve->clk_hw_di);
485 if (IS_ERR(tve->di_clk)) {
486 dev_err(tve->dev, "failed to register TVE output clock: %ld\n",
487 PTR_ERR(tve->di_clk));
488 return PTR_ERR(tve->di_clk);
489 }
490
491 return 0;
492}
493
Russell King1b3f7672013-11-03 13:30:48 +0000494static int imx_tve_register(struct drm_device *drm, struct imx_tve *tve)
Philipp Zabelfcbc51e2013-04-08 18:04:38 +0200495{
Russell Kingf2d66aa2013-11-03 15:52:16 +0000496 int encoder_type;
Philipp Zabelfcbc51e2013-04-08 18:04:38 +0200497 int ret;
498
Russell Kingf2d66aa2013-11-03 15:52:16 +0000499 encoder_type = tve->mode == TVE_MODE_VGA ?
500 DRM_MODE_ENCODER_DAC : DRM_MODE_ENCODER_TVDAC;
501
Russell King1b3f7672013-11-03 13:30:48 +0000502 ret = imx_drm_encoder_parse_of(drm, &tve->encoder,
503 tve->dev->of_node);
504 if (ret)
505 return ret;
Philipp Zabelfcbc51e2013-04-08 18:04:38 +0200506
507 drm_encoder_helper_add(&tve->encoder, &imx_tve_encoder_helper_funcs);
Russell King1b3f7672013-11-03 13:30:48 +0000508 drm_encoder_init(drm, &tve->encoder, &imx_tve_encoder_funcs,
Ville Syrjälä13a3d912015-12-09 16:20:18 +0200509 encoder_type, NULL);
Philipp Zabelfcbc51e2013-04-08 18:04:38 +0200510
511 drm_connector_helper_add(&tve->connector,
512 &imx_tve_connector_helper_funcs);
Russell King1b3f7672013-11-03 13:30:48 +0000513 drm_connector_init(drm, &tve->connector, &imx_tve_connector_funcs,
514 DRM_MODE_CONNECTOR_VGA);
Philipp Zabelfcbc51e2013-04-08 18:04:38 +0200515
516 drm_mode_connector_attach_encoder(&tve->connector, &tve->encoder);
517
518 return 0;
519}
520
521static bool imx_tve_readable_reg(struct device *dev, unsigned int reg)
522{
523 return (reg % 4 == 0) && (reg <= 0xdc);
524}
525
526static struct regmap_config tve_regmap_config = {
527 .reg_bits = 32,
528 .val_bits = 32,
529 .reg_stride = 4,
530
531 .readable_reg = imx_tve_readable_reg,
532
533 .lock = tve_lock,
534 .unlock = tve_unlock,
535
536 .max_register = 0xdc,
537};
538
Aybuke Ozdemir8684ba72014-09-27 16:16:02 +0300539static const char * const imx_tve_modes[] = {
Philipp Zabelfcbc51e2013-04-08 18:04:38 +0200540 [TVE_MODE_TVOUT] = "tvout",
541 [TVE_MODE_VGA] = "vga",
542};
543
Liu Ying7fc6cb22013-12-24 10:17:44 +0800544static const int of_get_tve_mode(struct device_node *np)
Philipp Zabelfcbc51e2013-04-08 18:04:38 +0200545{
546 const char *bm;
547 int ret, i;
548
549 ret = of_property_read_string(np, "fsl,tve-mode", &bm);
550 if (ret < 0)
551 return ret;
552
553 for (i = 0; i < ARRAY_SIZE(imx_tve_modes); i++)
554 if (!strcasecmp(bm, imx_tve_modes[i]))
555 return i;
556
557 return -EINVAL;
558}
559
Russell King17b50012013-11-03 11:23:34 +0000560static int imx_tve_bind(struct device *dev, struct device *master, void *data)
Philipp Zabelfcbc51e2013-04-08 18:04:38 +0200561{
Russell King17b50012013-11-03 11:23:34 +0000562 struct platform_device *pdev = to_platform_device(dev);
Russell King1b3f7672013-11-03 13:30:48 +0000563 struct drm_device *drm = data;
Russell King17b50012013-11-03 11:23:34 +0000564 struct device_node *np = dev->of_node;
Philipp Zabelfcbc51e2013-04-08 18:04:38 +0200565 struct device_node *ddc_node;
566 struct imx_tve *tve;
567 struct resource *res;
568 void __iomem *base;
569 unsigned int val;
570 int irq;
571 int ret;
572
Russell King17b50012013-11-03 11:23:34 +0000573 tve = devm_kzalloc(dev, sizeof(*tve), GFP_KERNEL);
Philipp Zabelfcbc51e2013-04-08 18:04:38 +0200574 if (!tve)
575 return -ENOMEM;
576
Russell King17b50012013-11-03 11:23:34 +0000577 tve->dev = dev;
Philipp Zabelfcbc51e2013-04-08 18:04:38 +0200578 spin_lock_init(&tve->lock);
Philipp Zabelfcbc51e2013-04-08 18:04:38 +0200579
Shawn Guoa3fe9642014-04-10 14:19:05 +0800580 ddc_node = of_parse_phandle(np, "ddc-i2c-bus", 0);
Philipp Zabelfcbc51e2013-04-08 18:04:38 +0200581 if (ddc_node) {
582 tve->ddc = of_find_i2c_adapter_by_node(ddc_node);
583 of_node_put(ddc_node);
584 }
585
586 tve->mode = of_get_tve_mode(np);
587 if (tve->mode != TVE_MODE_VGA) {
Russell King17b50012013-11-03 11:23:34 +0000588 dev_err(dev, "only VGA mode supported, currently\n");
Philipp Zabelfcbc51e2013-04-08 18:04:38 +0200589 return -EINVAL;
590 }
591
592 if (tve->mode == TVE_MODE_VGA) {
Andreas Werner89911e52013-08-11 17:20:23 +0200593 ret = of_property_read_u32(np, "fsl,hsync-pin",
594 &tve->hsync_pin);
595
Philipp Zabelfcbc51e2013-04-08 18:04:38 +0200596 if (ret < 0) {
Russell King17b50012013-11-03 11:23:34 +0000597 dev_err(dev, "failed to get vsync pin\n");
Philipp Zabelfcbc51e2013-04-08 18:04:38 +0200598 return ret;
599 }
600
Andreas Werner89911e52013-08-11 17:20:23 +0200601 ret |= of_property_read_u32(np, "fsl,vsync-pin",
602 &tve->vsync_pin);
603
Philipp Zabelfcbc51e2013-04-08 18:04:38 +0200604 if (ret < 0) {
Russell King17b50012013-11-03 11:23:34 +0000605 dev_err(dev, "failed to get vsync pin\n");
Philipp Zabelfcbc51e2013-04-08 18:04:38 +0200606 return ret;
607 }
608 }
609
610 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
Russell King17b50012013-11-03 11:23:34 +0000611 base = devm_ioremap_resource(dev, res);
Laurent Navet9b43b562013-05-02 13:41:41 +0200612 if (IS_ERR(base))
613 return PTR_ERR(base);
Philipp Zabelfcbc51e2013-04-08 18:04:38 +0200614
615 tve_regmap_config.lock_arg = tve;
Russell King17b50012013-11-03 11:23:34 +0000616 tve->regmap = devm_regmap_init_mmio_clk(dev, "tve", base,
Philipp Zabelfcbc51e2013-04-08 18:04:38 +0200617 &tve_regmap_config);
618 if (IS_ERR(tve->regmap)) {
Russell King17b50012013-11-03 11:23:34 +0000619 dev_err(dev, "failed to init regmap: %ld\n",
Philipp Zabelfcbc51e2013-04-08 18:04:38 +0200620 PTR_ERR(tve->regmap));
621 return PTR_ERR(tve->regmap);
622 }
623
624 irq = platform_get_irq(pdev, 0);
625 if (irq < 0) {
Russell King17b50012013-11-03 11:23:34 +0000626 dev_err(dev, "failed to get irq\n");
Philipp Zabelfcbc51e2013-04-08 18:04:38 +0200627 return irq;
628 }
629
Russell King17b50012013-11-03 11:23:34 +0000630 ret = devm_request_threaded_irq(dev, irq, NULL,
Philipp Zabelfcbc51e2013-04-08 18:04:38 +0200631 imx_tve_irq_handler, IRQF_ONESHOT,
632 "imx-tve", tve);
633 if (ret < 0) {
Russell King17b50012013-11-03 11:23:34 +0000634 dev_err(dev, "failed to request irq: %d\n", ret);
Philipp Zabelfcbc51e2013-04-08 18:04:38 +0200635 return ret;
636 }
637
Russell King17b50012013-11-03 11:23:34 +0000638 tve->dac_reg = devm_regulator_get(dev, "dac");
Philipp Zabelfcbc51e2013-04-08 18:04:38 +0200639 if (!IS_ERR(tve->dac_reg)) {
640 regulator_set_voltage(tve->dac_reg, 2750000, 2750000);
Fabio Estevamc7b0cf32013-05-21 11:24:44 -0300641 ret = regulator_enable(tve->dac_reg);
642 if (ret)
643 return ret;
Philipp Zabelfcbc51e2013-04-08 18:04:38 +0200644 }
645
Russell King17b50012013-11-03 11:23:34 +0000646 tve->clk = devm_clk_get(dev, "tve");
Philipp Zabelfcbc51e2013-04-08 18:04:38 +0200647 if (IS_ERR(tve->clk)) {
Russell King17b50012013-11-03 11:23:34 +0000648 dev_err(dev, "failed to get high speed tve clock: %ld\n",
Philipp Zabelfcbc51e2013-04-08 18:04:38 +0200649 PTR_ERR(tve->clk));
650 return PTR_ERR(tve->clk);
651 }
652
653 /* this is the IPU DI clock input selector, can be parented to tve_di */
Russell King17b50012013-11-03 11:23:34 +0000654 tve->di_sel_clk = devm_clk_get(dev, "di_sel");
Philipp Zabelfcbc51e2013-04-08 18:04:38 +0200655 if (IS_ERR(tve->di_sel_clk)) {
Russell King17b50012013-11-03 11:23:34 +0000656 dev_err(dev, "failed to get ipu di mux clock: %ld\n",
Philipp Zabelfcbc51e2013-04-08 18:04:38 +0200657 PTR_ERR(tve->di_sel_clk));
658 return PTR_ERR(tve->di_sel_clk);
659 }
660
661 ret = tve_clk_init(tve, base);
662 if (ret < 0)
663 return ret;
664
665 ret = regmap_read(tve->regmap, TVE_COM_CONF_REG, &val);
666 if (ret < 0) {
Rene Kolarikf582d9a2014-10-09 20:29:32 +0200667 dev_err(dev, "failed to read configuration register: %d\n",
668 ret);
Philipp Zabelfcbc51e2013-04-08 18:04:38 +0200669 return ret;
670 }
671 if (val != 0x00100000) {
Russell King17b50012013-11-03 11:23:34 +0000672 dev_err(dev, "configuration register default value indicates this is not a TVEv2\n");
Philipp Zabelfcbc51e2013-04-08 18:04:38 +0200673 return -ENODEV;
Joe Perchesa22526e2013-10-10 16:07:59 -0700674 }
Philipp Zabelfcbc51e2013-04-08 18:04:38 +0200675
676 /* disable cable detection for VGA mode */
677 ret = regmap_write(tve->regmap, TVE_CD_CONT_REG, 0);
Fabio Estevamf555e7e2015-01-20 20:44:07 -0200678 if (ret)
679 return ret;
Philipp Zabelfcbc51e2013-04-08 18:04:38 +0200680
Russell King1b3f7672013-11-03 13:30:48 +0000681 ret = imx_tve_register(drm, tve);
Philipp Zabelfcbc51e2013-04-08 18:04:38 +0200682 if (ret)
683 return ret;
684
Russell King17b50012013-11-03 11:23:34 +0000685 dev_set_drvdata(dev, tve);
Philipp Zabelfcbc51e2013-04-08 18:04:38 +0200686
687 return 0;
688}
689
Russell King17b50012013-11-03 11:23:34 +0000690static void imx_tve_unbind(struct device *dev, struct device *master,
691 void *data)
Philipp Zabelfcbc51e2013-04-08 18:04:38 +0200692{
Russell King17b50012013-11-03 11:23:34 +0000693 struct imx_tve *tve = dev_get_drvdata(dev);
Philipp Zabelfcbc51e2013-04-08 18:04:38 +0200694
Russell King1b3f7672013-11-03 13:30:48 +0000695 tve->connector.funcs->destroy(&tve->connector);
696 tve->encoder.funcs->destroy(&tve->encoder);
Philipp Zabelfcbc51e2013-04-08 18:04:38 +0200697
698 if (!IS_ERR(tve->dac_reg))
699 regulator_disable(tve->dac_reg);
Russell King17b50012013-11-03 11:23:34 +0000700}
Philipp Zabelfcbc51e2013-04-08 18:04:38 +0200701
Russell King17b50012013-11-03 11:23:34 +0000702static const struct component_ops imx_tve_ops = {
703 .bind = imx_tve_bind,
704 .unbind = imx_tve_unbind,
705};
706
707static int imx_tve_probe(struct platform_device *pdev)
708{
709 return component_add(&pdev->dev, &imx_tve_ops);
710}
711
712static int imx_tve_remove(struct platform_device *pdev)
713{
714 component_del(&pdev->dev, &imx_tve_ops);
Philipp Zabelfcbc51e2013-04-08 18:04:38 +0200715 return 0;
716}
717
718static const struct of_device_id imx_tve_dt_ids[] = {
719 { .compatible = "fsl,imx53-tve", },
720 { /* sentinel */ }
721};
Luis de Bethencourt5e4789d2015-11-30 15:02:44 +0000722MODULE_DEVICE_TABLE(of, imx_tve_dt_ids);
Philipp Zabelfcbc51e2013-04-08 18:04:38 +0200723
724static struct platform_driver imx_tve_driver = {
725 .probe = imx_tve_probe,
726 .remove = imx_tve_remove,
727 .driver = {
728 .of_match_table = imx_tve_dt_ids,
729 .name = "imx-tve",
Philipp Zabelfcbc51e2013-04-08 18:04:38 +0200730 },
731};
732
733module_platform_driver(imx_tve_driver);
734
735MODULE_DESCRIPTION("i.MX Television Encoder driver");
736MODULE_AUTHOR("Philipp Zabel, Pengutronix");
737MODULE_LICENSE("GPL");
Fabio Estevam52db752c2013-08-18 21:40:04 -0300738MODULE_ALIAS("platform:imx-tve");